sbus.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * sbus.c: UltraSparc SBUS controller support.
  3. *
  4. * Copyright (C) 1999 David S. Miller (davem@redhat.com)
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/mm.h>
  9. #include <linux/spinlock.h>
  10. #include <linux/slab.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <asm/page.h>
  14. #include <asm/sbus.h>
  15. #include <asm/io.h>
  16. #include <asm/upa.h>
  17. #include <asm/cache.h>
  18. #include <asm/dma.h>
  19. #include <asm/irq.h>
  20. #include <asm/prom.h>
  21. #include <asm/starfire.h>
  22. #include "iommu_common.h"
  23. #define MAP_BASE ((u32)0xc0000000)
  24. /* Offsets from iommu_regs */
  25. #define SYSIO_IOMMUREG_BASE 0x2400UL
  26. #define IOMMU_CONTROL (0x2400UL - 0x2400UL) /* IOMMU control register */
  27. #define IOMMU_TSBBASE (0x2408UL - 0x2400UL) /* TSB base address register */
  28. #define IOMMU_FLUSH (0x2410UL - 0x2400UL) /* IOMMU flush register */
  29. #define IOMMU_VADIAG (0x4400UL - 0x2400UL) /* SBUS virtual address diagnostic */
  30. #define IOMMU_TAGCMP (0x4408UL - 0x2400UL) /* TLB tag compare diagnostics */
  31. #define IOMMU_LRUDIAG (0x4500UL - 0x2400UL) /* IOMMU LRU queue diagnostics */
  32. #define IOMMU_TAGDIAG (0x4580UL - 0x2400UL) /* TLB tag diagnostics */
  33. #define IOMMU_DRAMDIAG (0x4600UL - 0x2400UL) /* TLB data RAM diagnostics */
  34. #define IOMMU_DRAM_VALID (1UL << 30UL)
  35. /* Offsets from strbuf_regs */
  36. #define SYSIO_STRBUFREG_BASE 0x2800UL
  37. #define STRBUF_CONTROL (0x2800UL - 0x2800UL) /* Control */
  38. #define STRBUF_PFLUSH (0x2808UL - 0x2800UL) /* Page flush/invalidate */
  39. #define STRBUF_FSYNC (0x2810UL - 0x2800UL) /* Flush synchronization */
  40. #define STRBUF_DRAMDIAG (0x5000UL - 0x2800UL) /* data RAM diagnostic */
  41. #define STRBUF_ERRDIAG (0x5400UL - 0x2800UL) /* error status diagnostics */
  42. #define STRBUF_PTAGDIAG (0x5800UL - 0x2800UL) /* Page tag diagnostics */
  43. #define STRBUF_LTAGDIAG (0x5900UL - 0x2800UL) /* Line tag diagnostics */
  44. #define STRBUF_TAG_VALID 0x02UL
  45. /* Enable 64-bit DVMA mode for the given device. */
  46. void sbus_set_sbus64(struct device *dev, int bursts)
  47. {
  48. struct iommu *iommu = dev->archdata.iommu;
  49. struct of_device *op = to_of_device(dev);
  50. const struct linux_prom_registers *regs;
  51. unsigned long cfg_reg;
  52. int slot;
  53. u64 val;
  54. regs = of_get_property(op->node, "reg", NULL);
  55. if (!regs) {
  56. printk(KERN_ERR "sbus_set_sbus64: Cannot find regs for %s\n",
  57. op->node->full_name);
  58. return;
  59. }
  60. slot = regs->which_io;
  61. cfg_reg = iommu->write_complete_reg;
  62. switch (slot) {
  63. case 0:
  64. cfg_reg += 0x20UL;
  65. break;
  66. case 1:
  67. cfg_reg += 0x28UL;
  68. break;
  69. case 2:
  70. cfg_reg += 0x30UL;
  71. break;
  72. case 3:
  73. cfg_reg += 0x38UL;
  74. break;
  75. case 13:
  76. cfg_reg += 0x40UL;
  77. break;
  78. case 14:
  79. cfg_reg += 0x48UL;
  80. break;
  81. case 15:
  82. cfg_reg += 0x50UL;
  83. break;
  84. default:
  85. return;
  86. };
  87. val = upa_readq(cfg_reg);
  88. if (val & (1UL << 14UL)) {
  89. /* Extended transfer mode already enabled. */
  90. return;
  91. }
  92. val |= (1UL << 14UL);
  93. if (bursts & DMA_BURST8)
  94. val |= (1UL << 1UL);
  95. if (bursts & DMA_BURST16)
  96. val |= (1UL << 2UL);
  97. if (bursts & DMA_BURST32)
  98. val |= (1UL << 3UL);
  99. if (bursts & DMA_BURST64)
  100. val |= (1UL << 4UL);
  101. upa_writeq(val, cfg_reg);
  102. }
  103. /* INO number to IMAP register offset for SYSIO external IRQ's.
  104. * This should conform to both Sunfire/Wildfire server and Fusion
  105. * desktop designs.
  106. */
  107. #define SYSIO_IMAP_SLOT0 0x2c00UL
  108. #define SYSIO_IMAP_SLOT1 0x2c08UL
  109. #define SYSIO_IMAP_SLOT2 0x2c10UL
  110. #define SYSIO_IMAP_SLOT3 0x2c18UL
  111. #define SYSIO_IMAP_SCSI 0x3000UL
  112. #define SYSIO_IMAP_ETH 0x3008UL
  113. #define SYSIO_IMAP_BPP 0x3010UL
  114. #define SYSIO_IMAP_AUDIO 0x3018UL
  115. #define SYSIO_IMAP_PFAIL 0x3020UL
  116. #define SYSIO_IMAP_KMS 0x3028UL
  117. #define SYSIO_IMAP_FLPY 0x3030UL
  118. #define SYSIO_IMAP_SHW 0x3038UL
  119. #define SYSIO_IMAP_KBD 0x3040UL
  120. #define SYSIO_IMAP_MS 0x3048UL
  121. #define SYSIO_IMAP_SER 0x3050UL
  122. #define SYSIO_IMAP_TIM0 0x3060UL
  123. #define SYSIO_IMAP_TIM1 0x3068UL
  124. #define SYSIO_IMAP_UE 0x3070UL
  125. #define SYSIO_IMAP_CE 0x3078UL
  126. #define SYSIO_IMAP_SBERR 0x3080UL
  127. #define SYSIO_IMAP_PMGMT 0x3088UL
  128. #define SYSIO_IMAP_GFX 0x3090UL
  129. #define SYSIO_IMAP_EUPA 0x3098UL
  130. #define bogon ((unsigned long) -1)
  131. static unsigned long sysio_irq_offsets[] = {
  132. /* SBUS Slot 0 --> 3, level 1 --> 7 */
  133. SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0,
  134. SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0,
  135. SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1,
  136. SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1,
  137. SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2,
  138. SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2,
  139. SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3,
  140. SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3,
  141. /* Onboard devices (not relevant/used on SunFire). */
  142. SYSIO_IMAP_SCSI,
  143. SYSIO_IMAP_ETH,
  144. SYSIO_IMAP_BPP,
  145. bogon,
  146. SYSIO_IMAP_AUDIO,
  147. SYSIO_IMAP_PFAIL,
  148. bogon,
  149. bogon,
  150. SYSIO_IMAP_KMS,
  151. SYSIO_IMAP_FLPY,
  152. SYSIO_IMAP_SHW,
  153. SYSIO_IMAP_KBD,
  154. SYSIO_IMAP_MS,
  155. SYSIO_IMAP_SER,
  156. bogon,
  157. bogon,
  158. SYSIO_IMAP_TIM0,
  159. SYSIO_IMAP_TIM1,
  160. bogon,
  161. bogon,
  162. SYSIO_IMAP_UE,
  163. SYSIO_IMAP_CE,
  164. SYSIO_IMAP_SBERR,
  165. SYSIO_IMAP_PMGMT,
  166. };
  167. #undef bogon
  168. #define NUM_SYSIO_OFFSETS ARRAY_SIZE(sysio_irq_offsets)
  169. /* Convert Interrupt Mapping register pointer to associated
  170. * Interrupt Clear register pointer, SYSIO specific version.
  171. */
  172. #define SYSIO_ICLR_UNUSED0 0x3400UL
  173. #define SYSIO_ICLR_SLOT0 0x3408UL
  174. #define SYSIO_ICLR_SLOT1 0x3448UL
  175. #define SYSIO_ICLR_SLOT2 0x3488UL
  176. #define SYSIO_ICLR_SLOT3 0x34c8UL
  177. static unsigned long sysio_imap_to_iclr(unsigned long imap)
  178. {
  179. unsigned long diff = SYSIO_ICLR_UNUSED0 - SYSIO_IMAP_SLOT0;
  180. return imap + diff;
  181. }
  182. unsigned int sbus_build_irq(void *buscookie, unsigned int ino)
  183. {
  184. struct sbus_bus *sbus = (struct sbus_bus *)buscookie;
  185. struct iommu *iommu = sbus->ofdev.dev.archdata.iommu;
  186. unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
  187. unsigned long imap, iclr;
  188. int sbus_level = 0;
  189. imap = sysio_irq_offsets[ino];
  190. if (imap == ((unsigned long)-1)) {
  191. prom_printf("get_irq_translations: Bad SYSIO INO[%x]\n",
  192. ino);
  193. prom_halt();
  194. }
  195. imap += reg_base;
  196. /* SYSIO inconsistency. For external SLOTS, we have to select
  197. * the right ICLR register based upon the lower SBUS irq level
  198. * bits.
  199. */
  200. if (ino >= 0x20) {
  201. iclr = sysio_imap_to_iclr(imap);
  202. } else {
  203. int sbus_slot = (ino & 0x18)>>3;
  204. sbus_level = ino & 0x7;
  205. switch(sbus_slot) {
  206. case 0:
  207. iclr = reg_base + SYSIO_ICLR_SLOT0;
  208. break;
  209. case 1:
  210. iclr = reg_base + SYSIO_ICLR_SLOT1;
  211. break;
  212. case 2:
  213. iclr = reg_base + SYSIO_ICLR_SLOT2;
  214. break;
  215. default:
  216. case 3:
  217. iclr = reg_base + SYSIO_ICLR_SLOT3;
  218. break;
  219. };
  220. iclr += ((unsigned long)sbus_level - 1UL) * 8UL;
  221. }
  222. return build_irq(sbus_level, iclr, imap);
  223. }
  224. /* Error interrupt handling. */
  225. #define SYSIO_UE_AFSR 0x0030UL
  226. #define SYSIO_UE_AFAR 0x0038UL
  227. #define SYSIO_UEAFSR_PPIO 0x8000000000000000UL /* Primary PIO cause */
  228. #define SYSIO_UEAFSR_PDRD 0x4000000000000000UL /* Primary DVMA read cause */
  229. #define SYSIO_UEAFSR_PDWR 0x2000000000000000UL /* Primary DVMA write cause */
  230. #define SYSIO_UEAFSR_SPIO 0x1000000000000000UL /* Secondary PIO is cause */
  231. #define SYSIO_UEAFSR_SDRD 0x0800000000000000UL /* Secondary DVMA read cause */
  232. #define SYSIO_UEAFSR_SDWR 0x0400000000000000UL /* Secondary DVMA write cause*/
  233. #define SYSIO_UEAFSR_RESV1 0x03ff000000000000UL /* Reserved */
  234. #define SYSIO_UEAFSR_DOFF 0x0000e00000000000UL /* Doubleword Offset */
  235. #define SYSIO_UEAFSR_SIZE 0x00001c0000000000UL /* Bad transfer size 2^SIZE */
  236. #define SYSIO_UEAFSR_MID 0x000003e000000000UL /* UPA MID causing the fault */
  237. #define SYSIO_UEAFSR_RESV2 0x0000001fffffffffUL /* Reserved */
  238. static irqreturn_t sysio_ue_handler(int irq, void *dev_id)
  239. {
  240. struct sbus_bus *sbus = dev_id;
  241. struct iommu *iommu = sbus->ofdev.dev.archdata.iommu;
  242. unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
  243. unsigned long afsr_reg, afar_reg;
  244. unsigned long afsr, afar, error_bits;
  245. int reported;
  246. afsr_reg = reg_base + SYSIO_UE_AFSR;
  247. afar_reg = reg_base + SYSIO_UE_AFAR;
  248. /* Latch error status. */
  249. afsr = upa_readq(afsr_reg);
  250. afar = upa_readq(afar_reg);
  251. /* Clear primary/secondary error status bits. */
  252. error_bits = afsr &
  253. (SYSIO_UEAFSR_PPIO | SYSIO_UEAFSR_PDRD | SYSIO_UEAFSR_PDWR |
  254. SYSIO_UEAFSR_SPIO | SYSIO_UEAFSR_SDRD | SYSIO_UEAFSR_SDWR);
  255. upa_writeq(error_bits, afsr_reg);
  256. /* Log the error. */
  257. printk("SYSIO[%x]: Uncorrectable ECC Error, primary error type[%s]\n",
  258. sbus->portid,
  259. (((error_bits & SYSIO_UEAFSR_PPIO) ?
  260. "PIO" :
  261. ((error_bits & SYSIO_UEAFSR_PDRD) ?
  262. "DVMA Read" :
  263. ((error_bits & SYSIO_UEAFSR_PDWR) ?
  264. "DVMA Write" : "???")))));
  265. printk("SYSIO[%x]: DOFF[%lx] SIZE[%lx] MID[%lx]\n",
  266. sbus->portid,
  267. (afsr & SYSIO_UEAFSR_DOFF) >> 45UL,
  268. (afsr & SYSIO_UEAFSR_SIZE) >> 42UL,
  269. (afsr & SYSIO_UEAFSR_MID) >> 37UL);
  270. printk("SYSIO[%x]: AFAR[%016lx]\n", sbus->portid, afar);
  271. printk("SYSIO[%x]: Secondary UE errors [", sbus->portid);
  272. reported = 0;
  273. if (afsr & SYSIO_UEAFSR_SPIO) {
  274. reported++;
  275. printk("(PIO)");
  276. }
  277. if (afsr & SYSIO_UEAFSR_SDRD) {
  278. reported++;
  279. printk("(DVMA Read)");
  280. }
  281. if (afsr & SYSIO_UEAFSR_SDWR) {
  282. reported++;
  283. printk("(DVMA Write)");
  284. }
  285. if (!reported)
  286. printk("(none)");
  287. printk("]\n");
  288. return IRQ_HANDLED;
  289. }
  290. #define SYSIO_CE_AFSR 0x0040UL
  291. #define SYSIO_CE_AFAR 0x0048UL
  292. #define SYSIO_CEAFSR_PPIO 0x8000000000000000UL /* Primary PIO cause */
  293. #define SYSIO_CEAFSR_PDRD 0x4000000000000000UL /* Primary DVMA read cause */
  294. #define SYSIO_CEAFSR_PDWR 0x2000000000000000UL /* Primary DVMA write cause */
  295. #define SYSIO_CEAFSR_SPIO 0x1000000000000000UL /* Secondary PIO cause */
  296. #define SYSIO_CEAFSR_SDRD 0x0800000000000000UL /* Secondary DVMA read cause */
  297. #define SYSIO_CEAFSR_SDWR 0x0400000000000000UL /* Secondary DVMA write cause*/
  298. #define SYSIO_CEAFSR_RESV1 0x0300000000000000UL /* Reserved */
  299. #define SYSIO_CEAFSR_ESYND 0x00ff000000000000UL /* Syndrome Bits */
  300. #define SYSIO_CEAFSR_DOFF 0x0000e00000000000UL /* Double Offset */
  301. #define SYSIO_CEAFSR_SIZE 0x00001c0000000000UL /* Bad transfer size 2^SIZE */
  302. #define SYSIO_CEAFSR_MID 0x000003e000000000UL /* UPA MID causing the fault */
  303. #define SYSIO_CEAFSR_RESV2 0x0000001fffffffffUL /* Reserved */
  304. static irqreturn_t sysio_ce_handler(int irq, void *dev_id)
  305. {
  306. struct sbus_bus *sbus = dev_id;
  307. struct iommu *iommu = sbus->ofdev.dev.archdata.iommu;
  308. unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
  309. unsigned long afsr_reg, afar_reg;
  310. unsigned long afsr, afar, error_bits;
  311. int reported;
  312. afsr_reg = reg_base + SYSIO_CE_AFSR;
  313. afar_reg = reg_base + SYSIO_CE_AFAR;
  314. /* Latch error status. */
  315. afsr = upa_readq(afsr_reg);
  316. afar = upa_readq(afar_reg);
  317. /* Clear primary/secondary error status bits. */
  318. error_bits = afsr &
  319. (SYSIO_CEAFSR_PPIO | SYSIO_CEAFSR_PDRD | SYSIO_CEAFSR_PDWR |
  320. SYSIO_CEAFSR_SPIO | SYSIO_CEAFSR_SDRD | SYSIO_CEAFSR_SDWR);
  321. upa_writeq(error_bits, afsr_reg);
  322. printk("SYSIO[%x]: Correctable ECC Error, primary error type[%s]\n",
  323. sbus->portid,
  324. (((error_bits & SYSIO_CEAFSR_PPIO) ?
  325. "PIO" :
  326. ((error_bits & SYSIO_CEAFSR_PDRD) ?
  327. "DVMA Read" :
  328. ((error_bits & SYSIO_CEAFSR_PDWR) ?
  329. "DVMA Write" : "???")))));
  330. /* XXX Use syndrome and afar to print out module string just like
  331. * XXX UDB CE trap handler does... -DaveM
  332. */
  333. printk("SYSIO[%x]: DOFF[%lx] ECC Syndrome[%lx] Size[%lx] MID[%lx]\n",
  334. sbus->portid,
  335. (afsr & SYSIO_CEAFSR_DOFF) >> 45UL,
  336. (afsr & SYSIO_CEAFSR_ESYND) >> 48UL,
  337. (afsr & SYSIO_CEAFSR_SIZE) >> 42UL,
  338. (afsr & SYSIO_CEAFSR_MID) >> 37UL);
  339. printk("SYSIO[%x]: AFAR[%016lx]\n", sbus->portid, afar);
  340. printk("SYSIO[%x]: Secondary CE errors [", sbus->portid);
  341. reported = 0;
  342. if (afsr & SYSIO_CEAFSR_SPIO) {
  343. reported++;
  344. printk("(PIO)");
  345. }
  346. if (afsr & SYSIO_CEAFSR_SDRD) {
  347. reported++;
  348. printk("(DVMA Read)");
  349. }
  350. if (afsr & SYSIO_CEAFSR_SDWR) {
  351. reported++;
  352. printk("(DVMA Write)");
  353. }
  354. if (!reported)
  355. printk("(none)");
  356. printk("]\n");
  357. return IRQ_HANDLED;
  358. }
  359. #define SYSIO_SBUS_AFSR 0x2010UL
  360. #define SYSIO_SBUS_AFAR 0x2018UL
  361. #define SYSIO_SBAFSR_PLE 0x8000000000000000UL /* Primary Late PIO Error */
  362. #define SYSIO_SBAFSR_PTO 0x4000000000000000UL /* Primary SBUS Timeout */
  363. #define SYSIO_SBAFSR_PBERR 0x2000000000000000UL /* Primary SBUS Error ACK */
  364. #define SYSIO_SBAFSR_SLE 0x1000000000000000UL /* Secondary Late PIO Error */
  365. #define SYSIO_SBAFSR_STO 0x0800000000000000UL /* Secondary SBUS Timeout */
  366. #define SYSIO_SBAFSR_SBERR 0x0400000000000000UL /* Secondary SBUS Error ACK */
  367. #define SYSIO_SBAFSR_RESV1 0x03ff000000000000UL /* Reserved */
  368. #define SYSIO_SBAFSR_RD 0x0000800000000000UL /* Primary was late PIO read */
  369. #define SYSIO_SBAFSR_RESV2 0x0000600000000000UL /* Reserved */
  370. #define SYSIO_SBAFSR_SIZE 0x00001c0000000000UL /* Size of transfer */
  371. #define SYSIO_SBAFSR_MID 0x000003e000000000UL /* MID causing the error */
  372. #define SYSIO_SBAFSR_RESV3 0x0000001fffffffffUL /* Reserved */
  373. static irqreturn_t sysio_sbus_error_handler(int irq, void *dev_id)
  374. {
  375. struct sbus_bus *sbus = dev_id;
  376. struct iommu *iommu = sbus->ofdev.dev.archdata.iommu;
  377. unsigned long afsr_reg, afar_reg, reg_base;
  378. unsigned long afsr, afar, error_bits;
  379. int reported;
  380. reg_base = iommu->write_complete_reg - 0x2000UL;
  381. afsr_reg = reg_base + SYSIO_SBUS_AFSR;
  382. afar_reg = reg_base + SYSIO_SBUS_AFAR;
  383. afsr = upa_readq(afsr_reg);
  384. afar = upa_readq(afar_reg);
  385. /* Clear primary/secondary error status bits. */
  386. error_bits = afsr &
  387. (SYSIO_SBAFSR_PLE | SYSIO_SBAFSR_PTO | SYSIO_SBAFSR_PBERR |
  388. SYSIO_SBAFSR_SLE | SYSIO_SBAFSR_STO | SYSIO_SBAFSR_SBERR);
  389. upa_writeq(error_bits, afsr_reg);
  390. /* Log the error. */
  391. printk("SYSIO[%x]: SBUS Error, primary error type[%s] read(%d)\n",
  392. sbus->portid,
  393. (((error_bits & SYSIO_SBAFSR_PLE) ?
  394. "Late PIO Error" :
  395. ((error_bits & SYSIO_SBAFSR_PTO) ?
  396. "Time Out" :
  397. ((error_bits & SYSIO_SBAFSR_PBERR) ?
  398. "Error Ack" : "???")))),
  399. (afsr & SYSIO_SBAFSR_RD) ? 1 : 0);
  400. printk("SYSIO[%x]: size[%lx] MID[%lx]\n",
  401. sbus->portid,
  402. (afsr & SYSIO_SBAFSR_SIZE) >> 42UL,
  403. (afsr & SYSIO_SBAFSR_MID) >> 37UL);
  404. printk("SYSIO[%x]: AFAR[%016lx]\n", sbus->portid, afar);
  405. printk("SYSIO[%x]: Secondary SBUS errors [", sbus->portid);
  406. reported = 0;
  407. if (afsr & SYSIO_SBAFSR_SLE) {
  408. reported++;
  409. printk("(Late PIO Error)");
  410. }
  411. if (afsr & SYSIO_SBAFSR_STO) {
  412. reported++;
  413. printk("(Time Out)");
  414. }
  415. if (afsr & SYSIO_SBAFSR_SBERR) {
  416. reported++;
  417. printk("(Error Ack)");
  418. }
  419. if (!reported)
  420. printk("(none)");
  421. printk("]\n");
  422. /* XXX check iommu/strbuf for further error status XXX */
  423. return IRQ_HANDLED;
  424. }
  425. #define ECC_CONTROL 0x0020UL
  426. #define SYSIO_ECNTRL_ECCEN 0x8000000000000000UL /* Enable ECC Checking */
  427. #define SYSIO_ECNTRL_UEEN 0x4000000000000000UL /* Enable UE Interrupts */
  428. #define SYSIO_ECNTRL_CEEN 0x2000000000000000UL /* Enable CE Interrupts */
  429. #define SYSIO_UE_INO 0x34
  430. #define SYSIO_CE_INO 0x35
  431. #define SYSIO_SBUSERR_INO 0x36
  432. static void __init sysio_register_error_handlers(struct sbus_bus *sbus)
  433. {
  434. struct iommu *iommu = sbus->ofdev.dev.archdata.iommu;
  435. unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
  436. unsigned int irq;
  437. u64 control;
  438. irq = sbus_build_irq(sbus, SYSIO_UE_INO);
  439. if (request_irq(irq, sysio_ue_handler, 0,
  440. "SYSIO_UE", sbus) < 0) {
  441. prom_printf("SYSIO[%x]: Cannot register UE interrupt.\n",
  442. sbus->portid);
  443. prom_halt();
  444. }
  445. irq = sbus_build_irq(sbus, SYSIO_CE_INO);
  446. if (request_irq(irq, sysio_ce_handler, 0,
  447. "SYSIO_CE", sbus) < 0) {
  448. prom_printf("SYSIO[%x]: Cannot register CE interrupt.\n",
  449. sbus->portid);
  450. prom_halt();
  451. }
  452. irq = sbus_build_irq(sbus, SYSIO_SBUSERR_INO);
  453. if (request_irq(irq, sysio_sbus_error_handler, 0,
  454. "SYSIO_SBERR", sbus) < 0) {
  455. prom_printf("SYSIO[%x]: Cannot register SBUS Error interrupt.\n",
  456. sbus->portid);
  457. prom_halt();
  458. }
  459. /* Now turn the error interrupts on and also enable ECC checking. */
  460. upa_writeq((SYSIO_ECNTRL_ECCEN |
  461. SYSIO_ECNTRL_UEEN |
  462. SYSIO_ECNTRL_CEEN),
  463. reg_base + ECC_CONTROL);
  464. control = upa_readq(iommu->write_complete_reg);
  465. control |= 0x100UL; /* SBUS Error Interrupt Enable */
  466. upa_writeq(control, iommu->write_complete_reg);
  467. }
  468. /* Boot time initialization. */
  469. static void __init sbus_iommu_init(int __node, struct sbus_bus *sbus)
  470. {
  471. const struct linux_prom64_registers *pr;
  472. struct device_node *dp;
  473. struct iommu *iommu;
  474. struct strbuf *strbuf;
  475. unsigned long regs, reg_base;
  476. u64 control;
  477. int i;
  478. dp = of_find_node_by_phandle(__node);
  479. sbus->portid = of_getintprop_default(dp, "upa-portid", -1);
  480. pr = of_get_property(dp, "reg", NULL);
  481. if (!pr) {
  482. prom_printf("sbus_iommu_init: Cannot map SYSIO "
  483. "control registers.\n");
  484. prom_halt();
  485. }
  486. regs = pr->phys_addr;
  487. iommu = kzalloc(sizeof(*iommu), GFP_ATOMIC);
  488. if (!iommu)
  489. goto fatal_memory_error;
  490. strbuf = kzalloc(sizeof(*strbuf), GFP_ATOMIC);
  491. if (!strbuf)
  492. goto fatal_memory_error;
  493. sbus->ofdev.dev.archdata.iommu = iommu;
  494. sbus->ofdev.dev.archdata.stc = strbuf;
  495. sbus->ofdev.dev.archdata.numa_node = -1;
  496. reg_base = regs + SYSIO_IOMMUREG_BASE;
  497. iommu->iommu_control = reg_base + IOMMU_CONTROL;
  498. iommu->iommu_tsbbase = reg_base + IOMMU_TSBBASE;
  499. iommu->iommu_flush = reg_base + IOMMU_FLUSH;
  500. iommu->iommu_tags = iommu->iommu_control +
  501. (IOMMU_TAGDIAG - IOMMU_CONTROL);
  502. reg_base = regs + SYSIO_STRBUFREG_BASE;
  503. strbuf->strbuf_control = reg_base + STRBUF_CONTROL;
  504. strbuf->strbuf_pflush = reg_base + STRBUF_PFLUSH;
  505. strbuf->strbuf_fsync = reg_base + STRBUF_FSYNC;
  506. strbuf->strbuf_enabled = 1;
  507. strbuf->strbuf_flushflag = (volatile unsigned long *)
  508. ((((unsigned long)&strbuf->__flushflag_buf[0])
  509. + 63UL)
  510. & ~63UL);
  511. strbuf->strbuf_flushflag_pa = (unsigned long)
  512. __pa(strbuf->strbuf_flushflag);
  513. /* The SYSIO SBUS control register is used for dummy reads
  514. * in order to ensure write completion.
  515. */
  516. iommu->write_complete_reg = regs + 0x2000UL;
  517. printk("SYSIO: UPA portID %x, at %016lx\n",
  518. sbus->portid, regs);
  519. /* Setup for TSB_SIZE=7, TBW_SIZE=0, MMU_DE=1, MMU_EN=1 */
  520. if (iommu_table_init(iommu, IO_TSB_SIZE, MAP_BASE, 0xffffffff, -1))
  521. goto fatal_memory_error;
  522. control = upa_readq(iommu->iommu_control);
  523. control = ((7UL << 16UL) |
  524. (0UL << 2UL) |
  525. (1UL << 1UL) |
  526. (1UL << 0UL));
  527. upa_writeq(control, iommu->iommu_control);
  528. /* Clean out any cruft in the IOMMU using
  529. * diagnostic accesses.
  530. */
  531. for (i = 0; i < 16; i++) {
  532. unsigned long dram, tag;
  533. dram = iommu->iommu_control + (IOMMU_DRAMDIAG - IOMMU_CONTROL);
  534. tag = iommu->iommu_control + (IOMMU_TAGDIAG - IOMMU_CONTROL);
  535. dram += (unsigned long)i * 8UL;
  536. tag += (unsigned long)i * 8UL;
  537. upa_writeq(0, dram);
  538. upa_writeq(0, tag);
  539. }
  540. upa_readq(iommu->write_complete_reg);
  541. /* Give the TSB to SYSIO. */
  542. upa_writeq(__pa(iommu->page_table), iommu->iommu_tsbbase);
  543. /* Setup streaming buffer, DE=1 SB_EN=1 */
  544. control = (1UL << 1UL) | (1UL << 0UL);
  545. upa_writeq(control, strbuf->strbuf_control);
  546. /* Clear out the tags using diagnostics. */
  547. for (i = 0; i < 16; i++) {
  548. unsigned long ptag, ltag;
  549. ptag = strbuf->strbuf_control +
  550. (STRBUF_PTAGDIAG - STRBUF_CONTROL);
  551. ltag = strbuf->strbuf_control +
  552. (STRBUF_LTAGDIAG - STRBUF_CONTROL);
  553. ptag += (unsigned long)i * 8UL;
  554. ltag += (unsigned long)i * 8UL;
  555. upa_writeq(0UL, ptag);
  556. upa_writeq(0UL, ltag);
  557. }
  558. /* Enable DVMA arbitration for all devices/slots. */
  559. control = upa_readq(iommu->write_complete_reg);
  560. control |= 0x3fUL;
  561. upa_writeq(control, iommu->write_complete_reg);
  562. /* Now some Xfire specific grot... */
  563. if (this_is_starfire)
  564. starfire_hookup(sbus->portid);
  565. sysio_register_error_handlers(sbus);
  566. return;
  567. fatal_memory_error:
  568. prom_printf("sbus_iommu_init: Fatal memory allocation error.\n");
  569. }
  570. void __init sbus_setup_iommu(struct sbus_bus *sbus, struct device_node *dp)
  571. {
  572. sbus_iommu_init(dp->node, sbus);
  573. }
  574. int __init sbus_arch_preinit(void)
  575. {
  576. return 0;
  577. }
  578. void __init sbus_arch_postinit(void)
  579. {
  580. extern void firetruck_init(void);
  581. firetruck_init();
  582. }