i915_drv.h 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. enum plane {
  45. PLANE_A = 0,
  46. PLANE_B,
  47. };
  48. #define I915_NUM_PIPE 2
  49. /* Interface history:
  50. *
  51. * 1.1: Original.
  52. * 1.2: Add Power Management
  53. * 1.3: Add vblank support
  54. * 1.4: Fix cmdbuffer path, add heap destroy
  55. * 1.5: Add vblank pipe configuration
  56. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  57. * - Support vertical blank on secondary display pipe
  58. */
  59. #define DRIVER_MAJOR 1
  60. #define DRIVER_MINOR 6
  61. #define DRIVER_PATCHLEVEL 0
  62. #define WATCH_COHERENCY 0
  63. #define WATCH_BUF 0
  64. #define WATCH_EXEC 0
  65. #define WATCH_LRU 0
  66. #define WATCH_RELOC 0
  67. #define WATCH_INACTIVE 0
  68. #define WATCH_PWRITE 0
  69. #define I915_GEM_PHYS_CURSOR_0 1
  70. #define I915_GEM_PHYS_CURSOR_1 2
  71. #define I915_GEM_PHYS_OVERLAY_REGS 3
  72. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  73. struct drm_i915_gem_phys_object {
  74. int id;
  75. struct page **page_list;
  76. drm_dma_handle_t *handle;
  77. struct drm_gem_object *cur_obj;
  78. };
  79. typedef struct _drm_i915_ring_buffer {
  80. unsigned long Size;
  81. u8 *virtual_start;
  82. int head;
  83. int tail;
  84. int space;
  85. drm_local_map_t map;
  86. struct drm_gem_object *ring_obj;
  87. } drm_i915_ring_buffer_t;
  88. struct mem_block {
  89. struct mem_block *next;
  90. struct mem_block *prev;
  91. int start;
  92. int size;
  93. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  94. };
  95. struct opregion_header;
  96. struct opregion_acpi;
  97. struct opregion_swsci;
  98. struct opregion_asle;
  99. struct intel_opregion {
  100. struct opregion_header *header;
  101. struct opregion_acpi *acpi;
  102. struct opregion_swsci *swsci;
  103. struct opregion_asle *asle;
  104. int enabled;
  105. };
  106. struct drm_i915_master_private {
  107. drm_local_map_t *sarea;
  108. struct _drm_i915_sarea *sarea_priv;
  109. };
  110. #define I915_FENCE_REG_NONE -1
  111. struct drm_i915_fence_reg {
  112. struct drm_gem_object *obj;
  113. };
  114. struct sdvo_device_mapping {
  115. u8 dvo_port;
  116. u8 slave_addr;
  117. u8 dvo_wiring;
  118. u8 initialized;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. struct timeval time;
  134. };
  135. struct drm_i915_display_funcs {
  136. void (*dpms)(struct drm_crtc *crtc, int mode);
  137. bool (*fbc_enabled)(struct drm_crtc *crtc);
  138. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  139. void (*disable_fbc)(struct drm_device *dev);
  140. int (*get_display_clock_speed)(struct drm_device *dev);
  141. int (*get_fifo_size)(struct drm_device *dev, int plane);
  142. void (*update_wm)(struct drm_device *dev, int planea_clock,
  143. int planeb_clock, int sr_hdisplay, int pixel_size);
  144. /* clock updates for mode set */
  145. /* cursor updates */
  146. /* render clock increase/decrease */
  147. /* display clock increase/decrease */
  148. /* pll clock increase/decrease */
  149. /* clock gating init */
  150. };
  151. struct intel_overlay;
  152. typedef struct drm_i915_private {
  153. struct drm_device *dev;
  154. int has_gem;
  155. void __iomem *regs;
  156. struct pci_dev *bridge_dev;
  157. drm_i915_ring_buffer_t ring;
  158. drm_dma_handle_t *status_page_dmah;
  159. void *hw_status_page;
  160. dma_addr_t dma_status_page;
  161. uint32_t counter;
  162. unsigned int status_gfx_addr;
  163. drm_local_map_t hws_map;
  164. struct drm_gem_object *hws_obj;
  165. struct drm_gem_object *pwrctx;
  166. struct resource mch_res;
  167. unsigned int cpp;
  168. int back_offset;
  169. int front_offset;
  170. int current_page;
  171. int page_flipping;
  172. wait_queue_head_t irq_queue;
  173. atomic_t irq_received;
  174. /** Protects user_irq_refcount and irq_mask_reg */
  175. spinlock_t user_irq_lock;
  176. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  177. int user_irq_refcount;
  178. u32 trace_irq_seqno;
  179. /** Cached value of IMR to avoid reads in updating the bitfield */
  180. u32 irq_mask_reg;
  181. u32 pipestat[2];
  182. /** splitted irq regs for graphics and display engine on IGDNG,
  183. irq_mask_reg is still used for display irq. */
  184. u32 gt_irq_mask_reg;
  185. u32 gt_irq_enable_reg;
  186. u32 de_irq_enable_reg;
  187. u32 pch_irq_mask_reg;
  188. u32 pch_irq_enable_reg;
  189. u32 hotplug_supported_mask;
  190. struct work_struct hotplug_work;
  191. int tex_lru_log_granularity;
  192. int allow_batchbuffer;
  193. struct mem_block *agp_heap;
  194. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  195. int vblank_pipe;
  196. /* For hangcheck timer */
  197. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  198. struct timer_list hangcheck_timer;
  199. int hangcheck_count;
  200. uint32_t last_acthd;
  201. bool cursor_needs_physical;
  202. struct drm_mm vram;
  203. unsigned long cfb_size;
  204. unsigned long cfb_pitch;
  205. int cfb_fence;
  206. int cfb_plane;
  207. int irq_enabled;
  208. struct intel_opregion opregion;
  209. /* overlay */
  210. struct intel_overlay *overlay;
  211. /* LVDS info */
  212. int backlight_duty_cycle; /* restore backlight to this value */
  213. bool panel_wants_dither;
  214. struct drm_display_mode *panel_fixed_mode;
  215. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  216. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  217. /* Feature bits from the VBIOS */
  218. unsigned int int_tv_support:1;
  219. unsigned int lvds_dither:1;
  220. unsigned int lvds_vbt:1;
  221. unsigned int int_crt_support:1;
  222. unsigned int lvds_use_ssc:1;
  223. unsigned int edp_support:1;
  224. int lvds_ssc_freq;
  225. struct notifier_block lid_notifier;
  226. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  227. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  228. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  229. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  230. unsigned int fsb_freq, mem_freq;
  231. spinlock_t error_lock;
  232. struct drm_i915_error_state *first_error;
  233. struct work_struct error_work;
  234. struct workqueue_struct *wq;
  235. /* Display functions */
  236. struct drm_i915_display_funcs display;
  237. /* Register state */
  238. bool modeset_on_lid;
  239. u8 saveLBB;
  240. u32 saveDSPACNTR;
  241. u32 saveDSPBCNTR;
  242. u32 saveDSPARB;
  243. u32 saveRENDERSTANDBY;
  244. u32 savePWRCTXA;
  245. u32 saveHWS;
  246. u32 savePIPEACONF;
  247. u32 savePIPEBCONF;
  248. u32 savePIPEASRC;
  249. u32 savePIPEBSRC;
  250. u32 saveFPA0;
  251. u32 saveFPA1;
  252. u32 saveDPLL_A;
  253. u32 saveDPLL_A_MD;
  254. u32 saveHTOTAL_A;
  255. u32 saveHBLANK_A;
  256. u32 saveHSYNC_A;
  257. u32 saveVTOTAL_A;
  258. u32 saveVBLANK_A;
  259. u32 saveVSYNC_A;
  260. u32 saveBCLRPAT_A;
  261. u32 saveTRANS_HTOTAL_A;
  262. u32 saveTRANS_HBLANK_A;
  263. u32 saveTRANS_HSYNC_A;
  264. u32 saveTRANS_VTOTAL_A;
  265. u32 saveTRANS_VBLANK_A;
  266. u32 saveTRANS_VSYNC_A;
  267. u32 savePIPEASTAT;
  268. u32 saveDSPASTRIDE;
  269. u32 saveDSPASIZE;
  270. u32 saveDSPAPOS;
  271. u32 saveDSPAADDR;
  272. u32 saveDSPASURF;
  273. u32 saveDSPATILEOFF;
  274. u32 savePFIT_PGM_RATIOS;
  275. u32 saveBLC_HIST_CTL;
  276. u32 saveBLC_PWM_CTL;
  277. u32 saveBLC_PWM_CTL2;
  278. u32 saveBLC_CPU_PWM_CTL;
  279. u32 saveBLC_CPU_PWM_CTL2;
  280. u32 saveFPB0;
  281. u32 saveFPB1;
  282. u32 saveDPLL_B;
  283. u32 saveDPLL_B_MD;
  284. u32 saveHTOTAL_B;
  285. u32 saveHBLANK_B;
  286. u32 saveHSYNC_B;
  287. u32 saveVTOTAL_B;
  288. u32 saveVBLANK_B;
  289. u32 saveVSYNC_B;
  290. u32 saveBCLRPAT_B;
  291. u32 saveTRANS_HTOTAL_B;
  292. u32 saveTRANS_HBLANK_B;
  293. u32 saveTRANS_HSYNC_B;
  294. u32 saveTRANS_VTOTAL_B;
  295. u32 saveTRANS_VBLANK_B;
  296. u32 saveTRANS_VSYNC_B;
  297. u32 savePIPEBSTAT;
  298. u32 saveDSPBSTRIDE;
  299. u32 saveDSPBSIZE;
  300. u32 saveDSPBPOS;
  301. u32 saveDSPBADDR;
  302. u32 saveDSPBSURF;
  303. u32 saveDSPBTILEOFF;
  304. u32 saveVGA0;
  305. u32 saveVGA1;
  306. u32 saveVGA_PD;
  307. u32 saveVGACNTRL;
  308. u32 saveADPA;
  309. u32 saveLVDS;
  310. u32 savePP_ON_DELAYS;
  311. u32 savePP_OFF_DELAYS;
  312. u32 saveDVOA;
  313. u32 saveDVOB;
  314. u32 saveDVOC;
  315. u32 savePP_ON;
  316. u32 savePP_OFF;
  317. u32 savePP_CONTROL;
  318. u32 savePP_DIVISOR;
  319. u32 savePFIT_CONTROL;
  320. u32 save_palette_a[256];
  321. u32 save_palette_b[256];
  322. u32 saveDPFC_CB_BASE;
  323. u32 saveFBC_CFB_BASE;
  324. u32 saveFBC_LL_BASE;
  325. u32 saveFBC_CONTROL;
  326. u32 saveFBC_CONTROL2;
  327. u32 saveIER;
  328. u32 saveIIR;
  329. u32 saveIMR;
  330. u32 saveDEIER;
  331. u32 saveDEIMR;
  332. u32 saveGTIER;
  333. u32 saveGTIMR;
  334. u32 saveFDI_RXA_IMR;
  335. u32 saveFDI_RXB_IMR;
  336. u32 saveCACHE_MODE_0;
  337. u32 saveD_STATE;
  338. u32 saveDSPCLK_GATE_D;
  339. u32 saveMI_ARB_STATE;
  340. u32 saveSWF0[16];
  341. u32 saveSWF1[16];
  342. u32 saveSWF2[3];
  343. u8 saveMSR;
  344. u8 saveSR[8];
  345. u8 saveGR[25];
  346. u8 saveAR_INDEX;
  347. u8 saveAR[21];
  348. u8 saveDACMASK;
  349. u8 saveCR[37];
  350. uint64_t saveFENCE[16];
  351. u32 saveCURACNTR;
  352. u32 saveCURAPOS;
  353. u32 saveCURABASE;
  354. u32 saveCURBCNTR;
  355. u32 saveCURBPOS;
  356. u32 saveCURBBASE;
  357. u32 saveCURSIZE;
  358. u32 saveDP_B;
  359. u32 saveDP_C;
  360. u32 saveDP_D;
  361. u32 savePIPEA_GMCH_DATA_M;
  362. u32 savePIPEB_GMCH_DATA_M;
  363. u32 savePIPEA_GMCH_DATA_N;
  364. u32 savePIPEB_GMCH_DATA_N;
  365. u32 savePIPEA_DP_LINK_M;
  366. u32 savePIPEB_DP_LINK_M;
  367. u32 savePIPEA_DP_LINK_N;
  368. u32 savePIPEB_DP_LINK_N;
  369. u32 saveFDI_RXA_CTL;
  370. u32 saveFDI_TXA_CTL;
  371. u32 saveFDI_RXB_CTL;
  372. u32 saveFDI_TXB_CTL;
  373. u32 savePFA_CTL_1;
  374. u32 savePFB_CTL_1;
  375. u32 savePFA_WIN_SZ;
  376. u32 savePFB_WIN_SZ;
  377. u32 savePFA_WIN_POS;
  378. u32 savePFB_WIN_POS;
  379. struct {
  380. struct drm_mm gtt_space;
  381. struct io_mapping *gtt_mapping;
  382. int gtt_mtrr;
  383. /**
  384. * Membership on list of all loaded devices, used to evict
  385. * inactive buffers under memory pressure.
  386. *
  387. * Modifications should only be done whilst holding the
  388. * shrink_list_lock spinlock.
  389. */
  390. struct list_head shrink_list;
  391. /**
  392. * List of objects currently involved in rendering from the
  393. * ringbuffer.
  394. *
  395. * Includes buffers having the contents of their GPU caches
  396. * flushed, not necessarily primitives. last_rendering_seqno
  397. * represents when the rendering involved will be completed.
  398. *
  399. * A reference is held on the buffer while on this list.
  400. */
  401. spinlock_t active_list_lock;
  402. struct list_head active_list;
  403. /**
  404. * List of objects which are not in the ringbuffer but which
  405. * still have a write_domain which needs to be flushed before
  406. * unbinding.
  407. *
  408. * last_rendering_seqno is 0 while an object is in this list.
  409. *
  410. * A reference is held on the buffer while on this list.
  411. */
  412. struct list_head flushing_list;
  413. /**
  414. * LRU list of objects which are not in the ringbuffer and
  415. * are ready to unbind, but are still in the GTT.
  416. *
  417. * last_rendering_seqno is 0 while an object is in this list.
  418. *
  419. * A reference is not held on the buffer while on this list,
  420. * as merely being GTT-bound shouldn't prevent its being
  421. * freed, and we'll pull it off the list in the free path.
  422. */
  423. struct list_head inactive_list;
  424. /** LRU list of objects with fence regs on them. */
  425. struct list_head fence_list;
  426. /**
  427. * List of breadcrumbs associated with GPU requests currently
  428. * outstanding.
  429. */
  430. struct list_head request_list;
  431. /**
  432. * We leave the user IRQ off as much as possible,
  433. * but this means that requests will finish and never
  434. * be retired once the system goes idle. Set a timer to
  435. * fire periodically while the ring is running. When it
  436. * fires, go retire requests.
  437. */
  438. struct delayed_work retire_work;
  439. uint32_t next_gem_seqno;
  440. /**
  441. * Waiting sequence number, if any
  442. */
  443. uint32_t waiting_gem_seqno;
  444. /**
  445. * Last seq seen at irq time
  446. */
  447. uint32_t irq_gem_seqno;
  448. /**
  449. * Flag if the X Server, and thus DRM, is not currently in
  450. * control of the device.
  451. *
  452. * This is set between LeaveVT and EnterVT. It needs to be
  453. * replaced with a semaphore. It also needs to be
  454. * transitioned away from for kernel modesetting.
  455. */
  456. int suspended;
  457. /**
  458. * Flag if the hardware appears to be wedged.
  459. *
  460. * This is set when attempts to idle the device timeout.
  461. * It prevents command submission from occuring and makes
  462. * every pending request fail
  463. */
  464. atomic_t wedged;
  465. /** Bit 6 swizzling required for X tiling */
  466. uint32_t bit_6_swizzle_x;
  467. /** Bit 6 swizzling required for Y tiling */
  468. uint32_t bit_6_swizzle_y;
  469. /* storage for physical objects */
  470. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  471. } mm;
  472. struct sdvo_device_mapping sdvo_mappings[2];
  473. /* indicate whether the LVDS_BORDER should be enabled or not */
  474. unsigned int lvds_border_bits;
  475. /* Reclocking support */
  476. bool render_reclock_avail;
  477. bool lvds_downclock_avail;
  478. /* indicates the reduced downclock for LVDS*/
  479. int lvds_downclock;
  480. struct work_struct idle_work;
  481. struct timer_list idle_timer;
  482. bool busy;
  483. u16 orig_clock;
  484. int child_dev_num;
  485. struct child_device_config *child_dev;
  486. } drm_i915_private_t;
  487. /** driver private structure attached to each drm_gem_object */
  488. struct drm_i915_gem_object {
  489. struct drm_gem_object *obj;
  490. /** Current space allocated to this object in the GTT, if any. */
  491. struct drm_mm_node *gtt_space;
  492. /** This object's place on the active/flushing/inactive lists */
  493. struct list_head list;
  494. /** This object's place on the fenced object LRU */
  495. struct list_head fence_list;
  496. /**
  497. * This is set if the object is on the active or flushing lists
  498. * (has pending rendering), and is not set if it's on inactive (ready
  499. * to be unbound).
  500. */
  501. int active;
  502. /**
  503. * This is set if the object has been written to since last bound
  504. * to the GTT
  505. */
  506. int dirty;
  507. /** AGP memory structure for our GTT binding. */
  508. DRM_AGP_MEM *agp_mem;
  509. struct page **pages;
  510. int pages_refcount;
  511. /**
  512. * Current offset of the object in GTT space.
  513. *
  514. * This is the same as gtt_space->start
  515. */
  516. uint32_t gtt_offset;
  517. /**
  518. * Fake offset for use by mmap(2)
  519. */
  520. uint64_t mmap_offset;
  521. /**
  522. * Fence register bits (if any) for this object. Will be set
  523. * as needed when mapped into the GTT.
  524. * Protected by dev->struct_mutex.
  525. */
  526. int fence_reg;
  527. /** How many users have pinned this object in GTT space */
  528. int pin_count;
  529. /** Breadcrumb of last rendering to the buffer. */
  530. uint32_t last_rendering_seqno;
  531. /** Current tiling mode for the object. */
  532. uint32_t tiling_mode;
  533. uint32_t stride;
  534. /** Record of address bit 17 of each page at last unbind. */
  535. long *bit_17;
  536. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  537. uint32_t agp_type;
  538. /**
  539. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  540. * flags which individual pages are valid.
  541. */
  542. uint8_t *page_cpu_valid;
  543. /** User space pin count and filp owning the pin */
  544. uint32_t user_pin_count;
  545. struct drm_file *pin_filp;
  546. /** for phy allocated objects */
  547. struct drm_i915_gem_phys_object *phys_obj;
  548. /**
  549. * Used for checking the object doesn't appear more than once
  550. * in an execbuffer object list.
  551. */
  552. int in_execbuffer;
  553. /**
  554. * Advice: are the backing pages purgeable?
  555. */
  556. int madv;
  557. };
  558. /**
  559. * Request queue structure.
  560. *
  561. * The request queue allows us to note sequence numbers that have been emitted
  562. * and may be associated with active buffers to be retired.
  563. *
  564. * By keeping this list, we can avoid having to do questionable
  565. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  566. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  567. */
  568. struct drm_i915_gem_request {
  569. /** GEM sequence number associated with this request. */
  570. uint32_t seqno;
  571. /** Time at which this request was emitted, in jiffies. */
  572. unsigned long emitted_jiffies;
  573. /** global list entry for this request */
  574. struct list_head list;
  575. /** file_priv list entry for this request */
  576. struct list_head client_list;
  577. };
  578. struct drm_i915_file_private {
  579. struct {
  580. struct list_head request_list;
  581. } mm;
  582. };
  583. enum intel_chip_family {
  584. CHIP_I8XX = 0x01,
  585. CHIP_I9XX = 0x02,
  586. CHIP_I915 = 0x04,
  587. CHIP_I965 = 0x08,
  588. };
  589. extern struct drm_ioctl_desc i915_ioctls[];
  590. extern int i915_max_ioctl;
  591. extern unsigned int i915_fbpercrtc;
  592. extern unsigned int i915_powersave;
  593. extern void i915_save_display(struct drm_device *dev);
  594. extern void i915_restore_display(struct drm_device *dev);
  595. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  596. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  597. /* i915_dma.c */
  598. extern void i915_kernel_lost_context(struct drm_device * dev);
  599. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  600. extern int i915_driver_unload(struct drm_device *);
  601. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  602. extern void i915_driver_lastclose(struct drm_device * dev);
  603. extern void i915_driver_preclose(struct drm_device *dev,
  604. struct drm_file *file_priv);
  605. extern void i915_driver_postclose(struct drm_device *dev,
  606. struct drm_file *file_priv);
  607. extern int i915_driver_device_is_agp(struct drm_device * dev);
  608. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  609. unsigned long arg);
  610. extern int i915_emit_box(struct drm_device *dev,
  611. struct drm_clip_rect *boxes,
  612. int i, int DR1, int DR4);
  613. extern int i965_reset(struct drm_device *dev, u8 flags);
  614. /* i915_irq.c */
  615. void i915_hangcheck_elapsed(unsigned long data);
  616. extern int i915_irq_emit(struct drm_device *dev, void *data,
  617. struct drm_file *file_priv);
  618. extern int i915_irq_wait(struct drm_device *dev, void *data,
  619. struct drm_file *file_priv);
  620. void i915_user_irq_get(struct drm_device *dev);
  621. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  622. void i915_user_irq_put(struct drm_device *dev);
  623. extern void i915_enable_interrupt (struct drm_device *dev);
  624. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  625. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  626. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  627. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  628. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  629. struct drm_file *file_priv);
  630. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  631. struct drm_file *file_priv);
  632. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  633. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  634. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  635. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  636. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  637. struct drm_file *file_priv);
  638. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  639. void
  640. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  641. void
  642. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  643. void intel_enable_asle (struct drm_device *dev);
  644. /* i915_mem.c */
  645. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  646. struct drm_file *file_priv);
  647. extern int i915_mem_free(struct drm_device *dev, void *data,
  648. struct drm_file *file_priv);
  649. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  650. struct drm_file *file_priv);
  651. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  652. struct drm_file *file_priv);
  653. extern void i915_mem_takedown(struct mem_block **heap);
  654. extern void i915_mem_release(struct drm_device * dev,
  655. struct drm_file *file_priv, struct mem_block *heap);
  656. /* i915_gem.c */
  657. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  658. struct drm_file *file_priv);
  659. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  660. struct drm_file *file_priv);
  661. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  662. struct drm_file *file_priv);
  663. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  664. struct drm_file *file_priv);
  665. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  666. struct drm_file *file_priv);
  667. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  668. struct drm_file *file_priv);
  669. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv);
  671. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  672. struct drm_file *file_priv);
  673. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  674. struct drm_file *file_priv);
  675. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  676. struct drm_file *file_priv);
  677. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  678. struct drm_file *file_priv);
  679. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  680. struct drm_file *file_priv);
  681. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  682. struct drm_file *file_priv);
  683. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  684. struct drm_file *file_priv);
  685. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  686. struct drm_file *file_priv);
  687. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  688. struct drm_file *file_priv);
  689. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  690. struct drm_file *file_priv);
  691. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  692. struct drm_file *file_priv);
  693. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  694. struct drm_file *file_priv);
  695. void i915_gem_load(struct drm_device *dev);
  696. int i915_gem_init_object(struct drm_gem_object *obj);
  697. void i915_gem_free_object(struct drm_gem_object *obj);
  698. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  699. void i915_gem_object_unpin(struct drm_gem_object *obj);
  700. int i915_gem_object_unbind(struct drm_gem_object *obj);
  701. void i915_gem_release_mmap(struct drm_gem_object *obj);
  702. void i915_gem_lastclose(struct drm_device *dev);
  703. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  704. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  705. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  706. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  707. void i915_gem_retire_requests(struct drm_device *dev);
  708. void i915_gem_retire_work_handler(struct work_struct *work);
  709. void i915_gem_clflush_object(struct drm_gem_object *obj);
  710. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  711. uint32_t read_domains,
  712. uint32_t write_domain);
  713. int i915_gem_init_ringbuffer(struct drm_device *dev);
  714. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  715. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  716. unsigned long end);
  717. int i915_gem_idle(struct drm_device *dev);
  718. uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  719. uint32_t flush_domains);
  720. int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
  721. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  722. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  723. int write);
  724. int i915_gem_attach_phys_object(struct drm_device *dev,
  725. struct drm_gem_object *obj, int id);
  726. void i915_gem_detach_phys_object(struct drm_device *dev,
  727. struct drm_gem_object *obj);
  728. void i915_gem_free_all_phys_object(struct drm_device *dev);
  729. int i915_gem_object_get_pages(struct drm_gem_object *obj);
  730. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  731. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  732. void i915_gem_shrinker_init(void);
  733. void i915_gem_shrinker_exit(void);
  734. /* i915_gem_tiling.c */
  735. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  736. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  737. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  738. /* i915_gem_debug.c */
  739. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  740. const char *where, uint32_t mark);
  741. #if WATCH_INACTIVE
  742. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  743. #else
  744. #define i915_verify_inactive(dev, file, line)
  745. #endif
  746. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  747. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  748. const char *where, uint32_t mark);
  749. void i915_dump_lru(struct drm_device *dev, const char *where);
  750. /* i915_debugfs.c */
  751. int i915_debugfs_init(struct drm_minor *minor);
  752. void i915_debugfs_cleanup(struct drm_minor *minor);
  753. /* i915_suspend.c */
  754. extern int i915_save_state(struct drm_device *dev);
  755. extern int i915_restore_state(struct drm_device *dev);
  756. /* i915_suspend.c */
  757. extern int i915_save_state(struct drm_device *dev);
  758. extern int i915_restore_state(struct drm_device *dev);
  759. #ifdef CONFIG_ACPI
  760. /* i915_opregion.c */
  761. extern int intel_opregion_init(struct drm_device *dev, int resume);
  762. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  763. extern void opregion_asle_intr(struct drm_device *dev);
  764. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  765. extern void opregion_enable_asle(struct drm_device *dev);
  766. #else
  767. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  768. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  769. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  770. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  771. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  772. #endif
  773. /* modesetting */
  774. extern void intel_modeset_init(struct drm_device *dev);
  775. extern void intel_modeset_cleanup(struct drm_device *dev);
  776. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  777. extern void i8xx_disable_fbc(struct drm_device *dev);
  778. extern void g4x_disable_fbc(struct drm_device *dev);
  779. /**
  780. * Lock test for when it's just for synchronization of ring access.
  781. *
  782. * In that case, we don't need to do it when GEM is initialized as nobody else
  783. * has access to the ring.
  784. */
  785. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  786. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  787. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  788. } while (0)
  789. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  790. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  791. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  792. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  793. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  794. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  795. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  796. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  797. #define POSTING_READ(reg) (void)I915_READ(reg)
  798. #define I915_VERBOSE 0
  799. #define RING_LOCALS volatile unsigned int *ring_virt__;
  800. #define BEGIN_LP_RING(n) do { \
  801. int bytes__ = 4*(n); \
  802. if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  803. /* a wrap must occur between instructions so pad beforehand */ \
  804. if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
  805. i915_wrap_ring(dev); \
  806. if (unlikely (dev_priv->ring.space < bytes__)) \
  807. i915_wait_ring(dev, bytes__, __func__); \
  808. ring_virt__ = (unsigned int *) \
  809. (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
  810. dev_priv->ring.tail += bytes__; \
  811. dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
  812. dev_priv->ring.space -= bytes__; \
  813. } while (0)
  814. #define OUT_RING(n) do { \
  815. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  816. *ring_virt__++ = (n); \
  817. } while (0)
  818. #define ADVANCE_LP_RING() do { \
  819. if (I915_VERBOSE) \
  820. DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
  821. I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
  822. } while(0)
  823. /**
  824. * Reads a dword out of the status page, which is written to from the command
  825. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  826. * MI_STORE_DATA_IMM.
  827. *
  828. * The following dwords have a reserved meaning:
  829. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  830. * 0x04: ring 0 head pointer
  831. * 0x05: ring 1 head pointer (915-class)
  832. * 0x06: ring 2 head pointer (915-class)
  833. * 0x10-0x1b: Context status DWords (GM45)
  834. * 0x1f: Last written status offset. (GM45)
  835. *
  836. * The area from dword 0x20 to 0x3ff is available for driver usage.
  837. */
  838. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  839. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  840. #define I915_GEM_HWS_INDEX 0x20
  841. #define I915_BREADCRUMB_INDEX 0x21
  842. extern int i915_wrap_ring(struct drm_device * dev);
  843. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  844. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  845. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  846. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  847. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  848. #define IS_I8XX(dev) (IS_I830(dev) || IS_845G(dev) || IS_I85X(dev) || IS_I865G(dev))
  849. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  850. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  851. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  852. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  853. (dev)->pci_device == 0x27AE)
  854. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  855. (dev)->pci_device == 0x2982 || \
  856. (dev)->pci_device == 0x2992 || \
  857. (dev)->pci_device == 0x29A2 || \
  858. (dev)->pci_device == 0x2A02 || \
  859. (dev)->pci_device == 0x2A12 || \
  860. (dev)->pci_device == 0x2A42 || \
  861. (dev)->pci_device == 0x2E02 || \
  862. (dev)->pci_device == 0x2E12 || \
  863. (dev)->pci_device == 0x2E22 || \
  864. (dev)->pci_device == 0x2E32 || \
  865. (dev)->pci_device == 0x2E42 || \
  866. (dev)->pci_device == 0x0042 || \
  867. (dev)->pci_device == 0x0046)
  868. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
  869. (dev)->pci_device == 0x2A12)
  870. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  871. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  872. (dev)->pci_device == 0x2E12 || \
  873. (dev)->pci_device == 0x2E22 || \
  874. (dev)->pci_device == 0x2E32 || \
  875. (dev)->pci_device == 0x2E42 || \
  876. IS_GM45(dev))
  877. #define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
  878. #define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
  879. #define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
  880. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  881. (dev)->pci_device == 0x29B2 || \
  882. (dev)->pci_device == 0x29D2 || \
  883. (IS_IGD(dev)))
  884. #define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
  885. #define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
  886. #define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
  887. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  888. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
  889. IS_IGDNG(dev))
  890. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  891. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
  892. IS_IGD(dev) || IS_IGDNG_M(dev))
  893. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
  894. IS_IGDNG(dev))
  895. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  896. * rows, which changed the alignment requirements and fence programming.
  897. */
  898. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  899. IS_I915GM(dev)))
  900. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_IGD(dev))
  901. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  902. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  903. #define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
  904. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  905. !IS_IGDNG(dev) && !IS_IGD(dev))
  906. #define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
  907. /* dsparb controlled by hw only */
  908. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  909. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
  910. #define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  911. #define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
  912. (IS_I9XX(dev) || IS_GM45(dev)) && \
  913. !IS_IGD(dev) && \
  914. !IS_IGDNG(dev))
  915. #define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IGDNG_M(dev))
  916. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  917. #endif