intel-agp.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. /*
  5. * Intel(R) 855GM/852GM and 865G support added by David Dawes
  6. * <dawes@tungstengraphics.com>.
  7. *
  8. * Intel(R) 915G/915GM support added by Alan Hourihane
  9. * <alanh@tungstengraphics.com>.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/init.h>
  14. #include <linux/pagemap.h>
  15. #include <linux/agp_backend.h>
  16. #include "agp.h"
  17. /* Intel 815 register */
  18. #define INTEL_815_APCONT 0x51
  19. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  20. /* Intel i820 registers */
  21. #define INTEL_I820_RDCR 0x51
  22. #define INTEL_I820_ERRSTS 0xc8
  23. /* Intel i840 registers */
  24. #define INTEL_I840_MCHCFG 0x50
  25. #define INTEL_I840_ERRSTS 0xc8
  26. /* Intel i850 registers */
  27. #define INTEL_I850_MCHCFG 0x50
  28. #define INTEL_I850_ERRSTS 0xc8
  29. /* intel 915G registers */
  30. #define I915_GMADDR 0x18
  31. #define I915_MMADDR 0x10
  32. #define I915_PTEADDR 0x1C
  33. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  34. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  35. /* Intel 7505 registers */
  36. #define INTEL_I7505_APSIZE 0x74
  37. #define INTEL_I7505_NCAPID 0x60
  38. #define INTEL_I7505_NISTAT 0x6c
  39. #define INTEL_I7505_ATTBASE 0x78
  40. #define INTEL_I7505_ERRSTS 0x42
  41. #define INTEL_I7505_AGPCTRL 0x70
  42. #define INTEL_I7505_MCHCFG 0x50
  43. static struct aper_size_info_fixed intel_i810_sizes[] =
  44. {
  45. {64, 16384, 4},
  46. /* The 32M mode still requires a 64k gatt */
  47. {32, 8192, 4}
  48. };
  49. #define AGP_DCACHE_MEMORY 1
  50. #define AGP_PHYS_MEMORY 2
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0}
  56. };
  57. static struct _intel_i810_private {
  58. struct pci_dev *i810_dev; /* device one */
  59. volatile u8 __iomem *registers;
  60. int num_dcache_entries;
  61. } intel_i810_private;
  62. static int intel_i810_fetch_size(void)
  63. {
  64. u32 smram_miscc;
  65. struct aper_size_info_fixed *values;
  66. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  67. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  68. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  69. printk(KERN_WARNING PFX "i810 is disabled\n");
  70. return 0;
  71. }
  72. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  73. agp_bridge->previous_size =
  74. agp_bridge->current_size = (void *) (values + 1);
  75. agp_bridge->aperture_size_idx = 1;
  76. return values[1].size;
  77. } else {
  78. agp_bridge->previous_size =
  79. agp_bridge->current_size = (void *) (values);
  80. agp_bridge->aperture_size_idx = 0;
  81. return values[0].size;
  82. }
  83. return 0;
  84. }
  85. static int intel_i810_configure(void)
  86. {
  87. struct aper_size_info_fixed *current_size;
  88. u32 temp;
  89. int i;
  90. current_size = A_SIZE_FIX(agp_bridge->current_size);
  91. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  92. temp &= 0xfff80000;
  93. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  94. if (!intel_i810_private.registers) {
  95. printk(KERN_ERR PFX "Unable to remap memory.\n");
  96. return -ENOMEM;
  97. }
  98. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  99. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  100. /* This will need to be dynamically assigned */
  101. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  102. intel_i810_private.num_dcache_entries = 1024;
  103. }
  104. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  105. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  106. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  107. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  108. if (agp_bridge->driver->needs_scratch_page) {
  109. for (i = 0; i < current_size->num_entries; i++) {
  110. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  111. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  112. }
  113. }
  114. global_cache_flush();
  115. return 0;
  116. }
  117. static void intel_i810_cleanup(void)
  118. {
  119. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  120. readl(intel_i810_private.registers); /* PCI Posting. */
  121. iounmap(intel_i810_private.registers);
  122. }
  123. static void intel_i810_tlbflush(struct agp_memory *mem)
  124. {
  125. return;
  126. }
  127. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  128. {
  129. return;
  130. }
  131. /* Exists to support ARGB cursors */
  132. static void *i8xx_alloc_pages(void)
  133. {
  134. struct page * page;
  135. page = alloc_pages(GFP_KERNEL, 2);
  136. if (page == NULL)
  137. return NULL;
  138. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  139. global_flush_tlb();
  140. __free_page(page);
  141. return NULL;
  142. }
  143. global_flush_tlb();
  144. get_page(page);
  145. SetPageLocked(page);
  146. atomic_inc(&agp_bridge->current_memory_agp);
  147. return page_address(page);
  148. }
  149. static void i8xx_destroy_pages(void *addr)
  150. {
  151. struct page *page;
  152. if (addr == NULL)
  153. return;
  154. page = virt_to_page(addr);
  155. change_page_attr(page, 4, PAGE_KERNEL);
  156. global_flush_tlb();
  157. put_page(page);
  158. unlock_page(page);
  159. free_pages((unsigned long)addr, 2);
  160. atomic_dec(&agp_bridge->current_memory_agp);
  161. }
  162. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  163. int type)
  164. {
  165. int i, j, num_entries;
  166. void *temp;
  167. temp = agp_bridge->current_size;
  168. num_entries = A_SIZE_FIX(temp)->num_entries;
  169. if ((pg_start + mem->page_count) > num_entries) {
  170. return -EINVAL;
  171. }
  172. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  173. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  174. return -EBUSY;
  175. }
  176. if (type != 0 || mem->type != 0) {
  177. if ((type == AGP_DCACHE_MEMORY) && (mem->type == AGP_DCACHE_MEMORY)) {
  178. /* special insert */
  179. global_cache_flush();
  180. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  181. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  182. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  183. }
  184. global_cache_flush();
  185. agp_bridge->driver->tlb_flush(mem);
  186. return 0;
  187. }
  188. if((type == AGP_PHYS_MEMORY) && (mem->type == AGP_PHYS_MEMORY))
  189. goto insert;
  190. return -EINVAL;
  191. }
  192. insert:
  193. global_cache_flush();
  194. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  195. writel(agp_bridge->driver->mask_memory(agp_bridge,
  196. mem->memory[i], mem->type),
  197. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  198. readl(intel_i810_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  199. }
  200. global_cache_flush();
  201. agp_bridge->driver->tlb_flush(mem);
  202. return 0;
  203. }
  204. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  205. int type)
  206. {
  207. int i;
  208. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  209. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  210. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  211. }
  212. global_cache_flush();
  213. agp_bridge->driver->tlb_flush(mem);
  214. return 0;
  215. }
  216. /*
  217. * The i810/i830 requires a physical address to program its mouse
  218. * pointer into hardware.
  219. * However the Xserver still writes to it through the agp aperture.
  220. */
  221. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  222. {
  223. struct agp_memory *new;
  224. void *addr;
  225. if (pg_count != 1 && pg_count != 4)
  226. return NULL;
  227. switch (pg_count) {
  228. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  229. global_flush_tlb();
  230. break;
  231. case 4:
  232. /* kludge to get 4 physical pages for ARGB cursor */
  233. addr = i8xx_alloc_pages();
  234. break;
  235. default:
  236. return NULL;
  237. }
  238. if (addr == NULL)
  239. return NULL;
  240. new = agp_create_memory(pg_count);
  241. if (new == NULL)
  242. return NULL;
  243. new->memory[0] = virt_to_gart(addr);
  244. if (pg_count == 4) {
  245. /* kludge to get 4 physical pages for ARGB cursor */
  246. new->memory[1] = new->memory[0] + PAGE_SIZE;
  247. new->memory[2] = new->memory[1] + PAGE_SIZE;
  248. new->memory[3] = new->memory[2] + PAGE_SIZE;
  249. }
  250. new->page_count = pg_count;
  251. new->num_scratch_pages = pg_count;
  252. new->type = AGP_PHYS_MEMORY;
  253. new->physical = new->memory[0];
  254. return new;
  255. }
  256. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  257. {
  258. struct agp_memory *new;
  259. if (type == AGP_DCACHE_MEMORY) {
  260. if (pg_count != intel_i810_private.num_dcache_entries)
  261. return NULL;
  262. new = agp_create_memory(1);
  263. if (new == NULL)
  264. return NULL;
  265. new->type = AGP_DCACHE_MEMORY;
  266. new->page_count = pg_count;
  267. new->num_scratch_pages = 0;
  268. vfree(new->memory);
  269. return new;
  270. }
  271. if (type == AGP_PHYS_MEMORY)
  272. return alloc_agpphysmem_i8xx(pg_count, type);
  273. return NULL;
  274. }
  275. static void intel_i810_free_by_type(struct agp_memory *curr)
  276. {
  277. agp_free_key(curr->key);
  278. if(curr->type == AGP_PHYS_MEMORY) {
  279. if (curr->page_count == 4)
  280. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  281. else {
  282. agp_bridge->driver->agp_destroy_page(
  283. gart_to_virt(curr->memory[0]));
  284. global_flush_tlb();
  285. }
  286. vfree(curr->memory);
  287. }
  288. kfree(curr);
  289. }
  290. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  291. unsigned long addr, int type)
  292. {
  293. /* Type checking must be done elsewhere */
  294. return addr | bridge->driver->masks[type].mask;
  295. }
  296. static struct aper_size_info_fixed intel_i830_sizes[] =
  297. {
  298. {128, 32768, 5},
  299. /* The 64M mode still requires a 128k gatt */
  300. {64, 16384, 5},
  301. {256, 65536, 6},
  302. };
  303. static struct _intel_i830_private {
  304. struct pci_dev *i830_dev; /* device one */
  305. volatile u8 __iomem *registers;
  306. volatile u32 __iomem *gtt; /* I915G */
  307. int gtt_entries;
  308. } intel_i830_private;
  309. static void intel_i830_init_gtt_entries(void)
  310. {
  311. u16 gmch_ctrl;
  312. int gtt_entries;
  313. u8 rdct;
  314. int local = 0;
  315. static const int ddt[4] = { 0, 16, 32, 64 };
  316. int size;
  317. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  318. /* We obtain the size of the GTT, which is also stored (for some
  319. * reason) at the top of stolen memory. Then we add 4KB to that
  320. * for the video BIOS popup, which is also stored in there. */
  321. size = agp_bridge->driver->fetch_size() + 4;
  322. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  323. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  324. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  325. case I830_GMCH_GMS_STOLEN_512:
  326. gtt_entries = KB(512) - KB(size);
  327. break;
  328. case I830_GMCH_GMS_STOLEN_1024:
  329. gtt_entries = MB(1) - KB(size);
  330. break;
  331. case I830_GMCH_GMS_STOLEN_8192:
  332. gtt_entries = MB(8) - KB(size);
  333. break;
  334. case I830_GMCH_GMS_LOCAL:
  335. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  336. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  337. MB(ddt[I830_RDRAM_DDT(rdct)]);
  338. local = 1;
  339. break;
  340. default:
  341. gtt_entries = 0;
  342. break;
  343. }
  344. } else {
  345. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  346. case I855_GMCH_GMS_STOLEN_1M:
  347. gtt_entries = MB(1) - KB(size);
  348. break;
  349. case I855_GMCH_GMS_STOLEN_4M:
  350. gtt_entries = MB(4) - KB(size);
  351. break;
  352. case I855_GMCH_GMS_STOLEN_8M:
  353. gtt_entries = MB(8) - KB(size);
  354. break;
  355. case I855_GMCH_GMS_STOLEN_16M:
  356. gtt_entries = MB(16) - KB(size);
  357. break;
  358. case I855_GMCH_GMS_STOLEN_32M:
  359. gtt_entries = MB(32) - KB(size);
  360. break;
  361. case I915_GMCH_GMS_STOLEN_48M:
  362. /* Check it's really I915G */
  363. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  364. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  365. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  366. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB)
  367. gtt_entries = MB(48) - KB(size);
  368. else
  369. gtt_entries = 0;
  370. break;
  371. case I915_GMCH_GMS_STOLEN_64M:
  372. /* Check it's really I915G */
  373. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  374. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  375. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  376. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB)
  377. gtt_entries = MB(64) - KB(size);
  378. else
  379. gtt_entries = 0;
  380. default:
  381. gtt_entries = 0;
  382. break;
  383. }
  384. }
  385. if (gtt_entries > 0)
  386. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  387. gtt_entries / KB(1), local ? "local" : "stolen");
  388. else
  389. printk(KERN_INFO PFX
  390. "No pre-allocated video memory detected.\n");
  391. gtt_entries /= KB(4);
  392. intel_i830_private.gtt_entries = gtt_entries;
  393. }
  394. /* The intel i830 automatically initializes the agp aperture during POST.
  395. * Use the memory already set aside for in the GTT.
  396. */
  397. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  398. {
  399. int page_order;
  400. struct aper_size_info_fixed *size;
  401. int num_entries;
  402. u32 temp;
  403. size = agp_bridge->current_size;
  404. page_order = size->page_order;
  405. num_entries = size->num_entries;
  406. agp_bridge->gatt_table_real = NULL;
  407. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  408. temp &= 0xfff80000;
  409. intel_i830_private.registers = ioremap(temp,128 * 4096);
  410. if (!intel_i830_private.registers)
  411. return -ENOMEM;
  412. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  413. global_cache_flush(); /* FIXME: ?? */
  414. /* we have to call this as early as possible after the MMIO base address is known */
  415. intel_i830_init_gtt_entries();
  416. agp_bridge->gatt_table = NULL;
  417. agp_bridge->gatt_bus_addr = temp;
  418. return 0;
  419. }
  420. /* Return the gatt table to a sane state. Use the top of stolen
  421. * memory for the GTT.
  422. */
  423. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  424. {
  425. return 0;
  426. }
  427. static int intel_i830_fetch_size(void)
  428. {
  429. u16 gmch_ctrl;
  430. struct aper_size_info_fixed *values;
  431. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  432. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  433. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  434. /* 855GM/852GM/865G has 128MB aperture size */
  435. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  436. agp_bridge->aperture_size_idx = 0;
  437. return values[0].size;
  438. }
  439. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  440. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  441. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  442. agp_bridge->aperture_size_idx = 0;
  443. return values[0].size;
  444. } else {
  445. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  446. agp_bridge->aperture_size_idx = 1;
  447. return values[1].size;
  448. }
  449. return 0;
  450. }
  451. static int intel_i830_configure(void)
  452. {
  453. struct aper_size_info_fixed *current_size;
  454. u32 temp;
  455. u16 gmch_ctrl;
  456. int i;
  457. current_size = A_SIZE_FIX(agp_bridge->current_size);
  458. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  459. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  460. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  461. gmch_ctrl |= I830_GMCH_ENABLED;
  462. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  463. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  464. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  465. if (agp_bridge->driver->needs_scratch_page) {
  466. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  467. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  468. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  469. }
  470. }
  471. global_cache_flush();
  472. return 0;
  473. }
  474. static void intel_i830_cleanup(void)
  475. {
  476. iounmap(intel_i830_private.registers);
  477. }
  478. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  479. {
  480. int i,j,num_entries;
  481. void *temp;
  482. temp = agp_bridge->current_size;
  483. num_entries = A_SIZE_FIX(temp)->num_entries;
  484. if (pg_start < intel_i830_private.gtt_entries) {
  485. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  486. pg_start,intel_i830_private.gtt_entries);
  487. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  488. return -EINVAL;
  489. }
  490. if ((pg_start + mem->page_count) > num_entries)
  491. return -EINVAL;
  492. /* The i830 can't check the GTT for entries since its read only,
  493. * depend on the caller to make the correct offset decisions.
  494. */
  495. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  496. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  497. return -EINVAL;
  498. global_cache_flush(); /* FIXME: Necessary ?*/
  499. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  500. writel(agp_bridge->driver->mask_memory(agp_bridge,
  501. mem->memory[i], mem->type),
  502. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  503. readl(intel_i830_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  504. }
  505. global_cache_flush();
  506. agp_bridge->driver->tlb_flush(mem);
  507. return 0;
  508. }
  509. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  510. int type)
  511. {
  512. int i;
  513. global_cache_flush();
  514. if (pg_start < intel_i830_private.gtt_entries) {
  515. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  516. return -EINVAL;
  517. }
  518. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  519. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  520. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  521. }
  522. global_cache_flush();
  523. agp_bridge->driver->tlb_flush(mem);
  524. return 0;
  525. }
  526. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  527. {
  528. if (type == AGP_PHYS_MEMORY)
  529. return alloc_agpphysmem_i8xx(pg_count, type);
  530. /* always return NULL for other allocation types for now */
  531. return NULL;
  532. }
  533. static int intel_i915_configure(void)
  534. {
  535. struct aper_size_info_fixed *current_size;
  536. u32 temp;
  537. u16 gmch_ctrl;
  538. int i;
  539. current_size = A_SIZE_FIX(agp_bridge->current_size);
  540. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  541. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  542. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  543. gmch_ctrl |= I830_GMCH_ENABLED;
  544. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  545. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  546. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  547. if (agp_bridge->driver->needs_scratch_page) {
  548. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  549. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  550. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  551. }
  552. }
  553. global_cache_flush();
  554. return 0;
  555. }
  556. static void intel_i915_cleanup(void)
  557. {
  558. iounmap(intel_i830_private.gtt);
  559. iounmap(intel_i830_private.registers);
  560. }
  561. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  562. int type)
  563. {
  564. int i,j,num_entries;
  565. void *temp;
  566. temp = agp_bridge->current_size;
  567. num_entries = A_SIZE_FIX(temp)->num_entries;
  568. if (pg_start < intel_i830_private.gtt_entries) {
  569. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  570. pg_start,intel_i830_private.gtt_entries);
  571. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  572. return -EINVAL;
  573. }
  574. if ((pg_start + mem->page_count) > num_entries)
  575. return -EINVAL;
  576. /* The i830 can't check the GTT for entries since its read only,
  577. * depend on the caller to make the correct offset decisions.
  578. */
  579. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  580. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  581. return -EINVAL;
  582. global_cache_flush();
  583. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  584. writel(agp_bridge->driver->mask_memory(agp_bridge,
  585. mem->memory[i], mem->type), intel_i830_private.gtt+j);
  586. readl(intel_i830_private.gtt+j); /* PCI Posting. */
  587. }
  588. global_cache_flush();
  589. agp_bridge->driver->tlb_flush(mem);
  590. return 0;
  591. }
  592. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  593. int type)
  594. {
  595. int i;
  596. global_cache_flush();
  597. if (pg_start < intel_i830_private.gtt_entries) {
  598. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  599. return -EINVAL;
  600. }
  601. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  602. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  603. readl(intel_i830_private.gtt+i);
  604. }
  605. global_cache_flush();
  606. agp_bridge->driver->tlb_flush(mem);
  607. return 0;
  608. }
  609. static int intel_i915_fetch_size(void)
  610. {
  611. struct aper_size_info_fixed *values;
  612. u32 temp, offset = 0;
  613. #define I915_256MB_ADDRESS_MASK (1<<27)
  614. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  615. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  616. if (temp & I915_256MB_ADDRESS_MASK)
  617. offset = 0; /* 128MB aperture */
  618. else
  619. offset = 2; /* 256MB aperture */
  620. agp_bridge->previous_size = agp_bridge->current_size = (void *)(values + offset);
  621. return values[offset].size;
  622. }
  623. /* The intel i915 automatically initializes the agp aperture during POST.
  624. * Use the memory already set aside for in the GTT.
  625. */
  626. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  627. {
  628. int page_order;
  629. struct aper_size_info_fixed *size;
  630. int num_entries;
  631. u32 temp, temp2;
  632. size = agp_bridge->current_size;
  633. page_order = size->page_order;
  634. num_entries = size->num_entries;
  635. agp_bridge->gatt_table_real = NULL;
  636. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  637. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  638. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  639. if (!intel_i830_private.gtt)
  640. return -ENOMEM;
  641. temp &= 0xfff80000;
  642. intel_i830_private.registers = ioremap(temp,128 * 4096);
  643. if (!intel_i830_private.registers)
  644. return -ENOMEM;
  645. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  646. global_cache_flush(); /* FIXME: ? */
  647. /* we have to call this as early as possible after the MMIO base address is known */
  648. intel_i830_init_gtt_entries();
  649. agp_bridge->gatt_table = NULL;
  650. agp_bridge->gatt_bus_addr = temp;
  651. return 0;
  652. }
  653. static int intel_fetch_size(void)
  654. {
  655. int i;
  656. u16 temp;
  657. struct aper_size_info_16 *values;
  658. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  659. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  660. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  661. if (temp == values[i].size_value) {
  662. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  663. agp_bridge->aperture_size_idx = i;
  664. return values[i].size;
  665. }
  666. }
  667. return 0;
  668. }
  669. static int __intel_8xx_fetch_size(u8 temp)
  670. {
  671. int i;
  672. struct aper_size_info_8 *values;
  673. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  674. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  675. if (temp == values[i].size_value) {
  676. agp_bridge->previous_size =
  677. agp_bridge->current_size = (void *) (values + i);
  678. agp_bridge->aperture_size_idx = i;
  679. return values[i].size;
  680. }
  681. }
  682. return 0;
  683. }
  684. static int intel_8xx_fetch_size(void)
  685. {
  686. u8 temp;
  687. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  688. return __intel_8xx_fetch_size(temp);
  689. }
  690. static int intel_815_fetch_size(void)
  691. {
  692. u8 temp;
  693. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  694. * one non-reserved bit, so mask the others out ... */
  695. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  696. temp &= (1 << 3);
  697. return __intel_8xx_fetch_size(temp);
  698. }
  699. static void intel_tlbflush(struct agp_memory *mem)
  700. {
  701. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  702. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  703. }
  704. static void intel_8xx_tlbflush(struct agp_memory *mem)
  705. {
  706. u32 temp;
  707. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  708. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  709. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  710. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  711. }
  712. static void intel_cleanup(void)
  713. {
  714. u16 temp;
  715. struct aper_size_info_16 *previous_size;
  716. previous_size = A_SIZE_16(agp_bridge->previous_size);
  717. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  718. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  719. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  720. }
  721. static void intel_8xx_cleanup(void)
  722. {
  723. u16 temp;
  724. struct aper_size_info_8 *previous_size;
  725. previous_size = A_SIZE_8(agp_bridge->previous_size);
  726. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  727. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  728. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  729. }
  730. static int intel_configure(void)
  731. {
  732. u32 temp;
  733. u16 temp2;
  734. struct aper_size_info_16 *current_size;
  735. current_size = A_SIZE_16(agp_bridge->current_size);
  736. /* aperture size */
  737. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  738. /* address to map to */
  739. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  740. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  741. /* attbase - aperture base */
  742. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  743. /* agpctrl */
  744. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  745. /* paccfg/nbxcfg */
  746. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  747. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  748. (temp2 & ~(1 << 10)) | (1 << 9));
  749. /* clear any possible error conditions */
  750. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  751. return 0;
  752. }
  753. static int intel_815_configure(void)
  754. {
  755. u32 temp, addr;
  756. u8 temp2;
  757. struct aper_size_info_8 *current_size;
  758. /* attbase - aperture base */
  759. /* the Intel 815 chipset spec. says that bits 29-31 in the
  760. * ATTBASE register are reserved -> try not to write them */
  761. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  762. printk (KERN_EMERG PFX "gatt bus addr too high");
  763. return -EINVAL;
  764. }
  765. current_size = A_SIZE_8(agp_bridge->current_size);
  766. /* aperture size */
  767. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  768. current_size->size_value);
  769. /* address to map to */
  770. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  771. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  772. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  773. addr &= INTEL_815_ATTBASE_MASK;
  774. addr |= agp_bridge->gatt_bus_addr;
  775. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  776. /* agpctrl */
  777. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  778. /* apcont */
  779. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  780. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  781. /* clear any possible error conditions */
  782. /* Oddness : this chipset seems to have no ERRSTS register ! */
  783. return 0;
  784. }
  785. static void intel_820_tlbflush(struct agp_memory *mem)
  786. {
  787. return;
  788. }
  789. static void intel_820_cleanup(void)
  790. {
  791. u8 temp;
  792. struct aper_size_info_8 *previous_size;
  793. previous_size = A_SIZE_8(agp_bridge->previous_size);
  794. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  795. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  796. temp & ~(1 << 1));
  797. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  798. previous_size->size_value);
  799. }
  800. static int intel_820_configure(void)
  801. {
  802. u32 temp;
  803. u8 temp2;
  804. struct aper_size_info_8 *current_size;
  805. current_size = A_SIZE_8(agp_bridge->current_size);
  806. /* aperture size */
  807. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  808. /* address to map to */
  809. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  810. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  811. /* attbase - aperture base */
  812. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  813. /* agpctrl */
  814. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  815. /* global enable aperture access */
  816. /* This flag is not accessed through MCHCFG register as in */
  817. /* i850 chipset. */
  818. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  819. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  820. /* clear any possible AGP-related error conditions */
  821. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  822. return 0;
  823. }
  824. static int intel_840_configure(void)
  825. {
  826. u32 temp;
  827. u16 temp2;
  828. struct aper_size_info_8 *current_size;
  829. current_size = A_SIZE_8(agp_bridge->current_size);
  830. /* aperture size */
  831. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  832. /* address to map to */
  833. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  834. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  835. /* attbase - aperture base */
  836. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  837. /* agpctrl */
  838. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  839. /* mcgcfg */
  840. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  841. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  842. /* clear any possible error conditions */
  843. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  844. return 0;
  845. }
  846. static int intel_845_configure(void)
  847. {
  848. u32 temp;
  849. u8 temp2;
  850. struct aper_size_info_8 *current_size;
  851. current_size = A_SIZE_8(agp_bridge->current_size);
  852. /* aperture size */
  853. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  854. if (agp_bridge->apbase_config != 0) {
  855. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  856. agp_bridge->apbase_config);
  857. } else {
  858. /* address to map to */
  859. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  860. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  861. agp_bridge->apbase_config = temp;
  862. }
  863. /* attbase - aperture base */
  864. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  865. /* agpctrl */
  866. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  867. /* agpm */
  868. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  869. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  870. /* clear any possible error conditions */
  871. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  872. return 0;
  873. }
  874. static int intel_850_configure(void)
  875. {
  876. u32 temp;
  877. u16 temp2;
  878. struct aper_size_info_8 *current_size;
  879. current_size = A_SIZE_8(agp_bridge->current_size);
  880. /* aperture size */
  881. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  882. /* address to map to */
  883. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  884. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  885. /* attbase - aperture base */
  886. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  887. /* agpctrl */
  888. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  889. /* mcgcfg */
  890. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  891. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  892. /* clear any possible AGP-related error conditions */
  893. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  894. return 0;
  895. }
  896. static int intel_860_configure(void)
  897. {
  898. u32 temp;
  899. u16 temp2;
  900. struct aper_size_info_8 *current_size;
  901. current_size = A_SIZE_8(agp_bridge->current_size);
  902. /* aperture size */
  903. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  904. /* address to map to */
  905. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  906. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  907. /* attbase - aperture base */
  908. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  909. /* agpctrl */
  910. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  911. /* mcgcfg */
  912. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  913. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  914. /* clear any possible AGP-related error conditions */
  915. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  916. return 0;
  917. }
  918. static int intel_830mp_configure(void)
  919. {
  920. u32 temp;
  921. u16 temp2;
  922. struct aper_size_info_8 *current_size;
  923. current_size = A_SIZE_8(agp_bridge->current_size);
  924. /* aperture size */
  925. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  926. /* address to map to */
  927. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  928. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  929. /* attbase - aperture base */
  930. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  931. /* agpctrl */
  932. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  933. /* gmch */
  934. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  935. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  936. /* clear any possible AGP-related error conditions */
  937. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  938. return 0;
  939. }
  940. static int intel_7505_configure(void)
  941. {
  942. u32 temp;
  943. u16 temp2;
  944. struct aper_size_info_8 *current_size;
  945. current_size = A_SIZE_8(agp_bridge->current_size);
  946. /* aperture size */
  947. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  948. /* address to map to */
  949. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  950. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  951. /* attbase - aperture base */
  952. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  953. /* agpctrl */
  954. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  955. /* mchcfg */
  956. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  957. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  958. return 0;
  959. }
  960. /* Setup function */
  961. static struct gatt_mask intel_generic_masks[] =
  962. {
  963. {.mask = 0x00000017, .type = 0}
  964. };
  965. static struct aper_size_info_8 intel_815_sizes[2] =
  966. {
  967. {64, 16384, 4, 0},
  968. {32, 8192, 3, 8},
  969. };
  970. static struct aper_size_info_8 intel_8xx_sizes[7] =
  971. {
  972. {256, 65536, 6, 0},
  973. {128, 32768, 5, 32},
  974. {64, 16384, 4, 48},
  975. {32, 8192, 3, 56},
  976. {16, 4096, 2, 60},
  977. {8, 2048, 1, 62},
  978. {4, 1024, 0, 63}
  979. };
  980. static struct aper_size_info_16 intel_generic_sizes[7] =
  981. {
  982. {256, 65536, 6, 0},
  983. {128, 32768, 5, 32},
  984. {64, 16384, 4, 48},
  985. {32, 8192, 3, 56},
  986. {16, 4096, 2, 60},
  987. {8, 2048, 1, 62},
  988. {4, 1024, 0, 63}
  989. };
  990. static struct aper_size_info_8 intel_830mp_sizes[4] =
  991. {
  992. {256, 65536, 6, 0},
  993. {128, 32768, 5, 32},
  994. {64, 16384, 4, 48},
  995. {32, 8192, 3, 56}
  996. };
  997. static struct agp_bridge_driver intel_generic_driver = {
  998. .owner = THIS_MODULE,
  999. .aperture_sizes = intel_generic_sizes,
  1000. .size_type = U16_APER_SIZE,
  1001. .num_aperture_sizes = 7,
  1002. .configure = intel_configure,
  1003. .fetch_size = intel_fetch_size,
  1004. .cleanup = intel_cleanup,
  1005. .tlb_flush = intel_tlbflush,
  1006. .mask_memory = agp_generic_mask_memory,
  1007. .masks = intel_generic_masks,
  1008. .agp_enable = agp_generic_enable,
  1009. .cache_flush = global_cache_flush,
  1010. .create_gatt_table = agp_generic_create_gatt_table,
  1011. .free_gatt_table = agp_generic_free_gatt_table,
  1012. .insert_memory = agp_generic_insert_memory,
  1013. .remove_memory = agp_generic_remove_memory,
  1014. .alloc_by_type = agp_generic_alloc_by_type,
  1015. .free_by_type = agp_generic_free_by_type,
  1016. .agp_alloc_page = agp_generic_alloc_page,
  1017. .agp_destroy_page = agp_generic_destroy_page,
  1018. };
  1019. static struct agp_bridge_driver intel_810_driver = {
  1020. .owner = THIS_MODULE,
  1021. .aperture_sizes = intel_i810_sizes,
  1022. .size_type = FIXED_APER_SIZE,
  1023. .num_aperture_sizes = 2,
  1024. .needs_scratch_page = TRUE,
  1025. .configure = intel_i810_configure,
  1026. .fetch_size = intel_i810_fetch_size,
  1027. .cleanup = intel_i810_cleanup,
  1028. .tlb_flush = intel_i810_tlbflush,
  1029. .mask_memory = intel_i810_mask_memory,
  1030. .masks = intel_i810_masks,
  1031. .agp_enable = intel_i810_agp_enable,
  1032. .cache_flush = global_cache_flush,
  1033. .create_gatt_table = agp_generic_create_gatt_table,
  1034. .free_gatt_table = agp_generic_free_gatt_table,
  1035. .insert_memory = intel_i810_insert_entries,
  1036. .remove_memory = intel_i810_remove_entries,
  1037. .alloc_by_type = intel_i810_alloc_by_type,
  1038. .free_by_type = intel_i810_free_by_type,
  1039. .agp_alloc_page = agp_generic_alloc_page,
  1040. .agp_destroy_page = agp_generic_destroy_page,
  1041. };
  1042. static struct agp_bridge_driver intel_815_driver = {
  1043. .owner = THIS_MODULE,
  1044. .aperture_sizes = intel_815_sizes,
  1045. .size_type = U8_APER_SIZE,
  1046. .num_aperture_sizes = 2,
  1047. .configure = intel_815_configure,
  1048. .fetch_size = intel_815_fetch_size,
  1049. .cleanup = intel_8xx_cleanup,
  1050. .tlb_flush = intel_8xx_tlbflush,
  1051. .mask_memory = agp_generic_mask_memory,
  1052. .masks = intel_generic_masks,
  1053. .agp_enable = agp_generic_enable,
  1054. .cache_flush = global_cache_flush,
  1055. .create_gatt_table = agp_generic_create_gatt_table,
  1056. .free_gatt_table = agp_generic_free_gatt_table,
  1057. .insert_memory = agp_generic_insert_memory,
  1058. .remove_memory = agp_generic_remove_memory,
  1059. .alloc_by_type = agp_generic_alloc_by_type,
  1060. .free_by_type = agp_generic_free_by_type,
  1061. .agp_alloc_page = agp_generic_alloc_page,
  1062. .agp_destroy_page = agp_generic_destroy_page,
  1063. };
  1064. static struct agp_bridge_driver intel_830_driver = {
  1065. .owner = THIS_MODULE,
  1066. .aperture_sizes = intel_i830_sizes,
  1067. .size_type = FIXED_APER_SIZE,
  1068. .num_aperture_sizes = 3,
  1069. .needs_scratch_page = TRUE,
  1070. .configure = intel_i830_configure,
  1071. .fetch_size = intel_i830_fetch_size,
  1072. .cleanup = intel_i830_cleanup,
  1073. .tlb_flush = intel_i810_tlbflush,
  1074. .mask_memory = intel_i810_mask_memory,
  1075. .masks = intel_i810_masks,
  1076. .agp_enable = intel_i810_agp_enable,
  1077. .cache_flush = global_cache_flush,
  1078. .create_gatt_table = intel_i830_create_gatt_table,
  1079. .free_gatt_table = intel_i830_free_gatt_table,
  1080. .insert_memory = intel_i830_insert_entries,
  1081. .remove_memory = intel_i830_remove_entries,
  1082. .alloc_by_type = intel_i830_alloc_by_type,
  1083. .free_by_type = intel_i810_free_by_type,
  1084. .agp_alloc_page = agp_generic_alloc_page,
  1085. .agp_destroy_page = agp_generic_destroy_page,
  1086. };
  1087. static struct agp_bridge_driver intel_820_driver = {
  1088. .owner = THIS_MODULE,
  1089. .aperture_sizes = intel_8xx_sizes,
  1090. .size_type = U8_APER_SIZE,
  1091. .num_aperture_sizes = 7,
  1092. .configure = intel_820_configure,
  1093. .fetch_size = intel_8xx_fetch_size,
  1094. .cleanup = intel_820_cleanup,
  1095. .tlb_flush = intel_820_tlbflush,
  1096. .mask_memory = agp_generic_mask_memory,
  1097. .masks = intel_generic_masks,
  1098. .agp_enable = agp_generic_enable,
  1099. .cache_flush = global_cache_flush,
  1100. .create_gatt_table = agp_generic_create_gatt_table,
  1101. .free_gatt_table = agp_generic_free_gatt_table,
  1102. .insert_memory = agp_generic_insert_memory,
  1103. .remove_memory = agp_generic_remove_memory,
  1104. .alloc_by_type = agp_generic_alloc_by_type,
  1105. .free_by_type = agp_generic_free_by_type,
  1106. .agp_alloc_page = agp_generic_alloc_page,
  1107. .agp_destroy_page = agp_generic_destroy_page,
  1108. };
  1109. static struct agp_bridge_driver intel_830mp_driver = {
  1110. .owner = THIS_MODULE,
  1111. .aperture_sizes = intel_830mp_sizes,
  1112. .size_type = U8_APER_SIZE,
  1113. .num_aperture_sizes = 4,
  1114. .configure = intel_830mp_configure,
  1115. .fetch_size = intel_8xx_fetch_size,
  1116. .cleanup = intel_8xx_cleanup,
  1117. .tlb_flush = intel_8xx_tlbflush,
  1118. .mask_memory = agp_generic_mask_memory,
  1119. .masks = intel_generic_masks,
  1120. .agp_enable = agp_generic_enable,
  1121. .cache_flush = global_cache_flush,
  1122. .create_gatt_table = agp_generic_create_gatt_table,
  1123. .free_gatt_table = agp_generic_free_gatt_table,
  1124. .insert_memory = agp_generic_insert_memory,
  1125. .remove_memory = agp_generic_remove_memory,
  1126. .alloc_by_type = agp_generic_alloc_by_type,
  1127. .free_by_type = agp_generic_free_by_type,
  1128. .agp_alloc_page = agp_generic_alloc_page,
  1129. .agp_destroy_page = agp_generic_destroy_page,
  1130. };
  1131. static struct agp_bridge_driver intel_840_driver = {
  1132. .owner = THIS_MODULE,
  1133. .aperture_sizes = intel_8xx_sizes,
  1134. .size_type = U8_APER_SIZE,
  1135. .num_aperture_sizes = 7,
  1136. .configure = intel_840_configure,
  1137. .fetch_size = intel_8xx_fetch_size,
  1138. .cleanup = intel_8xx_cleanup,
  1139. .tlb_flush = intel_8xx_tlbflush,
  1140. .mask_memory = agp_generic_mask_memory,
  1141. .masks = intel_generic_masks,
  1142. .agp_enable = agp_generic_enable,
  1143. .cache_flush = global_cache_flush,
  1144. .create_gatt_table = agp_generic_create_gatt_table,
  1145. .free_gatt_table = agp_generic_free_gatt_table,
  1146. .insert_memory = agp_generic_insert_memory,
  1147. .remove_memory = agp_generic_remove_memory,
  1148. .alloc_by_type = agp_generic_alloc_by_type,
  1149. .free_by_type = agp_generic_free_by_type,
  1150. .agp_alloc_page = agp_generic_alloc_page,
  1151. .agp_destroy_page = agp_generic_destroy_page,
  1152. };
  1153. static struct agp_bridge_driver intel_845_driver = {
  1154. .owner = THIS_MODULE,
  1155. .aperture_sizes = intel_8xx_sizes,
  1156. .size_type = U8_APER_SIZE,
  1157. .num_aperture_sizes = 7,
  1158. .configure = intel_845_configure,
  1159. .fetch_size = intel_8xx_fetch_size,
  1160. .cleanup = intel_8xx_cleanup,
  1161. .tlb_flush = intel_8xx_tlbflush,
  1162. .mask_memory = agp_generic_mask_memory,
  1163. .masks = intel_generic_masks,
  1164. .agp_enable = agp_generic_enable,
  1165. .cache_flush = global_cache_flush,
  1166. .create_gatt_table = agp_generic_create_gatt_table,
  1167. .free_gatt_table = agp_generic_free_gatt_table,
  1168. .insert_memory = agp_generic_insert_memory,
  1169. .remove_memory = agp_generic_remove_memory,
  1170. .alloc_by_type = agp_generic_alloc_by_type,
  1171. .free_by_type = agp_generic_free_by_type,
  1172. .agp_alloc_page = agp_generic_alloc_page,
  1173. .agp_destroy_page = agp_generic_destroy_page,
  1174. };
  1175. static struct agp_bridge_driver intel_850_driver = {
  1176. .owner = THIS_MODULE,
  1177. .aperture_sizes = intel_8xx_sizes,
  1178. .size_type = U8_APER_SIZE,
  1179. .num_aperture_sizes = 7,
  1180. .configure = intel_850_configure,
  1181. .fetch_size = intel_8xx_fetch_size,
  1182. .cleanup = intel_8xx_cleanup,
  1183. .tlb_flush = intel_8xx_tlbflush,
  1184. .mask_memory = agp_generic_mask_memory,
  1185. .masks = intel_generic_masks,
  1186. .agp_enable = agp_generic_enable,
  1187. .cache_flush = global_cache_flush,
  1188. .create_gatt_table = agp_generic_create_gatt_table,
  1189. .free_gatt_table = agp_generic_free_gatt_table,
  1190. .insert_memory = agp_generic_insert_memory,
  1191. .remove_memory = agp_generic_remove_memory,
  1192. .alloc_by_type = agp_generic_alloc_by_type,
  1193. .free_by_type = agp_generic_free_by_type,
  1194. .agp_alloc_page = agp_generic_alloc_page,
  1195. .agp_destroy_page = agp_generic_destroy_page,
  1196. };
  1197. static struct agp_bridge_driver intel_860_driver = {
  1198. .owner = THIS_MODULE,
  1199. .aperture_sizes = intel_8xx_sizes,
  1200. .size_type = U8_APER_SIZE,
  1201. .num_aperture_sizes = 7,
  1202. .configure = intel_860_configure,
  1203. .fetch_size = intel_8xx_fetch_size,
  1204. .cleanup = intel_8xx_cleanup,
  1205. .tlb_flush = intel_8xx_tlbflush,
  1206. .mask_memory = agp_generic_mask_memory,
  1207. .masks = intel_generic_masks,
  1208. .agp_enable = agp_generic_enable,
  1209. .cache_flush = global_cache_flush,
  1210. .create_gatt_table = agp_generic_create_gatt_table,
  1211. .free_gatt_table = agp_generic_free_gatt_table,
  1212. .insert_memory = agp_generic_insert_memory,
  1213. .remove_memory = agp_generic_remove_memory,
  1214. .alloc_by_type = agp_generic_alloc_by_type,
  1215. .free_by_type = agp_generic_free_by_type,
  1216. .agp_alloc_page = agp_generic_alloc_page,
  1217. .agp_destroy_page = agp_generic_destroy_page,
  1218. };
  1219. static struct agp_bridge_driver intel_915_driver = {
  1220. .owner = THIS_MODULE,
  1221. .aperture_sizes = intel_i830_sizes,
  1222. .size_type = FIXED_APER_SIZE,
  1223. .num_aperture_sizes = 3,
  1224. .needs_scratch_page = TRUE,
  1225. .configure = intel_i915_configure,
  1226. .fetch_size = intel_i915_fetch_size,
  1227. .cleanup = intel_i915_cleanup,
  1228. .tlb_flush = intel_i810_tlbflush,
  1229. .mask_memory = intel_i810_mask_memory,
  1230. .masks = intel_i810_masks,
  1231. .agp_enable = intel_i810_agp_enable,
  1232. .cache_flush = global_cache_flush,
  1233. .create_gatt_table = intel_i915_create_gatt_table,
  1234. .free_gatt_table = intel_i830_free_gatt_table,
  1235. .insert_memory = intel_i915_insert_entries,
  1236. .remove_memory = intel_i915_remove_entries,
  1237. .alloc_by_type = intel_i830_alloc_by_type,
  1238. .free_by_type = intel_i810_free_by_type,
  1239. .agp_alloc_page = agp_generic_alloc_page,
  1240. .agp_destroy_page = agp_generic_destroy_page,
  1241. };
  1242. static struct agp_bridge_driver intel_7505_driver = {
  1243. .owner = THIS_MODULE,
  1244. .aperture_sizes = intel_8xx_sizes,
  1245. .size_type = U8_APER_SIZE,
  1246. .num_aperture_sizes = 7,
  1247. .configure = intel_7505_configure,
  1248. .fetch_size = intel_8xx_fetch_size,
  1249. .cleanup = intel_8xx_cleanup,
  1250. .tlb_flush = intel_8xx_tlbflush,
  1251. .mask_memory = agp_generic_mask_memory,
  1252. .masks = intel_generic_masks,
  1253. .agp_enable = agp_generic_enable,
  1254. .cache_flush = global_cache_flush,
  1255. .create_gatt_table = agp_generic_create_gatt_table,
  1256. .free_gatt_table = agp_generic_free_gatt_table,
  1257. .insert_memory = agp_generic_insert_memory,
  1258. .remove_memory = agp_generic_remove_memory,
  1259. .alloc_by_type = agp_generic_alloc_by_type,
  1260. .free_by_type = agp_generic_free_by_type,
  1261. .agp_alloc_page = agp_generic_alloc_page,
  1262. .agp_destroy_page = agp_generic_destroy_page,
  1263. };
  1264. static int find_i810(u16 device)
  1265. {
  1266. struct pci_dev *i810_dev;
  1267. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1268. if (!i810_dev)
  1269. return 0;
  1270. intel_i810_private.i810_dev = i810_dev;
  1271. return 1;
  1272. }
  1273. static int find_i830(u16 device)
  1274. {
  1275. struct pci_dev *i830_dev;
  1276. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1277. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1278. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1279. device, i830_dev);
  1280. }
  1281. if (!i830_dev)
  1282. return 0;
  1283. intel_i830_private.i830_dev = i830_dev;
  1284. return 1;
  1285. }
  1286. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1287. const struct pci_device_id *ent)
  1288. {
  1289. struct agp_bridge_data *bridge;
  1290. char *name = "(unknown)";
  1291. u8 cap_ptr = 0;
  1292. struct resource *r;
  1293. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1294. bridge = agp_alloc_bridge();
  1295. if (!bridge)
  1296. return -ENOMEM;
  1297. switch (pdev->device) {
  1298. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1299. bridge->driver = &intel_generic_driver;
  1300. name = "440LX";
  1301. break;
  1302. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1303. bridge->driver = &intel_generic_driver;
  1304. name = "440BX";
  1305. break;
  1306. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1307. bridge->driver = &intel_generic_driver;
  1308. name = "440GX";
  1309. break;
  1310. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1311. name = "i810";
  1312. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1313. goto fail;
  1314. bridge->driver = &intel_810_driver;
  1315. break;
  1316. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1317. name = "i810 DC100";
  1318. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1319. goto fail;
  1320. bridge->driver = &intel_810_driver;
  1321. break;
  1322. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1323. name = "i810 E";
  1324. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1325. goto fail;
  1326. bridge->driver = &intel_810_driver;
  1327. break;
  1328. case PCI_DEVICE_ID_INTEL_82815_MC:
  1329. /*
  1330. * The i815 can operate either as an i810 style
  1331. * integrated device, or as an AGP4X motherboard.
  1332. */
  1333. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1334. bridge->driver = &intel_810_driver;
  1335. else
  1336. bridge->driver = &intel_815_driver;
  1337. name = "i815";
  1338. break;
  1339. case PCI_DEVICE_ID_INTEL_82820_HB:
  1340. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1341. bridge->driver = &intel_820_driver;
  1342. name = "i820";
  1343. break;
  1344. case PCI_DEVICE_ID_INTEL_82830_HB:
  1345. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC)) {
  1346. bridge->driver = &intel_830_driver;
  1347. } else {
  1348. bridge->driver = &intel_830mp_driver;
  1349. }
  1350. name = "830M";
  1351. break;
  1352. case PCI_DEVICE_ID_INTEL_82840_HB:
  1353. bridge->driver = &intel_840_driver;
  1354. name = "i840";
  1355. break;
  1356. case PCI_DEVICE_ID_INTEL_82845_HB:
  1357. bridge->driver = &intel_845_driver;
  1358. name = "i845";
  1359. break;
  1360. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1361. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG)) {
  1362. bridge->driver = &intel_830_driver;
  1363. } else {
  1364. bridge->driver = &intel_845_driver;
  1365. }
  1366. name = "845G";
  1367. break;
  1368. case PCI_DEVICE_ID_INTEL_82850_HB:
  1369. bridge->driver = &intel_850_driver;
  1370. name = "i850";
  1371. break;
  1372. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1373. bridge->driver = &intel_845_driver;
  1374. name = "855PM";
  1375. break;
  1376. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1377. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1378. bridge->driver = &intel_830_driver;
  1379. name = "855";
  1380. } else {
  1381. bridge->driver = &intel_845_driver;
  1382. name = "855GM";
  1383. }
  1384. break;
  1385. case PCI_DEVICE_ID_INTEL_82860_HB:
  1386. bridge->driver = &intel_860_driver;
  1387. name = "i860";
  1388. break;
  1389. case PCI_DEVICE_ID_INTEL_82865_HB:
  1390. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG)) {
  1391. bridge->driver = &intel_830_driver;
  1392. } else {
  1393. bridge->driver = &intel_845_driver;
  1394. }
  1395. name = "865";
  1396. break;
  1397. case PCI_DEVICE_ID_INTEL_82875_HB:
  1398. bridge->driver = &intel_845_driver;
  1399. name = "i875";
  1400. break;
  1401. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1402. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG)) {
  1403. bridge->driver = &intel_915_driver;
  1404. } else {
  1405. bridge->driver = &intel_845_driver;
  1406. }
  1407. name = "915G";
  1408. break;
  1409. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1410. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG)) {
  1411. bridge->driver = &intel_915_driver;
  1412. } else {
  1413. bridge->driver = &intel_845_driver;
  1414. }
  1415. name = "915GM";
  1416. break;
  1417. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1418. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG)) {
  1419. bridge->driver = &intel_915_driver;
  1420. } else {
  1421. bridge->driver = &intel_845_driver;
  1422. }
  1423. name = "945G";
  1424. break;
  1425. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1426. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG)) {
  1427. bridge->driver = &intel_915_driver;
  1428. } else {
  1429. bridge->driver = &intel_845_driver;
  1430. }
  1431. name = "945GM";
  1432. break;
  1433. case PCI_DEVICE_ID_INTEL_7505_0:
  1434. bridge->driver = &intel_7505_driver;
  1435. name = "E7505";
  1436. break;
  1437. case PCI_DEVICE_ID_INTEL_7205_0:
  1438. bridge->driver = &intel_7505_driver;
  1439. name = "E7205";
  1440. break;
  1441. default:
  1442. if (cap_ptr)
  1443. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1444. pdev->device);
  1445. agp_put_bridge(bridge);
  1446. return -ENODEV;
  1447. };
  1448. bridge->dev = pdev;
  1449. bridge->capndx = cap_ptr;
  1450. if (bridge->driver == &intel_810_driver)
  1451. bridge->dev_private_data = &intel_i810_private;
  1452. else if (bridge->driver == &intel_830_driver)
  1453. bridge->dev_private_data = &intel_i830_private;
  1454. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1455. /*
  1456. * The following fixes the case where the BIOS has "forgotten" to
  1457. * provide an address range for the GART.
  1458. * 20030610 - hamish@zot.org
  1459. */
  1460. r = &pdev->resource[0];
  1461. if (!r->start && r->end) {
  1462. if(pci_assign_resource(pdev, 0)) {
  1463. printk(KERN_ERR PFX "could not assign resource 0\n");
  1464. agp_put_bridge(bridge);
  1465. return -ENODEV;
  1466. }
  1467. }
  1468. /*
  1469. * If the device has not been properly setup, the following will catch
  1470. * the problem and should stop the system from crashing.
  1471. * 20030610 - hamish@zot.org
  1472. */
  1473. if (pci_enable_device(pdev)) {
  1474. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1475. agp_put_bridge(bridge);
  1476. return -ENODEV;
  1477. }
  1478. /* Fill in the mode register */
  1479. if (cap_ptr) {
  1480. pci_read_config_dword(pdev,
  1481. bridge->capndx+PCI_AGP_STATUS,
  1482. &bridge->mode);
  1483. }
  1484. pci_set_drvdata(pdev, bridge);
  1485. return agp_add_bridge(bridge);
  1486. fail:
  1487. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1488. "but could not find the secondary device.\n", name);
  1489. agp_put_bridge(bridge);
  1490. return -ENODEV;
  1491. }
  1492. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1493. {
  1494. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1495. agp_remove_bridge(bridge);
  1496. if (intel_i810_private.i810_dev)
  1497. pci_dev_put(intel_i810_private.i810_dev);
  1498. if (intel_i830_private.i830_dev)
  1499. pci_dev_put(intel_i830_private.i830_dev);
  1500. agp_put_bridge(bridge);
  1501. }
  1502. static int agp_intel_resume(struct pci_dev *pdev)
  1503. {
  1504. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1505. pci_restore_state(pdev);
  1506. if (bridge->driver == &intel_generic_driver)
  1507. intel_configure();
  1508. else if (bridge->driver == &intel_850_driver)
  1509. intel_850_configure();
  1510. else if (bridge->driver == &intel_845_driver)
  1511. intel_845_configure();
  1512. else if (bridge->driver == &intel_830mp_driver)
  1513. intel_830mp_configure();
  1514. else if (bridge->driver == &intel_915_driver)
  1515. intel_i915_configure();
  1516. else if (bridge->driver == &intel_830_driver)
  1517. intel_i830_configure();
  1518. else if (bridge->driver == &intel_810_driver)
  1519. intel_i810_configure();
  1520. return 0;
  1521. }
  1522. static struct pci_device_id agp_intel_pci_table[] = {
  1523. #define ID(x) \
  1524. { \
  1525. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1526. .class_mask = ~0, \
  1527. .vendor = PCI_VENDOR_ID_INTEL, \
  1528. .device = x, \
  1529. .subvendor = PCI_ANY_ID, \
  1530. .subdevice = PCI_ANY_ID, \
  1531. }
  1532. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1533. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1534. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1535. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1536. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1537. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1538. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1539. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1540. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1541. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1542. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1543. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1544. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1545. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1546. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1547. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1548. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1549. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1550. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1551. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1552. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1553. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1554. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1555. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1556. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1557. { }
  1558. };
  1559. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1560. static struct pci_driver agp_intel_pci_driver = {
  1561. .name = "agpgart-intel",
  1562. .id_table = agp_intel_pci_table,
  1563. .probe = agp_intel_probe,
  1564. .remove = __devexit_p(agp_intel_remove),
  1565. .resume = agp_intel_resume,
  1566. };
  1567. static int __init agp_intel_init(void)
  1568. {
  1569. if (agp_off)
  1570. return -EINVAL;
  1571. return pci_register_driver(&agp_intel_pci_driver);
  1572. }
  1573. static void __exit agp_intel_cleanup(void)
  1574. {
  1575. pci_unregister_driver(&agp_intel_pci_driver);
  1576. }
  1577. module_init(agp_intel_init);
  1578. module_exit(agp_intel_cleanup);
  1579. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1580. MODULE_LICENSE("GPL and additional rights");