phy_n.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  58. u8 *events, u8 *delays, u8 length);
  59. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  60. enum b43_nphy_rf_sequence seq);
  61. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  62. u16 value, u8 core, bool off);
  63. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  64. u16 value, u8 core);
  65. static inline bool b43_channel_type_is_40mhz(
  66. enum nl80211_channel_type channel_type)
  67. {
  68. return (channel_type == NL80211_CHAN_HT40MINUS ||
  69. channel_type == NL80211_CHAN_HT40PLUS);
  70. }
  71. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  72. {//TODO
  73. }
  74. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  75. {//TODO
  76. }
  77. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  78. bool ignore_tssi)
  79. {//TODO
  80. return B43_TXPWR_RES_DONE;
  81. }
  82. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  83. const struct b43_nphy_channeltab_entry_rev2 *e)
  84. {
  85. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  86. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  87. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  88. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  89. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  90. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  91. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  92. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  93. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  96. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  97. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  98. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  101. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  102. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  103. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  106. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  107. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  108. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  111. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  112. }
  113. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  114. const struct b43_phy_n_sfo_cfg *e)
  115. {
  116. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  117. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  118. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  119. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  120. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  121. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  122. }
  123. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  124. {
  125. //TODO
  126. }
  127. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  128. static void b43_radio_2055_setup(struct b43_wldev *dev,
  129. const struct b43_nphy_channeltab_entry_rev2 *e)
  130. {
  131. B43_WARN_ON(dev->phy.rev >= 3);
  132. b43_chantab_radio_upload(dev, e);
  133. udelay(50);
  134. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  135. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  136. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  137. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  138. udelay(300);
  139. }
  140. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  141. {
  142. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  143. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  144. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  145. B43_NPHY_RFCTL_CMD_CHIP0PU |
  146. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  147. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  148. B43_NPHY_RFCTL_CMD_PORFORCE);
  149. }
  150. static void b43_radio_init2055_post(struct b43_wldev *dev)
  151. {
  152. struct b43_phy_n *nphy = dev->phy.n;
  153. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  154. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  155. int i;
  156. u16 val;
  157. bool workaround = false;
  158. if (sprom->revision < 4)
  159. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  160. binfo->type != 0x46D ||
  161. binfo->rev < 0x41);
  162. else
  163. workaround =
  164. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  165. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  166. if (workaround) {
  167. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  168. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  169. }
  170. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  171. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  172. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  173. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  174. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  175. msleep(1);
  176. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  177. for (i = 0; i < 200; i++) {
  178. val = b43_radio_read(dev, B2055_CAL_COUT2);
  179. if (val & 0x80) {
  180. i = 0;
  181. break;
  182. }
  183. udelay(10);
  184. }
  185. if (i)
  186. b43err(dev->wl, "radio post init timeout\n");
  187. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  188. b43_switch_channel(dev, dev->phy.channel);
  189. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  190. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  191. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  192. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  193. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  194. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  195. if (!nphy->gain_boost) {
  196. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  197. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  198. } else {
  199. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  200. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  201. }
  202. udelay(2);
  203. }
  204. /*
  205. * Initialize a Broadcom 2055 N-radio
  206. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  207. */
  208. static void b43_radio_init2055(struct b43_wldev *dev)
  209. {
  210. b43_radio_init2055_pre(dev);
  211. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  212. /* Follow wl, not specs. Do not force uploading all regs */
  213. b2055_upload_inittab(dev, 0, 0);
  214. } else {
  215. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  216. b2055_upload_inittab(dev, ghz5, 0);
  217. }
  218. b43_radio_init2055_post(dev);
  219. }
  220. /*
  221. * Initialize a Broadcom 2056 N-radio
  222. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  223. */
  224. static void b43_radio_init2056(struct b43_wldev *dev)
  225. {
  226. /* TODO */
  227. }
  228. /*
  229. * Upload the N-PHY tables.
  230. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  231. */
  232. static void b43_nphy_tables_init(struct b43_wldev *dev)
  233. {
  234. if (dev->phy.rev < 3)
  235. b43_nphy_rev0_1_2_tables_init(dev);
  236. else
  237. b43_nphy_rev3plus_tables_init(dev);
  238. }
  239. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  240. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  241. {
  242. struct b43_phy_n *nphy = dev->phy.n;
  243. enum ieee80211_band band;
  244. u16 tmp;
  245. if (!enable) {
  246. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  247. B43_NPHY_RFCTL_INTC1);
  248. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  249. B43_NPHY_RFCTL_INTC2);
  250. band = b43_current_band(dev->wl);
  251. if (dev->phy.rev >= 3) {
  252. if (band == IEEE80211_BAND_5GHZ)
  253. tmp = 0x600;
  254. else
  255. tmp = 0x480;
  256. } else {
  257. if (band == IEEE80211_BAND_5GHZ)
  258. tmp = 0x180;
  259. else
  260. tmp = 0x120;
  261. }
  262. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  263. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  264. } else {
  265. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  266. nphy->rfctrl_intc1_save);
  267. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  268. nphy->rfctrl_intc2_save);
  269. }
  270. }
  271. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  272. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  273. {
  274. struct b43_phy_n *nphy = dev->phy.n;
  275. u16 tmp;
  276. enum ieee80211_band band = b43_current_band(dev->wl);
  277. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  278. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  279. if (dev->phy.rev >= 3) {
  280. if (ipa) {
  281. tmp = 4;
  282. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  283. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  284. }
  285. tmp = 1;
  286. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  287. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  288. }
  289. }
  290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  291. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  292. {
  293. u32 tmslow;
  294. if (dev->phy.type != B43_PHYTYPE_N)
  295. return;
  296. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  297. if (force)
  298. tmslow |= SSB_TMSLOW_FGC;
  299. else
  300. tmslow &= ~SSB_TMSLOW_FGC;
  301. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  302. }
  303. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  304. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  305. {
  306. u16 bbcfg;
  307. b43_nphy_bmac_clock_fgc(dev, 1);
  308. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  309. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  310. udelay(1);
  311. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  312. b43_nphy_bmac_clock_fgc(dev, 0);
  313. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  314. }
  315. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  316. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  317. {
  318. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  319. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  320. if (preamble == 1)
  321. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  322. else
  323. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  324. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  325. }
  326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  327. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  328. {
  329. struct b43_phy_n *nphy = dev->phy.n;
  330. bool override = false;
  331. u16 chain = 0x33;
  332. if (nphy->txrx_chain == 0) {
  333. chain = 0x11;
  334. override = true;
  335. } else if (nphy->txrx_chain == 1) {
  336. chain = 0x22;
  337. override = true;
  338. }
  339. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  340. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  341. chain);
  342. if (override)
  343. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  344. B43_NPHY_RFSEQMODE_CAOVER);
  345. else
  346. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  347. ~B43_NPHY_RFSEQMODE_CAOVER);
  348. }
  349. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  350. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  351. u16 samps, u8 time, bool wait)
  352. {
  353. int i;
  354. u16 tmp;
  355. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  356. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  357. if (wait)
  358. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  359. else
  360. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  361. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  362. for (i = 1000; i; i--) {
  363. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  364. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  365. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  366. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  367. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  368. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  369. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  370. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  371. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  372. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  373. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  374. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  375. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  376. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  377. return;
  378. }
  379. udelay(10);
  380. }
  381. memset(est, 0, sizeof(*est));
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  384. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  385. struct b43_phy_n_iq_comp *pcomp)
  386. {
  387. if (write) {
  388. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  389. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  390. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  391. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  392. } else {
  393. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  394. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  395. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  396. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  397. }
  398. }
  399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  400. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  401. {
  402. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  403. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  404. if (core == 0) {
  405. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  406. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  407. } else {
  408. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  409. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  410. }
  411. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  412. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  413. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  414. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  415. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  416. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  417. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  418. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  419. }
  420. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  421. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  422. {
  423. u8 rxval, txval;
  424. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  425. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  426. if (core == 0) {
  427. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  428. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  429. } else {
  430. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  431. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  432. }
  433. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  434. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  435. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  436. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  437. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  438. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  439. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  440. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  441. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  442. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  443. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  444. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  445. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  446. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  447. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  448. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  449. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  450. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  451. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  452. if (core == 0) {
  453. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  454. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  455. } else {
  456. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  457. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  458. }
  459. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  460. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  461. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  462. if (core == 0) {
  463. rxval = 1;
  464. txval = 8;
  465. } else {
  466. rxval = 4;
  467. txval = 2;
  468. }
  469. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  470. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  471. }
  472. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  473. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  474. {
  475. int i;
  476. s32 iq;
  477. u32 ii;
  478. u32 qq;
  479. int iq_nbits, qq_nbits;
  480. int arsh, brsh;
  481. u16 tmp, a, b;
  482. struct nphy_iq_est est;
  483. struct b43_phy_n_iq_comp old;
  484. struct b43_phy_n_iq_comp new = { };
  485. bool error = false;
  486. if (mask == 0)
  487. return;
  488. b43_nphy_rx_iq_coeffs(dev, false, &old);
  489. b43_nphy_rx_iq_coeffs(dev, true, &new);
  490. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  491. new = old;
  492. for (i = 0; i < 2; i++) {
  493. if (i == 0 && (mask & 1)) {
  494. iq = est.iq0_prod;
  495. ii = est.i0_pwr;
  496. qq = est.q0_pwr;
  497. } else if (i == 1 && (mask & 2)) {
  498. iq = est.iq1_prod;
  499. ii = est.i1_pwr;
  500. qq = est.q1_pwr;
  501. } else {
  502. B43_WARN_ON(1);
  503. continue;
  504. }
  505. if (ii + qq < 2) {
  506. error = true;
  507. break;
  508. }
  509. iq_nbits = fls(abs(iq));
  510. qq_nbits = fls(qq);
  511. arsh = iq_nbits - 20;
  512. if (arsh >= 0) {
  513. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  514. tmp = ii >> arsh;
  515. } else {
  516. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  517. tmp = ii << -arsh;
  518. }
  519. if (tmp == 0) {
  520. error = true;
  521. break;
  522. }
  523. a /= tmp;
  524. brsh = qq_nbits - 11;
  525. if (brsh >= 0) {
  526. b = (qq << (31 - qq_nbits));
  527. tmp = ii >> brsh;
  528. } else {
  529. b = (qq << (31 - qq_nbits));
  530. tmp = ii << -brsh;
  531. }
  532. if (tmp == 0) {
  533. error = true;
  534. break;
  535. }
  536. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  537. if (i == 0 && (mask & 0x1)) {
  538. if (dev->phy.rev >= 3) {
  539. new.a0 = a & 0x3FF;
  540. new.b0 = b & 0x3FF;
  541. } else {
  542. new.a0 = b & 0x3FF;
  543. new.b0 = a & 0x3FF;
  544. }
  545. } else if (i == 1 && (mask & 0x2)) {
  546. if (dev->phy.rev >= 3) {
  547. new.a1 = a & 0x3FF;
  548. new.b1 = b & 0x3FF;
  549. } else {
  550. new.a1 = b & 0x3FF;
  551. new.b1 = a & 0x3FF;
  552. }
  553. }
  554. }
  555. if (error)
  556. new = old;
  557. b43_nphy_rx_iq_coeffs(dev, true, &new);
  558. }
  559. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  560. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  561. {
  562. u16 array[4];
  563. int i;
  564. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  565. for (i = 0; i < 4; i++)
  566. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  567. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  568. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  569. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  570. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  571. }
  572. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  573. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  574. {
  575. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  576. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  577. }
  578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  579. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  580. {
  581. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  582. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  583. }
  584. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  585. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  586. {
  587. if (dev->phy.rev >= 3) {
  588. if (!init)
  589. return;
  590. if (0 /* FIXME */) {
  591. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  592. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  593. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  594. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  595. }
  596. } else {
  597. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  598. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  599. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  600. 0xFC00);
  601. b43_write32(dev, B43_MMIO_MACCTL,
  602. b43_read32(dev, B43_MMIO_MACCTL) &
  603. ~B43_MACCTL_GPOUTSMSK);
  604. b43_write16(dev, B43_MMIO_GPIO_MASK,
  605. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  606. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  607. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  608. if (init) {
  609. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  610. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  611. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  612. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  613. }
  614. }
  615. }
  616. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  617. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  618. {
  619. u16 tmp;
  620. if (dev->dev->id.revision == 16)
  621. b43_mac_suspend(dev);
  622. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  623. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  624. B43_NPHY_CLASSCTL_WAITEDEN);
  625. tmp &= ~mask;
  626. tmp |= (val & mask);
  627. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  628. if (dev->dev->id.revision == 16)
  629. b43_mac_enable(dev);
  630. return tmp;
  631. }
  632. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  633. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  634. {
  635. struct b43_phy *phy = &dev->phy;
  636. struct b43_phy_n *nphy = phy->n;
  637. if (enable) {
  638. u16 clip[] = { 0xFFFF, 0xFFFF };
  639. if (nphy->deaf_count++ == 0) {
  640. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  641. b43_nphy_classifier(dev, 0x7, 0);
  642. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  643. b43_nphy_write_clip_detection(dev, clip);
  644. }
  645. b43_nphy_reset_cca(dev);
  646. } else {
  647. if (--nphy->deaf_count == 0) {
  648. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  649. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  650. }
  651. }
  652. }
  653. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  654. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  655. {
  656. struct b43_phy_n *nphy = dev->phy.n;
  657. u16 tmp;
  658. if (nphy->hang_avoid)
  659. b43_nphy_stay_in_carrier_search(dev, 1);
  660. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  661. if (tmp & 0x1)
  662. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  663. else if (tmp & 0x2)
  664. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  665. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  666. if (nphy->bb_mult_save & 0x80000000) {
  667. tmp = nphy->bb_mult_save & 0xFFFF;
  668. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  669. nphy->bb_mult_save = 0;
  670. }
  671. if (nphy->hang_avoid)
  672. b43_nphy_stay_in_carrier_search(dev, 0);
  673. }
  674. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  675. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  676. {
  677. struct b43_phy_n *nphy = dev->phy.n;
  678. u8 channel = dev->phy.channel;
  679. int tone[2] = { 57, 58 };
  680. u32 noise[2] = { 0x3FF, 0x3FF };
  681. B43_WARN_ON(dev->phy.rev < 3);
  682. if (nphy->hang_avoid)
  683. b43_nphy_stay_in_carrier_search(dev, 1);
  684. if (nphy->gband_spurwar_en) {
  685. /* TODO: N PHY Adjust Analog Pfbw (7) */
  686. if (channel == 11 && dev->phy.is_40mhz)
  687. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  688. else
  689. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  690. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  691. }
  692. if (nphy->aband_spurwar_en) {
  693. if (channel == 54) {
  694. tone[0] = 0x20;
  695. noise[0] = 0x25F;
  696. } else if (channel == 38 || channel == 102 || channel == 118) {
  697. if (0 /* FIXME */) {
  698. tone[0] = 0x20;
  699. noise[0] = 0x21F;
  700. } else {
  701. tone[0] = 0;
  702. noise[0] = 0;
  703. }
  704. } else if (channel == 134) {
  705. tone[0] = 0x20;
  706. noise[0] = 0x21F;
  707. } else if (channel == 151) {
  708. tone[0] = 0x10;
  709. noise[0] = 0x23F;
  710. } else if (channel == 153 || channel == 161) {
  711. tone[0] = 0x30;
  712. noise[0] = 0x23F;
  713. } else {
  714. tone[0] = 0;
  715. noise[0] = 0;
  716. }
  717. if (!tone[0] && !noise[0])
  718. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  719. else
  720. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  721. }
  722. if (nphy->hang_avoid)
  723. b43_nphy_stay_in_carrier_search(dev, 0);
  724. }
  725. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  726. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  727. {
  728. struct b43_phy_n *nphy = dev->phy.n;
  729. u8 i;
  730. s16 tmp;
  731. u16 data[4];
  732. s16 gain[2];
  733. u16 minmax[2];
  734. u16 lna_gain[4] = { -2, 10, 19, 25 };
  735. if (nphy->hang_avoid)
  736. b43_nphy_stay_in_carrier_search(dev, 1);
  737. if (nphy->gain_boost) {
  738. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  739. gain[0] = 6;
  740. gain[1] = 6;
  741. } else {
  742. tmp = 40370 - 315 * dev->phy.channel;
  743. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  744. tmp = 23242 - 224 * dev->phy.channel;
  745. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  746. }
  747. } else {
  748. gain[0] = 0;
  749. gain[1] = 0;
  750. }
  751. for (i = 0; i < 2; i++) {
  752. if (nphy->elna_gain_config) {
  753. data[0] = 19 + gain[i];
  754. data[1] = 25 + gain[i];
  755. data[2] = 25 + gain[i];
  756. data[3] = 25 + gain[i];
  757. } else {
  758. data[0] = lna_gain[0] + gain[i];
  759. data[1] = lna_gain[1] + gain[i];
  760. data[2] = lna_gain[2] + gain[i];
  761. data[3] = lna_gain[3] + gain[i];
  762. }
  763. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  764. minmax[i] = 23 + gain[i];
  765. }
  766. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  767. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  768. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  769. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  770. if (nphy->hang_avoid)
  771. b43_nphy_stay_in_carrier_search(dev, 0);
  772. }
  773. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  774. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  775. {
  776. struct b43_phy_n *nphy = dev->phy.n;
  777. u8 i, j;
  778. u8 code;
  779. /* TODO: for PHY >= 3
  780. s8 *lna1_gain, *lna2_gain;
  781. u8 *gain_db, *gain_bits;
  782. u16 *rfseq_init;
  783. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  784. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  785. */
  786. u8 rfseq_events[3] = { 6, 8, 7 };
  787. u8 rfseq_delays[3] = { 10, 30, 1 };
  788. if (dev->phy.rev >= 3) {
  789. /* TODO */
  790. } else {
  791. /* Set Clip 2 detect */
  792. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  793. B43_NPHY_C1_CGAINI_CL2DETECT);
  794. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  795. B43_NPHY_C2_CGAINI_CL2DETECT);
  796. /* Set narrowband clip threshold */
  797. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  798. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  799. if (!dev->phy.is_40mhz) {
  800. /* Set dwell lengths */
  801. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  802. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  803. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  804. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  805. }
  806. /* Set wideband clip 2 threshold */
  807. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  808. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  809. 21);
  810. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  811. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  812. 21);
  813. if (!dev->phy.is_40mhz) {
  814. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  815. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  816. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  817. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  818. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  819. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  820. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  821. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  822. }
  823. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  824. if (nphy->gain_boost) {
  825. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  826. dev->phy.is_40mhz)
  827. code = 4;
  828. else
  829. code = 5;
  830. } else {
  831. code = dev->phy.is_40mhz ? 6 : 7;
  832. }
  833. /* Set HPVGA2 index */
  834. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  835. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  836. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  837. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  838. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  839. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  840. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  841. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  842. (code << 8 | 0x7C));
  843. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  844. (code << 8 | 0x7C));
  845. b43_nphy_adjust_lna_gain_table(dev);
  846. if (nphy->elna_gain_config) {
  847. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  848. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  849. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  850. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  851. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  852. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  854. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  856. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  857. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  858. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  859. (code << 8 | 0x74));
  860. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  861. (code << 8 | 0x74));
  862. }
  863. if (dev->phy.rev == 2) {
  864. for (i = 0; i < 4; i++) {
  865. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  866. (0x0400 * i) + 0x0020);
  867. for (j = 0; j < 21; j++)
  868. b43_phy_write(dev,
  869. B43_NPHY_TABLE_DATALO, 3 * j);
  870. }
  871. b43_nphy_set_rf_sequence(dev, 5,
  872. rfseq_events, rfseq_delays, 3);
  873. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  874. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  875. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  876. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  877. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  878. 0xFF80, 4);
  879. }
  880. }
  881. }
  882. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  883. static void b43_nphy_workarounds(struct b43_wldev *dev)
  884. {
  885. struct ssb_bus *bus = dev->dev->bus;
  886. struct b43_phy *phy = &dev->phy;
  887. struct b43_phy_n *nphy = phy->n;
  888. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  889. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  890. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  891. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  892. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  893. b43_nphy_classifier(dev, 1, 0);
  894. else
  895. b43_nphy_classifier(dev, 1, 1);
  896. if (nphy->hang_avoid)
  897. b43_nphy_stay_in_carrier_search(dev, 1);
  898. b43_phy_set(dev, B43_NPHY_IQFLIP,
  899. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  900. if (dev->phy.rev >= 3) {
  901. /* TODO */
  902. } else {
  903. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  904. nphy->band5g_pwrgain) {
  905. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  906. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  907. } else {
  908. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  909. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  910. }
  911. /* TODO: convert to b43_ntab_write? */
  912. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  913. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  914. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  915. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  916. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  917. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  918. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  919. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  920. if (dev->phy.rev < 2) {
  921. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  922. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  923. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  924. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  925. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  926. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  927. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  928. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  929. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  930. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  931. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  932. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  933. }
  934. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  935. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  936. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  937. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  938. if (bus->sprom.boardflags2_lo & 0x100 &&
  939. bus->boardinfo.type == 0x8B) {
  940. delays1[0] = 0x1;
  941. delays1[5] = 0x14;
  942. }
  943. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  944. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  945. b43_nphy_gain_ctrl_workarounds(dev);
  946. if (dev->phy.rev < 2) {
  947. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  948. b43_hf_write(dev, b43_hf_read(dev) |
  949. B43_HF_MLADVW);
  950. } else if (dev->phy.rev == 2) {
  951. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  952. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  953. }
  954. if (dev->phy.rev < 2)
  955. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  956. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  957. /* Set phase track alpha and beta */
  958. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  959. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  960. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  961. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  962. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  963. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  964. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  965. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  966. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  967. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  968. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  969. if (dev->phy.rev == 2)
  970. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  971. B43_NPHY_FINERX2_CGC_DECGC);
  972. }
  973. if (nphy->hang_avoid)
  974. b43_nphy_stay_in_carrier_search(dev, 0);
  975. }
  976. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  977. static int b43_nphy_load_samples(struct b43_wldev *dev,
  978. struct b43_c32 *samples, u16 len) {
  979. struct b43_phy_n *nphy = dev->phy.n;
  980. u16 i;
  981. u32 *data;
  982. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  983. if (!data) {
  984. b43err(dev->wl, "allocation for samples loading failed\n");
  985. return -ENOMEM;
  986. }
  987. if (nphy->hang_avoid)
  988. b43_nphy_stay_in_carrier_search(dev, 1);
  989. for (i = 0; i < len; i++) {
  990. data[i] = (samples[i].i & 0x3FF << 10);
  991. data[i] |= samples[i].q & 0x3FF;
  992. }
  993. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  994. kfree(data);
  995. if (nphy->hang_avoid)
  996. b43_nphy_stay_in_carrier_search(dev, 0);
  997. return 0;
  998. }
  999. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1000. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1001. bool test)
  1002. {
  1003. int i;
  1004. u16 bw, len, rot, angle;
  1005. struct b43_c32 *samples;
  1006. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1007. len = bw << 3;
  1008. if (test) {
  1009. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1010. bw = 82;
  1011. else
  1012. bw = 80;
  1013. if (dev->phy.is_40mhz)
  1014. bw <<= 1;
  1015. len = bw << 1;
  1016. }
  1017. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1018. if (!samples) {
  1019. b43err(dev->wl, "allocation for samples generation failed\n");
  1020. return 0;
  1021. }
  1022. rot = (((freq * 36) / bw) << 16) / 100;
  1023. angle = 0;
  1024. for (i = 0; i < len; i++) {
  1025. samples[i] = b43_cordic(angle);
  1026. angle += rot;
  1027. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1028. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1029. }
  1030. i = b43_nphy_load_samples(dev, samples, len);
  1031. kfree(samples);
  1032. return (i < 0) ? 0 : len;
  1033. }
  1034. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1035. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1036. u16 wait, bool iqmode, bool dac_test)
  1037. {
  1038. struct b43_phy_n *nphy = dev->phy.n;
  1039. int i;
  1040. u16 seq_mode;
  1041. u32 tmp;
  1042. if (nphy->hang_avoid)
  1043. b43_nphy_stay_in_carrier_search(dev, true);
  1044. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1045. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1046. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1047. }
  1048. if (!dev->phy.is_40mhz)
  1049. tmp = 0x6464;
  1050. else
  1051. tmp = 0x4747;
  1052. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1053. if (nphy->hang_avoid)
  1054. b43_nphy_stay_in_carrier_search(dev, false);
  1055. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1056. if (loops != 0xFFFF)
  1057. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1058. else
  1059. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1060. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1061. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1062. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1063. if (iqmode) {
  1064. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1065. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1066. } else {
  1067. if (dac_test)
  1068. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1069. else
  1070. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1071. }
  1072. for (i = 0; i < 100; i++) {
  1073. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1074. i = 0;
  1075. break;
  1076. }
  1077. udelay(10);
  1078. }
  1079. if (i)
  1080. b43err(dev->wl, "run samples timeout\n");
  1081. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1082. }
  1083. /*
  1084. * Transmits a known value for LO calibration
  1085. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1086. */
  1087. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1088. bool iqmode, bool dac_test)
  1089. {
  1090. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1091. if (samp == 0)
  1092. return -1;
  1093. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1094. return 0;
  1095. }
  1096. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1097. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1098. {
  1099. struct b43_phy_n *nphy = dev->phy.n;
  1100. int i, j;
  1101. u32 tmp;
  1102. u32 cur_real, cur_imag, real_part, imag_part;
  1103. u16 buffer[7];
  1104. if (nphy->hang_avoid)
  1105. b43_nphy_stay_in_carrier_search(dev, true);
  1106. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1107. for (i = 0; i < 2; i++) {
  1108. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1109. (buffer[i * 2 + 1] & 0x3FF);
  1110. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1111. (((i + 26) << 10) | 320));
  1112. for (j = 0; j < 128; j++) {
  1113. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1114. ((tmp >> 16) & 0xFFFF));
  1115. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1116. (tmp & 0xFFFF));
  1117. }
  1118. }
  1119. for (i = 0; i < 2; i++) {
  1120. tmp = buffer[5 + i];
  1121. real_part = (tmp >> 8) & 0xFF;
  1122. imag_part = (tmp & 0xFF);
  1123. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1124. (((i + 26) << 10) | 448));
  1125. if (dev->phy.rev >= 3) {
  1126. cur_real = real_part;
  1127. cur_imag = imag_part;
  1128. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1129. }
  1130. for (j = 0; j < 128; j++) {
  1131. if (dev->phy.rev < 3) {
  1132. cur_real = (real_part * loscale[j] + 128) >> 8;
  1133. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1134. tmp = ((cur_real & 0xFF) << 8) |
  1135. (cur_imag & 0xFF);
  1136. }
  1137. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1138. ((tmp >> 16) & 0xFFFF));
  1139. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1140. (tmp & 0xFFFF));
  1141. }
  1142. }
  1143. if (dev->phy.rev >= 3) {
  1144. b43_shm_write16(dev, B43_SHM_SHARED,
  1145. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1146. b43_shm_write16(dev, B43_SHM_SHARED,
  1147. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1148. }
  1149. if (nphy->hang_avoid)
  1150. b43_nphy_stay_in_carrier_search(dev, false);
  1151. }
  1152. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1153. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1154. u8 *events, u8 *delays, u8 length)
  1155. {
  1156. struct b43_phy_n *nphy = dev->phy.n;
  1157. u8 i;
  1158. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1159. u16 offset1 = cmd << 4;
  1160. u16 offset2 = offset1 + 0x80;
  1161. if (nphy->hang_avoid)
  1162. b43_nphy_stay_in_carrier_search(dev, true);
  1163. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1164. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1165. for (i = length; i < 16; i++) {
  1166. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1167. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1168. }
  1169. if (nphy->hang_avoid)
  1170. b43_nphy_stay_in_carrier_search(dev, false);
  1171. }
  1172. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1173. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1174. enum b43_nphy_rf_sequence seq)
  1175. {
  1176. static const u16 trigger[] = {
  1177. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1178. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1179. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1180. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1181. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1182. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1183. };
  1184. int i;
  1185. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1186. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1187. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1188. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1189. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1190. for (i = 0; i < 200; i++) {
  1191. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1192. goto ok;
  1193. msleep(1);
  1194. }
  1195. b43err(dev->wl, "RF sequence status timeout\n");
  1196. ok:
  1197. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1198. }
  1199. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1200. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1201. u16 value, u8 core, bool off)
  1202. {
  1203. int i;
  1204. u8 index = fls(field);
  1205. u8 addr, en_addr, val_addr;
  1206. /* we expect only one bit set */
  1207. B43_WARN_ON(field & (~(1 << (index - 1))));
  1208. if (dev->phy.rev >= 3) {
  1209. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1210. for (i = 0; i < 2; i++) {
  1211. if (index == 0 || index == 16) {
  1212. b43err(dev->wl,
  1213. "Unsupported RF Ctrl Override call\n");
  1214. return;
  1215. }
  1216. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1217. en_addr = B43_PHY_N((i == 0) ?
  1218. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1219. val_addr = B43_PHY_N((i == 0) ?
  1220. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1221. if (off) {
  1222. b43_phy_mask(dev, en_addr, ~(field));
  1223. b43_phy_mask(dev, val_addr,
  1224. ~(rf_ctrl->val_mask));
  1225. } else {
  1226. if (core == 0 || ((1 << core) & i) != 0) {
  1227. b43_phy_set(dev, en_addr, field);
  1228. b43_phy_maskset(dev, val_addr,
  1229. ~(rf_ctrl->val_mask),
  1230. (value << rf_ctrl->val_shift));
  1231. }
  1232. }
  1233. }
  1234. } else {
  1235. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1236. if (off) {
  1237. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1238. value = 0;
  1239. } else {
  1240. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1241. }
  1242. for (i = 0; i < 2; i++) {
  1243. if (index <= 1 || index == 16) {
  1244. b43err(dev->wl,
  1245. "Unsupported RF Ctrl Override call\n");
  1246. return;
  1247. }
  1248. if (index == 2 || index == 10 ||
  1249. (index >= 13 && index <= 15)) {
  1250. core = 1;
  1251. }
  1252. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1253. addr = B43_PHY_N((i == 0) ?
  1254. rf_ctrl->addr0 : rf_ctrl->addr1);
  1255. if ((core & (1 << i)) != 0)
  1256. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1257. (value << rf_ctrl->shift));
  1258. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1259. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1260. B43_NPHY_RFCTL_CMD_START);
  1261. udelay(1);
  1262. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1263. }
  1264. }
  1265. }
  1266. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1267. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1268. u16 value, u8 core)
  1269. {
  1270. u8 i, j;
  1271. u16 reg, tmp, val;
  1272. B43_WARN_ON(dev->phy.rev < 3);
  1273. B43_WARN_ON(field > 4);
  1274. for (i = 0; i < 2; i++) {
  1275. if ((core == 1 && i == 1) || (core == 2 && !i))
  1276. continue;
  1277. reg = (i == 0) ?
  1278. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1279. b43_phy_mask(dev, reg, 0xFBFF);
  1280. switch (field) {
  1281. case 0:
  1282. b43_phy_write(dev, reg, 0);
  1283. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1284. break;
  1285. case 1:
  1286. if (!i) {
  1287. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1288. 0xFC3F, (value << 6));
  1289. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1290. 0xFFFE, 1);
  1291. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1292. B43_NPHY_RFCTL_CMD_START);
  1293. for (j = 0; j < 100; j++) {
  1294. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1295. j = 0;
  1296. break;
  1297. }
  1298. udelay(10);
  1299. }
  1300. if (j)
  1301. b43err(dev->wl,
  1302. "intc override timeout\n");
  1303. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1304. 0xFFFE);
  1305. } else {
  1306. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1307. 0xFC3F, (value << 6));
  1308. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1309. 0xFFFE, 1);
  1310. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1311. B43_NPHY_RFCTL_CMD_RXTX);
  1312. for (j = 0; j < 100; j++) {
  1313. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1314. j = 0;
  1315. break;
  1316. }
  1317. udelay(10);
  1318. }
  1319. if (j)
  1320. b43err(dev->wl,
  1321. "intc override timeout\n");
  1322. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1323. 0xFFFE);
  1324. }
  1325. break;
  1326. case 2:
  1327. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1328. tmp = 0x0020;
  1329. val = value << 5;
  1330. } else {
  1331. tmp = 0x0010;
  1332. val = value << 4;
  1333. }
  1334. b43_phy_maskset(dev, reg, ~tmp, val);
  1335. break;
  1336. case 3:
  1337. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1338. tmp = 0x0001;
  1339. val = value;
  1340. } else {
  1341. tmp = 0x0004;
  1342. val = value << 2;
  1343. }
  1344. b43_phy_maskset(dev, reg, ~tmp, val);
  1345. break;
  1346. case 4:
  1347. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1348. tmp = 0x0002;
  1349. val = value << 1;
  1350. } else {
  1351. tmp = 0x0008;
  1352. val = value << 3;
  1353. }
  1354. b43_phy_maskset(dev, reg, ~tmp, val);
  1355. break;
  1356. }
  1357. }
  1358. }
  1359. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1360. {
  1361. unsigned int i;
  1362. u16 val;
  1363. val = 0x1E1F;
  1364. for (i = 0; i < 14; i++) {
  1365. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1366. val -= 0x202;
  1367. }
  1368. val = 0x3E3F;
  1369. for (i = 0; i < 16; i++) {
  1370. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1371. val -= 0x202;
  1372. }
  1373. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1374. }
  1375. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1376. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1377. s8 offset, u8 core, u8 rail, u8 type)
  1378. {
  1379. u16 tmp;
  1380. bool core1or5 = (core == 1) || (core == 5);
  1381. bool core2or5 = (core == 2) || (core == 5);
  1382. offset = clamp_val(offset, -32, 31);
  1383. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1384. if (core1or5 && (rail == 0) && (type == 2))
  1385. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1386. if (core1or5 && (rail == 1) && (type == 2))
  1387. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1388. if (core2or5 && (rail == 0) && (type == 2))
  1389. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1390. if (core2or5 && (rail == 1) && (type == 2))
  1391. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1392. if (core1or5 && (rail == 0) && (type == 0))
  1393. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1394. if (core1or5 && (rail == 1) && (type == 0))
  1395. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1396. if (core2or5 && (rail == 0) && (type == 0))
  1397. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1398. if (core2or5 && (rail == 1) && (type == 0))
  1399. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1400. if (core1or5 && (rail == 0) && (type == 1))
  1401. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1402. if (core1or5 && (rail == 1) && (type == 1))
  1403. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1404. if (core2or5 && (rail == 0) && (type == 1))
  1405. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1406. if (core2or5 && (rail == 1) && (type == 1))
  1407. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1408. if (core1or5 && (rail == 0) && (type == 6))
  1409. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1410. if (core1or5 && (rail == 1) && (type == 6))
  1411. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1412. if (core2or5 && (rail == 0) && (type == 6))
  1413. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1414. if (core2or5 && (rail == 1) && (type == 6))
  1415. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1416. if (core1or5 && (rail == 0) && (type == 3))
  1417. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1418. if (core1or5 && (rail == 1) && (type == 3))
  1419. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1420. if (core2or5 && (rail == 0) && (type == 3))
  1421. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1422. if (core2or5 && (rail == 1) && (type == 3))
  1423. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1424. if (core1or5 && (type == 4))
  1425. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1426. if (core2or5 && (type == 4))
  1427. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1428. if (core1or5 && (type == 5))
  1429. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1430. if (core2or5 && (type == 5))
  1431. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1432. }
  1433. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1434. {
  1435. u16 val;
  1436. if (type < 3)
  1437. val = 0;
  1438. else if (type == 6)
  1439. val = 1;
  1440. else if (type == 3)
  1441. val = 2;
  1442. else
  1443. val = 3;
  1444. val = (val << 12) | (val << 14);
  1445. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1446. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1447. if (type < 3) {
  1448. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1449. (type + 1) << 4);
  1450. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1451. (type + 1) << 4);
  1452. }
  1453. /* TODO use some definitions */
  1454. if (code == 0) {
  1455. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1456. if (type < 3) {
  1457. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1458. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1459. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1460. udelay(20);
  1461. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1462. }
  1463. } else {
  1464. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1465. 0x3000);
  1466. if (type < 3) {
  1467. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1468. 0xFEC7, 0x0180);
  1469. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1470. 0xEFDC, (code << 1 | 0x1021));
  1471. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1472. udelay(20);
  1473. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1474. }
  1475. }
  1476. }
  1477. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1478. {
  1479. struct b43_phy_n *nphy = dev->phy.n;
  1480. u8 i;
  1481. u16 reg, val;
  1482. if (code == 0) {
  1483. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1484. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1485. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1486. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1487. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1488. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1489. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1490. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1491. } else {
  1492. for (i = 0; i < 2; i++) {
  1493. if ((code == 1 && i == 1) || (code == 2 && !i))
  1494. continue;
  1495. reg = (i == 0) ?
  1496. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1497. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1498. if (type < 3) {
  1499. reg = (i == 0) ?
  1500. B43_NPHY_AFECTL_C1 :
  1501. B43_NPHY_AFECTL_C2;
  1502. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1503. reg = (i == 0) ?
  1504. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1505. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1506. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1507. if (type == 0)
  1508. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1509. else if (type == 1)
  1510. val = 16;
  1511. else
  1512. val = 32;
  1513. b43_phy_set(dev, reg, val);
  1514. reg = (i == 0) ?
  1515. B43_NPHY_TXF_40CO_B1S0 :
  1516. B43_NPHY_TXF_40CO_B32S1;
  1517. b43_phy_set(dev, reg, 0x0020);
  1518. } else {
  1519. if (type == 6)
  1520. val = 0x0100;
  1521. else if (type == 3)
  1522. val = 0x0200;
  1523. else
  1524. val = 0x0300;
  1525. reg = (i == 0) ?
  1526. B43_NPHY_AFECTL_C1 :
  1527. B43_NPHY_AFECTL_C2;
  1528. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1529. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1530. if (type != 3 && type != 6) {
  1531. enum ieee80211_band band =
  1532. b43_current_band(dev->wl);
  1533. if ((nphy->ipa2g_on &&
  1534. band == IEEE80211_BAND_2GHZ) ||
  1535. (nphy->ipa5g_on &&
  1536. band == IEEE80211_BAND_5GHZ))
  1537. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1538. else
  1539. val = 0x11;
  1540. reg = (i == 0) ? 0x2000 : 0x3000;
  1541. reg |= B2055_PADDRV;
  1542. b43_radio_write16(dev, reg, val);
  1543. reg = (i == 0) ?
  1544. B43_NPHY_AFECTL_OVER1 :
  1545. B43_NPHY_AFECTL_OVER;
  1546. b43_phy_set(dev, reg, 0x0200);
  1547. }
  1548. }
  1549. }
  1550. }
  1551. }
  1552. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1553. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1554. {
  1555. if (dev->phy.rev >= 3)
  1556. b43_nphy_rev3_rssi_select(dev, code, type);
  1557. else
  1558. b43_nphy_rev2_rssi_select(dev, code, type);
  1559. }
  1560. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1561. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1562. {
  1563. int i;
  1564. for (i = 0; i < 2; i++) {
  1565. if (type == 2) {
  1566. if (i == 0) {
  1567. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1568. 0xFC, buf[0]);
  1569. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1570. 0xFC, buf[1]);
  1571. } else {
  1572. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1573. 0xFC, buf[2 * i]);
  1574. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1575. 0xFC, buf[2 * i + 1]);
  1576. }
  1577. } else {
  1578. if (i == 0)
  1579. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1580. 0xF3, buf[0] << 2);
  1581. else
  1582. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1583. 0xF3, buf[2 * i + 1] << 2);
  1584. }
  1585. }
  1586. }
  1587. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1588. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1589. u8 nsamp)
  1590. {
  1591. int i;
  1592. int out;
  1593. u16 save_regs_phy[9];
  1594. u16 s[2];
  1595. if (dev->phy.rev >= 3) {
  1596. save_regs_phy[0] = b43_phy_read(dev,
  1597. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1598. save_regs_phy[1] = b43_phy_read(dev,
  1599. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1600. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1601. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1602. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1603. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1604. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1605. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1606. }
  1607. b43_nphy_rssi_select(dev, 5, type);
  1608. if (dev->phy.rev < 2) {
  1609. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1610. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1611. }
  1612. for (i = 0; i < 4; i++)
  1613. buf[i] = 0;
  1614. for (i = 0; i < nsamp; i++) {
  1615. if (dev->phy.rev < 2) {
  1616. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1617. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1618. } else {
  1619. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1620. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1621. }
  1622. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1623. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1624. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1625. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1626. }
  1627. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1628. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1629. if (dev->phy.rev < 2)
  1630. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1631. if (dev->phy.rev >= 3) {
  1632. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1633. save_regs_phy[0]);
  1634. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1635. save_regs_phy[1]);
  1636. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1637. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1638. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1639. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1640. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1641. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1642. }
  1643. return out;
  1644. }
  1645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1646. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1647. {
  1648. int i, j;
  1649. u8 state[4];
  1650. u8 code, val;
  1651. u16 class, override;
  1652. u8 regs_save_radio[2];
  1653. u16 regs_save_phy[2];
  1654. s8 offset[4];
  1655. u16 clip_state[2];
  1656. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1657. s32 results_min[4] = { };
  1658. u8 vcm_final[4] = { };
  1659. s32 results[4][4] = { };
  1660. s32 miniq[4][2] = { };
  1661. if (type == 2) {
  1662. code = 0;
  1663. val = 6;
  1664. } else if (type < 2) {
  1665. code = 25;
  1666. val = 4;
  1667. } else {
  1668. B43_WARN_ON(1);
  1669. return;
  1670. }
  1671. class = b43_nphy_classifier(dev, 0, 0);
  1672. b43_nphy_classifier(dev, 7, 4);
  1673. b43_nphy_read_clip_detection(dev, clip_state);
  1674. b43_nphy_write_clip_detection(dev, clip_off);
  1675. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1676. override = 0x140;
  1677. else
  1678. override = 0x110;
  1679. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1680. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1681. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1682. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1683. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1684. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1685. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1686. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1687. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1688. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1689. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1690. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1691. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1692. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1693. b43_nphy_rssi_select(dev, 5, type);
  1694. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1695. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1696. for (i = 0; i < 4; i++) {
  1697. u8 tmp[4];
  1698. for (j = 0; j < 4; j++)
  1699. tmp[j] = i;
  1700. if (type != 1)
  1701. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1702. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1703. if (type < 2)
  1704. for (j = 0; j < 2; j++)
  1705. miniq[i][j] = min(results[i][2 * j],
  1706. results[i][2 * j + 1]);
  1707. }
  1708. for (i = 0; i < 4; i++) {
  1709. s32 mind = 40;
  1710. u8 minvcm = 0;
  1711. s32 minpoll = 249;
  1712. s32 curr;
  1713. for (j = 0; j < 4; j++) {
  1714. if (type == 2)
  1715. curr = abs(results[j][i]);
  1716. else
  1717. curr = abs(miniq[j][i / 2] - code * 8);
  1718. if (curr < mind) {
  1719. mind = curr;
  1720. minvcm = j;
  1721. }
  1722. if (results[j][i] < minpoll)
  1723. minpoll = results[j][i];
  1724. }
  1725. results_min[i] = minpoll;
  1726. vcm_final[i] = minvcm;
  1727. }
  1728. if (type != 1)
  1729. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1730. for (i = 0; i < 4; i++) {
  1731. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1732. if (offset[i] < 0)
  1733. offset[i] = -((abs(offset[i]) + 4) / 8);
  1734. else
  1735. offset[i] = (offset[i] + 4) / 8;
  1736. if (results_min[i] == 248)
  1737. offset[i] = code - 32;
  1738. if (i % 2 == 0)
  1739. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1740. type);
  1741. else
  1742. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1743. type);
  1744. }
  1745. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1746. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1747. switch (state[2]) {
  1748. case 1:
  1749. b43_nphy_rssi_select(dev, 1, 2);
  1750. break;
  1751. case 4:
  1752. b43_nphy_rssi_select(dev, 1, 0);
  1753. break;
  1754. case 2:
  1755. b43_nphy_rssi_select(dev, 1, 1);
  1756. break;
  1757. default:
  1758. b43_nphy_rssi_select(dev, 1, 1);
  1759. break;
  1760. }
  1761. switch (state[3]) {
  1762. case 1:
  1763. b43_nphy_rssi_select(dev, 2, 2);
  1764. break;
  1765. case 4:
  1766. b43_nphy_rssi_select(dev, 2, 0);
  1767. break;
  1768. default:
  1769. b43_nphy_rssi_select(dev, 2, 1);
  1770. break;
  1771. }
  1772. b43_nphy_rssi_select(dev, 0, type);
  1773. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1774. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1775. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1776. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1777. b43_nphy_classifier(dev, 7, class);
  1778. b43_nphy_write_clip_detection(dev, clip_state);
  1779. }
  1780. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1781. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1782. {
  1783. /* TODO */
  1784. }
  1785. /*
  1786. * RSSI Calibration
  1787. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1788. */
  1789. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1790. {
  1791. if (dev->phy.rev >= 3) {
  1792. b43_nphy_rev3_rssi_cal(dev);
  1793. } else {
  1794. b43_nphy_rev2_rssi_cal(dev, 2);
  1795. b43_nphy_rev2_rssi_cal(dev, 0);
  1796. b43_nphy_rev2_rssi_cal(dev, 1);
  1797. }
  1798. }
  1799. /*
  1800. * Restore RSSI Calibration
  1801. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1802. */
  1803. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1804. {
  1805. struct b43_phy_n *nphy = dev->phy.n;
  1806. u16 *rssical_radio_regs = NULL;
  1807. u16 *rssical_phy_regs = NULL;
  1808. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1809. if (!nphy->rssical_chanspec_2G.center_freq)
  1810. return;
  1811. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1812. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1813. } else {
  1814. if (!nphy->rssical_chanspec_5G.center_freq)
  1815. return;
  1816. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1817. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1818. }
  1819. /* TODO use some definitions */
  1820. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1821. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1822. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1823. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1824. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1826. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1828. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1830. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1831. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1832. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1834. }
  1835. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1836. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1837. {
  1838. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1839. if (dev->phy.rev >= 6) {
  1840. /* TODO If the chip is 47162
  1841. return txpwrctrl_tx_gain_ipa_rev5 */
  1842. return txpwrctrl_tx_gain_ipa_rev6;
  1843. } else if (dev->phy.rev >= 5) {
  1844. return txpwrctrl_tx_gain_ipa_rev5;
  1845. } else {
  1846. return txpwrctrl_tx_gain_ipa;
  1847. }
  1848. } else {
  1849. return txpwrctrl_tx_gain_ipa_5g;
  1850. }
  1851. }
  1852. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1853. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1854. {
  1855. struct b43_phy_n *nphy = dev->phy.n;
  1856. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1857. u16 tmp;
  1858. u8 offset, i;
  1859. if (dev->phy.rev >= 3) {
  1860. for (i = 0; i < 2; i++) {
  1861. tmp = (i == 0) ? 0x2000 : 0x3000;
  1862. offset = i * 11;
  1863. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1864. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1865. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1866. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1867. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1868. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1869. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1870. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1871. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1872. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1873. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1874. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1875. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1876. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1877. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1878. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1879. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1880. if (nphy->ipa5g_on) {
  1881. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1882. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1883. } else {
  1884. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1885. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1886. }
  1887. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1888. } else {
  1889. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1890. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1891. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1892. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1893. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1894. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1895. if (nphy->ipa2g_on) {
  1896. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1897. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1898. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1899. } else {
  1900. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1901. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1902. }
  1903. }
  1904. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1905. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1906. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1907. }
  1908. } else {
  1909. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1910. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1911. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1912. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1913. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1914. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1915. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1916. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1917. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1918. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1919. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1920. B43_NPHY_BANDCTL_5GHZ)) {
  1921. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1922. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1923. } else {
  1924. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1925. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1926. }
  1927. if (dev->phy.rev < 2) {
  1928. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1929. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1930. } else {
  1931. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1932. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1933. }
  1934. }
  1935. }
  1936. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1937. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1938. struct nphy_txgains target,
  1939. struct nphy_iqcal_params *params)
  1940. {
  1941. int i, j, indx;
  1942. u16 gain;
  1943. if (dev->phy.rev >= 3) {
  1944. params->txgm = target.txgm[core];
  1945. params->pga = target.pga[core];
  1946. params->pad = target.pad[core];
  1947. params->ipa = target.ipa[core];
  1948. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1949. (params->pad << 4) | (params->ipa);
  1950. for (j = 0; j < 5; j++)
  1951. params->ncorr[j] = 0x79;
  1952. } else {
  1953. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1954. (target.txgm[core] << 8);
  1955. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1956. 1 : 0;
  1957. for (i = 0; i < 9; i++)
  1958. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1959. break;
  1960. i = min(i, 8);
  1961. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1962. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1963. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1964. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1965. (params->pad << 2);
  1966. for (j = 0; j < 4; j++)
  1967. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1968. }
  1969. }
  1970. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1971. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1972. {
  1973. struct b43_phy_n *nphy = dev->phy.n;
  1974. int i;
  1975. u16 scale, entry;
  1976. u16 tmp = nphy->txcal_bbmult;
  1977. if (core == 0)
  1978. tmp >>= 8;
  1979. tmp &= 0xff;
  1980. for (i = 0; i < 18; i++) {
  1981. scale = (ladder_lo[i].percent * tmp) / 100;
  1982. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1983. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1984. scale = (ladder_iq[i].percent * tmp) / 100;
  1985. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1986. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1987. }
  1988. }
  1989. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1990. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1991. {
  1992. int i;
  1993. for (i = 0; i < 15; i++)
  1994. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1995. tbl_tx_filter_coef_rev4[2][i]);
  1996. }
  1997. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1998. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1999. {
  2000. int i, j;
  2001. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2002. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2003. for (i = 0; i < 3; i++)
  2004. for (j = 0; j < 15; j++)
  2005. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2006. tbl_tx_filter_coef_rev4[i][j]);
  2007. if (dev->phy.is_40mhz) {
  2008. for (j = 0; j < 15; j++)
  2009. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2010. tbl_tx_filter_coef_rev4[3][j]);
  2011. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2012. for (j = 0; j < 15; j++)
  2013. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2014. tbl_tx_filter_coef_rev4[5][j]);
  2015. }
  2016. if (dev->phy.channel == 14)
  2017. for (j = 0; j < 15; j++)
  2018. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2019. tbl_tx_filter_coef_rev4[6][j]);
  2020. }
  2021. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2022. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2023. {
  2024. struct b43_phy_n *nphy = dev->phy.n;
  2025. u16 curr_gain[2];
  2026. struct nphy_txgains target;
  2027. const u32 *table = NULL;
  2028. if (nphy->txpwrctrl == 0) {
  2029. int i;
  2030. if (nphy->hang_avoid)
  2031. b43_nphy_stay_in_carrier_search(dev, true);
  2032. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2033. if (nphy->hang_avoid)
  2034. b43_nphy_stay_in_carrier_search(dev, false);
  2035. for (i = 0; i < 2; ++i) {
  2036. if (dev->phy.rev >= 3) {
  2037. target.ipa[i] = curr_gain[i] & 0x000F;
  2038. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2039. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2040. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2041. } else {
  2042. target.ipa[i] = curr_gain[i] & 0x0003;
  2043. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2044. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2045. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2046. }
  2047. }
  2048. } else {
  2049. int i;
  2050. u16 index[2];
  2051. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2052. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2053. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2054. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2055. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2056. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2057. for (i = 0; i < 2; ++i) {
  2058. if (dev->phy.rev >= 3) {
  2059. enum ieee80211_band band =
  2060. b43_current_band(dev->wl);
  2061. if ((nphy->ipa2g_on &&
  2062. band == IEEE80211_BAND_2GHZ) ||
  2063. (nphy->ipa5g_on &&
  2064. band == IEEE80211_BAND_5GHZ)) {
  2065. table = b43_nphy_get_ipa_gain_table(dev);
  2066. } else {
  2067. if (band == IEEE80211_BAND_5GHZ) {
  2068. if (dev->phy.rev == 3)
  2069. table = b43_ntab_tx_gain_rev3_5ghz;
  2070. else if (dev->phy.rev == 4)
  2071. table = b43_ntab_tx_gain_rev4_5ghz;
  2072. else
  2073. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2074. } else {
  2075. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2076. }
  2077. }
  2078. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2079. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2080. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2081. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2082. } else {
  2083. table = b43_ntab_tx_gain_rev0_1_2;
  2084. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2085. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2086. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2087. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2088. }
  2089. }
  2090. }
  2091. return target;
  2092. }
  2093. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2094. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2095. {
  2096. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2097. if (dev->phy.rev >= 3) {
  2098. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2099. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2100. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2101. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2102. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2103. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2104. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2105. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2106. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2107. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2108. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2109. b43_nphy_reset_cca(dev);
  2110. } else {
  2111. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2112. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2113. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2114. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2115. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2116. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2117. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2118. }
  2119. }
  2120. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2121. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2122. {
  2123. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2124. u16 tmp;
  2125. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2126. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2127. if (dev->phy.rev >= 3) {
  2128. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2129. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2130. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2131. regs[2] = tmp;
  2132. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2133. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2134. regs[3] = tmp;
  2135. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2136. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2137. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2138. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2139. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2140. regs[5] = tmp;
  2141. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2142. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2143. regs[6] = tmp;
  2144. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2145. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2146. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2147. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2148. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2149. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2150. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2151. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2152. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2153. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2154. } else {
  2155. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2156. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2157. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2158. regs[2] = tmp;
  2159. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2160. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2161. regs[3] = tmp;
  2162. tmp |= 0x2000;
  2163. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2164. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2165. regs[4] = tmp;
  2166. tmp |= 0x2000;
  2167. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2168. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2169. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2170. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2171. tmp = 0x0180;
  2172. else
  2173. tmp = 0x0120;
  2174. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2175. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2176. }
  2177. }
  2178. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2179. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2180. {
  2181. struct b43_phy_n *nphy = dev->phy.n;
  2182. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2183. u16 *txcal_radio_regs = NULL;
  2184. struct b43_chanspec *iqcal_chanspec;
  2185. u16 *table = NULL;
  2186. if (nphy->hang_avoid)
  2187. b43_nphy_stay_in_carrier_search(dev, 1);
  2188. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2189. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2190. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2191. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2192. table = nphy->cal_cache.txcal_coeffs_2G;
  2193. } else {
  2194. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2195. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2196. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2197. table = nphy->cal_cache.txcal_coeffs_5G;
  2198. }
  2199. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2200. /* TODO use some definitions */
  2201. if (dev->phy.rev >= 3) {
  2202. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2203. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2204. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2205. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2206. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2207. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2208. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2209. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2210. } else {
  2211. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2212. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2213. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2214. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2215. }
  2216. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2217. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2218. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2219. if (nphy->hang_avoid)
  2220. b43_nphy_stay_in_carrier_search(dev, 0);
  2221. }
  2222. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2223. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2224. {
  2225. struct b43_phy_n *nphy = dev->phy.n;
  2226. u16 coef[4];
  2227. u16 *loft = NULL;
  2228. u16 *table = NULL;
  2229. int i;
  2230. u16 *txcal_radio_regs = NULL;
  2231. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2232. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2233. if (!nphy->iqcal_chanspec_2G.center_freq)
  2234. return;
  2235. table = nphy->cal_cache.txcal_coeffs_2G;
  2236. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2237. } else {
  2238. if (!nphy->iqcal_chanspec_5G.center_freq)
  2239. return;
  2240. table = nphy->cal_cache.txcal_coeffs_5G;
  2241. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2242. }
  2243. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2244. for (i = 0; i < 4; i++) {
  2245. if (dev->phy.rev >= 3)
  2246. table[i] = coef[i];
  2247. else
  2248. coef[i] = 0;
  2249. }
  2250. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2251. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2252. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2253. if (dev->phy.rev < 2)
  2254. b43_nphy_tx_iq_workaround(dev);
  2255. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2256. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2257. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2258. } else {
  2259. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2260. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2261. }
  2262. /* TODO use some definitions */
  2263. if (dev->phy.rev >= 3) {
  2264. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2265. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2266. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2267. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2268. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2269. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2270. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2271. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2272. } else {
  2273. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2274. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2275. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2276. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2277. }
  2278. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2279. }
  2280. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2281. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2282. struct nphy_txgains target,
  2283. bool full, bool mphase)
  2284. {
  2285. struct b43_phy_n *nphy = dev->phy.n;
  2286. int i;
  2287. int error = 0;
  2288. int freq;
  2289. bool avoid = false;
  2290. u8 length;
  2291. u16 tmp, core, type, count, max, numb, last, cmd;
  2292. const u16 *table;
  2293. bool phy6or5x;
  2294. u16 buffer[11];
  2295. u16 diq_start = 0;
  2296. u16 save[2];
  2297. u16 gain[2];
  2298. struct nphy_iqcal_params params[2];
  2299. bool updated[2] = { };
  2300. b43_nphy_stay_in_carrier_search(dev, true);
  2301. if (dev->phy.rev >= 4) {
  2302. avoid = nphy->hang_avoid;
  2303. nphy->hang_avoid = 0;
  2304. }
  2305. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2306. for (i = 0; i < 2; i++) {
  2307. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2308. gain[i] = params[i].cal_gain;
  2309. }
  2310. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2311. b43_nphy_tx_cal_radio_setup(dev);
  2312. b43_nphy_tx_cal_phy_setup(dev);
  2313. phy6or5x = dev->phy.rev >= 6 ||
  2314. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2315. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2316. if (phy6or5x) {
  2317. if (dev->phy.is_40mhz) {
  2318. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2319. tbl_tx_iqlo_cal_loft_ladder_40);
  2320. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2321. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2322. } else {
  2323. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2324. tbl_tx_iqlo_cal_loft_ladder_20);
  2325. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2326. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2327. }
  2328. }
  2329. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2330. if (!dev->phy.is_40mhz)
  2331. freq = 2500;
  2332. else
  2333. freq = 5000;
  2334. if (nphy->mphase_cal_phase_id > 2)
  2335. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2336. 0xFFFF, 0, true, false);
  2337. else
  2338. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2339. if (error == 0) {
  2340. if (nphy->mphase_cal_phase_id > 2) {
  2341. table = nphy->mphase_txcal_bestcoeffs;
  2342. length = 11;
  2343. if (dev->phy.rev < 3)
  2344. length -= 2;
  2345. } else {
  2346. if (!full && nphy->txiqlocal_coeffsvalid) {
  2347. table = nphy->txiqlocal_bestc;
  2348. length = 11;
  2349. if (dev->phy.rev < 3)
  2350. length -= 2;
  2351. } else {
  2352. full = true;
  2353. if (dev->phy.rev >= 3) {
  2354. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2355. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2356. } else {
  2357. table = tbl_tx_iqlo_cal_startcoefs;
  2358. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2359. }
  2360. }
  2361. }
  2362. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2363. if (full) {
  2364. if (dev->phy.rev >= 3)
  2365. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2366. else
  2367. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2368. } else {
  2369. if (dev->phy.rev >= 3)
  2370. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2371. else
  2372. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2373. }
  2374. if (mphase) {
  2375. count = nphy->mphase_txcal_cmdidx;
  2376. numb = min(max,
  2377. (u16)(count + nphy->mphase_txcal_numcmds));
  2378. } else {
  2379. count = 0;
  2380. numb = max;
  2381. }
  2382. for (; count < numb; count++) {
  2383. if (full) {
  2384. if (dev->phy.rev >= 3)
  2385. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2386. else
  2387. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2388. } else {
  2389. if (dev->phy.rev >= 3)
  2390. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2391. else
  2392. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2393. }
  2394. core = (cmd & 0x3000) >> 12;
  2395. type = (cmd & 0x0F00) >> 8;
  2396. if (phy6or5x && updated[core] == 0) {
  2397. b43_nphy_update_tx_cal_ladder(dev, core);
  2398. updated[core] = 1;
  2399. }
  2400. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2401. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2402. if (type == 1 || type == 3 || type == 4) {
  2403. buffer[0] = b43_ntab_read(dev,
  2404. B43_NTAB16(15, 69 + core));
  2405. diq_start = buffer[0];
  2406. buffer[0] = 0;
  2407. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2408. 0);
  2409. }
  2410. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2411. for (i = 0; i < 2000; i++) {
  2412. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2413. if (tmp & 0xC000)
  2414. break;
  2415. udelay(10);
  2416. }
  2417. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2418. buffer);
  2419. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2420. buffer);
  2421. if (type == 1 || type == 3 || type == 4)
  2422. buffer[0] = diq_start;
  2423. }
  2424. if (mphase)
  2425. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2426. last = (dev->phy.rev < 3) ? 6 : 7;
  2427. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2428. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2429. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2430. if (dev->phy.rev < 3) {
  2431. buffer[0] = 0;
  2432. buffer[1] = 0;
  2433. buffer[2] = 0;
  2434. buffer[3] = 0;
  2435. }
  2436. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2437. buffer);
  2438. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2439. buffer);
  2440. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2441. buffer);
  2442. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2443. buffer);
  2444. length = 11;
  2445. if (dev->phy.rev < 3)
  2446. length -= 2;
  2447. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2448. nphy->txiqlocal_bestc);
  2449. nphy->txiqlocal_coeffsvalid = true;
  2450. nphy->txiqlocal_chanspec.center_freq =
  2451. dev->phy.channel_freq;
  2452. nphy->txiqlocal_chanspec.channel_type =
  2453. dev->phy.channel_type;
  2454. } else {
  2455. length = 11;
  2456. if (dev->phy.rev < 3)
  2457. length -= 2;
  2458. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2459. nphy->mphase_txcal_bestcoeffs);
  2460. }
  2461. b43_nphy_stop_playback(dev);
  2462. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2463. }
  2464. b43_nphy_tx_cal_phy_cleanup(dev);
  2465. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2466. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2467. b43_nphy_tx_iq_workaround(dev);
  2468. if (dev->phy.rev >= 4)
  2469. nphy->hang_avoid = avoid;
  2470. b43_nphy_stay_in_carrier_search(dev, false);
  2471. return error;
  2472. }
  2473. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2474. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2475. {
  2476. struct b43_phy_n *nphy = dev->phy.n;
  2477. u8 i;
  2478. u16 buffer[7];
  2479. bool equal = true;
  2480. if (!nphy->txiqlocal_coeffsvalid ||
  2481. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2482. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2483. return;
  2484. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2485. for (i = 0; i < 4; i++) {
  2486. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2487. equal = false;
  2488. break;
  2489. }
  2490. }
  2491. if (!equal) {
  2492. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2493. nphy->txiqlocal_bestc);
  2494. for (i = 0; i < 4; i++)
  2495. buffer[i] = 0;
  2496. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2497. buffer);
  2498. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2499. &nphy->txiqlocal_bestc[5]);
  2500. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2501. &nphy->txiqlocal_bestc[5]);
  2502. }
  2503. }
  2504. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2505. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2506. struct nphy_txgains target, u8 type, bool debug)
  2507. {
  2508. struct b43_phy_n *nphy = dev->phy.n;
  2509. int i, j, index;
  2510. u8 rfctl[2];
  2511. u8 afectl_core;
  2512. u16 tmp[6];
  2513. u16 cur_hpf1, cur_hpf2, cur_lna;
  2514. u32 real, imag;
  2515. enum ieee80211_band band;
  2516. u8 use;
  2517. u16 cur_hpf;
  2518. u16 lna[3] = { 3, 3, 1 };
  2519. u16 hpf1[3] = { 7, 2, 0 };
  2520. u16 hpf2[3] = { 2, 0, 0 };
  2521. u32 power[3] = { };
  2522. u16 gain_save[2];
  2523. u16 cal_gain[2];
  2524. struct nphy_iqcal_params cal_params[2];
  2525. struct nphy_iq_est est;
  2526. int ret = 0;
  2527. bool playtone = true;
  2528. int desired = 13;
  2529. b43_nphy_stay_in_carrier_search(dev, 1);
  2530. if (dev->phy.rev < 2)
  2531. b43_nphy_reapply_tx_cal_coeffs(dev);
  2532. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2533. for (i = 0; i < 2; i++) {
  2534. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2535. cal_gain[i] = cal_params[i].cal_gain;
  2536. }
  2537. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2538. for (i = 0; i < 2; i++) {
  2539. if (i == 0) {
  2540. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2541. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2542. afectl_core = B43_NPHY_AFECTL_C1;
  2543. } else {
  2544. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2545. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2546. afectl_core = B43_NPHY_AFECTL_C2;
  2547. }
  2548. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2549. tmp[2] = b43_phy_read(dev, afectl_core);
  2550. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2551. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2552. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2553. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2554. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2555. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2556. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2557. (1 - i));
  2558. b43_phy_set(dev, afectl_core, 0x0006);
  2559. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2560. band = b43_current_band(dev->wl);
  2561. if (nphy->rxcalparams & 0xFF000000) {
  2562. if (band == IEEE80211_BAND_5GHZ)
  2563. b43_phy_write(dev, rfctl[0], 0x140);
  2564. else
  2565. b43_phy_write(dev, rfctl[0], 0x110);
  2566. } else {
  2567. if (band == IEEE80211_BAND_5GHZ)
  2568. b43_phy_write(dev, rfctl[0], 0x180);
  2569. else
  2570. b43_phy_write(dev, rfctl[0], 0x120);
  2571. }
  2572. if (band == IEEE80211_BAND_5GHZ)
  2573. b43_phy_write(dev, rfctl[1], 0x148);
  2574. else
  2575. b43_phy_write(dev, rfctl[1], 0x114);
  2576. if (nphy->rxcalparams & 0x10000) {
  2577. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2578. (i + 1));
  2579. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2580. (2 - i));
  2581. }
  2582. for (j = 0; j < 4; j++) {
  2583. if (j < 3) {
  2584. cur_lna = lna[j];
  2585. cur_hpf1 = hpf1[j];
  2586. cur_hpf2 = hpf2[j];
  2587. } else {
  2588. if (power[1] > 10000) {
  2589. use = 1;
  2590. cur_hpf = cur_hpf1;
  2591. index = 2;
  2592. } else {
  2593. if (power[0] > 10000) {
  2594. use = 1;
  2595. cur_hpf = cur_hpf1;
  2596. index = 1;
  2597. } else {
  2598. index = 0;
  2599. use = 2;
  2600. cur_hpf = cur_hpf2;
  2601. }
  2602. }
  2603. cur_lna = lna[index];
  2604. cur_hpf1 = hpf1[index];
  2605. cur_hpf2 = hpf2[index];
  2606. cur_hpf += desired - hweight32(power[index]);
  2607. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2608. if (use == 1)
  2609. cur_hpf1 = cur_hpf;
  2610. else
  2611. cur_hpf2 = cur_hpf;
  2612. }
  2613. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2614. (cur_lna << 2));
  2615. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2616. false);
  2617. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2618. b43_nphy_stop_playback(dev);
  2619. if (playtone) {
  2620. ret = b43_nphy_tx_tone(dev, 4000,
  2621. (nphy->rxcalparams & 0xFFFF),
  2622. false, false);
  2623. playtone = false;
  2624. } else {
  2625. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2626. false, false);
  2627. }
  2628. if (ret == 0) {
  2629. if (j < 3) {
  2630. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2631. false);
  2632. if (i == 0) {
  2633. real = est.i0_pwr;
  2634. imag = est.q0_pwr;
  2635. } else {
  2636. real = est.i1_pwr;
  2637. imag = est.q1_pwr;
  2638. }
  2639. power[i] = ((real + imag) / 1024) + 1;
  2640. } else {
  2641. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2642. }
  2643. b43_nphy_stop_playback(dev);
  2644. }
  2645. if (ret != 0)
  2646. break;
  2647. }
  2648. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2649. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2650. b43_phy_write(dev, rfctl[1], tmp[5]);
  2651. b43_phy_write(dev, rfctl[0], tmp[4]);
  2652. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2653. b43_phy_write(dev, afectl_core, tmp[2]);
  2654. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2655. if (ret != 0)
  2656. break;
  2657. }
  2658. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2659. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2660. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2661. b43_nphy_stay_in_carrier_search(dev, 0);
  2662. return ret;
  2663. }
  2664. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2665. struct nphy_txgains target, u8 type, bool debug)
  2666. {
  2667. return -1;
  2668. }
  2669. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2670. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2671. struct nphy_txgains target, u8 type, bool debug)
  2672. {
  2673. if (dev->phy.rev >= 3)
  2674. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2675. else
  2676. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2677. }
  2678. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2679. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2680. {
  2681. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2682. if (on)
  2683. tmslow |= SSB_TMSLOW_PHYCLK;
  2684. else
  2685. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2686. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2687. }
  2688. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2689. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2690. {
  2691. struct b43_phy *phy = &dev->phy;
  2692. struct b43_phy_n *nphy = phy->n;
  2693. u16 buf[16];
  2694. nphy->phyrxchain = mask;
  2695. if (0 /* FIXME clk */)
  2696. return;
  2697. b43_mac_suspend(dev);
  2698. if (nphy->hang_avoid)
  2699. b43_nphy_stay_in_carrier_search(dev, true);
  2700. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2701. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2702. if ((mask & 0x3) != 0x3) {
  2703. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2704. if (dev->phy.rev >= 3) {
  2705. /* TODO */
  2706. }
  2707. } else {
  2708. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2709. if (dev->phy.rev >= 3) {
  2710. /* TODO */
  2711. }
  2712. }
  2713. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2714. if (nphy->hang_avoid)
  2715. b43_nphy_stay_in_carrier_search(dev, false);
  2716. b43_mac_enable(dev);
  2717. }
  2718. /*
  2719. * Init N-PHY
  2720. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2721. */
  2722. int b43_phy_initn(struct b43_wldev *dev)
  2723. {
  2724. struct ssb_bus *bus = dev->dev->bus;
  2725. struct b43_phy *phy = &dev->phy;
  2726. struct b43_phy_n *nphy = phy->n;
  2727. u8 tx_pwr_state;
  2728. struct nphy_txgains target;
  2729. u16 tmp;
  2730. enum ieee80211_band tmp2;
  2731. bool do_rssi_cal;
  2732. u16 clip[2];
  2733. bool do_cal = false;
  2734. if ((dev->phy.rev >= 3) &&
  2735. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2736. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2737. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2738. }
  2739. nphy->deaf_count = 0;
  2740. b43_nphy_tables_init(dev);
  2741. nphy->crsminpwr_adjusted = false;
  2742. nphy->noisevars_adjusted = false;
  2743. /* Clear all overrides */
  2744. if (dev->phy.rev >= 3) {
  2745. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2746. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2747. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2748. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2749. } else {
  2750. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2751. }
  2752. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2753. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2754. if (dev->phy.rev < 6) {
  2755. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2756. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2757. }
  2758. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2759. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2760. B43_NPHY_RFSEQMODE_TROVER));
  2761. if (dev->phy.rev >= 3)
  2762. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2763. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2764. if (dev->phy.rev <= 2) {
  2765. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2766. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2767. ~B43_NPHY_BPHY_CTL3_SCALE,
  2768. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2769. }
  2770. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2771. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2772. if (bus->sprom.boardflags2_lo & 0x100 ||
  2773. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2774. bus->boardinfo.type == 0x8B))
  2775. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2776. else
  2777. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2778. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2779. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2780. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2781. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2782. b43_nphy_update_txrx_chain(dev);
  2783. if (phy->rev < 2) {
  2784. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2785. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2786. }
  2787. tmp2 = b43_current_band(dev->wl);
  2788. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2789. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2790. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2791. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2792. nphy->papd_epsilon_offset[0] << 7);
  2793. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2794. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2795. nphy->papd_epsilon_offset[1] << 7);
  2796. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2797. } else if (phy->rev >= 5) {
  2798. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2799. }
  2800. b43_nphy_workarounds(dev);
  2801. /* Reset CCA, in init code it differs a little from standard way */
  2802. b43_nphy_bmac_clock_fgc(dev, 1);
  2803. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2804. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2805. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2806. b43_nphy_bmac_clock_fgc(dev, 0);
  2807. b43_nphy_mac_phy_clock_set(dev, true);
  2808. b43_nphy_pa_override(dev, false);
  2809. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2810. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2811. b43_nphy_pa_override(dev, true);
  2812. b43_nphy_classifier(dev, 0, 0);
  2813. b43_nphy_read_clip_detection(dev, clip);
  2814. tx_pwr_state = nphy->txpwrctrl;
  2815. /* TODO N PHY TX power control with argument 0
  2816. (turning off power control) */
  2817. /* TODO Fix the TX Power Settings */
  2818. /* TODO N PHY TX Power Control Idle TSSI */
  2819. /* TODO N PHY TX Power Control Setup */
  2820. if (phy->rev >= 3) {
  2821. /* TODO */
  2822. } else {
  2823. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2824. b43_ntab_tx_gain_rev0_1_2);
  2825. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2826. b43_ntab_tx_gain_rev0_1_2);
  2827. }
  2828. if (nphy->phyrxchain != 3)
  2829. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2830. if (nphy->mphase_cal_phase_id > 0)
  2831. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2832. do_rssi_cal = false;
  2833. if (phy->rev >= 3) {
  2834. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2835. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  2836. else
  2837. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  2838. if (do_rssi_cal)
  2839. b43_nphy_rssi_cal(dev);
  2840. else
  2841. b43_nphy_restore_rssi_cal(dev);
  2842. } else {
  2843. b43_nphy_rssi_cal(dev);
  2844. }
  2845. if (!((nphy->measure_hold & 0x6) != 0)) {
  2846. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2847. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  2848. else
  2849. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  2850. if (nphy->mute)
  2851. do_cal = false;
  2852. if (do_cal) {
  2853. target = b43_nphy_get_tx_gains(dev);
  2854. if (nphy->antsel_type == 2)
  2855. b43_nphy_superswitch_init(dev, true);
  2856. if (nphy->perical != 2) {
  2857. b43_nphy_rssi_cal(dev);
  2858. if (phy->rev >= 3) {
  2859. nphy->cal_orig_pwr_idx[0] =
  2860. nphy->txpwrindex[0].index_internal;
  2861. nphy->cal_orig_pwr_idx[1] =
  2862. nphy->txpwrindex[1].index_internal;
  2863. /* TODO N PHY Pre Calibrate TX Gain */
  2864. target = b43_nphy_get_tx_gains(dev);
  2865. }
  2866. }
  2867. }
  2868. }
  2869. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2870. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2871. b43_nphy_save_cal(dev);
  2872. else if (nphy->mphase_cal_phase_id == 0)
  2873. ;/* N PHY Periodic Calibration with argument 3 */
  2874. } else {
  2875. b43_nphy_restore_cal(dev);
  2876. }
  2877. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2878. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2879. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2880. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2881. if (phy->rev >= 3 && phy->rev <= 6)
  2882. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2883. b43_nphy_tx_lp_fbw(dev);
  2884. if (phy->rev >= 3)
  2885. b43_nphy_spur_workaround(dev);
  2886. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2887. return 0;
  2888. }
  2889. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  2890. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  2891. const struct b43_phy_n_sfo_cfg *e,
  2892. struct ieee80211_channel *new_channel)
  2893. {
  2894. struct b43_phy *phy = &dev->phy;
  2895. struct b43_phy_n *nphy = dev->phy.n;
  2896. u16 old_band_5ghz;
  2897. u32 tmp32;
  2898. old_band_5ghz =
  2899. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  2900. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  2901. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2902. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2903. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  2904. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2905. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  2906. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  2907. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  2908. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2909. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2910. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  2911. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2912. }
  2913. b43_chantab_phy_upload(dev, e);
  2914. if (new_channel->hw_value == 14) {
  2915. b43_nphy_classifier(dev, 2, 0);
  2916. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  2917. } else {
  2918. b43_nphy_classifier(dev, 2, 2);
  2919. if (new_channel->band == IEEE80211_BAND_2GHZ)
  2920. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  2921. }
  2922. if (nphy->txpwrctrl)
  2923. b43_nphy_tx_power_fix(dev);
  2924. if (dev->phy.rev < 3)
  2925. b43_nphy_adjust_lna_gain_table(dev);
  2926. b43_nphy_tx_lp_fbw(dev);
  2927. if (dev->phy.rev >= 3 && 0) {
  2928. /* TODO */
  2929. }
  2930. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  2931. if (phy->rev >= 3)
  2932. b43_nphy_spur_workaround(dev);
  2933. }
  2934. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  2935. static int b43_nphy_set_channel(struct b43_wldev *dev,
  2936. struct ieee80211_channel *channel,
  2937. enum nl80211_channel_type channel_type)
  2938. {
  2939. struct b43_phy *phy = &dev->phy;
  2940. struct b43_phy_n *nphy = dev->phy.n;
  2941. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  2942. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  2943. u8 tmp;
  2944. if (dev->phy.rev >= 3) {
  2945. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  2946. channel->center_freq);
  2947. tabent_r3 = NULL;
  2948. if (!tabent_r3)
  2949. return -ESRCH;
  2950. } else {
  2951. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  2952. channel->hw_value);
  2953. if (!tabent_r2)
  2954. return -ESRCH;
  2955. }
  2956. /* Channel is set later in common code, but we need to set it on our
  2957. own to let this function's subcalls work properly. */
  2958. phy->channel = channel->hw_value;
  2959. phy->channel_freq = channel->center_freq;
  2960. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  2961. b43_channel_type_is_40mhz(channel_type))
  2962. ; /* TODO: BMAC BW Set (channel_type) */
  2963. if (channel_type == NL80211_CHAN_HT40PLUS)
  2964. b43_phy_set(dev, B43_NPHY_RXCTL,
  2965. B43_NPHY_RXCTL_BSELU20);
  2966. else if (channel_type == NL80211_CHAN_HT40MINUS)
  2967. b43_phy_mask(dev, B43_NPHY_RXCTL,
  2968. ~B43_NPHY_RXCTL_BSELU20);
  2969. if (dev->phy.rev >= 3) {
  2970. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  2971. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  2972. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  2973. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  2974. } else {
  2975. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  2976. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  2977. b43_radio_2055_setup(dev, tabent_r2);
  2978. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  2979. }
  2980. return 0;
  2981. }
  2982. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2983. {
  2984. struct b43_phy_n *nphy;
  2985. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2986. if (!nphy)
  2987. return -ENOMEM;
  2988. dev->phy.n = nphy;
  2989. return 0;
  2990. }
  2991. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2992. {
  2993. struct b43_phy *phy = &dev->phy;
  2994. struct b43_phy_n *nphy = phy->n;
  2995. memset(nphy, 0, sizeof(*nphy));
  2996. //TODO init struct b43_phy_n
  2997. }
  2998. static void b43_nphy_op_free(struct b43_wldev *dev)
  2999. {
  3000. struct b43_phy *phy = &dev->phy;
  3001. struct b43_phy_n *nphy = phy->n;
  3002. kfree(nphy);
  3003. phy->n = NULL;
  3004. }
  3005. static int b43_nphy_op_init(struct b43_wldev *dev)
  3006. {
  3007. return b43_phy_initn(dev);
  3008. }
  3009. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3010. {
  3011. #if B43_DEBUG
  3012. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3013. /* OFDM registers are onnly available on A/G-PHYs */
  3014. b43err(dev->wl, "Invalid OFDM PHY access at "
  3015. "0x%04X on N-PHY\n", offset);
  3016. dump_stack();
  3017. }
  3018. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3019. /* Ext-G registers are only available on G-PHYs */
  3020. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3021. "0x%04X on N-PHY\n", offset);
  3022. dump_stack();
  3023. }
  3024. #endif /* B43_DEBUG */
  3025. }
  3026. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3027. {
  3028. check_phyreg(dev, reg);
  3029. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3030. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3031. }
  3032. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3033. {
  3034. check_phyreg(dev, reg);
  3035. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3036. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3037. }
  3038. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3039. {
  3040. /* Register 1 is a 32-bit register. */
  3041. B43_WARN_ON(reg == 1);
  3042. /* N-PHY needs 0x100 for read access */
  3043. reg |= 0x100;
  3044. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3045. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3046. }
  3047. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3048. {
  3049. /* Register 1 is a 32-bit register. */
  3050. B43_WARN_ON(reg == 1);
  3051. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3052. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3053. }
  3054. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3055. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3056. bool blocked)
  3057. {
  3058. struct b43_phy_n *nphy = dev->phy.n;
  3059. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3060. b43err(dev->wl, "MAC not suspended\n");
  3061. if (blocked) {
  3062. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3063. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3064. if (dev->phy.rev >= 3) {
  3065. b43_radio_mask(dev, 0x09, ~0x2);
  3066. b43_radio_write(dev, 0x204D, 0);
  3067. b43_radio_write(dev, 0x2053, 0);
  3068. b43_radio_write(dev, 0x2058, 0);
  3069. b43_radio_write(dev, 0x205E, 0);
  3070. b43_radio_mask(dev, 0x2062, ~0xF0);
  3071. b43_radio_write(dev, 0x2064, 0);
  3072. b43_radio_write(dev, 0x304D, 0);
  3073. b43_radio_write(dev, 0x3053, 0);
  3074. b43_radio_write(dev, 0x3058, 0);
  3075. b43_radio_write(dev, 0x305E, 0);
  3076. b43_radio_mask(dev, 0x3062, ~0xF0);
  3077. b43_radio_write(dev, 0x3064, 0);
  3078. }
  3079. } else {
  3080. if (dev->phy.rev >= 3) {
  3081. b43_radio_init2056(dev);
  3082. b43_switch_channel(dev, dev->phy.channel);
  3083. } else {
  3084. b43_radio_init2055(dev);
  3085. }
  3086. }
  3087. }
  3088. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3089. {
  3090. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3091. on ? 0 : 0x7FFF);
  3092. }
  3093. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3094. unsigned int new_channel)
  3095. {
  3096. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3097. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3098. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3099. if ((new_channel < 1) || (new_channel > 14))
  3100. return -EINVAL;
  3101. } else {
  3102. if (new_channel > 200)
  3103. return -EINVAL;
  3104. }
  3105. return b43_nphy_set_channel(dev, channel, channel_type);
  3106. }
  3107. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3108. {
  3109. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3110. return 1;
  3111. return 36;
  3112. }
  3113. const struct b43_phy_operations b43_phyops_n = {
  3114. .allocate = b43_nphy_op_allocate,
  3115. .free = b43_nphy_op_free,
  3116. .prepare_structs = b43_nphy_op_prepare_structs,
  3117. .init = b43_nphy_op_init,
  3118. .phy_read = b43_nphy_op_read,
  3119. .phy_write = b43_nphy_op_write,
  3120. .radio_read = b43_nphy_op_radio_read,
  3121. .radio_write = b43_nphy_op_radio_write,
  3122. .software_rfkill = b43_nphy_op_software_rfkill,
  3123. .switch_analog = b43_nphy_op_switch_analog,
  3124. .switch_channel = b43_nphy_op_switch_channel,
  3125. .get_default_chan = b43_nphy_op_get_default_chan,
  3126. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3127. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3128. };