phy.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110
  1. /*
  2. * PHY functions
  3. *
  4. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006-2009 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
  7. * Copyright (c) 2008-2009 Felix Fietkau <nbd@openwrt.org>
  8. *
  9. * Permission to use, copy, modify, and distribute this software for any
  10. * purpose with or without fee is hereby granted, provided that the above
  11. * copyright notice and this permission notice appear in all copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  14. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  16. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  17. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  18. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  19. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  20. *
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/slab.h>
  24. #include "ath5k.h"
  25. #include "reg.h"
  26. #include "base.h"
  27. #include "rfbuffer.h"
  28. #include "rfgain.h"
  29. /*
  30. * Used to modify RF Banks before writing them to AR5K_RF_BUFFER
  31. */
  32. static unsigned int ath5k_hw_rfb_op(struct ath5k_hw *ah,
  33. const struct ath5k_rf_reg *rf_regs,
  34. u32 val, u8 reg_id, bool set)
  35. {
  36. const struct ath5k_rf_reg *rfreg = NULL;
  37. u8 offset, bank, num_bits, col, position;
  38. u16 entry;
  39. u32 mask, data, last_bit, bits_shifted, first_bit;
  40. u32 *rfb;
  41. s32 bits_left;
  42. int i;
  43. data = 0;
  44. rfb = ah->ah_rf_banks;
  45. for (i = 0; i < ah->ah_rf_regs_count; i++) {
  46. if (rf_regs[i].index == reg_id) {
  47. rfreg = &rf_regs[i];
  48. break;
  49. }
  50. }
  51. if (rfb == NULL || rfreg == NULL) {
  52. ATH5K_PRINTF("Rf register not found!\n");
  53. /* should not happen */
  54. return 0;
  55. }
  56. bank = rfreg->bank;
  57. num_bits = rfreg->field.len;
  58. first_bit = rfreg->field.pos;
  59. col = rfreg->field.col;
  60. /* first_bit is an offset from bank's
  61. * start. Since we have all banks on
  62. * the same array, we use this offset
  63. * to mark each bank's start */
  64. offset = ah->ah_offset[bank];
  65. /* Boundary check */
  66. if (!(col <= 3 && num_bits <= 32 && first_bit + num_bits <= 319)) {
  67. ATH5K_PRINTF("invalid values at offset %u\n", offset);
  68. return 0;
  69. }
  70. entry = ((first_bit - 1) / 8) + offset;
  71. position = (first_bit - 1) % 8;
  72. if (set)
  73. data = ath5k_hw_bitswap(val, num_bits);
  74. for (bits_shifted = 0, bits_left = num_bits; bits_left > 0;
  75. position = 0, entry++) {
  76. last_bit = (position + bits_left > 8) ? 8 :
  77. position + bits_left;
  78. mask = (((1 << last_bit) - 1) ^ ((1 << position) - 1)) <<
  79. (col * 8);
  80. if (set) {
  81. rfb[entry] &= ~mask;
  82. rfb[entry] |= ((data << position) << (col * 8)) & mask;
  83. data >>= (8 - position);
  84. } else {
  85. data |= (((rfb[entry] & mask) >> (col * 8)) >> position)
  86. << bits_shifted;
  87. bits_shifted += last_bit - position;
  88. }
  89. bits_left -= 8 - position;
  90. }
  91. data = set ? 1 : ath5k_hw_bitswap(data, num_bits);
  92. return data;
  93. }
  94. /**********************\
  95. * RF Gain optimization *
  96. \**********************/
  97. /*
  98. * This code is used to optimize RF gain on different environments
  99. * (temperature mostly) based on feedback from a power detector.
  100. *
  101. * It's only used on RF5111 and RF5112, later RF chips seem to have
  102. * auto adjustment on hw -notice they have a much smaller BANK 7 and
  103. * no gain optimization ladder-.
  104. *
  105. * For more infos check out this patent doc
  106. * http://www.freepatentsonline.com/7400691.html
  107. *
  108. * This paper describes power drops as seen on the receiver due to
  109. * probe packets
  110. * http://www.cnri.dit.ie/publications/ICT08%20-%20Practical%20Issues
  111. * %20of%20Power%20Control.pdf
  112. *
  113. * And this is the MadWiFi bug entry related to the above
  114. * http://madwifi-project.org/ticket/1659
  115. * with various measurements and diagrams
  116. *
  117. * TODO: Deal with power drops due to probes by setting an apropriate
  118. * tx power on the probe packets ! Make this part of the calibration process.
  119. */
  120. /* Initialize ah_gain durring attach */
  121. int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah)
  122. {
  123. /* Initialize the gain optimization values */
  124. switch (ah->ah_radio) {
  125. case AR5K_RF5111:
  126. ah->ah_gain.g_step_idx = rfgain_opt_5111.go_default;
  127. ah->ah_gain.g_low = 20;
  128. ah->ah_gain.g_high = 35;
  129. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  130. break;
  131. case AR5K_RF5112:
  132. ah->ah_gain.g_step_idx = rfgain_opt_5112.go_default;
  133. ah->ah_gain.g_low = 20;
  134. ah->ah_gain.g_high = 85;
  135. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  136. break;
  137. default:
  138. return -EINVAL;
  139. }
  140. return 0;
  141. }
  142. /* Schedule a gain probe check on the next transmited packet.
  143. * That means our next packet is going to be sent with lower
  144. * tx power and a Peak to Average Power Detector (PAPD) will try
  145. * to measure the gain.
  146. *
  147. * XXX: How about forcing a tx packet (bypassing PCU arbitrator etc)
  148. * just after we enable the probe so that we don't mess with
  149. * standard traffic ? Maybe it's time to use sw interrupts and
  150. * a probe tasklet !!!
  151. */
  152. static void ath5k_hw_request_rfgain_probe(struct ath5k_hw *ah)
  153. {
  154. /* Skip if gain calibration is inactive or
  155. * we already handle a probe request */
  156. if (ah->ah_gain.g_state != AR5K_RFGAIN_ACTIVE)
  157. return;
  158. /* Send the packet with 2dB below max power as
  159. * patent doc suggest */
  160. ath5k_hw_reg_write(ah, AR5K_REG_SM(ah->ah_txpower.txp_ofdm - 4,
  161. AR5K_PHY_PAPD_PROBE_TXPOWER) |
  162. AR5K_PHY_PAPD_PROBE_TX_NEXT, AR5K_PHY_PAPD_PROBE);
  163. ah->ah_gain.g_state = AR5K_RFGAIN_READ_REQUESTED;
  164. }
  165. /* Calculate gain_F measurement correction
  166. * based on the current step for RF5112 rev. 2 */
  167. static u32 ath5k_hw_rf_gainf_corr(struct ath5k_hw *ah)
  168. {
  169. u32 mix, step;
  170. u32 *rf;
  171. const struct ath5k_gain_opt *go;
  172. const struct ath5k_gain_opt_step *g_step;
  173. const struct ath5k_rf_reg *rf_regs;
  174. /* Only RF5112 Rev. 2 supports it */
  175. if ((ah->ah_radio != AR5K_RF5112) ||
  176. (ah->ah_radio_5ghz_revision <= AR5K_SREV_RAD_5112A))
  177. return 0;
  178. go = &rfgain_opt_5112;
  179. rf_regs = rf_regs_5112a;
  180. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112a);
  181. g_step = &go->go_step[ah->ah_gain.g_step_idx];
  182. if (ah->ah_rf_banks == NULL)
  183. return 0;
  184. rf = ah->ah_rf_banks;
  185. ah->ah_gain.g_f_corr = 0;
  186. /* No VGA (Variable Gain Amplifier) override, skip */
  187. if (ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_MIXVGA_OVR, false) != 1)
  188. return 0;
  189. /* Mix gain stepping */
  190. step = ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_MIXGAIN_STEP, false);
  191. /* Mix gain override */
  192. mix = g_step->gos_param[0];
  193. switch (mix) {
  194. case 3:
  195. ah->ah_gain.g_f_corr = step * 2;
  196. break;
  197. case 2:
  198. ah->ah_gain.g_f_corr = (step - 5) * 2;
  199. break;
  200. case 1:
  201. ah->ah_gain.g_f_corr = step;
  202. break;
  203. default:
  204. ah->ah_gain.g_f_corr = 0;
  205. break;
  206. }
  207. return ah->ah_gain.g_f_corr;
  208. }
  209. /* Check if current gain_F measurement is in the range of our
  210. * power detector windows. If we get a measurement outside range
  211. * we know it's not accurate (detectors can't measure anything outside
  212. * their detection window) so we must ignore it */
  213. static bool ath5k_hw_rf_check_gainf_readback(struct ath5k_hw *ah)
  214. {
  215. const struct ath5k_rf_reg *rf_regs;
  216. u32 step, mix_ovr, level[4];
  217. u32 *rf;
  218. if (ah->ah_rf_banks == NULL)
  219. return false;
  220. rf = ah->ah_rf_banks;
  221. if (ah->ah_radio == AR5K_RF5111) {
  222. rf_regs = rf_regs_5111;
  223. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5111);
  224. step = ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_RFGAIN_STEP,
  225. false);
  226. level[0] = 0;
  227. level[1] = (step == 63) ? 50 : step + 4;
  228. level[2] = (step != 63) ? 64 : level[0];
  229. level[3] = level[2] + 50 ;
  230. ah->ah_gain.g_high = level[3] -
  231. (step == 63 ? AR5K_GAIN_DYN_ADJUST_HI_MARGIN : -5);
  232. ah->ah_gain.g_low = level[0] +
  233. (step == 63 ? AR5K_GAIN_DYN_ADJUST_LO_MARGIN : 0);
  234. } else {
  235. rf_regs = rf_regs_5112;
  236. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112);
  237. mix_ovr = ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_MIXVGA_OVR,
  238. false);
  239. level[0] = level[2] = 0;
  240. if (mix_ovr == 1) {
  241. level[1] = level[3] = 83;
  242. } else {
  243. level[1] = level[3] = 107;
  244. ah->ah_gain.g_high = 55;
  245. }
  246. }
  247. return (ah->ah_gain.g_current >= level[0] &&
  248. ah->ah_gain.g_current <= level[1]) ||
  249. (ah->ah_gain.g_current >= level[2] &&
  250. ah->ah_gain.g_current <= level[3]);
  251. }
  252. /* Perform gain_F adjustment by choosing the right set
  253. * of parameters from RF gain optimization ladder */
  254. static s8 ath5k_hw_rf_gainf_adjust(struct ath5k_hw *ah)
  255. {
  256. const struct ath5k_gain_opt *go;
  257. const struct ath5k_gain_opt_step *g_step;
  258. int ret = 0;
  259. switch (ah->ah_radio) {
  260. case AR5K_RF5111:
  261. go = &rfgain_opt_5111;
  262. break;
  263. case AR5K_RF5112:
  264. go = &rfgain_opt_5112;
  265. break;
  266. default:
  267. return 0;
  268. }
  269. g_step = &go->go_step[ah->ah_gain.g_step_idx];
  270. if (ah->ah_gain.g_current >= ah->ah_gain.g_high) {
  271. /* Reached maximum */
  272. if (ah->ah_gain.g_step_idx == 0)
  273. return -1;
  274. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  275. ah->ah_gain.g_target >= ah->ah_gain.g_high &&
  276. ah->ah_gain.g_step_idx > 0;
  277. g_step = &go->go_step[ah->ah_gain.g_step_idx])
  278. ah->ah_gain.g_target -= 2 *
  279. (go->go_step[--(ah->ah_gain.g_step_idx)].gos_gain -
  280. g_step->gos_gain);
  281. ret = 1;
  282. goto done;
  283. }
  284. if (ah->ah_gain.g_current <= ah->ah_gain.g_low) {
  285. /* Reached minimum */
  286. if (ah->ah_gain.g_step_idx == (go->go_steps_count - 1))
  287. return -2;
  288. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  289. ah->ah_gain.g_target <= ah->ah_gain.g_low &&
  290. ah->ah_gain.g_step_idx < go->go_steps_count-1;
  291. g_step = &go->go_step[ah->ah_gain.g_step_idx])
  292. ah->ah_gain.g_target -= 2 *
  293. (go->go_step[++ah->ah_gain.g_step_idx].gos_gain -
  294. g_step->gos_gain);
  295. ret = 2;
  296. goto done;
  297. }
  298. done:
  299. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  300. "ret %d, gain step %u, current gain %u, target gain %u\n",
  301. ret, ah->ah_gain.g_step_idx, ah->ah_gain.g_current,
  302. ah->ah_gain.g_target);
  303. return ret;
  304. }
  305. /* Main callback for thermal RF gain calibration engine
  306. * Check for a new gain reading and schedule an adjustment
  307. * if needed.
  308. *
  309. * TODO: Use sw interrupt to schedule reset if gain_F needs
  310. * adjustment */
  311. enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah)
  312. {
  313. u32 data, type;
  314. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  315. if (ah->ah_rf_banks == NULL ||
  316. ah->ah_gain.g_state == AR5K_RFGAIN_INACTIVE)
  317. return AR5K_RFGAIN_INACTIVE;
  318. /* No check requested, either engine is inactive
  319. * or an adjustment is already requested */
  320. if (ah->ah_gain.g_state != AR5K_RFGAIN_READ_REQUESTED)
  321. goto done;
  322. /* Read the PAPD (Peak to Average Power Detector)
  323. * register */
  324. data = ath5k_hw_reg_read(ah, AR5K_PHY_PAPD_PROBE);
  325. /* No probe is scheduled, read gain_F measurement */
  326. if (!(data & AR5K_PHY_PAPD_PROBE_TX_NEXT)) {
  327. ah->ah_gain.g_current = data >> AR5K_PHY_PAPD_PROBE_GAINF_S;
  328. type = AR5K_REG_MS(data, AR5K_PHY_PAPD_PROBE_TYPE);
  329. /* If tx packet is CCK correct the gain_F measurement
  330. * by cck ofdm gain delta */
  331. if (type == AR5K_PHY_PAPD_PROBE_TYPE_CCK) {
  332. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A)
  333. ah->ah_gain.g_current +=
  334. ee->ee_cck_ofdm_gain_delta;
  335. else
  336. ah->ah_gain.g_current +=
  337. AR5K_GAIN_CCK_PROBE_CORR;
  338. }
  339. /* Further correct gain_F measurement for
  340. * RF5112A radios */
  341. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  342. ath5k_hw_rf_gainf_corr(ah);
  343. ah->ah_gain.g_current =
  344. ah->ah_gain.g_current >= ah->ah_gain.g_f_corr ?
  345. (ah->ah_gain.g_current-ah->ah_gain.g_f_corr) :
  346. 0;
  347. }
  348. /* Check if measurement is ok and if we need
  349. * to adjust gain, schedule a gain adjustment,
  350. * else switch back to the acive state */
  351. if (ath5k_hw_rf_check_gainf_readback(ah) &&
  352. AR5K_GAIN_CHECK_ADJUST(&ah->ah_gain) &&
  353. ath5k_hw_rf_gainf_adjust(ah)) {
  354. ah->ah_gain.g_state = AR5K_RFGAIN_NEED_CHANGE;
  355. } else {
  356. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  357. }
  358. }
  359. done:
  360. return ah->ah_gain.g_state;
  361. }
  362. /* Write initial RF gain table to set the RF sensitivity
  363. * this one works on all RF chips and has nothing to do
  364. * with gain_F calibration */
  365. int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq)
  366. {
  367. const struct ath5k_ini_rfgain *ath5k_rfg;
  368. unsigned int i, size;
  369. switch (ah->ah_radio) {
  370. case AR5K_RF5111:
  371. ath5k_rfg = rfgain_5111;
  372. size = ARRAY_SIZE(rfgain_5111);
  373. break;
  374. case AR5K_RF5112:
  375. ath5k_rfg = rfgain_5112;
  376. size = ARRAY_SIZE(rfgain_5112);
  377. break;
  378. case AR5K_RF2413:
  379. ath5k_rfg = rfgain_2413;
  380. size = ARRAY_SIZE(rfgain_2413);
  381. break;
  382. case AR5K_RF2316:
  383. ath5k_rfg = rfgain_2316;
  384. size = ARRAY_SIZE(rfgain_2316);
  385. break;
  386. case AR5K_RF5413:
  387. ath5k_rfg = rfgain_5413;
  388. size = ARRAY_SIZE(rfgain_5413);
  389. break;
  390. case AR5K_RF2317:
  391. case AR5K_RF2425:
  392. ath5k_rfg = rfgain_2425;
  393. size = ARRAY_SIZE(rfgain_2425);
  394. break;
  395. default:
  396. return -EINVAL;
  397. }
  398. switch (freq) {
  399. case AR5K_INI_RFGAIN_2GHZ:
  400. case AR5K_INI_RFGAIN_5GHZ:
  401. break;
  402. default:
  403. return -EINVAL;
  404. }
  405. for (i = 0; i < size; i++) {
  406. AR5K_REG_WAIT(i);
  407. ath5k_hw_reg_write(ah, ath5k_rfg[i].rfg_value[freq],
  408. (u32)ath5k_rfg[i].rfg_register);
  409. }
  410. return 0;
  411. }
  412. /********************\
  413. * RF Registers setup *
  414. \********************/
  415. /*
  416. * Setup RF registers by writing RF buffer on hw
  417. */
  418. int ath5k_hw_rfregs_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  419. unsigned int mode)
  420. {
  421. const struct ath5k_rf_reg *rf_regs;
  422. const struct ath5k_ini_rfbuffer *ini_rfb;
  423. const struct ath5k_gain_opt *go = NULL;
  424. const struct ath5k_gain_opt_step *g_step;
  425. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  426. u8 ee_mode = 0;
  427. u32 *rfb;
  428. int i, obdb = -1, bank = -1;
  429. switch (ah->ah_radio) {
  430. case AR5K_RF5111:
  431. rf_regs = rf_regs_5111;
  432. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5111);
  433. ini_rfb = rfb_5111;
  434. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5111);
  435. go = &rfgain_opt_5111;
  436. break;
  437. case AR5K_RF5112:
  438. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  439. rf_regs = rf_regs_5112a;
  440. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112a);
  441. ini_rfb = rfb_5112a;
  442. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5112a);
  443. } else {
  444. rf_regs = rf_regs_5112;
  445. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112);
  446. ini_rfb = rfb_5112;
  447. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5112);
  448. }
  449. go = &rfgain_opt_5112;
  450. break;
  451. case AR5K_RF2413:
  452. rf_regs = rf_regs_2413;
  453. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2413);
  454. ini_rfb = rfb_2413;
  455. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2413);
  456. break;
  457. case AR5K_RF2316:
  458. rf_regs = rf_regs_2316;
  459. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2316);
  460. ini_rfb = rfb_2316;
  461. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2316);
  462. break;
  463. case AR5K_RF5413:
  464. rf_regs = rf_regs_5413;
  465. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5413);
  466. ini_rfb = rfb_5413;
  467. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5413);
  468. break;
  469. case AR5K_RF2317:
  470. rf_regs = rf_regs_2425;
  471. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2425);
  472. ini_rfb = rfb_2317;
  473. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2317);
  474. break;
  475. case AR5K_RF2425:
  476. rf_regs = rf_regs_2425;
  477. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2425);
  478. if (ah->ah_mac_srev < AR5K_SREV_AR2417) {
  479. ini_rfb = rfb_2425;
  480. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2425);
  481. } else {
  482. ini_rfb = rfb_2417;
  483. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2417);
  484. }
  485. break;
  486. default:
  487. return -EINVAL;
  488. }
  489. /* If it's the first time we set RF buffer, allocate
  490. * ah->ah_rf_banks based on ah->ah_rf_banks_size
  491. * we set above */
  492. if (ah->ah_rf_banks == NULL) {
  493. ah->ah_rf_banks = kmalloc(sizeof(u32) * ah->ah_rf_banks_size,
  494. GFP_KERNEL);
  495. if (ah->ah_rf_banks == NULL) {
  496. ATH5K_ERR(ah->ah_sc, "out of memory\n");
  497. return -ENOMEM;
  498. }
  499. }
  500. /* Copy values to modify them */
  501. rfb = ah->ah_rf_banks;
  502. for (i = 0; i < ah->ah_rf_banks_size; i++) {
  503. if (ini_rfb[i].rfb_bank >= AR5K_MAX_RF_BANKS) {
  504. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  505. return -EINVAL;
  506. }
  507. /* Bank changed, write down the offset */
  508. if (bank != ini_rfb[i].rfb_bank) {
  509. bank = ini_rfb[i].rfb_bank;
  510. ah->ah_offset[bank] = i;
  511. }
  512. rfb[i] = ini_rfb[i].rfb_mode_data[mode];
  513. }
  514. /* Set Output and Driver bias current (OB/DB) */
  515. if (channel->hw_value & CHANNEL_2GHZ) {
  516. if (channel->hw_value & CHANNEL_CCK)
  517. ee_mode = AR5K_EEPROM_MODE_11B;
  518. else
  519. ee_mode = AR5K_EEPROM_MODE_11G;
  520. /* For RF511X/RF211X combination we
  521. * use b_OB and b_DB parameters stored
  522. * in eeprom on ee->ee_ob[ee_mode][0]
  523. *
  524. * For all other chips we use OB/DB for 2Ghz
  525. * stored in the b/g modal section just like
  526. * 802.11a on ee->ee_ob[ee_mode][1] */
  527. if ((ah->ah_radio == AR5K_RF5111) ||
  528. (ah->ah_radio == AR5K_RF5112))
  529. obdb = 0;
  530. else
  531. obdb = 1;
  532. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_ob[ee_mode][obdb],
  533. AR5K_RF_OB_2GHZ, true);
  534. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_db[ee_mode][obdb],
  535. AR5K_RF_DB_2GHZ, true);
  536. /* RF5111 always needs OB/DB for 5GHz, even if we use 2GHz */
  537. } else if ((channel->hw_value & CHANNEL_5GHZ) ||
  538. (ah->ah_radio == AR5K_RF5111)) {
  539. /* For 11a, Turbo and XR we need to choose
  540. * OB/DB based on frequency range */
  541. ee_mode = AR5K_EEPROM_MODE_11A;
  542. obdb = channel->center_freq >= 5725 ? 3 :
  543. (channel->center_freq >= 5500 ? 2 :
  544. (channel->center_freq >= 5260 ? 1 :
  545. (channel->center_freq > 4000 ? 0 : -1)));
  546. if (obdb < 0)
  547. return -EINVAL;
  548. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_ob[ee_mode][obdb],
  549. AR5K_RF_OB_5GHZ, true);
  550. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_db[ee_mode][obdb],
  551. AR5K_RF_DB_5GHZ, true);
  552. }
  553. g_step = &go->go_step[ah->ah_gain.g_step_idx];
  554. /* Bank Modifications (chip-specific) */
  555. if (ah->ah_radio == AR5K_RF5111) {
  556. /* Set gain_F settings according to current step */
  557. if (channel->hw_value & CHANNEL_OFDM) {
  558. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_FRAME_CTL,
  559. AR5K_PHY_FRAME_CTL_TX_CLIP,
  560. g_step->gos_param[0]);
  561. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[1],
  562. AR5K_RF_PWD_90, true);
  563. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[2],
  564. AR5K_RF_PWD_84, true);
  565. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[3],
  566. AR5K_RF_RFGAIN_SEL, true);
  567. /* We programmed gain_F parameters, switch back
  568. * to active state */
  569. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  570. }
  571. /* Bank 6/7 setup */
  572. ath5k_hw_rfb_op(ah, rf_regs, !ee->ee_xpd[ee_mode],
  573. AR5K_RF_PWD_XPD, true);
  574. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_x_gain[ee_mode],
  575. AR5K_RF_XPD_GAIN, true);
  576. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_i_gain[ee_mode],
  577. AR5K_RF_GAIN_I, true);
  578. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_xpd[ee_mode],
  579. AR5K_RF_PLO_SEL, true);
  580. /* TODO: Half/quarter channel support */
  581. }
  582. if (ah->ah_radio == AR5K_RF5112) {
  583. /* Set gain_F settings according to current step */
  584. if (channel->hw_value & CHANNEL_OFDM) {
  585. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[0],
  586. AR5K_RF_MIXGAIN_OVR, true);
  587. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[1],
  588. AR5K_RF_PWD_138, true);
  589. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[2],
  590. AR5K_RF_PWD_137, true);
  591. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[3],
  592. AR5K_RF_PWD_136, true);
  593. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[4],
  594. AR5K_RF_PWD_132, true);
  595. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[5],
  596. AR5K_RF_PWD_131, true);
  597. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[6],
  598. AR5K_RF_PWD_130, true);
  599. /* We programmed gain_F parameters, switch back
  600. * to active state */
  601. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  602. }
  603. /* Bank 6/7 setup */
  604. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_xpd[ee_mode],
  605. AR5K_RF_XPD_SEL, true);
  606. if (ah->ah_radio_5ghz_revision < AR5K_SREV_RAD_5112A) {
  607. /* Rev. 1 supports only one xpd */
  608. ath5k_hw_rfb_op(ah, rf_regs,
  609. ee->ee_x_gain[ee_mode],
  610. AR5K_RF_XPD_GAIN, true);
  611. } else {
  612. u8 *pdg_curve_to_idx = ee->ee_pdc_to_idx[ee_mode];
  613. if (ee->ee_pd_gains[ee_mode] > 1) {
  614. ath5k_hw_rfb_op(ah, rf_regs,
  615. pdg_curve_to_idx[0],
  616. AR5K_RF_PD_GAIN_LO, true);
  617. ath5k_hw_rfb_op(ah, rf_regs,
  618. pdg_curve_to_idx[1],
  619. AR5K_RF_PD_GAIN_HI, true);
  620. } else {
  621. ath5k_hw_rfb_op(ah, rf_regs,
  622. pdg_curve_to_idx[0],
  623. AR5K_RF_PD_GAIN_LO, true);
  624. ath5k_hw_rfb_op(ah, rf_regs,
  625. pdg_curve_to_idx[0],
  626. AR5K_RF_PD_GAIN_HI, true);
  627. }
  628. /* Lower synth voltage on Rev 2 */
  629. ath5k_hw_rfb_op(ah, rf_regs, 2,
  630. AR5K_RF_HIGH_VC_CP, true);
  631. ath5k_hw_rfb_op(ah, rf_regs, 2,
  632. AR5K_RF_MID_VC_CP, true);
  633. ath5k_hw_rfb_op(ah, rf_regs, 2,
  634. AR5K_RF_LOW_VC_CP, true);
  635. ath5k_hw_rfb_op(ah, rf_regs, 2,
  636. AR5K_RF_PUSH_UP, true);
  637. /* Decrease power consumption on 5213+ BaseBand */
  638. if (ah->ah_phy_revision >= AR5K_SREV_PHY_5212A) {
  639. ath5k_hw_rfb_op(ah, rf_regs, 1,
  640. AR5K_RF_PAD2GND, true);
  641. ath5k_hw_rfb_op(ah, rf_regs, 1,
  642. AR5K_RF_XB2_LVL, true);
  643. ath5k_hw_rfb_op(ah, rf_regs, 1,
  644. AR5K_RF_XB5_LVL, true);
  645. ath5k_hw_rfb_op(ah, rf_regs, 1,
  646. AR5K_RF_PWD_167, true);
  647. ath5k_hw_rfb_op(ah, rf_regs, 1,
  648. AR5K_RF_PWD_166, true);
  649. }
  650. }
  651. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_i_gain[ee_mode],
  652. AR5K_RF_GAIN_I, true);
  653. /* TODO: Half/quarter channel support */
  654. }
  655. if (ah->ah_radio == AR5K_RF5413 &&
  656. channel->hw_value & CHANNEL_2GHZ) {
  657. ath5k_hw_rfb_op(ah, rf_regs, 1, AR5K_RF_DERBY_CHAN_SEL_MODE,
  658. true);
  659. /* Set optimum value for early revisions (on pci-e chips) */
  660. if (ah->ah_mac_srev >= AR5K_SREV_AR5424 &&
  661. ah->ah_mac_srev < AR5K_SREV_AR5413)
  662. ath5k_hw_rfb_op(ah, rf_regs, ath5k_hw_bitswap(6, 3),
  663. AR5K_RF_PWD_ICLOBUF_2G, true);
  664. }
  665. /* Write RF banks on hw */
  666. for (i = 0; i < ah->ah_rf_banks_size; i++) {
  667. AR5K_REG_WAIT(i);
  668. ath5k_hw_reg_write(ah, rfb[i], ini_rfb[i].rfb_ctrl_register);
  669. }
  670. return 0;
  671. }
  672. /**************************\
  673. PHY/RF channel functions
  674. \**************************/
  675. /*
  676. * Check if a channel is supported
  677. */
  678. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags)
  679. {
  680. /* Check if the channel is in our supported range */
  681. if (flags & CHANNEL_2GHZ) {
  682. if ((freq >= ah->ah_capabilities.cap_range.range_2ghz_min) &&
  683. (freq <= ah->ah_capabilities.cap_range.range_2ghz_max))
  684. return true;
  685. } else if (flags & CHANNEL_5GHZ)
  686. if ((freq >= ah->ah_capabilities.cap_range.range_5ghz_min) &&
  687. (freq <= ah->ah_capabilities.cap_range.range_5ghz_max))
  688. return true;
  689. return false;
  690. }
  691. /*
  692. * Convertion needed for RF5110
  693. */
  694. static u32 ath5k_hw_rf5110_chan2athchan(struct ieee80211_channel *channel)
  695. {
  696. u32 athchan;
  697. /*
  698. * Convert IEEE channel/MHz to an internal channel value used
  699. * by the AR5210 chipset. This has not been verified with
  700. * newer chipsets like the AR5212A who have a completely
  701. * different RF/PHY part.
  702. */
  703. athchan = (ath5k_hw_bitswap(
  704. (ieee80211_frequency_to_channel(
  705. channel->center_freq) - 24) / 2, 5)
  706. << 1) | (1 << 6) | 0x1;
  707. return athchan;
  708. }
  709. /*
  710. * Set channel on RF5110
  711. */
  712. static int ath5k_hw_rf5110_channel(struct ath5k_hw *ah,
  713. struct ieee80211_channel *channel)
  714. {
  715. u32 data;
  716. /*
  717. * Set the channel and wait
  718. */
  719. data = ath5k_hw_rf5110_chan2athchan(channel);
  720. ath5k_hw_reg_write(ah, data, AR5K_RF_BUFFER);
  721. ath5k_hw_reg_write(ah, 0, AR5K_RF_BUFFER_CONTROL_0);
  722. mdelay(1);
  723. return 0;
  724. }
  725. /*
  726. * Convertion needed for 5111
  727. */
  728. static int ath5k_hw_rf5111_chan2athchan(unsigned int ieee,
  729. struct ath5k_athchan_2ghz *athchan)
  730. {
  731. int channel;
  732. /* Cast this value to catch negative channel numbers (>= -19) */
  733. channel = (int)ieee;
  734. /*
  735. * Map 2GHz IEEE channel to 5GHz Atheros channel
  736. */
  737. if (channel <= 13) {
  738. athchan->a2_athchan = 115 + channel;
  739. athchan->a2_flags = 0x46;
  740. } else if (channel == 14) {
  741. athchan->a2_athchan = 124;
  742. athchan->a2_flags = 0x44;
  743. } else if (channel >= 15 && channel <= 26) {
  744. athchan->a2_athchan = ((channel - 14) * 4) + 132;
  745. athchan->a2_flags = 0x46;
  746. } else
  747. return -EINVAL;
  748. return 0;
  749. }
  750. /*
  751. * Set channel on 5111
  752. */
  753. static int ath5k_hw_rf5111_channel(struct ath5k_hw *ah,
  754. struct ieee80211_channel *channel)
  755. {
  756. struct ath5k_athchan_2ghz ath5k_channel_2ghz;
  757. unsigned int ath5k_channel =
  758. ieee80211_frequency_to_channel(channel->center_freq);
  759. u32 data0, data1, clock;
  760. int ret;
  761. /*
  762. * Set the channel on the RF5111 radio
  763. */
  764. data0 = data1 = 0;
  765. if (channel->hw_value & CHANNEL_2GHZ) {
  766. /* Map 2GHz channel to 5GHz Atheros channel ID */
  767. ret = ath5k_hw_rf5111_chan2athchan(
  768. ieee80211_frequency_to_channel(channel->center_freq),
  769. &ath5k_channel_2ghz);
  770. if (ret)
  771. return ret;
  772. ath5k_channel = ath5k_channel_2ghz.a2_athchan;
  773. data0 = ((ath5k_hw_bitswap(ath5k_channel_2ghz.a2_flags, 8) & 0xff)
  774. << 5) | (1 << 4);
  775. }
  776. if (ath5k_channel < 145 || !(ath5k_channel & 1)) {
  777. clock = 1;
  778. data1 = ((ath5k_hw_bitswap(ath5k_channel - 24, 8) & 0xff) << 2) |
  779. (clock << 1) | (1 << 10) | 1;
  780. } else {
  781. clock = 0;
  782. data1 = ((ath5k_hw_bitswap((ath5k_channel - 24) / 2, 8) & 0xff)
  783. << 2) | (clock << 1) | (1 << 10) | 1;
  784. }
  785. ath5k_hw_reg_write(ah, (data1 & 0xff) | ((data0 & 0xff) << 8),
  786. AR5K_RF_BUFFER);
  787. ath5k_hw_reg_write(ah, ((data1 >> 8) & 0xff) | (data0 & 0xff00),
  788. AR5K_RF_BUFFER_CONTROL_3);
  789. return 0;
  790. }
  791. /*
  792. * Set channel on 5112 and newer
  793. */
  794. static int ath5k_hw_rf5112_channel(struct ath5k_hw *ah,
  795. struct ieee80211_channel *channel)
  796. {
  797. u32 data, data0, data1, data2;
  798. u16 c;
  799. data = data0 = data1 = data2 = 0;
  800. c = channel->center_freq;
  801. if (c < 4800) {
  802. if (!((c - 2224) % 5)) {
  803. data0 = ((2 * (c - 704)) - 3040) / 10;
  804. data1 = 1;
  805. } else if (!((c - 2192) % 5)) {
  806. data0 = ((2 * (c - 672)) - 3040) / 10;
  807. data1 = 0;
  808. } else
  809. return -EINVAL;
  810. data0 = ath5k_hw_bitswap((data0 << 2) & 0xff, 8);
  811. } else if ((c % 5) != 2 || c > 5435) {
  812. if (!(c % 20) && c >= 5120) {
  813. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  814. data2 = ath5k_hw_bitswap(3, 2);
  815. } else if (!(c % 10)) {
  816. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  817. data2 = ath5k_hw_bitswap(2, 2);
  818. } else if (!(c % 5)) {
  819. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  820. data2 = ath5k_hw_bitswap(1, 2);
  821. } else
  822. return -EINVAL;
  823. } else {
  824. data0 = ath5k_hw_bitswap((10 * (c - 2 - 4800)) / 25 + 1, 8);
  825. data2 = ath5k_hw_bitswap(0, 2);
  826. }
  827. data = (data0 << 4) | (data1 << 1) | (data2 << 2) | 0x1001;
  828. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  829. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  830. return 0;
  831. }
  832. /*
  833. * Set the channel on the RF2425
  834. */
  835. static int ath5k_hw_rf2425_channel(struct ath5k_hw *ah,
  836. struct ieee80211_channel *channel)
  837. {
  838. u32 data, data0, data2;
  839. u16 c;
  840. data = data0 = data2 = 0;
  841. c = channel->center_freq;
  842. if (c < 4800) {
  843. data0 = ath5k_hw_bitswap((c - 2272), 8);
  844. data2 = 0;
  845. /* ? 5GHz ? */
  846. } else if ((c % 5) != 2 || c > 5435) {
  847. if (!(c % 20) && c < 5120)
  848. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  849. else if (!(c % 10))
  850. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  851. else if (!(c % 5))
  852. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  853. else
  854. return -EINVAL;
  855. data2 = ath5k_hw_bitswap(1, 2);
  856. } else {
  857. data0 = ath5k_hw_bitswap((10 * (c - 2 - 4800)) / 25 + 1, 8);
  858. data2 = ath5k_hw_bitswap(0, 2);
  859. }
  860. data = (data0 << 4) | data2 << 2 | 0x1001;
  861. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  862. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  863. return 0;
  864. }
  865. /*
  866. * Set a channel on the radio chip
  867. */
  868. int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel)
  869. {
  870. int ret;
  871. /*
  872. * Check bounds supported by the PHY (we don't care about regultory
  873. * restrictions at this point). Note: hw_value already has the band
  874. * (CHANNEL_2GHZ, or CHANNEL_5GHZ) so we inform ath5k_channel_ok()
  875. * of the band by that */
  876. if (!ath5k_channel_ok(ah, channel->center_freq, channel->hw_value)) {
  877. ATH5K_ERR(ah->ah_sc,
  878. "channel frequency (%u MHz) out of supported "
  879. "band range\n",
  880. channel->center_freq);
  881. return -EINVAL;
  882. }
  883. /*
  884. * Set the channel and wait
  885. */
  886. switch (ah->ah_radio) {
  887. case AR5K_RF5110:
  888. ret = ath5k_hw_rf5110_channel(ah, channel);
  889. break;
  890. case AR5K_RF5111:
  891. ret = ath5k_hw_rf5111_channel(ah, channel);
  892. break;
  893. case AR5K_RF2425:
  894. ret = ath5k_hw_rf2425_channel(ah, channel);
  895. break;
  896. default:
  897. ret = ath5k_hw_rf5112_channel(ah, channel);
  898. break;
  899. }
  900. if (ret)
  901. return ret;
  902. /* Set JAPAN setting for channel 14 */
  903. if (channel->center_freq == 2484) {
  904. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_CCKTXCTL,
  905. AR5K_PHY_CCKTXCTL_JAPAN);
  906. } else {
  907. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_CCKTXCTL,
  908. AR5K_PHY_CCKTXCTL_WORLD);
  909. }
  910. ah->ah_current_channel = channel;
  911. ah->ah_turbo = channel->hw_value == CHANNEL_T ? true : false;
  912. ath5k_hw_set_clockrate(ah);
  913. return 0;
  914. }
  915. /*****************\
  916. PHY calibration
  917. \*****************/
  918. static s32 ath5k_hw_read_measured_noise_floor(struct ath5k_hw *ah)
  919. {
  920. s32 val;
  921. val = ath5k_hw_reg_read(ah, AR5K_PHY_NF);
  922. return sign_extend32(AR5K_REG_MS(val, AR5K_PHY_NF_MINCCA_PWR), 8);
  923. }
  924. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah)
  925. {
  926. int i;
  927. ah->ah_nfcal_hist.index = 0;
  928. for (i = 0; i < ATH5K_NF_CAL_HIST_MAX; i++)
  929. ah->ah_nfcal_hist.nfval[i] = AR5K_TUNE_CCA_MAX_GOOD_VALUE;
  930. }
  931. static void ath5k_hw_update_nfcal_hist(struct ath5k_hw *ah, s16 noise_floor)
  932. {
  933. struct ath5k_nfcal_hist *hist = &ah->ah_nfcal_hist;
  934. hist->index = (hist->index + 1) & (ATH5K_NF_CAL_HIST_MAX-1);
  935. hist->nfval[hist->index] = noise_floor;
  936. }
  937. static s16 ath5k_hw_get_median_noise_floor(struct ath5k_hw *ah)
  938. {
  939. s16 sort[ATH5K_NF_CAL_HIST_MAX];
  940. s16 tmp;
  941. int i, j;
  942. memcpy(sort, ah->ah_nfcal_hist.nfval, sizeof(sort));
  943. for (i = 0; i < ATH5K_NF_CAL_HIST_MAX - 1; i++) {
  944. for (j = 1; j < ATH5K_NF_CAL_HIST_MAX - i; j++) {
  945. if (sort[j] > sort[j-1]) {
  946. tmp = sort[j];
  947. sort[j] = sort[j-1];
  948. sort[j-1] = tmp;
  949. }
  950. }
  951. }
  952. for (i = 0; i < ATH5K_NF_CAL_HIST_MAX; i++) {
  953. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  954. "cal %d:%d\n", i, sort[i]);
  955. }
  956. return sort[(ATH5K_NF_CAL_HIST_MAX-1) / 2];
  957. }
  958. /*
  959. * When we tell the hardware to perform a noise floor calibration
  960. * by setting the AR5K_PHY_AGCCTL_NF bit, it will periodically
  961. * sample-and-hold the minimum noise level seen at the antennas.
  962. * This value is then stored in a ring buffer of recently measured
  963. * noise floor values so we have a moving window of the last few
  964. * samples.
  965. *
  966. * The median of the values in the history is then loaded into the
  967. * hardware for its own use for RSSI and CCA measurements.
  968. */
  969. void ath5k_hw_update_noise_floor(struct ath5k_hw *ah)
  970. {
  971. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  972. u32 val;
  973. s16 nf, threshold;
  974. u8 ee_mode;
  975. /* keep last value if calibration hasn't completed */
  976. if (ath5k_hw_reg_read(ah, AR5K_PHY_AGCCTL) & AR5K_PHY_AGCCTL_NF) {
  977. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  978. "NF did not complete in calibration window\n");
  979. return;
  980. }
  981. switch (ah->ah_current_channel->hw_value & CHANNEL_MODES) {
  982. case CHANNEL_A:
  983. case CHANNEL_T:
  984. case CHANNEL_XR:
  985. ee_mode = AR5K_EEPROM_MODE_11A;
  986. break;
  987. case CHANNEL_G:
  988. case CHANNEL_TG:
  989. ee_mode = AR5K_EEPROM_MODE_11G;
  990. break;
  991. default:
  992. case CHANNEL_B:
  993. ee_mode = AR5K_EEPROM_MODE_11B;
  994. break;
  995. }
  996. /* completed NF calibration, test threshold */
  997. nf = ath5k_hw_read_measured_noise_floor(ah);
  998. threshold = ee->ee_noise_floor_thr[ee_mode];
  999. if (nf > threshold) {
  1000. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1001. "noise floor failure detected; "
  1002. "read %d, threshold %d\n",
  1003. nf, threshold);
  1004. nf = AR5K_TUNE_CCA_MAX_GOOD_VALUE;
  1005. }
  1006. ath5k_hw_update_nfcal_hist(ah, nf);
  1007. nf = ath5k_hw_get_median_noise_floor(ah);
  1008. /* load noise floor (in .5 dBm) so the hardware will use it */
  1009. val = ath5k_hw_reg_read(ah, AR5K_PHY_NF) & ~AR5K_PHY_NF_M;
  1010. val |= (nf * 2) & AR5K_PHY_NF_M;
  1011. ath5k_hw_reg_write(ah, val, AR5K_PHY_NF);
  1012. AR5K_REG_MASKED_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_NF,
  1013. ~(AR5K_PHY_AGCCTL_NF_EN | AR5K_PHY_AGCCTL_NF_NOUPDATE));
  1014. ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_NF,
  1015. 0, false);
  1016. /*
  1017. * Load a high max CCA Power value (-50 dBm in .5 dBm units)
  1018. * so that we're not capped by the median we just loaded.
  1019. * This will be used as the initial value for the next noise
  1020. * floor calibration.
  1021. */
  1022. val = (val & ~AR5K_PHY_NF_M) | ((-50 * 2) & AR5K_PHY_NF_M);
  1023. ath5k_hw_reg_write(ah, val, AR5K_PHY_NF);
  1024. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1025. AR5K_PHY_AGCCTL_NF_EN |
  1026. AR5K_PHY_AGCCTL_NF_NOUPDATE |
  1027. AR5K_PHY_AGCCTL_NF);
  1028. ah->ah_noise_floor = nf;
  1029. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1030. "noise floor calibrated: %d\n", nf);
  1031. }
  1032. /*
  1033. * Perform a PHY calibration on RF5110
  1034. * -Fix BPSK/QAM Constellation (I/Q correction)
  1035. */
  1036. static int ath5k_hw_rf5110_calibrate(struct ath5k_hw *ah,
  1037. struct ieee80211_channel *channel)
  1038. {
  1039. u32 phy_sig, phy_agc, phy_sat, beacon;
  1040. int ret;
  1041. /*
  1042. * Disable beacons and RX/TX queues, wait
  1043. */
  1044. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1045. AR5K_DIAG_SW_DIS_TX_5210 | AR5K_DIAG_SW_DIS_RX_5210);
  1046. beacon = ath5k_hw_reg_read(ah, AR5K_BEACON_5210);
  1047. ath5k_hw_reg_write(ah, beacon & ~AR5K_BEACON_ENABLE, AR5K_BEACON_5210);
  1048. mdelay(2);
  1049. /*
  1050. * Set the channel (with AGC turned off)
  1051. */
  1052. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1053. udelay(10);
  1054. ret = ath5k_hw_channel(ah, channel);
  1055. /*
  1056. * Activate PHY and wait
  1057. */
  1058. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_ENABLE, AR5K_PHY_ACT);
  1059. mdelay(1);
  1060. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1061. if (ret)
  1062. return ret;
  1063. /*
  1064. * Calibrate the radio chip
  1065. */
  1066. /* Remember normal state */
  1067. phy_sig = ath5k_hw_reg_read(ah, AR5K_PHY_SIG);
  1068. phy_agc = ath5k_hw_reg_read(ah, AR5K_PHY_AGCCOARSE);
  1069. phy_sat = ath5k_hw_reg_read(ah, AR5K_PHY_ADCSAT);
  1070. /* Update radio registers */
  1071. ath5k_hw_reg_write(ah, (phy_sig & ~(AR5K_PHY_SIG_FIRPWR)) |
  1072. AR5K_REG_SM(-1, AR5K_PHY_SIG_FIRPWR), AR5K_PHY_SIG);
  1073. ath5k_hw_reg_write(ah, (phy_agc & ~(AR5K_PHY_AGCCOARSE_HI |
  1074. AR5K_PHY_AGCCOARSE_LO)) |
  1075. AR5K_REG_SM(-1, AR5K_PHY_AGCCOARSE_HI) |
  1076. AR5K_REG_SM(-127, AR5K_PHY_AGCCOARSE_LO), AR5K_PHY_AGCCOARSE);
  1077. ath5k_hw_reg_write(ah, (phy_sat & ~(AR5K_PHY_ADCSAT_ICNT |
  1078. AR5K_PHY_ADCSAT_THR)) |
  1079. AR5K_REG_SM(2, AR5K_PHY_ADCSAT_ICNT) |
  1080. AR5K_REG_SM(12, AR5K_PHY_ADCSAT_THR), AR5K_PHY_ADCSAT);
  1081. udelay(20);
  1082. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1083. udelay(10);
  1084. ath5k_hw_reg_write(ah, AR5K_PHY_RFSTG_DISABLE, AR5K_PHY_RFSTG);
  1085. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1086. mdelay(1);
  1087. /*
  1088. * Enable calibration and wait until completion
  1089. */
  1090. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_CAL);
  1091. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1092. AR5K_PHY_AGCCTL_CAL, 0, false);
  1093. /* Reset to normal state */
  1094. ath5k_hw_reg_write(ah, phy_sig, AR5K_PHY_SIG);
  1095. ath5k_hw_reg_write(ah, phy_agc, AR5K_PHY_AGCCOARSE);
  1096. ath5k_hw_reg_write(ah, phy_sat, AR5K_PHY_ADCSAT);
  1097. if (ret) {
  1098. ATH5K_ERR(ah->ah_sc, "calibration timeout (%uMHz)\n",
  1099. channel->center_freq);
  1100. return ret;
  1101. }
  1102. /*
  1103. * Re-enable RX/TX and beacons
  1104. */
  1105. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1106. AR5K_DIAG_SW_DIS_TX_5210 | AR5K_DIAG_SW_DIS_RX_5210);
  1107. ath5k_hw_reg_write(ah, beacon, AR5K_BEACON_5210);
  1108. return 0;
  1109. }
  1110. /*
  1111. * Perform I/Q calibration on RF5111/5112 and newer chips
  1112. */
  1113. static int
  1114. ath5k_hw_rf511x_iq_calibrate(struct ath5k_hw *ah)
  1115. {
  1116. u32 i_pwr, q_pwr;
  1117. s32 iq_corr, i_coff, i_coffd, q_coff, q_coffd;
  1118. int i;
  1119. if (!ah->ah_calibration ||
  1120. ath5k_hw_reg_read(ah, AR5K_PHY_IQ) & AR5K_PHY_IQ_RUN)
  1121. return 0;
  1122. /* Calibration has finished, get the results and re-run */
  1123. /* work around empty results which can apparently happen on 5212 */
  1124. for (i = 0; i <= 10; i++) {
  1125. iq_corr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_CORR);
  1126. i_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_I);
  1127. q_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_Q);
  1128. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1129. "iq_corr:%x i_pwr:%x q_pwr:%x", iq_corr, i_pwr, q_pwr);
  1130. if (i_pwr && q_pwr)
  1131. break;
  1132. }
  1133. i_coffd = ((i_pwr >> 1) + (q_pwr >> 1)) >> 7;
  1134. if (ah->ah_version == AR5K_AR5211)
  1135. q_coffd = q_pwr >> 6;
  1136. else
  1137. q_coffd = q_pwr >> 7;
  1138. /* protect against divide by 0 and loss of sign bits */
  1139. if (i_coffd == 0 || q_coffd < 2)
  1140. return 0;
  1141. i_coff = (-iq_corr) / i_coffd;
  1142. i_coff = clamp(i_coff, -32, 31); /* signed 6 bit */
  1143. if (ah->ah_version == AR5K_AR5211)
  1144. q_coff = (i_pwr / q_coffd) - 64;
  1145. else
  1146. q_coff = (i_pwr / q_coffd) - 128;
  1147. q_coff = clamp(q_coff, -16, 15); /* signed 5 bit */
  1148. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1149. "new I:%d Q:%d (i_coffd:%x q_coffd:%x)",
  1150. i_coff, q_coff, i_coffd, q_coffd);
  1151. /* Commit new I/Q values (set enable bit last to match HAL sources) */
  1152. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_I_COFF, i_coff);
  1153. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_Q_COFF, q_coff);
  1154. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE);
  1155. /* Re-enable calibration -if we don't we'll commit
  1156. * the same values again and again */
  1157. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ,
  1158. AR5K_PHY_IQ_CAL_NUM_LOG_MAX, 15);
  1159. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_RUN);
  1160. return 0;
  1161. }
  1162. /*
  1163. * Perform a PHY calibration
  1164. */
  1165. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1166. struct ieee80211_channel *channel)
  1167. {
  1168. int ret;
  1169. if (ah->ah_radio == AR5K_RF5110)
  1170. ret = ath5k_hw_rf5110_calibrate(ah, channel);
  1171. else {
  1172. ret = ath5k_hw_rf511x_iq_calibrate(ah);
  1173. ath5k_hw_request_rfgain_probe(ah);
  1174. }
  1175. return ret;
  1176. }
  1177. /***************************\
  1178. * Spur mitigation functions *
  1179. \***************************/
  1180. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1181. struct ieee80211_channel *channel)
  1182. {
  1183. u8 refclk_freq;
  1184. if ((ah->ah_radio == AR5K_RF5112) ||
  1185. (ah->ah_radio == AR5K_RF5413) ||
  1186. (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4)))
  1187. refclk_freq = 40;
  1188. else
  1189. refclk_freq = 32;
  1190. if ((channel->center_freq % refclk_freq != 0) &&
  1191. ((channel->center_freq % refclk_freq < 10) ||
  1192. (channel->center_freq % refclk_freq > 22)))
  1193. return true;
  1194. else
  1195. return false;
  1196. }
  1197. void
  1198. ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
  1199. struct ieee80211_channel *channel)
  1200. {
  1201. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1202. u32 mag_mask[4] = {0, 0, 0, 0};
  1203. u32 pilot_mask[2] = {0, 0};
  1204. /* Note: fbin values are scaled up by 2 */
  1205. u16 spur_chan_fbin, chan_fbin, symbol_width, spur_detection_window;
  1206. s32 spur_delta_phase, spur_freq_sigma_delta;
  1207. s32 spur_offset, num_symbols_x16;
  1208. u8 num_symbol_offsets, i, freq_band;
  1209. /* Convert current frequency to fbin value (the same way channels
  1210. * are stored on EEPROM, check out ath5k_eeprom_bin2freq) and scale
  1211. * up by 2 so we can compare it later */
  1212. if (channel->hw_value & CHANNEL_2GHZ) {
  1213. chan_fbin = (channel->center_freq - 2300) * 10;
  1214. freq_band = AR5K_EEPROM_BAND_2GHZ;
  1215. } else {
  1216. chan_fbin = (channel->center_freq - 4900) * 10;
  1217. freq_band = AR5K_EEPROM_BAND_5GHZ;
  1218. }
  1219. /* Check if any spur_chan_fbin from EEPROM is
  1220. * within our current channel's spur detection range */
  1221. spur_chan_fbin = AR5K_EEPROM_NO_SPUR;
  1222. spur_detection_window = AR5K_SPUR_CHAN_WIDTH;
  1223. /* XXX: Half/Quarter channels ?*/
  1224. if (channel->hw_value & CHANNEL_TURBO)
  1225. spur_detection_window *= 2;
  1226. for (i = 0; i < AR5K_EEPROM_N_SPUR_CHANS; i++) {
  1227. spur_chan_fbin = ee->ee_spur_chans[i][freq_band];
  1228. /* Note: mask cleans AR5K_EEPROM_NO_SPUR flag
  1229. * so it's zero if we got nothing from EEPROM */
  1230. if (spur_chan_fbin == AR5K_EEPROM_NO_SPUR) {
  1231. spur_chan_fbin &= AR5K_EEPROM_SPUR_CHAN_MASK;
  1232. break;
  1233. }
  1234. if ((chan_fbin - spur_detection_window <=
  1235. (spur_chan_fbin & AR5K_EEPROM_SPUR_CHAN_MASK)) &&
  1236. (chan_fbin + spur_detection_window >=
  1237. (spur_chan_fbin & AR5K_EEPROM_SPUR_CHAN_MASK))) {
  1238. spur_chan_fbin &= AR5K_EEPROM_SPUR_CHAN_MASK;
  1239. break;
  1240. }
  1241. }
  1242. /* We need to enable spur filter for this channel */
  1243. if (spur_chan_fbin) {
  1244. spur_offset = spur_chan_fbin - chan_fbin;
  1245. /*
  1246. * Calculate deltas:
  1247. * spur_freq_sigma_delta -> spur_offset / sample_freq << 21
  1248. * spur_delta_phase -> spur_offset / chip_freq << 11
  1249. * Note: Both values have 100KHz resolution
  1250. */
  1251. /* XXX: Half/Quarter rate channels ? */
  1252. switch (channel->hw_value) {
  1253. case CHANNEL_A:
  1254. /* Both sample_freq and chip_freq are 40MHz */
  1255. spur_delta_phase = (spur_offset << 17) / 25;
  1256. spur_freq_sigma_delta = (spur_delta_phase >> 10);
  1257. symbol_width = AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz;
  1258. break;
  1259. case CHANNEL_G:
  1260. /* sample_freq -> 40MHz chip_freq -> 44MHz
  1261. * (for b compatibility) */
  1262. spur_freq_sigma_delta = (spur_offset << 8) / 55;
  1263. spur_delta_phase = (spur_offset << 17) / 25;
  1264. symbol_width = AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz;
  1265. break;
  1266. case CHANNEL_T:
  1267. case CHANNEL_TG:
  1268. /* Both sample_freq and chip_freq are 80MHz */
  1269. spur_delta_phase = (spur_offset << 16) / 25;
  1270. spur_freq_sigma_delta = (spur_delta_phase >> 10);
  1271. symbol_width = AR5K_SPUR_SYMBOL_WIDTH_TURBO_100Hz;
  1272. break;
  1273. default:
  1274. return;
  1275. }
  1276. /* Calculate pilot and magnitude masks */
  1277. /* Scale up spur_offset by 1000 to switch to 100HZ resolution
  1278. * and divide by symbol_width to find how many symbols we have
  1279. * Note: number of symbols is scaled up by 16 */
  1280. num_symbols_x16 = ((spur_offset * 1000) << 4) / symbol_width;
  1281. /* Spur is on a symbol if num_symbols_x16 % 16 is zero */
  1282. if (!(num_symbols_x16 & 0xF))
  1283. /* _X_ */
  1284. num_symbol_offsets = 3;
  1285. else
  1286. /* _xx_ */
  1287. num_symbol_offsets = 4;
  1288. for (i = 0; i < num_symbol_offsets; i++) {
  1289. /* Calculate pilot mask */
  1290. s32 curr_sym_off =
  1291. (num_symbols_x16 / 16) + i + 25;
  1292. /* Pilot magnitude mask seems to be a way to
  1293. * declare the boundaries for our detection
  1294. * window or something, it's 2 for the middle
  1295. * value(s) where the symbol is expected to be
  1296. * and 1 on the boundary values */
  1297. u8 plt_mag_map =
  1298. (i == 0 || i == (num_symbol_offsets - 1))
  1299. ? 1 : 2;
  1300. if (curr_sym_off >= 0 && curr_sym_off <= 32) {
  1301. if (curr_sym_off <= 25)
  1302. pilot_mask[0] |= 1 << curr_sym_off;
  1303. else if (curr_sym_off >= 27)
  1304. pilot_mask[0] |= 1 << (curr_sym_off - 1);
  1305. } else if (curr_sym_off >= 33 && curr_sym_off <= 52)
  1306. pilot_mask[1] |= 1 << (curr_sym_off - 33);
  1307. /* Calculate magnitude mask (for viterbi decoder) */
  1308. if (curr_sym_off >= -1 && curr_sym_off <= 14)
  1309. mag_mask[0] |=
  1310. plt_mag_map << (curr_sym_off + 1) * 2;
  1311. else if (curr_sym_off >= 15 && curr_sym_off <= 30)
  1312. mag_mask[1] |=
  1313. plt_mag_map << (curr_sym_off - 15) * 2;
  1314. else if (curr_sym_off >= 31 && curr_sym_off <= 46)
  1315. mag_mask[2] |=
  1316. plt_mag_map << (curr_sym_off - 31) * 2;
  1317. else if (curr_sym_off >= 47 && curr_sym_off <= 53)
  1318. mag_mask[3] |=
  1319. plt_mag_map << (curr_sym_off - 47) * 2;
  1320. }
  1321. /* Write settings on hw to enable spur filter */
  1322. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1323. AR5K_PHY_BIN_MASK_CTL_RATE, 0xff);
  1324. /* XXX: Self correlator also ? */
  1325. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ,
  1326. AR5K_PHY_IQ_PILOT_MASK_EN |
  1327. AR5K_PHY_IQ_CHAN_MASK_EN |
  1328. AR5K_PHY_IQ_SPUR_FILT_EN);
  1329. /* Set delta phase and freq sigma delta */
  1330. ath5k_hw_reg_write(ah,
  1331. AR5K_REG_SM(spur_delta_phase,
  1332. AR5K_PHY_TIMING_11_SPUR_DELTA_PHASE) |
  1333. AR5K_REG_SM(spur_freq_sigma_delta,
  1334. AR5K_PHY_TIMING_11_SPUR_FREQ_SD) |
  1335. AR5K_PHY_TIMING_11_USE_SPUR_IN_AGC,
  1336. AR5K_PHY_TIMING_11);
  1337. /* Write pilot masks */
  1338. ath5k_hw_reg_write(ah, pilot_mask[0], AR5K_PHY_TIMING_7);
  1339. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_8,
  1340. AR5K_PHY_TIMING_8_PILOT_MASK_2,
  1341. pilot_mask[1]);
  1342. ath5k_hw_reg_write(ah, pilot_mask[0], AR5K_PHY_TIMING_9);
  1343. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_10,
  1344. AR5K_PHY_TIMING_10_PILOT_MASK_2,
  1345. pilot_mask[1]);
  1346. /* Write magnitude masks */
  1347. ath5k_hw_reg_write(ah, mag_mask[0], AR5K_PHY_BIN_MASK_1);
  1348. ath5k_hw_reg_write(ah, mag_mask[1], AR5K_PHY_BIN_MASK_2);
  1349. ath5k_hw_reg_write(ah, mag_mask[2], AR5K_PHY_BIN_MASK_3);
  1350. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1351. AR5K_PHY_BIN_MASK_CTL_MASK_4,
  1352. mag_mask[3]);
  1353. ath5k_hw_reg_write(ah, mag_mask[0], AR5K_PHY_BIN_MASK2_1);
  1354. ath5k_hw_reg_write(ah, mag_mask[1], AR5K_PHY_BIN_MASK2_2);
  1355. ath5k_hw_reg_write(ah, mag_mask[2], AR5K_PHY_BIN_MASK2_3);
  1356. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK2_4,
  1357. AR5K_PHY_BIN_MASK2_4_MASK_4,
  1358. mag_mask[3]);
  1359. } else if (ath5k_hw_reg_read(ah, AR5K_PHY_IQ) &
  1360. AR5K_PHY_IQ_SPUR_FILT_EN) {
  1361. /* Clean up spur mitigation settings and disable fliter */
  1362. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1363. AR5K_PHY_BIN_MASK_CTL_RATE, 0);
  1364. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_IQ,
  1365. AR5K_PHY_IQ_PILOT_MASK_EN |
  1366. AR5K_PHY_IQ_CHAN_MASK_EN |
  1367. AR5K_PHY_IQ_SPUR_FILT_EN);
  1368. ath5k_hw_reg_write(ah, 0, AR5K_PHY_TIMING_11);
  1369. /* Clear pilot masks */
  1370. ath5k_hw_reg_write(ah, 0, AR5K_PHY_TIMING_7);
  1371. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_8,
  1372. AR5K_PHY_TIMING_8_PILOT_MASK_2,
  1373. 0);
  1374. ath5k_hw_reg_write(ah, 0, AR5K_PHY_TIMING_9);
  1375. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_10,
  1376. AR5K_PHY_TIMING_10_PILOT_MASK_2,
  1377. 0);
  1378. /* Clear magnitude masks */
  1379. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK_1);
  1380. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK_2);
  1381. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK_3);
  1382. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1383. AR5K_PHY_BIN_MASK_CTL_MASK_4,
  1384. 0);
  1385. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK2_1);
  1386. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK2_2);
  1387. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK2_3);
  1388. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK2_4,
  1389. AR5K_PHY_BIN_MASK2_4_MASK_4,
  1390. 0);
  1391. }
  1392. }
  1393. /********************\
  1394. Misc PHY functions
  1395. \********************/
  1396. int ath5k_hw_phy_disable(struct ath5k_hw *ah)
  1397. {
  1398. /*Just a try M.F.*/
  1399. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_DISABLE, AR5K_PHY_ACT);
  1400. return 0;
  1401. }
  1402. /*
  1403. * Get the PHY Chip revision
  1404. */
  1405. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan)
  1406. {
  1407. unsigned int i;
  1408. u32 srev;
  1409. u16 ret;
  1410. /*
  1411. * Set the radio chip access register
  1412. */
  1413. switch (chan) {
  1414. case CHANNEL_2GHZ:
  1415. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_2GHZ, AR5K_PHY(0));
  1416. break;
  1417. case CHANNEL_5GHZ:
  1418. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  1419. break;
  1420. default:
  1421. return 0;
  1422. }
  1423. mdelay(2);
  1424. /* ...wait until PHY is ready and read the selected radio revision */
  1425. ath5k_hw_reg_write(ah, 0x00001c16, AR5K_PHY(0x34));
  1426. for (i = 0; i < 8; i++)
  1427. ath5k_hw_reg_write(ah, 0x00010000, AR5K_PHY(0x20));
  1428. if (ah->ah_version == AR5K_AR5210) {
  1429. srev = ath5k_hw_reg_read(ah, AR5K_PHY(256) >> 28) & 0xf;
  1430. ret = (u16)ath5k_hw_bitswap(srev, 4) + 1;
  1431. } else {
  1432. srev = (ath5k_hw_reg_read(ah, AR5K_PHY(0x100)) >> 24) & 0xff;
  1433. ret = (u16)ath5k_hw_bitswap(((srev & 0xf0) >> 4) |
  1434. ((srev & 0x0f) << 4), 8);
  1435. }
  1436. /* Reset to the 5GHz mode */
  1437. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  1438. return ret;
  1439. }
  1440. /*****************\
  1441. * Antenna control *
  1442. \*****************/
  1443. static void /*TODO:Boundary check*/
  1444. ath5k_hw_set_def_antenna(struct ath5k_hw *ah, u8 ant)
  1445. {
  1446. if (ah->ah_version != AR5K_AR5210)
  1447. ath5k_hw_reg_write(ah, ant & 0x7, AR5K_DEFAULT_ANTENNA);
  1448. }
  1449. /*
  1450. * Enable/disable fast rx antenna diversity
  1451. */
  1452. static void
  1453. ath5k_hw_set_fast_div(struct ath5k_hw *ah, u8 ee_mode, bool enable)
  1454. {
  1455. switch (ee_mode) {
  1456. case AR5K_EEPROM_MODE_11G:
  1457. /* XXX: This is set to
  1458. * disabled on initvals !!! */
  1459. case AR5K_EEPROM_MODE_11A:
  1460. if (enable)
  1461. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1462. AR5K_PHY_AGCCTL_OFDM_DIV_DIS);
  1463. else
  1464. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1465. AR5K_PHY_AGCCTL_OFDM_DIV_DIS);
  1466. break;
  1467. case AR5K_EEPROM_MODE_11B:
  1468. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1469. AR5K_PHY_AGCCTL_OFDM_DIV_DIS);
  1470. break;
  1471. default:
  1472. return;
  1473. }
  1474. if (enable) {
  1475. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RESTART,
  1476. AR5K_PHY_RESTART_DIV_GC, 4);
  1477. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_FAST_ANT_DIV,
  1478. AR5K_PHY_FAST_ANT_DIV_EN);
  1479. } else {
  1480. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RESTART,
  1481. AR5K_PHY_RESTART_DIV_GC, 0);
  1482. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_FAST_ANT_DIV,
  1483. AR5K_PHY_FAST_ANT_DIV_EN);
  1484. }
  1485. }
  1486. void
  1487. ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode)
  1488. {
  1489. u8 ant0, ant1;
  1490. /*
  1491. * In case a fixed antenna was set as default
  1492. * use the same switch table twice.
  1493. */
  1494. if (ah->ah_ant_mode == AR5K_ANTMODE_FIXED_A)
  1495. ant0 = ant1 = AR5K_ANT_SWTABLE_A;
  1496. else if (ah->ah_ant_mode == AR5K_ANTMODE_FIXED_B)
  1497. ant0 = ant1 = AR5K_ANT_SWTABLE_B;
  1498. else {
  1499. ant0 = AR5K_ANT_SWTABLE_A;
  1500. ant1 = AR5K_ANT_SWTABLE_B;
  1501. }
  1502. /* Set antenna idle switch table */
  1503. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_ANT_CTL,
  1504. AR5K_PHY_ANT_CTL_SWTABLE_IDLE,
  1505. (ah->ah_ant_ctl[ee_mode][AR5K_ANT_CTL] |
  1506. AR5K_PHY_ANT_CTL_TXRX_EN));
  1507. /* Set antenna switch tables */
  1508. ath5k_hw_reg_write(ah, ah->ah_ant_ctl[ee_mode][ant0],
  1509. AR5K_PHY_ANT_SWITCH_TABLE_0);
  1510. ath5k_hw_reg_write(ah, ah->ah_ant_ctl[ee_mode][ant1],
  1511. AR5K_PHY_ANT_SWITCH_TABLE_1);
  1512. }
  1513. /*
  1514. * Set antenna operating mode
  1515. */
  1516. void
  1517. ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode)
  1518. {
  1519. struct ieee80211_channel *channel = ah->ah_current_channel;
  1520. bool use_def_for_tx, update_def_on_tx, use_def_for_rts, fast_div;
  1521. bool use_def_for_sg;
  1522. u8 def_ant, tx_ant, ee_mode;
  1523. u32 sta_id1 = 0;
  1524. /* if channel is not initialized yet we can't set the antennas
  1525. * so just store the mode. it will be set on the next reset */
  1526. if (channel == NULL) {
  1527. ah->ah_ant_mode = ant_mode;
  1528. return;
  1529. }
  1530. def_ant = ah->ah_def_ant;
  1531. switch (channel->hw_value & CHANNEL_MODES) {
  1532. case CHANNEL_A:
  1533. case CHANNEL_T:
  1534. case CHANNEL_XR:
  1535. ee_mode = AR5K_EEPROM_MODE_11A;
  1536. break;
  1537. case CHANNEL_G:
  1538. case CHANNEL_TG:
  1539. ee_mode = AR5K_EEPROM_MODE_11G;
  1540. break;
  1541. case CHANNEL_B:
  1542. ee_mode = AR5K_EEPROM_MODE_11B;
  1543. break;
  1544. default:
  1545. ATH5K_ERR(ah->ah_sc,
  1546. "invalid channel: %d\n", channel->center_freq);
  1547. return;
  1548. }
  1549. switch (ant_mode) {
  1550. case AR5K_ANTMODE_DEFAULT:
  1551. tx_ant = 0;
  1552. use_def_for_tx = false;
  1553. update_def_on_tx = false;
  1554. use_def_for_rts = false;
  1555. use_def_for_sg = false;
  1556. fast_div = true;
  1557. break;
  1558. case AR5K_ANTMODE_FIXED_A:
  1559. def_ant = 1;
  1560. tx_ant = 1;
  1561. use_def_for_tx = true;
  1562. update_def_on_tx = false;
  1563. use_def_for_rts = true;
  1564. use_def_for_sg = true;
  1565. fast_div = false;
  1566. break;
  1567. case AR5K_ANTMODE_FIXED_B:
  1568. def_ant = 2;
  1569. tx_ant = 2;
  1570. use_def_for_tx = true;
  1571. update_def_on_tx = false;
  1572. use_def_for_rts = true;
  1573. use_def_for_sg = true;
  1574. fast_div = false;
  1575. break;
  1576. case AR5K_ANTMODE_SINGLE_AP:
  1577. def_ant = 1; /* updated on tx */
  1578. tx_ant = 0;
  1579. use_def_for_tx = true;
  1580. update_def_on_tx = true;
  1581. use_def_for_rts = true;
  1582. use_def_for_sg = true;
  1583. fast_div = true;
  1584. break;
  1585. case AR5K_ANTMODE_SECTOR_AP:
  1586. tx_ant = 1; /* variable */
  1587. use_def_for_tx = false;
  1588. update_def_on_tx = false;
  1589. use_def_for_rts = true;
  1590. use_def_for_sg = false;
  1591. fast_div = false;
  1592. break;
  1593. case AR5K_ANTMODE_SECTOR_STA:
  1594. tx_ant = 1; /* variable */
  1595. use_def_for_tx = true;
  1596. update_def_on_tx = false;
  1597. use_def_for_rts = true;
  1598. use_def_for_sg = false;
  1599. fast_div = true;
  1600. break;
  1601. case AR5K_ANTMODE_DEBUG:
  1602. def_ant = 1;
  1603. tx_ant = 2;
  1604. use_def_for_tx = false;
  1605. update_def_on_tx = false;
  1606. use_def_for_rts = false;
  1607. use_def_for_sg = false;
  1608. fast_div = false;
  1609. break;
  1610. default:
  1611. return;
  1612. }
  1613. ah->ah_tx_ant = tx_ant;
  1614. ah->ah_ant_mode = ant_mode;
  1615. ah->ah_def_ant = def_ant;
  1616. sta_id1 |= use_def_for_tx ? AR5K_STA_ID1_DEFAULT_ANTENNA : 0;
  1617. sta_id1 |= update_def_on_tx ? AR5K_STA_ID1_DESC_ANTENNA : 0;
  1618. sta_id1 |= use_def_for_rts ? AR5K_STA_ID1_RTS_DEF_ANTENNA : 0;
  1619. sta_id1 |= use_def_for_sg ? AR5K_STA_ID1_SELFGEN_DEF_ANT : 0;
  1620. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_ANTENNA_SETTINGS);
  1621. if (sta_id1)
  1622. AR5K_REG_ENABLE_BITS(ah, AR5K_STA_ID1, sta_id1);
  1623. ath5k_hw_set_antenna_switch(ah, ee_mode);
  1624. /* Note: set diversity before default antenna
  1625. * because it won't work correctly */
  1626. ath5k_hw_set_fast_div(ah, ee_mode, fast_div);
  1627. ath5k_hw_set_def_antenna(ah, def_ant);
  1628. }
  1629. /****************\
  1630. * TX power setup *
  1631. \****************/
  1632. /*
  1633. * Helper functions
  1634. */
  1635. /*
  1636. * Do linear interpolation between two given (x, y) points
  1637. */
  1638. static s16
  1639. ath5k_get_interpolated_value(s16 target, s16 x_left, s16 x_right,
  1640. s16 y_left, s16 y_right)
  1641. {
  1642. s16 ratio, result;
  1643. /* Avoid divide by zero and skip interpolation
  1644. * if we have the same point */
  1645. if ((x_left == x_right) || (y_left == y_right))
  1646. return y_left;
  1647. /*
  1648. * Since we use ints and not fps, we need to scale up in
  1649. * order to get a sane ratio value (or else we 'll eg. get
  1650. * always 1 instead of 1.25, 1.75 etc). We scale up by 100
  1651. * to have some accuracy both for 0.5 and 0.25 steps.
  1652. */
  1653. ratio = ((100 * y_right - 100 * y_left)/(x_right - x_left));
  1654. /* Now scale down to be in range */
  1655. result = y_left + (ratio * (target - x_left) / 100);
  1656. return result;
  1657. }
  1658. /*
  1659. * Find vertical boundary (min pwr) for the linear PCDAC curve.
  1660. *
  1661. * Since we have the top of the curve and we draw the line below
  1662. * until we reach 1 (1 pcdac step) we need to know which point
  1663. * (x value) that is so that we don't go below y axis and have negative
  1664. * pcdac values when creating the curve, or fill the table with zeroes.
  1665. */
  1666. static s16
  1667. ath5k_get_linear_pcdac_min(const u8 *stepL, const u8 *stepR,
  1668. const s16 *pwrL, const s16 *pwrR)
  1669. {
  1670. s8 tmp;
  1671. s16 min_pwrL, min_pwrR;
  1672. s16 pwr_i;
  1673. /* Some vendors write the same pcdac value twice !!! */
  1674. if (stepL[0] == stepL[1] || stepR[0] == stepR[1])
  1675. return max(pwrL[0], pwrR[0]);
  1676. if (pwrL[0] == pwrL[1])
  1677. min_pwrL = pwrL[0];
  1678. else {
  1679. pwr_i = pwrL[0];
  1680. do {
  1681. pwr_i--;
  1682. tmp = (s8) ath5k_get_interpolated_value(pwr_i,
  1683. pwrL[0], pwrL[1],
  1684. stepL[0], stepL[1]);
  1685. } while (tmp > 1);
  1686. min_pwrL = pwr_i;
  1687. }
  1688. if (pwrR[0] == pwrR[1])
  1689. min_pwrR = pwrR[0];
  1690. else {
  1691. pwr_i = pwrR[0];
  1692. do {
  1693. pwr_i--;
  1694. tmp = (s8) ath5k_get_interpolated_value(pwr_i,
  1695. pwrR[0], pwrR[1],
  1696. stepR[0], stepR[1]);
  1697. } while (tmp > 1);
  1698. min_pwrR = pwr_i;
  1699. }
  1700. /* Keep the right boundary so that it works for both curves */
  1701. return max(min_pwrL, min_pwrR);
  1702. }
  1703. /*
  1704. * Interpolate (pwr,vpd) points to create a Power to PDADC or a
  1705. * Power to PCDAC curve.
  1706. *
  1707. * Each curve has power on x axis (in 0.5dB units) and PCDAC/PDADC
  1708. * steps (offsets) on y axis. Power can go up to 31.5dB and max
  1709. * PCDAC/PDADC step for each curve is 64 but we can write more than
  1710. * one curves on hw so we can go up to 128 (which is the max step we
  1711. * can write on the final table).
  1712. *
  1713. * We write y values (PCDAC/PDADC steps) on hw.
  1714. */
  1715. static void
  1716. ath5k_create_power_curve(s16 pmin, s16 pmax,
  1717. const s16 *pwr, const u8 *vpd,
  1718. u8 num_points,
  1719. u8 *vpd_table, u8 type)
  1720. {
  1721. u8 idx[2] = { 0, 1 };
  1722. s16 pwr_i = 2*pmin;
  1723. int i;
  1724. if (num_points < 2)
  1725. return;
  1726. /* We want the whole line, so adjust boundaries
  1727. * to cover the entire power range. Note that
  1728. * power values are already 0.25dB so no need
  1729. * to multiply pwr_i by 2 */
  1730. if (type == AR5K_PWRTABLE_LINEAR_PCDAC) {
  1731. pwr_i = pmin;
  1732. pmin = 0;
  1733. pmax = 63;
  1734. }
  1735. /* Find surrounding turning points (TPs)
  1736. * and interpolate between them */
  1737. for (i = 0; (i <= (u16) (pmax - pmin)) &&
  1738. (i < AR5K_EEPROM_POWER_TABLE_SIZE); i++) {
  1739. /* We passed the right TP, move to the next set of TPs
  1740. * if we pass the last TP, extrapolate above using the last
  1741. * two TPs for ratio */
  1742. if ((pwr_i > pwr[idx[1]]) && (idx[1] < num_points - 1)) {
  1743. idx[0]++;
  1744. idx[1]++;
  1745. }
  1746. vpd_table[i] = (u8) ath5k_get_interpolated_value(pwr_i,
  1747. pwr[idx[0]], pwr[idx[1]],
  1748. vpd[idx[0]], vpd[idx[1]]);
  1749. /* Increase by 0.5dB
  1750. * (0.25 dB units) */
  1751. pwr_i += 2;
  1752. }
  1753. }
  1754. /*
  1755. * Get the surrounding per-channel power calibration piers
  1756. * for a given frequency so that we can interpolate between
  1757. * them and come up with an apropriate dataset for our current
  1758. * channel.
  1759. */
  1760. static void
  1761. ath5k_get_chan_pcal_surrounding_piers(struct ath5k_hw *ah,
  1762. struct ieee80211_channel *channel,
  1763. struct ath5k_chan_pcal_info **pcinfo_l,
  1764. struct ath5k_chan_pcal_info **pcinfo_r)
  1765. {
  1766. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1767. struct ath5k_chan_pcal_info *pcinfo;
  1768. u8 idx_l, idx_r;
  1769. u8 mode, max, i;
  1770. u32 target = channel->center_freq;
  1771. idx_l = 0;
  1772. idx_r = 0;
  1773. if (!(channel->hw_value & CHANNEL_OFDM)) {
  1774. pcinfo = ee->ee_pwr_cal_b;
  1775. mode = AR5K_EEPROM_MODE_11B;
  1776. } else if (channel->hw_value & CHANNEL_2GHZ) {
  1777. pcinfo = ee->ee_pwr_cal_g;
  1778. mode = AR5K_EEPROM_MODE_11G;
  1779. } else {
  1780. pcinfo = ee->ee_pwr_cal_a;
  1781. mode = AR5K_EEPROM_MODE_11A;
  1782. }
  1783. max = ee->ee_n_piers[mode] - 1;
  1784. /* Frequency is below our calibrated
  1785. * range. Use the lowest power curve
  1786. * we have */
  1787. if (target < pcinfo[0].freq) {
  1788. idx_l = idx_r = 0;
  1789. goto done;
  1790. }
  1791. /* Frequency is above our calibrated
  1792. * range. Use the highest power curve
  1793. * we have */
  1794. if (target > pcinfo[max].freq) {
  1795. idx_l = idx_r = max;
  1796. goto done;
  1797. }
  1798. /* Frequency is inside our calibrated
  1799. * channel range. Pick the surrounding
  1800. * calibration piers so that we can
  1801. * interpolate */
  1802. for (i = 0; i <= max; i++) {
  1803. /* Frequency matches one of our calibration
  1804. * piers, no need to interpolate, just use
  1805. * that calibration pier */
  1806. if (pcinfo[i].freq == target) {
  1807. idx_l = idx_r = i;
  1808. goto done;
  1809. }
  1810. /* We found a calibration pier that's above
  1811. * frequency, use this pier and the previous
  1812. * one to interpolate */
  1813. if (target < pcinfo[i].freq) {
  1814. idx_r = i;
  1815. idx_l = idx_r - 1;
  1816. goto done;
  1817. }
  1818. }
  1819. done:
  1820. *pcinfo_l = &pcinfo[idx_l];
  1821. *pcinfo_r = &pcinfo[idx_r];
  1822. }
  1823. /*
  1824. * Get the surrounding per-rate power calibration data
  1825. * for a given frequency and interpolate between power
  1826. * values to set max target power supported by hw for
  1827. * each rate.
  1828. */
  1829. static void
  1830. ath5k_get_rate_pcal_data(struct ath5k_hw *ah,
  1831. struct ieee80211_channel *channel,
  1832. struct ath5k_rate_pcal_info *rates)
  1833. {
  1834. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1835. struct ath5k_rate_pcal_info *rpinfo;
  1836. u8 idx_l, idx_r;
  1837. u8 mode, max, i;
  1838. u32 target = channel->center_freq;
  1839. idx_l = 0;
  1840. idx_r = 0;
  1841. if (!(channel->hw_value & CHANNEL_OFDM)) {
  1842. rpinfo = ee->ee_rate_tpwr_b;
  1843. mode = AR5K_EEPROM_MODE_11B;
  1844. } else if (channel->hw_value & CHANNEL_2GHZ) {
  1845. rpinfo = ee->ee_rate_tpwr_g;
  1846. mode = AR5K_EEPROM_MODE_11G;
  1847. } else {
  1848. rpinfo = ee->ee_rate_tpwr_a;
  1849. mode = AR5K_EEPROM_MODE_11A;
  1850. }
  1851. max = ee->ee_rate_target_pwr_num[mode] - 1;
  1852. /* Get the surrounding calibration
  1853. * piers - same as above */
  1854. if (target < rpinfo[0].freq) {
  1855. idx_l = idx_r = 0;
  1856. goto done;
  1857. }
  1858. if (target > rpinfo[max].freq) {
  1859. idx_l = idx_r = max;
  1860. goto done;
  1861. }
  1862. for (i = 0; i <= max; i++) {
  1863. if (rpinfo[i].freq == target) {
  1864. idx_l = idx_r = i;
  1865. goto done;
  1866. }
  1867. if (target < rpinfo[i].freq) {
  1868. idx_r = i;
  1869. idx_l = idx_r - 1;
  1870. goto done;
  1871. }
  1872. }
  1873. done:
  1874. /* Now interpolate power value, based on the frequency */
  1875. rates->freq = target;
  1876. rates->target_power_6to24 =
  1877. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1878. rpinfo[idx_r].freq,
  1879. rpinfo[idx_l].target_power_6to24,
  1880. rpinfo[idx_r].target_power_6to24);
  1881. rates->target_power_36 =
  1882. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1883. rpinfo[idx_r].freq,
  1884. rpinfo[idx_l].target_power_36,
  1885. rpinfo[idx_r].target_power_36);
  1886. rates->target_power_48 =
  1887. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1888. rpinfo[idx_r].freq,
  1889. rpinfo[idx_l].target_power_48,
  1890. rpinfo[idx_r].target_power_48);
  1891. rates->target_power_54 =
  1892. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1893. rpinfo[idx_r].freq,
  1894. rpinfo[idx_l].target_power_54,
  1895. rpinfo[idx_r].target_power_54);
  1896. }
  1897. /*
  1898. * Get the max edge power for this channel if
  1899. * we have such data from EEPROM's Conformance Test
  1900. * Limits (CTL), and limit max power if needed.
  1901. */
  1902. static void
  1903. ath5k_get_max_ctl_power(struct ath5k_hw *ah,
  1904. struct ieee80211_channel *channel)
  1905. {
  1906. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  1907. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1908. struct ath5k_edge_power *rep = ee->ee_ctl_pwr;
  1909. u8 *ctl_val = ee->ee_ctl;
  1910. s16 max_chan_pwr = ah->ah_txpower.txp_max_pwr / 4;
  1911. s16 edge_pwr = 0;
  1912. u8 rep_idx;
  1913. u8 i, ctl_mode;
  1914. u8 ctl_idx = 0xFF;
  1915. u32 target = channel->center_freq;
  1916. ctl_mode = ath_regd_get_band_ctl(regulatory, channel->band);
  1917. switch (channel->hw_value & CHANNEL_MODES) {
  1918. case CHANNEL_A:
  1919. ctl_mode |= AR5K_CTL_11A;
  1920. break;
  1921. case CHANNEL_G:
  1922. ctl_mode |= AR5K_CTL_11G;
  1923. break;
  1924. case CHANNEL_B:
  1925. ctl_mode |= AR5K_CTL_11B;
  1926. break;
  1927. case CHANNEL_T:
  1928. ctl_mode |= AR5K_CTL_TURBO;
  1929. break;
  1930. case CHANNEL_TG:
  1931. ctl_mode |= AR5K_CTL_TURBOG;
  1932. break;
  1933. case CHANNEL_XR:
  1934. /* Fall through */
  1935. default:
  1936. return;
  1937. }
  1938. for (i = 0; i < ee->ee_ctls; i++) {
  1939. if (ctl_val[i] == ctl_mode) {
  1940. ctl_idx = i;
  1941. break;
  1942. }
  1943. }
  1944. /* If we have a CTL dataset available grab it and find the
  1945. * edge power for our frequency */
  1946. if (ctl_idx == 0xFF)
  1947. return;
  1948. /* Edge powers are sorted by frequency from lower
  1949. * to higher. Each CTL corresponds to 8 edge power
  1950. * measurements. */
  1951. rep_idx = ctl_idx * AR5K_EEPROM_N_EDGES;
  1952. /* Don't do boundaries check because we
  1953. * might have more that one bands defined
  1954. * for this mode */
  1955. /* Get the edge power that's closer to our
  1956. * frequency */
  1957. for (i = 0; i < AR5K_EEPROM_N_EDGES; i++) {
  1958. rep_idx += i;
  1959. if (target <= rep[rep_idx].freq)
  1960. edge_pwr = (s16) rep[rep_idx].edge;
  1961. }
  1962. if (edge_pwr)
  1963. ah->ah_txpower.txp_max_pwr = 4*min(edge_pwr, max_chan_pwr);
  1964. }
  1965. /*
  1966. * Power to PCDAC table functions
  1967. */
  1968. /*
  1969. * Fill Power to PCDAC table on RF5111
  1970. *
  1971. * No further processing is needed for RF5111, the only thing we have to
  1972. * do is fill the values below and above calibration range since eeprom data
  1973. * may not cover the entire PCDAC table.
  1974. */
  1975. static void
  1976. ath5k_fill_pwr_to_pcdac_table(struct ath5k_hw *ah, s16* table_min,
  1977. s16 *table_max)
  1978. {
  1979. u8 *pcdac_out = ah->ah_txpower.txp_pd_table;
  1980. u8 *pcdac_tmp = ah->ah_txpower.tmpL[0];
  1981. u8 pcdac_0, pcdac_n, pcdac_i, pwr_idx, i;
  1982. s16 min_pwr, max_pwr;
  1983. /* Get table boundaries */
  1984. min_pwr = table_min[0];
  1985. pcdac_0 = pcdac_tmp[0];
  1986. max_pwr = table_max[0];
  1987. pcdac_n = pcdac_tmp[table_max[0] - table_min[0]];
  1988. /* Extrapolate below minimum using pcdac_0 */
  1989. pcdac_i = 0;
  1990. for (i = 0; i < min_pwr; i++)
  1991. pcdac_out[pcdac_i++] = pcdac_0;
  1992. /* Copy values from pcdac_tmp */
  1993. pwr_idx = min_pwr;
  1994. for (i = 0 ; pwr_idx <= max_pwr &&
  1995. pcdac_i < AR5K_EEPROM_POWER_TABLE_SIZE; i++) {
  1996. pcdac_out[pcdac_i++] = pcdac_tmp[i];
  1997. pwr_idx++;
  1998. }
  1999. /* Extrapolate above maximum */
  2000. while (pcdac_i < AR5K_EEPROM_POWER_TABLE_SIZE)
  2001. pcdac_out[pcdac_i++] = pcdac_n;
  2002. }
  2003. /*
  2004. * Combine available XPD Curves and fill Linear Power to PCDAC table
  2005. * on RF5112
  2006. *
  2007. * RFX112 can have up to 2 curves (one for low txpower range and one for
  2008. * higher txpower range). We need to put them both on pcdac_out and place
  2009. * them in the correct location. In case we only have one curve available
  2010. * just fit it on pcdac_out (it's supposed to cover the entire range of
  2011. * available pwr levels since it's always the higher power curve). Extrapolate
  2012. * below and above final table if needed.
  2013. */
  2014. static void
  2015. ath5k_combine_linear_pcdac_curves(struct ath5k_hw *ah, s16* table_min,
  2016. s16 *table_max, u8 pdcurves)
  2017. {
  2018. u8 *pcdac_out = ah->ah_txpower.txp_pd_table;
  2019. u8 *pcdac_low_pwr;
  2020. u8 *pcdac_high_pwr;
  2021. u8 *pcdac_tmp;
  2022. u8 pwr;
  2023. s16 max_pwr_idx;
  2024. s16 min_pwr_idx;
  2025. s16 mid_pwr_idx = 0;
  2026. /* Edge flag turs on the 7nth bit on the PCDAC
  2027. * to delcare the higher power curve (force values
  2028. * to be greater than 64). If we only have one curve
  2029. * we don't need to set this, if we have 2 curves and
  2030. * fill the table backwards this can also be used to
  2031. * switch from higher power curve to lower power curve */
  2032. u8 edge_flag;
  2033. int i;
  2034. /* When we have only one curve available
  2035. * that's the higher power curve. If we have
  2036. * two curves the first is the high power curve
  2037. * and the next is the low power curve. */
  2038. if (pdcurves > 1) {
  2039. pcdac_low_pwr = ah->ah_txpower.tmpL[1];
  2040. pcdac_high_pwr = ah->ah_txpower.tmpL[0];
  2041. mid_pwr_idx = table_max[1] - table_min[1] - 1;
  2042. max_pwr_idx = (table_max[0] - table_min[0]) / 2;
  2043. /* If table size goes beyond 31.5dB, keep the
  2044. * upper 31.5dB range when setting tx power.
  2045. * Note: 126 = 31.5 dB in quarter dB steps */
  2046. if (table_max[0] - table_min[1] > 126)
  2047. min_pwr_idx = table_max[0] - 126;
  2048. else
  2049. min_pwr_idx = table_min[1];
  2050. /* Since we fill table backwards
  2051. * start from high power curve */
  2052. pcdac_tmp = pcdac_high_pwr;
  2053. edge_flag = 0x40;
  2054. } else {
  2055. pcdac_low_pwr = ah->ah_txpower.tmpL[1]; /* Zeroed */
  2056. pcdac_high_pwr = ah->ah_txpower.tmpL[0];
  2057. min_pwr_idx = table_min[0];
  2058. max_pwr_idx = (table_max[0] - table_min[0]) / 2;
  2059. pcdac_tmp = pcdac_high_pwr;
  2060. edge_flag = 0;
  2061. }
  2062. /* This is used when setting tx power*/
  2063. ah->ah_txpower.txp_min_idx = min_pwr_idx/2;
  2064. /* Fill Power to PCDAC table backwards */
  2065. pwr = max_pwr_idx;
  2066. for (i = 63; i >= 0; i--) {
  2067. /* Entering lower power range, reset
  2068. * edge flag and set pcdac_tmp to lower
  2069. * power curve.*/
  2070. if (edge_flag == 0x40 &&
  2071. (2*pwr <= (table_max[1] - table_min[0]) || pwr == 0)) {
  2072. edge_flag = 0x00;
  2073. pcdac_tmp = pcdac_low_pwr;
  2074. pwr = mid_pwr_idx/2;
  2075. }
  2076. /* Don't go below 1, extrapolate below if we have
  2077. * already swithced to the lower power curve -or
  2078. * we only have one curve and edge_flag is zero
  2079. * anyway */
  2080. if (pcdac_tmp[pwr] < 1 && (edge_flag == 0x00)) {
  2081. while (i >= 0) {
  2082. pcdac_out[i] = pcdac_out[i + 1];
  2083. i--;
  2084. }
  2085. break;
  2086. }
  2087. pcdac_out[i] = pcdac_tmp[pwr] | edge_flag;
  2088. /* Extrapolate above if pcdac is greater than
  2089. * 126 -this can happen because we OR pcdac_out
  2090. * value with edge_flag on high power curve */
  2091. if (pcdac_out[i] > 126)
  2092. pcdac_out[i] = 126;
  2093. /* Decrease by a 0.5dB step */
  2094. pwr--;
  2095. }
  2096. }
  2097. /* Write PCDAC values on hw */
  2098. static void
  2099. ath5k_setup_pcdac_table(struct ath5k_hw *ah)
  2100. {
  2101. u8 *pcdac_out = ah->ah_txpower.txp_pd_table;
  2102. int i;
  2103. /*
  2104. * Write TX power values
  2105. */
  2106. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  2107. ath5k_hw_reg_write(ah,
  2108. (((pcdac_out[2*i + 0] << 8 | 0xff) & 0xffff) << 0) |
  2109. (((pcdac_out[2*i + 1] << 8 | 0xff) & 0xffff) << 16),
  2110. AR5K_PHY_PCDAC_TXPOWER(i));
  2111. }
  2112. }
  2113. /*
  2114. * Power to PDADC table functions
  2115. */
  2116. /*
  2117. * Set the gain boundaries and create final Power to PDADC table
  2118. *
  2119. * We can have up to 4 pd curves, we need to do a simmilar process
  2120. * as we do for RF5112. This time we don't have an edge_flag but we
  2121. * set the gain boundaries on a separate register.
  2122. */
  2123. static void
  2124. ath5k_combine_pwr_to_pdadc_curves(struct ath5k_hw *ah,
  2125. s16 *pwr_min, s16 *pwr_max, u8 pdcurves)
  2126. {
  2127. u8 gain_boundaries[AR5K_EEPROM_N_PD_GAINS];
  2128. u8 *pdadc_out = ah->ah_txpower.txp_pd_table;
  2129. u8 *pdadc_tmp;
  2130. s16 pdadc_0;
  2131. u8 pdadc_i, pdadc_n, pwr_step, pdg, max_idx, table_size;
  2132. u8 pd_gain_overlap;
  2133. /* Note: Register value is initialized on initvals
  2134. * there is no feedback from hw.
  2135. * XXX: What about pd_gain_overlap from EEPROM ? */
  2136. pd_gain_overlap = (u8) ath5k_hw_reg_read(ah, AR5K_PHY_TPC_RG5) &
  2137. AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP;
  2138. /* Create final PDADC table */
  2139. for (pdg = 0, pdadc_i = 0; pdg < pdcurves; pdg++) {
  2140. pdadc_tmp = ah->ah_txpower.tmpL[pdg];
  2141. if (pdg == pdcurves - 1)
  2142. /* 2 dB boundary stretch for last
  2143. * (higher power) curve */
  2144. gain_boundaries[pdg] = pwr_max[pdg] + 4;
  2145. else
  2146. /* Set gain boundary in the middle
  2147. * between this curve and the next one */
  2148. gain_boundaries[pdg] =
  2149. (pwr_max[pdg] + pwr_min[pdg + 1]) / 2;
  2150. /* Sanity check in case our 2 db stretch got out of
  2151. * range. */
  2152. if (gain_boundaries[pdg] > AR5K_TUNE_MAX_TXPOWER)
  2153. gain_boundaries[pdg] = AR5K_TUNE_MAX_TXPOWER;
  2154. /* For the first curve (lower power)
  2155. * start from 0 dB */
  2156. if (pdg == 0)
  2157. pdadc_0 = 0;
  2158. else
  2159. /* For the other curves use the gain overlap */
  2160. pdadc_0 = (gain_boundaries[pdg - 1] - pwr_min[pdg]) -
  2161. pd_gain_overlap;
  2162. /* Force each power step to be at least 0.5 dB */
  2163. if ((pdadc_tmp[1] - pdadc_tmp[0]) > 1)
  2164. pwr_step = pdadc_tmp[1] - pdadc_tmp[0];
  2165. else
  2166. pwr_step = 1;
  2167. /* If pdadc_0 is negative, we need to extrapolate
  2168. * below this pdgain by a number of pwr_steps */
  2169. while ((pdadc_0 < 0) && (pdadc_i < 128)) {
  2170. s16 tmp = pdadc_tmp[0] + pdadc_0 * pwr_step;
  2171. pdadc_out[pdadc_i++] = (tmp < 0) ? 0 : (u8) tmp;
  2172. pdadc_0++;
  2173. }
  2174. /* Set last pwr level, using gain boundaries */
  2175. pdadc_n = gain_boundaries[pdg] + pd_gain_overlap - pwr_min[pdg];
  2176. /* Limit it to be inside pwr range */
  2177. table_size = pwr_max[pdg] - pwr_min[pdg];
  2178. max_idx = (pdadc_n < table_size) ? pdadc_n : table_size;
  2179. /* Fill pdadc_out table */
  2180. while (pdadc_0 < max_idx && pdadc_i < 128)
  2181. pdadc_out[pdadc_i++] = pdadc_tmp[pdadc_0++];
  2182. /* Need to extrapolate above this pdgain? */
  2183. if (pdadc_n <= max_idx)
  2184. continue;
  2185. /* Force each power step to be at least 0.5 dB */
  2186. if ((pdadc_tmp[table_size - 1] - pdadc_tmp[table_size - 2]) > 1)
  2187. pwr_step = pdadc_tmp[table_size - 1] -
  2188. pdadc_tmp[table_size - 2];
  2189. else
  2190. pwr_step = 1;
  2191. /* Extrapolate above */
  2192. while ((pdadc_0 < (s16) pdadc_n) &&
  2193. (pdadc_i < AR5K_EEPROM_POWER_TABLE_SIZE * 2)) {
  2194. s16 tmp = pdadc_tmp[table_size - 1] +
  2195. (pdadc_0 - max_idx) * pwr_step;
  2196. pdadc_out[pdadc_i++] = (tmp > 127) ? 127 : (u8) tmp;
  2197. pdadc_0++;
  2198. }
  2199. }
  2200. while (pdg < AR5K_EEPROM_N_PD_GAINS) {
  2201. gain_boundaries[pdg] = gain_boundaries[pdg - 1];
  2202. pdg++;
  2203. }
  2204. while (pdadc_i < AR5K_EEPROM_POWER_TABLE_SIZE * 2) {
  2205. pdadc_out[pdadc_i] = pdadc_out[pdadc_i - 1];
  2206. pdadc_i++;
  2207. }
  2208. /* Set gain boundaries */
  2209. ath5k_hw_reg_write(ah,
  2210. AR5K_REG_SM(pd_gain_overlap,
  2211. AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP) |
  2212. AR5K_REG_SM(gain_boundaries[0],
  2213. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1) |
  2214. AR5K_REG_SM(gain_boundaries[1],
  2215. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2) |
  2216. AR5K_REG_SM(gain_boundaries[2],
  2217. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3) |
  2218. AR5K_REG_SM(gain_boundaries[3],
  2219. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4),
  2220. AR5K_PHY_TPC_RG5);
  2221. /* Used for setting rate power table */
  2222. ah->ah_txpower.txp_min_idx = pwr_min[0];
  2223. }
  2224. /* Write PDADC values on hw */
  2225. static void
  2226. ath5k_setup_pwr_to_pdadc_table(struct ath5k_hw *ah,
  2227. u8 pdcurves, u8 *pdg_to_idx)
  2228. {
  2229. u8 *pdadc_out = ah->ah_txpower.txp_pd_table;
  2230. u32 reg;
  2231. u8 i;
  2232. /* Select the right pdgain curves */
  2233. /* Clear current settings */
  2234. reg = ath5k_hw_reg_read(ah, AR5K_PHY_TPC_RG1);
  2235. reg &= ~(AR5K_PHY_TPC_RG1_PDGAIN_1 |
  2236. AR5K_PHY_TPC_RG1_PDGAIN_2 |
  2237. AR5K_PHY_TPC_RG1_PDGAIN_3 |
  2238. AR5K_PHY_TPC_RG1_NUM_PD_GAIN);
  2239. /*
  2240. * Use pd_gains curve from eeprom
  2241. *
  2242. * This overrides the default setting from initvals
  2243. * in case some vendors (e.g. Zcomax) don't use the default
  2244. * curves. If we don't honor their settings we 'll get a
  2245. * 5dB (1 * gain overlap ?) drop.
  2246. */
  2247. reg |= AR5K_REG_SM(pdcurves, AR5K_PHY_TPC_RG1_NUM_PD_GAIN);
  2248. switch (pdcurves) {
  2249. case 3:
  2250. reg |= AR5K_REG_SM(pdg_to_idx[2], AR5K_PHY_TPC_RG1_PDGAIN_3);
  2251. /* Fall through */
  2252. case 2:
  2253. reg |= AR5K_REG_SM(pdg_to_idx[1], AR5K_PHY_TPC_RG1_PDGAIN_2);
  2254. /* Fall through */
  2255. case 1:
  2256. reg |= AR5K_REG_SM(pdg_to_idx[0], AR5K_PHY_TPC_RG1_PDGAIN_1);
  2257. break;
  2258. }
  2259. ath5k_hw_reg_write(ah, reg, AR5K_PHY_TPC_RG1);
  2260. /*
  2261. * Write TX power values
  2262. */
  2263. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  2264. ath5k_hw_reg_write(ah,
  2265. ((pdadc_out[4*i + 0] & 0xff) << 0) |
  2266. ((pdadc_out[4*i + 1] & 0xff) << 8) |
  2267. ((pdadc_out[4*i + 2] & 0xff) << 16) |
  2268. ((pdadc_out[4*i + 3] & 0xff) << 24),
  2269. AR5K_PHY_PDADC_TXPOWER(i));
  2270. }
  2271. }
  2272. /*
  2273. * Common code for PCDAC/PDADC tables
  2274. */
  2275. /*
  2276. * This is the main function that uses all of the above
  2277. * to set PCDAC/PDADC table on hw for the current channel.
  2278. * This table is used for tx power calibration on the basband,
  2279. * without it we get weird tx power levels and in some cases
  2280. * distorted spectral mask
  2281. */
  2282. static int
  2283. ath5k_setup_channel_powertable(struct ath5k_hw *ah,
  2284. struct ieee80211_channel *channel,
  2285. u8 ee_mode, u8 type)
  2286. {
  2287. struct ath5k_pdgain_info *pdg_L, *pdg_R;
  2288. struct ath5k_chan_pcal_info *pcinfo_L;
  2289. struct ath5k_chan_pcal_info *pcinfo_R;
  2290. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  2291. u8 *pdg_curve_to_idx = ee->ee_pdc_to_idx[ee_mode];
  2292. s16 table_min[AR5K_EEPROM_N_PD_GAINS];
  2293. s16 table_max[AR5K_EEPROM_N_PD_GAINS];
  2294. u8 *tmpL;
  2295. u8 *tmpR;
  2296. u32 target = channel->center_freq;
  2297. int pdg, i;
  2298. /* Get surounding freq piers for this channel */
  2299. ath5k_get_chan_pcal_surrounding_piers(ah, channel,
  2300. &pcinfo_L,
  2301. &pcinfo_R);
  2302. /* Loop over pd gain curves on
  2303. * surounding freq piers by index */
  2304. for (pdg = 0; pdg < ee->ee_pd_gains[ee_mode]; pdg++) {
  2305. /* Fill curves in reverse order
  2306. * from lower power (max gain)
  2307. * to higher power. Use curve -> idx
  2308. * backmapping we did on eeprom init */
  2309. u8 idx = pdg_curve_to_idx[pdg];
  2310. /* Grab the needed curves by index */
  2311. pdg_L = &pcinfo_L->pd_curves[idx];
  2312. pdg_R = &pcinfo_R->pd_curves[idx];
  2313. /* Initialize the temp tables */
  2314. tmpL = ah->ah_txpower.tmpL[pdg];
  2315. tmpR = ah->ah_txpower.tmpR[pdg];
  2316. /* Set curve's x boundaries and create
  2317. * curves so that they cover the same
  2318. * range (if we don't do that one table
  2319. * will have values on some range and the
  2320. * other one won't have any so interpolation
  2321. * will fail) */
  2322. table_min[pdg] = min(pdg_L->pd_pwr[0],
  2323. pdg_R->pd_pwr[0]) / 2;
  2324. table_max[pdg] = max(pdg_L->pd_pwr[pdg_L->pd_points - 1],
  2325. pdg_R->pd_pwr[pdg_R->pd_points - 1]) / 2;
  2326. /* Now create the curves on surrounding channels
  2327. * and interpolate if needed to get the final
  2328. * curve for this gain on this channel */
  2329. switch (type) {
  2330. case AR5K_PWRTABLE_LINEAR_PCDAC:
  2331. /* Override min/max so that we don't loose
  2332. * accuracy (don't divide by 2) */
  2333. table_min[pdg] = min(pdg_L->pd_pwr[0],
  2334. pdg_R->pd_pwr[0]);
  2335. table_max[pdg] =
  2336. max(pdg_L->pd_pwr[pdg_L->pd_points - 1],
  2337. pdg_R->pd_pwr[pdg_R->pd_points - 1]);
  2338. /* Override minimum so that we don't get
  2339. * out of bounds while extrapolating
  2340. * below. Don't do this when we have 2
  2341. * curves and we are on the high power curve
  2342. * because table_min is ok in this case */
  2343. if (!(ee->ee_pd_gains[ee_mode] > 1 && pdg == 0)) {
  2344. table_min[pdg] =
  2345. ath5k_get_linear_pcdac_min(pdg_L->pd_step,
  2346. pdg_R->pd_step,
  2347. pdg_L->pd_pwr,
  2348. pdg_R->pd_pwr);
  2349. /* Don't go too low because we will
  2350. * miss the upper part of the curve.
  2351. * Note: 126 = 31.5dB (max power supported)
  2352. * in 0.25dB units */
  2353. if (table_max[pdg] - table_min[pdg] > 126)
  2354. table_min[pdg] = table_max[pdg] - 126;
  2355. }
  2356. /* Fall through */
  2357. case AR5K_PWRTABLE_PWR_TO_PCDAC:
  2358. case AR5K_PWRTABLE_PWR_TO_PDADC:
  2359. ath5k_create_power_curve(table_min[pdg],
  2360. table_max[pdg],
  2361. pdg_L->pd_pwr,
  2362. pdg_L->pd_step,
  2363. pdg_L->pd_points, tmpL, type);
  2364. /* We are in a calibration
  2365. * pier, no need to interpolate
  2366. * between freq piers */
  2367. if (pcinfo_L == pcinfo_R)
  2368. continue;
  2369. ath5k_create_power_curve(table_min[pdg],
  2370. table_max[pdg],
  2371. pdg_R->pd_pwr,
  2372. pdg_R->pd_step,
  2373. pdg_R->pd_points, tmpR, type);
  2374. break;
  2375. default:
  2376. return -EINVAL;
  2377. }
  2378. /* Interpolate between curves
  2379. * of surounding freq piers to
  2380. * get the final curve for this
  2381. * pd gain. Re-use tmpL for interpolation
  2382. * output */
  2383. for (i = 0; (i < (u16) (table_max[pdg] - table_min[pdg])) &&
  2384. (i < AR5K_EEPROM_POWER_TABLE_SIZE); i++) {
  2385. tmpL[i] = (u8) ath5k_get_interpolated_value(target,
  2386. (s16) pcinfo_L->freq,
  2387. (s16) pcinfo_R->freq,
  2388. (s16) tmpL[i],
  2389. (s16) tmpR[i]);
  2390. }
  2391. }
  2392. /* Now we have a set of curves for this
  2393. * channel on tmpL (x range is table_max - table_min
  2394. * and y values are tmpL[pdg][]) sorted in the same
  2395. * order as EEPROM (because we've used the backmapping).
  2396. * So for RF5112 it's from higher power to lower power
  2397. * and for RF2413 it's from lower power to higher power.
  2398. * For RF5111 we only have one curve. */
  2399. /* Fill min and max power levels for this
  2400. * channel by interpolating the values on
  2401. * surounding channels to complete the dataset */
  2402. ah->ah_txpower.txp_min_pwr = ath5k_get_interpolated_value(target,
  2403. (s16) pcinfo_L->freq,
  2404. (s16) pcinfo_R->freq,
  2405. pcinfo_L->min_pwr, pcinfo_R->min_pwr);
  2406. ah->ah_txpower.txp_max_pwr = ath5k_get_interpolated_value(target,
  2407. (s16) pcinfo_L->freq,
  2408. (s16) pcinfo_R->freq,
  2409. pcinfo_L->max_pwr, pcinfo_R->max_pwr);
  2410. /* We are ready to go, fill PCDAC/PDADC
  2411. * table and write settings on hardware */
  2412. switch (type) {
  2413. case AR5K_PWRTABLE_LINEAR_PCDAC:
  2414. /* For RF5112 we can have one or two curves
  2415. * and each curve covers a certain power lvl
  2416. * range so we need to do some more processing */
  2417. ath5k_combine_linear_pcdac_curves(ah, table_min, table_max,
  2418. ee->ee_pd_gains[ee_mode]);
  2419. /* Set txp.offset so that we can
  2420. * match max power value with max
  2421. * table index */
  2422. ah->ah_txpower.txp_offset = 64 - (table_max[0] / 2);
  2423. /* Write settings on hw */
  2424. ath5k_setup_pcdac_table(ah);
  2425. break;
  2426. case AR5K_PWRTABLE_PWR_TO_PCDAC:
  2427. /* We are done for RF5111 since it has only
  2428. * one curve, just fit the curve on the table */
  2429. ath5k_fill_pwr_to_pcdac_table(ah, table_min, table_max);
  2430. /* No rate powertable adjustment for RF5111 */
  2431. ah->ah_txpower.txp_min_idx = 0;
  2432. ah->ah_txpower.txp_offset = 0;
  2433. /* Write settings on hw */
  2434. ath5k_setup_pcdac_table(ah);
  2435. break;
  2436. case AR5K_PWRTABLE_PWR_TO_PDADC:
  2437. /* Set PDADC boundaries and fill
  2438. * final PDADC table */
  2439. ath5k_combine_pwr_to_pdadc_curves(ah, table_min, table_max,
  2440. ee->ee_pd_gains[ee_mode]);
  2441. /* Write settings on hw */
  2442. ath5k_setup_pwr_to_pdadc_table(ah, pdg, pdg_curve_to_idx);
  2443. /* Set txp.offset, note that table_min
  2444. * can be negative */
  2445. ah->ah_txpower.txp_offset = table_min[0];
  2446. break;
  2447. default:
  2448. return -EINVAL;
  2449. }
  2450. return 0;
  2451. }
  2452. /*
  2453. * Per-rate tx power setting
  2454. *
  2455. * This is the code that sets the desired tx power (below
  2456. * maximum) on hw for each rate (we also have TPC that sets
  2457. * power per packet). We do that by providing an index on the
  2458. * PCDAC/PDADC table we set up.
  2459. */
  2460. /*
  2461. * Set rate power table
  2462. *
  2463. * For now we only limit txpower based on maximum tx power
  2464. * supported by hw (what's inside rate_info). We need to limit
  2465. * this even more, based on regulatory domain etc.
  2466. *
  2467. * Rate power table contains indices to PCDAC/PDADC table (0.5dB steps)
  2468. * and is indexed as follows:
  2469. * rates[0] - rates[7] -> OFDM rates
  2470. * rates[8] - rates[14] -> CCK rates
  2471. * rates[15] -> XR rates (they all have the same power)
  2472. */
  2473. static void
  2474. ath5k_setup_rate_powertable(struct ath5k_hw *ah, u16 max_pwr,
  2475. struct ath5k_rate_pcal_info *rate_info,
  2476. u8 ee_mode)
  2477. {
  2478. unsigned int i;
  2479. u16 *rates;
  2480. /* max_pwr is power level we got from driver/user in 0.5dB
  2481. * units, switch to 0.25dB units so we can compare */
  2482. max_pwr *= 2;
  2483. max_pwr = min(max_pwr, (u16) ah->ah_txpower.txp_max_pwr) / 2;
  2484. /* apply rate limits */
  2485. rates = ah->ah_txpower.txp_rates_power_table;
  2486. /* OFDM rates 6 to 24Mb/s */
  2487. for (i = 0; i < 5; i++)
  2488. rates[i] = min(max_pwr, rate_info->target_power_6to24);
  2489. /* Rest OFDM rates */
  2490. rates[5] = min(rates[0], rate_info->target_power_36);
  2491. rates[6] = min(rates[0], rate_info->target_power_48);
  2492. rates[7] = min(rates[0], rate_info->target_power_54);
  2493. /* CCK rates */
  2494. /* 1L */
  2495. rates[8] = min(rates[0], rate_info->target_power_6to24);
  2496. /* 2L */
  2497. rates[9] = min(rates[0], rate_info->target_power_36);
  2498. /* 2S */
  2499. rates[10] = min(rates[0], rate_info->target_power_36);
  2500. /* 5L */
  2501. rates[11] = min(rates[0], rate_info->target_power_48);
  2502. /* 5S */
  2503. rates[12] = min(rates[0], rate_info->target_power_48);
  2504. /* 11L */
  2505. rates[13] = min(rates[0], rate_info->target_power_54);
  2506. /* 11S */
  2507. rates[14] = min(rates[0], rate_info->target_power_54);
  2508. /* XR rates */
  2509. rates[15] = min(rates[0], rate_info->target_power_6to24);
  2510. /* CCK rates have different peak to average ratio
  2511. * so we have to tweak their power so that gainf
  2512. * correction works ok. For this we use OFDM to
  2513. * CCK delta from eeprom */
  2514. if ((ee_mode == AR5K_EEPROM_MODE_11G) &&
  2515. (ah->ah_phy_revision < AR5K_SREV_PHY_5212A))
  2516. for (i = 8; i <= 15; i++)
  2517. rates[i] -= ah->ah_txpower.txp_cck_ofdm_gainf_delta;
  2518. /* Now that we have all rates setup use table offset to
  2519. * match the power range set by user with the power indices
  2520. * on PCDAC/PDADC table */
  2521. for (i = 0; i < 16; i++) {
  2522. rates[i] += ah->ah_txpower.txp_offset;
  2523. /* Don't get out of bounds */
  2524. if (rates[i] > 63)
  2525. rates[i] = 63;
  2526. }
  2527. /* Min/max in 0.25dB units */
  2528. ah->ah_txpower.txp_min_pwr = 2 * rates[7];
  2529. ah->ah_txpower.txp_max_pwr = 2 * rates[0];
  2530. ah->ah_txpower.txp_ofdm = rates[7];
  2531. }
  2532. /*
  2533. * Set transmission power
  2534. */
  2535. int
  2536. ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  2537. u8 ee_mode, u8 txpower)
  2538. {
  2539. struct ath5k_rate_pcal_info rate_info;
  2540. u8 type;
  2541. int ret;
  2542. if (txpower > AR5K_TUNE_MAX_TXPOWER) {
  2543. ATH5K_ERR(ah->ah_sc, "invalid tx power: %u\n", txpower);
  2544. return -EINVAL;
  2545. }
  2546. /* Reset TX power values */
  2547. memset(&ah->ah_txpower, 0, sizeof(ah->ah_txpower));
  2548. ah->ah_txpower.txp_tpc = AR5K_TUNE_TPC_TXPOWER;
  2549. ah->ah_txpower.txp_min_pwr = 0;
  2550. ah->ah_txpower.txp_max_pwr = AR5K_TUNE_MAX_TXPOWER;
  2551. /* Initialize TX power table */
  2552. switch (ah->ah_radio) {
  2553. case AR5K_RF5111:
  2554. type = AR5K_PWRTABLE_PWR_TO_PCDAC;
  2555. break;
  2556. case AR5K_RF5112:
  2557. type = AR5K_PWRTABLE_LINEAR_PCDAC;
  2558. break;
  2559. case AR5K_RF2413:
  2560. case AR5K_RF5413:
  2561. case AR5K_RF2316:
  2562. case AR5K_RF2317:
  2563. case AR5K_RF2425:
  2564. type = AR5K_PWRTABLE_PWR_TO_PDADC;
  2565. break;
  2566. default:
  2567. return -EINVAL;
  2568. }
  2569. /* FIXME: Only on channel/mode change */
  2570. ret = ath5k_setup_channel_powertable(ah, channel, ee_mode, type);
  2571. if (ret)
  2572. return ret;
  2573. /* Limit max power if we have a CTL available */
  2574. ath5k_get_max_ctl_power(ah, channel);
  2575. /* FIXME: Antenna reduction stuff */
  2576. /* FIXME: Limit power on turbo modes */
  2577. /* FIXME: TPC scale reduction */
  2578. /* Get surounding channels for per-rate power table
  2579. * calibration */
  2580. ath5k_get_rate_pcal_data(ah, channel, &rate_info);
  2581. /* Setup rate power table */
  2582. ath5k_setup_rate_powertable(ah, txpower, &rate_info, ee_mode);
  2583. /* Write rate power table on hw */
  2584. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(3, 24) |
  2585. AR5K_TXPOWER_OFDM(2, 16) | AR5K_TXPOWER_OFDM(1, 8) |
  2586. AR5K_TXPOWER_OFDM(0, 0), AR5K_PHY_TXPOWER_RATE1);
  2587. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(7, 24) |
  2588. AR5K_TXPOWER_OFDM(6, 16) | AR5K_TXPOWER_OFDM(5, 8) |
  2589. AR5K_TXPOWER_OFDM(4, 0), AR5K_PHY_TXPOWER_RATE2);
  2590. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(10, 24) |
  2591. AR5K_TXPOWER_CCK(9, 16) | AR5K_TXPOWER_CCK(15, 8) |
  2592. AR5K_TXPOWER_CCK(8, 0), AR5K_PHY_TXPOWER_RATE3);
  2593. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(14, 24) |
  2594. AR5K_TXPOWER_CCK(13, 16) | AR5K_TXPOWER_CCK(12, 8) |
  2595. AR5K_TXPOWER_CCK(11, 0), AR5K_PHY_TXPOWER_RATE4);
  2596. /* FIXME: TPC support */
  2597. if (ah->ah_txpower.txp_tpc) {
  2598. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE |
  2599. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  2600. ath5k_hw_reg_write(ah,
  2601. AR5K_REG_MS(AR5K_TUNE_MAX_TXPOWER, AR5K_TPC_ACK) |
  2602. AR5K_REG_MS(AR5K_TUNE_MAX_TXPOWER, AR5K_TPC_CTS) |
  2603. AR5K_REG_MS(AR5K_TUNE_MAX_TXPOWER, AR5K_TPC_CHIRP),
  2604. AR5K_TPC);
  2605. } else {
  2606. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX |
  2607. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  2608. }
  2609. return 0;
  2610. }
  2611. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower)
  2612. {
  2613. /*Just a try M.F.*/
  2614. struct ieee80211_channel *channel = ah->ah_current_channel;
  2615. u8 ee_mode;
  2616. switch (channel->hw_value & CHANNEL_MODES) {
  2617. case CHANNEL_A:
  2618. case CHANNEL_T:
  2619. case CHANNEL_XR:
  2620. ee_mode = AR5K_EEPROM_MODE_11A;
  2621. break;
  2622. case CHANNEL_G:
  2623. case CHANNEL_TG:
  2624. ee_mode = AR5K_EEPROM_MODE_11G;
  2625. break;
  2626. case CHANNEL_B:
  2627. ee_mode = AR5K_EEPROM_MODE_11B;
  2628. break;
  2629. default:
  2630. ATH5K_ERR(ah->ah_sc,
  2631. "invalid channel: %d\n", channel->center_freq);
  2632. return -EINVAL;
  2633. }
  2634. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_TXPOWER,
  2635. "changing txpower to %d\n", txpower);
  2636. return ath5k_hw_txpower(ah, channel, ee_mode, txpower);
  2637. }