evergreen.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static const u32 crtc_offsets[6] =
  39. {
  40. EVERGREEN_CRTC0_REGISTER_OFFSET,
  41. EVERGREEN_CRTC1_REGISTER_OFFSET,
  42. EVERGREEN_CRTC2_REGISTER_OFFSET,
  43. EVERGREEN_CRTC3_REGISTER_OFFSET,
  44. EVERGREEN_CRTC4_REGISTER_OFFSET,
  45. EVERGREEN_CRTC5_REGISTER_OFFSET
  46. };
  47. static void evergreen_gpu_init(struct radeon_device *rdev);
  48. void evergreen_fini(struct radeon_device *rdev);
  49. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  50. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  51. int ring, u32 cp_int_cntl);
  52. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  53. unsigned *bankh, unsigned *mtaspect,
  54. unsigned *tile_split)
  55. {
  56. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  57. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  58. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  59. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  60. switch (*bankw) {
  61. default:
  62. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  63. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  64. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  65. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  66. }
  67. switch (*bankh) {
  68. default:
  69. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  70. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  71. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  72. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  73. }
  74. switch (*mtaspect) {
  75. default:
  76. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  77. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  78. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  79. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  80. }
  81. }
  82. static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  83. u32 cntl_reg, u32 status_reg)
  84. {
  85. int r, i;
  86. struct atom_clock_dividers dividers;
  87. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  88. clock, false, &dividers);
  89. if (r)
  90. return r;
  91. WREG32_P(cntl_reg, dividers.post_div, ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK));
  92. for (i = 0; i < 100; i++) {
  93. if (RREG32(status_reg) & DCLK_STATUS)
  94. break;
  95. mdelay(10);
  96. }
  97. if (i == 100)
  98. return -ETIMEDOUT;
  99. return 0;
  100. }
  101. int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  102. {
  103. int r = 0;
  104. u32 cg_scratch = RREG32(CG_SCRATCH1);
  105. r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  106. if (r)
  107. goto done;
  108. cg_scratch &= 0xffff0000;
  109. cg_scratch |= vclk / 100; /* Mhz */
  110. r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  111. if (r)
  112. goto done;
  113. cg_scratch &= 0x0000ffff;
  114. cg_scratch |= (dclk / 100) << 16; /* Mhz */
  115. done:
  116. WREG32(CG_SCRATCH1, cg_scratch);
  117. return r;
  118. }
  119. static int evergreen_uvd_calc_post_div(unsigned target_freq,
  120. unsigned vco_freq,
  121. unsigned *div)
  122. {
  123. /* target larger than vco frequency ? */
  124. if (vco_freq < target_freq)
  125. return -1; /* forget it */
  126. /* Fclk = Fvco / PDIV */
  127. *div = vco_freq / target_freq;
  128. /* we alway need a frequency less than or equal the target */
  129. if ((vco_freq / *div) > target_freq)
  130. *div += 1;
  131. /* dividers above 5 must be even */
  132. if (*div > 5 && *div % 2)
  133. *div += 1;
  134. /* out of range ? */
  135. if (*div >= 128)
  136. return -1; /* forget it */
  137. return vco_freq / *div;
  138. }
  139. static int evergreen_uvd_send_upll_ctlreq(struct radeon_device *rdev)
  140. {
  141. unsigned i;
  142. /* assert UPLL_CTLREQ */
  143. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_CTLREQ_MASK, ~UPLL_CTLREQ_MASK);
  144. /* wait for CTLACK and CTLACK2 to get asserted */
  145. for (i = 0; i < 100; ++i) {
  146. uint32_t mask = UPLL_CTLACK_MASK | UPLL_CTLACK2_MASK;
  147. if ((RREG32(CG_UPLL_FUNC_CNTL) & mask) == mask)
  148. break;
  149. mdelay(10);
  150. }
  151. if (i == 100)
  152. return -ETIMEDOUT;
  153. /* deassert UPLL_CTLREQ */
  154. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_CTLREQ_MASK);
  155. return 0;
  156. }
  157. int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  158. {
  159. /* start off with something large */
  160. int optimal_diff_score = 0x7FFFFFF;
  161. unsigned optimal_fb_div = 0, optimal_vclk_div = 0;
  162. unsigned optimal_dclk_div = 0, optimal_vco_freq = 0;
  163. unsigned vco_freq;
  164. int r;
  165. /* loop through vco from low to high */
  166. for (vco_freq = 125000; vco_freq <= 250000; vco_freq += 100) {
  167. unsigned fb_div = vco_freq / rdev->clock.spll.reference_freq * 16384;
  168. int calc_clk, diff_score, diff_vclk, diff_dclk;
  169. unsigned vclk_div, dclk_div;
  170. /* fb div out of range ? */
  171. if (fb_div > 0x03FFFFFF)
  172. break; /* it can oly get worse */
  173. /* calc vclk with current vco freq. */
  174. calc_clk = evergreen_uvd_calc_post_div(vclk, vco_freq, &vclk_div);
  175. if (calc_clk == -1)
  176. break; /* vco is too big, it has to stop. */
  177. diff_vclk = vclk - calc_clk;
  178. /* calc dclk with current vco freq. */
  179. calc_clk = evergreen_uvd_calc_post_div(dclk, vco_freq, &dclk_div);
  180. if (calc_clk == -1)
  181. break; /* vco is too big, it has to stop. */
  182. diff_dclk = dclk - calc_clk;
  183. /* determine if this vco setting is better than current optimal settings */
  184. diff_score = abs(diff_vclk) + abs(diff_dclk);
  185. if (diff_score < optimal_diff_score) {
  186. optimal_fb_div = fb_div;
  187. optimal_vclk_div = vclk_div;
  188. optimal_dclk_div = dclk_div;
  189. optimal_vco_freq = vco_freq;
  190. optimal_diff_score = diff_score;
  191. if (optimal_diff_score == 0)
  192. break; /* it can't get better than this */
  193. }
  194. }
  195. /* set VCO_MODE to 1 */
  196. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  197. /* toggle UPLL_SLEEP to 1 then back to 0 */
  198. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  199. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  200. /* deassert UPLL_RESET */
  201. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  202. mdelay(1);
  203. /* bypass vclk and dclk with bclk */
  204. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  205. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  206. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  207. /* put PLL in bypass mode */
  208. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  209. r = evergreen_uvd_send_upll_ctlreq(rdev);
  210. if (r)
  211. return r;
  212. /* assert UPLL_RESET again */
  213. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  214. /* disable spread spectrum. */
  215. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  216. /* set feedback divider */
  217. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(optimal_fb_div), ~UPLL_FB_DIV_MASK);
  218. /* set ref divider to 0 */
  219. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  220. if (optimal_vco_freq < 187500)
  221. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  222. else
  223. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  224. /* set PDIV_A and PDIV_B */
  225. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  226. UPLL_PDIV_A(optimal_vclk_div) | UPLL_PDIV_B(optimal_dclk_div),
  227. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  228. /* give the PLL some time to settle */
  229. mdelay(15);
  230. /* deassert PLL_RESET */
  231. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  232. mdelay(15);
  233. /* switch from bypass mode to normal mode */
  234. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  235. r = evergreen_uvd_send_upll_ctlreq(rdev);
  236. if (r)
  237. return r;
  238. /* switch VCLK and DCLK selection */
  239. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  240. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  241. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  242. mdelay(100);
  243. return 0;
  244. }
  245. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  246. {
  247. u16 ctl, v;
  248. int err;
  249. err = pcie_capability_read_word(rdev->pdev, PCI_EXP_DEVCTL, &ctl);
  250. if (err)
  251. return;
  252. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  253. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  254. * to avoid hangs or perfomance issues
  255. */
  256. if ((v == 0) || (v == 6) || (v == 7)) {
  257. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  258. ctl |= (2 << 12);
  259. pcie_capability_write_word(rdev->pdev, PCI_EXP_DEVCTL, ctl);
  260. }
  261. }
  262. static bool dce4_is_in_vblank(struct radeon_device *rdev, int crtc)
  263. {
  264. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  265. return true;
  266. else
  267. return false;
  268. }
  269. static bool dce4_is_counter_moving(struct radeon_device *rdev, int crtc)
  270. {
  271. u32 pos1, pos2;
  272. pos1 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  273. pos2 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  274. if (pos1 != pos2)
  275. return true;
  276. else
  277. return false;
  278. }
  279. /**
  280. * dce4_wait_for_vblank - vblank wait asic callback.
  281. *
  282. * @rdev: radeon_device pointer
  283. * @crtc: crtc to wait for vblank on
  284. *
  285. * Wait for vblank on the requested crtc (evergreen+).
  286. */
  287. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  288. {
  289. unsigned i = 0;
  290. if (crtc >= rdev->num_crtc)
  291. return;
  292. if (!(RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN))
  293. return;
  294. /* depending on when we hit vblank, we may be close to active; if so,
  295. * wait for another frame.
  296. */
  297. while (dce4_is_in_vblank(rdev, crtc)) {
  298. if (i++ % 100 == 0) {
  299. if (!dce4_is_counter_moving(rdev, crtc))
  300. break;
  301. }
  302. }
  303. while (!dce4_is_in_vblank(rdev, crtc)) {
  304. if (i++ % 100 == 0) {
  305. if (!dce4_is_counter_moving(rdev, crtc))
  306. break;
  307. }
  308. }
  309. }
  310. /**
  311. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  312. *
  313. * @rdev: radeon_device pointer
  314. * @crtc: crtc to prepare for pageflip on
  315. *
  316. * Pre-pageflip callback (evergreen+).
  317. * Enables the pageflip irq (vblank irq).
  318. */
  319. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  320. {
  321. /* enable the pflip int */
  322. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  323. }
  324. /**
  325. * evergreen_post_page_flip - pos-pageflip callback.
  326. *
  327. * @rdev: radeon_device pointer
  328. * @crtc: crtc to cleanup pageflip on
  329. *
  330. * Post-pageflip callback (evergreen+).
  331. * Disables the pageflip irq (vblank irq).
  332. */
  333. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  334. {
  335. /* disable the pflip int */
  336. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  337. }
  338. /**
  339. * evergreen_page_flip - pageflip callback.
  340. *
  341. * @rdev: radeon_device pointer
  342. * @crtc_id: crtc to cleanup pageflip on
  343. * @crtc_base: new address of the crtc (GPU MC address)
  344. *
  345. * Does the actual pageflip (evergreen+).
  346. * During vblank we take the crtc lock and wait for the update_pending
  347. * bit to go high, when it does, we release the lock, and allow the
  348. * double buffered update to take place.
  349. * Returns the current update pending status.
  350. */
  351. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  352. {
  353. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  354. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  355. int i;
  356. /* Lock the graphics update lock */
  357. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  358. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  359. /* update the scanout addresses */
  360. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  361. upper_32_bits(crtc_base));
  362. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  363. (u32)crtc_base);
  364. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  365. upper_32_bits(crtc_base));
  366. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  367. (u32)crtc_base);
  368. /* Wait for update_pending to go high. */
  369. for (i = 0; i < rdev->usec_timeout; i++) {
  370. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  371. break;
  372. udelay(1);
  373. }
  374. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  375. /* Unlock the lock, so double-buffering can take place inside vblank */
  376. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  377. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  378. /* Return current update_pending status: */
  379. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  380. }
  381. /* get temperature in millidegrees */
  382. int evergreen_get_temp(struct radeon_device *rdev)
  383. {
  384. u32 temp, toffset;
  385. int actual_temp = 0;
  386. if (rdev->family == CHIP_JUNIPER) {
  387. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  388. TOFFSET_SHIFT;
  389. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  390. TS0_ADC_DOUT_SHIFT;
  391. if (toffset & 0x100)
  392. actual_temp = temp / 2 - (0x200 - toffset);
  393. else
  394. actual_temp = temp / 2 + toffset;
  395. actual_temp = actual_temp * 1000;
  396. } else {
  397. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  398. ASIC_T_SHIFT;
  399. if (temp & 0x400)
  400. actual_temp = -256;
  401. else if (temp & 0x200)
  402. actual_temp = 255;
  403. else if (temp & 0x100) {
  404. actual_temp = temp & 0x1ff;
  405. actual_temp |= ~0x1ff;
  406. } else
  407. actual_temp = temp & 0xff;
  408. actual_temp = (actual_temp * 1000) / 2;
  409. }
  410. return actual_temp;
  411. }
  412. int sumo_get_temp(struct radeon_device *rdev)
  413. {
  414. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  415. int actual_temp = temp - 49;
  416. return actual_temp * 1000;
  417. }
  418. /**
  419. * sumo_pm_init_profile - Initialize power profiles callback.
  420. *
  421. * @rdev: radeon_device pointer
  422. *
  423. * Initialize the power states used in profile mode
  424. * (sumo, trinity, SI).
  425. * Used for profile mode only.
  426. */
  427. void sumo_pm_init_profile(struct radeon_device *rdev)
  428. {
  429. int idx;
  430. /* default */
  431. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  435. /* low,mid sh/mh */
  436. if (rdev->flags & RADEON_IS_MOBILITY)
  437. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  438. else
  439. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  441. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  442. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  445. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  446. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  447. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  449. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  450. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  452. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  453. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  454. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  456. /* high sh/mh */
  457. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  458. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  459. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  460. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  462. rdev->pm.power_state[idx].num_clock_modes - 1;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  467. rdev->pm.power_state[idx].num_clock_modes - 1;
  468. }
  469. /**
  470. * btc_pm_init_profile - Initialize power profiles callback.
  471. *
  472. * @rdev: radeon_device pointer
  473. *
  474. * Initialize the power states used in profile mode
  475. * (BTC, cayman).
  476. * Used for profile mode only.
  477. */
  478. void btc_pm_init_profile(struct radeon_device *rdev)
  479. {
  480. int idx;
  481. /* default */
  482. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  486. /* starting with BTC, there is one state that is used for both
  487. * MH and SH. Difference is that we always use the high clock index for
  488. * mclk.
  489. */
  490. if (rdev->flags & RADEON_IS_MOBILITY)
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  492. else
  493. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  494. /* low sh */
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  497. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  498. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  499. /* mid sh */
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  504. /* high sh */
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  507. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  509. /* low mh */
  510. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  511. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  514. /* mid mh */
  515. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  516. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  517. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  519. /* high mh */
  520. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  521. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  522. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  524. }
  525. /**
  526. * evergreen_pm_misc - set additional pm hw parameters callback.
  527. *
  528. * @rdev: radeon_device pointer
  529. *
  530. * Set non-clock parameters associated with a power state
  531. * (voltage, etc.) (evergreen+).
  532. */
  533. void evergreen_pm_misc(struct radeon_device *rdev)
  534. {
  535. int req_ps_idx = rdev->pm.requested_power_state_index;
  536. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  537. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  538. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  539. if (voltage->type == VOLTAGE_SW) {
  540. /* 0xff01 is a flag rather then an actual voltage */
  541. if (voltage->voltage == 0xff01)
  542. return;
  543. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  544. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  545. rdev->pm.current_vddc = voltage->voltage;
  546. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  547. }
  548. /* starting with BTC, there is one state that is used for both
  549. * MH and SH. Difference is that we always use the high clock index for
  550. * mclk and vddci.
  551. */
  552. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  553. (rdev->family >= CHIP_BARTS) &&
  554. rdev->pm.active_crtc_count &&
  555. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  556. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  557. voltage = &rdev->pm.power_state[req_ps_idx].
  558. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
  559. /* 0xff01 is a flag rather then an actual voltage */
  560. if (voltage->vddci == 0xff01)
  561. return;
  562. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  563. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  564. rdev->pm.current_vddci = voltage->vddci;
  565. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  566. }
  567. }
  568. }
  569. /**
  570. * evergreen_pm_prepare - pre-power state change callback.
  571. *
  572. * @rdev: radeon_device pointer
  573. *
  574. * Prepare for a power state change (evergreen+).
  575. */
  576. void evergreen_pm_prepare(struct radeon_device *rdev)
  577. {
  578. struct drm_device *ddev = rdev->ddev;
  579. struct drm_crtc *crtc;
  580. struct radeon_crtc *radeon_crtc;
  581. u32 tmp;
  582. /* disable any active CRTCs */
  583. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  584. radeon_crtc = to_radeon_crtc(crtc);
  585. if (radeon_crtc->enabled) {
  586. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  587. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  588. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  589. }
  590. }
  591. }
  592. /**
  593. * evergreen_pm_finish - post-power state change callback.
  594. *
  595. * @rdev: radeon_device pointer
  596. *
  597. * Clean up after a power state change (evergreen+).
  598. */
  599. void evergreen_pm_finish(struct radeon_device *rdev)
  600. {
  601. struct drm_device *ddev = rdev->ddev;
  602. struct drm_crtc *crtc;
  603. struct radeon_crtc *radeon_crtc;
  604. u32 tmp;
  605. /* enable any active CRTCs */
  606. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  607. radeon_crtc = to_radeon_crtc(crtc);
  608. if (radeon_crtc->enabled) {
  609. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  610. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  611. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  612. }
  613. }
  614. }
  615. /**
  616. * evergreen_hpd_sense - hpd sense callback.
  617. *
  618. * @rdev: radeon_device pointer
  619. * @hpd: hpd (hotplug detect) pin
  620. *
  621. * Checks if a digital monitor is connected (evergreen+).
  622. * Returns true if connected, false if not connected.
  623. */
  624. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  625. {
  626. bool connected = false;
  627. switch (hpd) {
  628. case RADEON_HPD_1:
  629. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  630. connected = true;
  631. break;
  632. case RADEON_HPD_2:
  633. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  634. connected = true;
  635. break;
  636. case RADEON_HPD_3:
  637. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  638. connected = true;
  639. break;
  640. case RADEON_HPD_4:
  641. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  642. connected = true;
  643. break;
  644. case RADEON_HPD_5:
  645. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  646. connected = true;
  647. break;
  648. case RADEON_HPD_6:
  649. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  650. connected = true;
  651. break;
  652. default:
  653. break;
  654. }
  655. return connected;
  656. }
  657. /**
  658. * evergreen_hpd_set_polarity - hpd set polarity callback.
  659. *
  660. * @rdev: radeon_device pointer
  661. * @hpd: hpd (hotplug detect) pin
  662. *
  663. * Set the polarity of the hpd pin (evergreen+).
  664. */
  665. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  666. enum radeon_hpd_id hpd)
  667. {
  668. u32 tmp;
  669. bool connected = evergreen_hpd_sense(rdev, hpd);
  670. switch (hpd) {
  671. case RADEON_HPD_1:
  672. tmp = RREG32(DC_HPD1_INT_CONTROL);
  673. if (connected)
  674. tmp &= ~DC_HPDx_INT_POLARITY;
  675. else
  676. tmp |= DC_HPDx_INT_POLARITY;
  677. WREG32(DC_HPD1_INT_CONTROL, tmp);
  678. break;
  679. case RADEON_HPD_2:
  680. tmp = RREG32(DC_HPD2_INT_CONTROL);
  681. if (connected)
  682. tmp &= ~DC_HPDx_INT_POLARITY;
  683. else
  684. tmp |= DC_HPDx_INT_POLARITY;
  685. WREG32(DC_HPD2_INT_CONTROL, tmp);
  686. break;
  687. case RADEON_HPD_3:
  688. tmp = RREG32(DC_HPD3_INT_CONTROL);
  689. if (connected)
  690. tmp &= ~DC_HPDx_INT_POLARITY;
  691. else
  692. tmp |= DC_HPDx_INT_POLARITY;
  693. WREG32(DC_HPD3_INT_CONTROL, tmp);
  694. break;
  695. case RADEON_HPD_4:
  696. tmp = RREG32(DC_HPD4_INT_CONTROL);
  697. if (connected)
  698. tmp &= ~DC_HPDx_INT_POLARITY;
  699. else
  700. tmp |= DC_HPDx_INT_POLARITY;
  701. WREG32(DC_HPD4_INT_CONTROL, tmp);
  702. break;
  703. case RADEON_HPD_5:
  704. tmp = RREG32(DC_HPD5_INT_CONTROL);
  705. if (connected)
  706. tmp &= ~DC_HPDx_INT_POLARITY;
  707. else
  708. tmp |= DC_HPDx_INT_POLARITY;
  709. WREG32(DC_HPD5_INT_CONTROL, tmp);
  710. break;
  711. case RADEON_HPD_6:
  712. tmp = RREG32(DC_HPD6_INT_CONTROL);
  713. if (connected)
  714. tmp &= ~DC_HPDx_INT_POLARITY;
  715. else
  716. tmp |= DC_HPDx_INT_POLARITY;
  717. WREG32(DC_HPD6_INT_CONTROL, tmp);
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. /**
  724. * evergreen_hpd_init - hpd setup callback.
  725. *
  726. * @rdev: radeon_device pointer
  727. *
  728. * Setup the hpd pins used by the card (evergreen+).
  729. * Enable the pin, set the polarity, and enable the hpd interrupts.
  730. */
  731. void evergreen_hpd_init(struct radeon_device *rdev)
  732. {
  733. struct drm_device *dev = rdev->ddev;
  734. struct drm_connector *connector;
  735. unsigned enabled = 0;
  736. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  737. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  738. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  739. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  740. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  741. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  742. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  743. * aux dp channel on imac and help (but not completely fix)
  744. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  745. * also avoid interrupt storms during dpms.
  746. */
  747. continue;
  748. }
  749. switch (radeon_connector->hpd.hpd) {
  750. case RADEON_HPD_1:
  751. WREG32(DC_HPD1_CONTROL, tmp);
  752. break;
  753. case RADEON_HPD_2:
  754. WREG32(DC_HPD2_CONTROL, tmp);
  755. break;
  756. case RADEON_HPD_3:
  757. WREG32(DC_HPD3_CONTROL, tmp);
  758. break;
  759. case RADEON_HPD_4:
  760. WREG32(DC_HPD4_CONTROL, tmp);
  761. break;
  762. case RADEON_HPD_5:
  763. WREG32(DC_HPD5_CONTROL, tmp);
  764. break;
  765. case RADEON_HPD_6:
  766. WREG32(DC_HPD6_CONTROL, tmp);
  767. break;
  768. default:
  769. break;
  770. }
  771. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  772. enabled |= 1 << radeon_connector->hpd.hpd;
  773. }
  774. radeon_irq_kms_enable_hpd(rdev, enabled);
  775. }
  776. /**
  777. * evergreen_hpd_fini - hpd tear down callback.
  778. *
  779. * @rdev: radeon_device pointer
  780. *
  781. * Tear down the hpd pins used by the card (evergreen+).
  782. * Disable the hpd interrupts.
  783. */
  784. void evergreen_hpd_fini(struct radeon_device *rdev)
  785. {
  786. struct drm_device *dev = rdev->ddev;
  787. struct drm_connector *connector;
  788. unsigned disabled = 0;
  789. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  790. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  791. switch (radeon_connector->hpd.hpd) {
  792. case RADEON_HPD_1:
  793. WREG32(DC_HPD1_CONTROL, 0);
  794. break;
  795. case RADEON_HPD_2:
  796. WREG32(DC_HPD2_CONTROL, 0);
  797. break;
  798. case RADEON_HPD_3:
  799. WREG32(DC_HPD3_CONTROL, 0);
  800. break;
  801. case RADEON_HPD_4:
  802. WREG32(DC_HPD4_CONTROL, 0);
  803. break;
  804. case RADEON_HPD_5:
  805. WREG32(DC_HPD5_CONTROL, 0);
  806. break;
  807. case RADEON_HPD_6:
  808. WREG32(DC_HPD6_CONTROL, 0);
  809. break;
  810. default:
  811. break;
  812. }
  813. disabled |= 1 << radeon_connector->hpd.hpd;
  814. }
  815. radeon_irq_kms_disable_hpd(rdev, disabled);
  816. }
  817. /* watermark setup */
  818. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  819. struct radeon_crtc *radeon_crtc,
  820. struct drm_display_mode *mode,
  821. struct drm_display_mode *other_mode)
  822. {
  823. u32 tmp;
  824. /*
  825. * Line Buffer Setup
  826. * There are 3 line buffers, each one shared by 2 display controllers.
  827. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  828. * the display controllers. The paritioning is done via one of four
  829. * preset allocations specified in bits 2:0:
  830. * first display controller
  831. * 0 - first half of lb (3840 * 2)
  832. * 1 - first 3/4 of lb (5760 * 2)
  833. * 2 - whole lb (7680 * 2), other crtc must be disabled
  834. * 3 - first 1/4 of lb (1920 * 2)
  835. * second display controller
  836. * 4 - second half of lb (3840 * 2)
  837. * 5 - second 3/4 of lb (5760 * 2)
  838. * 6 - whole lb (7680 * 2), other crtc must be disabled
  839. * 7 - last 1/4 of lb (1920 * 2)
  840. */
  841. /* this can get tricky if we have two large displays on a paired group
  842. * of crtcs. Ideally for multiple large displays we'd assign them to
  843. * non-linked crtcs for maximum line buffer allocation.
  844. */
  845. if (radeon_crtc->base.enabled && mode) {
  846. if (other_mode)
  847. tmp = 0; /* 1/2 */
  848. else
  849. tmp = 2; /* whole */
  850. } else
  851. tmp = 0;
  852. /* second controller of the pair uses second half of the lb */
  853. if (radeon_crtc->crtc_id % 2)
  854. tmp += 4;
  855. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  856. if (radeon_crtc->base.enabled && mode) {
  857. switch (tmp) {
  858. case 0:
  859. case 4:
  860. default:
  861. if (ASIC_IS_DCE5(rdev))
  862. return 4096 * 2;
  863. else
  864. return 3840 * 2;
  865. case 1:
  866. case 5:
  867. if (ASIC_IS_DCE5(rdev))
  868. return 6144 * 2;
  869. else
  870. return 5760 * 2;
  871. case 2:
  872. case 6:
  873. if (ASIC_IS_DCE5(rdev))
  874. return 8192 * 2;
  875. else
  876. return 7680 * 2;
  877. case 3:
  878. case 7:
  879. if (ASIC_IS_DCE5(rdev))
  880. return 2048 * 2;
  881. else
  882. return 1920 * 2;
  883. }
  884. }
  885. /* controller not enabled, so no lb used */
  886. return 0;
  887. }
  888. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  889. {
  890. u32 tmp = RREG32(MC_SHARED_CHMAP);
  891. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  892. case 0:
  893. default:
  894. return 1;
  895. case 1:
  896. return 2;
  897. case 2:
  898. return 4;
  899. case 3:
  900. return 8;
  901. }
  902. }
  903. struct evergreen_wm_params {
  904. u32 dram_channels; /* number of dram channels */
  905. u32 yclk; /* bandwidth per dram data pin in kHz */
  906. u32 sclk; /* engine clock in kHz */
  907. u32 disp_clk; /* display clock in kHz */
  908. u32 src_width; /* viewport width */
  909. u32 active_time; /* active display time in ns */
  910. u32 blank_time; /* blank time in ns */
  911. bool interlaced; /* mode is interlaced */
  912. fixed20_12 vsc; /* vertical scale ratio */
  913. u32 num_heads; /* number of active crtcs */
  914. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  915. u32 lb_size; /* line buffer allocated to pipe */
  916. u32 vtaps; /* vertical scaler taps */
  917. };
  918. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  919. {
  920. /* Calculate DRAM Bandwidth and the part allocated to display. */
  921. fixed20_12 dram_efficiency; /* 0.7 */
  922. fixed20_12 yclk, dram_channels, bandwidth;
  923. fixed20_12 a;
  924. a.full = dfixed_const(1000);
  925. yclk.full = dfixed_const(wm->yclk);
  926. yclk.full = dfixed_div(yclk, a);
  927. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  928. a.full = dfixed_const(10);
  929. dram_efficiency.full = dfixed_const(7);
  930. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  931. bandwidth.full = dfixed_mul(dram_channels, yclk);
  932. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  933. return dfixed_trunc(bandwidth);
  934. }
  935. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  936. {
  937. /* Calculate DRAM Bandwidth and the part allocated to display. */
  938. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  939. fixed20_12 yclk, dram_channels, bandwidth;
  940. fixed20_12 a;
  941. a.full = dfixed_const(1000);
  942. yclk.full = dfixed_const(wm->yclk);
  943. yclk.full = dfixed_div(yclk, a);
  944. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  945. a.full = dfixed_const(10);
  946. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  947. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  948. bandwidth.full = dfixed_mul(dram_channels, yclk);
  949. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  950. return dfixed_trunc(bandwidth);
  951. }
  952. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  953. {
  954. /* Calculate the display Data return Bandwidth */
  955. fixed20_12 return_efficiency; /* 0.8 */
  956. fixed20_12 sclk, bandwidth;
  957. fixed20_12 a;
  958. a.full = dfixed_const(1000);
  959. sclk.full = dfixed_const(wm->sclk);
  960. sclk.full = dfixed_div(sclk, a);
  961. a.full = dfixed_const(10);
  962. return_efficiency.full = dfixed_const(8);
  963. return_efficiency.full = dfixed_div(return_efficiency, a);
  964. a.full = dfixed_const(32);
  965. bandwidth.full = dfixed_mul(a, sclk);
  966. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  967. return dfixed_trunc(bandwidth);
  968. }
  969. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  970. {
  971. /* Calculate the DMIF Request Bandwidth */
  972. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  973. fixed20_12 disp_clk, bandwidth;
  974. fixed20_12 a;
  975. a.full = dfixed_const(1000);
  976. disp_clk.full = dfixed_const(wm->disp_clk);
  977. disp_clk.full = dfixed_div(disp_clk, a);
  978. a.full = dfixed_const(10);
  979. disp_clk_request_efficiency.full = dfixed_const(8);
  980. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  981. a.full = dfixed_const(32);
  982. bandwidth.full = dfixed_mul(a, disp_clk);
  983. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  984. return dfixed_trunc(bandwidth);
  985. }
  986. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  987. {
  988. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  989. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  990. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  991. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  992. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  993. }
  994. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  995. {
  996. /* Calculate the display mode Average Bandwidth
  997. * DisplayMode should contain the source and destination dimensions,
  998. * timing, etc.
  999. */
  1000. fixed20_12 bpp;
  1001. fixed20_12 line_time;
  1002. fixed20_12 src_width;
  1003. fixed20_12 bandwidth;
  1004. fixed20_12 a;
  1005. a.full = dfixed_const(1000);
  1006. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  1007. line_time.full = dfixed_div(line_time, a);
  1008. bpp.full = dfixed_const(wm->bytes_per_pixel);
  1009. src_width.full = dfixed_const(wm->src_width);
  1010. bandwidth.full = dfixed_mul(src_width, bpp);
  1011. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  1012. bandwidth.full = dfixed_div(bandwidth, line_time);
  1013. return dfixed_trunc(bandwidth);
  1014. }
  1015. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  1016. {
  1017. /* First calcualte the latency in ns */
  1018. u32 mc_latency = 2000; /* 2000 ns. */
  1019. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  1020. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1021. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1022. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1023. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1024. (wm->num_heads * cursor_line_pair_return_time);
  1025. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1026. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1027. fixed20_12 a, b, c;
  1028. if (wm->num_heads == 0)
  1029. return 0;
  1030. a.full = dfixed_const(2);
  1031. b.full = dfixed_const(1);
  1032. if ((wm->vsc.full > a.full) ||
  1033. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1034. (wm->vtaps >= 5) ||
  1035. ((wm->vsc.full >= a.full) && wm->interlaced))
  1036. max_src_lines_per_dst_line = 4;
  1037. else
  1038. max_src_lines_per_dst_line = 2;
  1039. a.full = dfixed_const(available_bandwidth);
  1040. b.full = dfixed_const(wm->num_heads);
  1041. a.full = dfixed_div(a, b);
  1042. b.full = dfixed_const(1000);
  1043. c.full = dfixed_const(wm->disp_clk);
  1044. b.full = dfixed_div(c, b);
  1045. c.full = dfixed_const(wm->bytes_per_pixel);
  1046. b.full = dfixed_mul(b, c);
  1047. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  1048. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1049. b.full = dfixed_const(1000);
  1050. c.full = dfixed_const(lb_fill_bw);
  1051. b.full = dfixed_div(c, b);
  1052. a.full = dfixed_div(a, b);
  1053. line_fill_time = dfixed_trunc(a);
  1054. if (line_fill_time < wm->active_time)
  1055. return latency;
  1056. else
  1057. return latency + (line_fill_time - wm->active_time);
  1058. }
  1059. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  1060. {
  1061. if (evergreen_average_bandwidth(wm) <=
  1062. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  1063. return true;
  1064. else
  1065. return false;
  1066. };
  1067. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  1068. {
  1069. if (evergreen_average_bandwidth(wm) <=
  1070. (evergreen_available_bandwidth(wm) / wm->num_heads))
  1071. return true;
  1072. else
  1073. return false;
  1074. };
  1075. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  1076. {
  1077. u32 lb_partitions = wm->lb_size / wm->src_width;
  1078. u32 line_time = wm->active_time + wm->blank_time;
  1079. u32 latency_tolerant_lines;
  1080. u32 latency_hiding;
  1081. fixed20_12 a;
  1082. a.full = dfixed_const(1);
  1083. if (wm->vsc.full > a.full)
  1084. latency_tolerant_lines = 1;
  1085. else {
  1086. if (lb_partitions <= (wm->vtaps + 1))
  1087. latency_tolerant_lines = 1;
  1088. else
  1089. latency_tolerant_lines = 2;
  1090. }
  1091. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1092. if (evergreen_latency_watermark(wm) <= latency_hiding)
  1093. return true;
  1094. else
  1095. return false;
  1096. }
  1097. static void evergreen_program_watermarks(struct radeon_device *rdev,
  1098. struct radeon_crtc *radeon_crtc,
  1099. u32 lb_size, u32 num_heads)
  1100. {
  1101. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  1102. struct evergreen_wm_params wm;
  1103. u32 pixel_period;
  1104. u32 line_time = 0;
  1105. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1106. u32 priority_a_mark = 0, priority_b_mark = 0;
  1107. u32 priority_a_cnt = PRIORITY_OFF;
  1108. u32 priority_b_cnt = PRIORITY_OFF;
  1109. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  1110. u32 tmp, arb_control3;
  1111. fixed20_12 a, b, c;
  1112. if (radeon_crtc->base.enabled && num_heads && mode) {
  1113. pixel_period = 1000000 / (u32)mode->clock;
  1114. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1115. priority_a_cnt = 0;
  1116. priority_b_cnt = 0;
  1117. wm.yclk = rdev->pm.current_mclk * 10;
  1118. wm.sclk = rdev->pm.current_sclk * 10;
  1119. wm.disp_clk = mode->clock;
  1120. wm.src_width = mode->crtc_hdisplay;
  1121. wm.active_time = mode->crtc_hdisplay * pixel_period;
  1122. wm.blank_time = line_time - wm.active_time;
  1123. wm.interlaced = false;
  1124. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1125. wm.interlaced = true;
  1126. wm.vsc = radeon_crtc->vsc;
  1127. wm.vtaps = 1;
  1128. if (radeon_crtc->rmx_type != RMX_OFF)
  1129. wm.vtaps = 2;
  1130. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1131. wm.lb_size = lb_size;
  1132. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  1133. wm.num_heads = num_heads;
  1134. /* set for high clocks */
  1135. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  1136. /* set for low clocks */
  1137. /* wm.yclk = low clk; wm.sclk = low clk */
  1138. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  1139. /* possibly force display priority to high */
  1140. /* should really do this at mode validation time... */
  1141. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  1142. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  1143. !evergreen_check_latency_hiding(&wm) ||
  1144. (rdev->disp_priority == 2)) {
  1145. DRM_DEBUG_KMS("force priority to high\n");
  1146. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1147. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  1148. }
  1149. a.full = dfixed_const(1000);
  1150. b.full = dfixed_const(mode->clock);
  1151. b.full = dfixed_div(b, a);
  1152. c.full = dfixed_const(latency_watermark_a);
  1153. c.full = dfixed_mul(c, b);
  1154. c.full = dfixed_mul(c, radeon_crtc->hsc);
  1155. c.full = dfixed_div(c, a);
  1156. a.full = dfixed_const(16);
  1157. c.full = dfixed_div(c, a);
  1158. priority_a_mark = dfixed_trunc(c);
  1159. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  1160. a.full = dfixed_const(1000);
  1161. b.full = dfixed_const(mode->clock);
  1162. b.full = dfixed_div(b, a);
  1163. c.full = dfixed_const(latency_watermark_b);
  1164. c.full = dfixed_mul(c, b);
  1165. c.full = dfixed_mul(c, radeon_crtc->hsc);
  1166. c.full = dfixed_div(c, a);
  1167. a.full = dfixed_const(16);
  1168. c.full = dfixed_div(c, a);
  1169. priority_b_mark = dfixed_trunc(c);
  1170. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  1171. }
  1172. /* select wm A */
  1173. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  1174. tmp = arb_control3;
  1175. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1176. tmp |= LATENCY_WATERMARK_MASK(1);
  1177. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  1178. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  1179. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  1180. LATENCY_HIGH_WATERMARK(line_time)));
  1181. /* select wm B */
  1182. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  1183. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1184. tmp |= LATENCY_WATERMARK_MASK(2);
  1185. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  1186. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  1187. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  1188. LATENCY_HIGH_WATERMARK(line_time)));
  1189. /* restore original selection */
  1190. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  1191. /* write the priority marks */
  1192. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  1193. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  1194. }
  1195. /**
  1196. * evergreen_bandwidth_update - update display watermarks callback.
  1197. *
  1198. * @rdev: radeon_device pointer
  1199. *
  1200. * Update the display watermarks based on the requested mode(s)
  1201. * (evergreen+).
  1202. */
  1203. void evergreen_bandwidth_update(struct radeon_device *rdev)
  1204. {
  1205. struct drm_display_mode *mode0 = NULL;
  1206. struct drm_display_mode *mode1 = NULL;
  1207. u32 num_heads = 0, lb_size;
  1208. int i;
  1209. radeon_update_display_priority(rdev);
  1210. for (i = 0; i < rdev->num_crtc; i++) {
  1211. if (rdev->mode_info.crtcs[i]->base.enabled)
  1212. num_heads++;
  1213. }
  1214. for (i = 0; i < rdev->num_crtc; i += 2) {
  1215. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  1216. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  1217. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  1218. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  1219. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  1220. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  1221. }
  1222. }
  1223. /**
  1224. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  1225. *
  1226. * @rdev: radeon_device pointer
  1227. *
  1228. * Wait for the MC (memory controller) to be idle.
  1229. * (evergreen+).
  1230. * Returns 0 if the MC is idle, -1 if not.
  1231. */
  1232. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  1233. {
  1234. unsigned i;
  1235. u32 tmp;
  1236. for (i = 0; i < rdev->usec_timeout; i++) {
  1237. /* read MC_STATUS */
  1238. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  1239. if (!tmp)
  1240. return 0;
  1241. udelay(1);
  1242. }
  1243. return -1;
  1244. }
  1245. /*
  1246. * GART
  1247. */
  1248. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1249. {
  1250. unsigned i;
  1251. u32 tmp;
  1252. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1253. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1254. for (i = 0; i < rdev->usec_timeout; i++) {
  1255. /* read MC_STATUS */
  1256. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1257. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1258. if (tmp == 2) {
  1259. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1260. return;
  1261. }
  1262. if (tmp) {
  1263. return;
  1264. }
  1265. udelay(1);
  1266. }
  1267. }
  1268. static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1269. {
  1270. u32 tmp;
  1271. int r;
  1272. if (rdev->gart.robj == NULL) {
  1273. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1274. return -EINVAL;
  1275. }
  1276. r = radeon_gart_table_vram_pin(rdev);
  1277. if (r)
  1278. return r;
  1279. radeon_gart_restore(rdev);
  1280. /* Setup L2 cache */
  1281. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1282. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1283. EFFECTIVE_L2_QUEUE_SIZE(7));
  1284. WREG32(VM_L2_CNTL2, 0);
  1285. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1286. /* Setup TLB control */
  1287. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1288. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1289. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1290. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1291. if (rdev->flags & RADEON_IS_IGP) {
  1292. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1293. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1294. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1295. } else {
  1296. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1297. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1298. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1299. if ((rdev->family == CHIP_JUNIPER) ||
  1300. (rdev->family == CHIP_CYPRESS) ||
  1301. (rdev->family == CHIP_HEMLOCK) ||
  1302. (rdev->family == CHIP_BARTS))
  1303. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1304. }
  1305. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1306. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1307. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1308. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1309. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1310. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1311. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1312. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1313. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1314. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1315. (u32)(rdev->dummy_page.addr >> 12));
  1316. WREG32(VM_CONTEXT1_CNTL, 0);
  1317. evergreen_pcie_gart_tlb_flush(rdev);
  1318. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1319. (unsigned)(rdev->mc.gtt_size >> 20),
  1320. (unsigned long long)rdev->gart.table_addr);
  1321. rdev->gart.ready = true;
  1322. return 0;
  1323. }
  1324. static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1325. {
  1326. u32 tmp;
  1327. /* Disable all tables */
  1328. WREG32(VM_CONTEXT0_CNTL, 0);
  1329. WREG32(VM_CONTEXT1_CNTL, 0);
  1330. /* Setup L2 cache */
  1331. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1332. EFFECTIVE_L2_QUEUE_SIZE(7));
  1333. WREG32(VM_L2_CNTL2, 0);
  1334. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1335. /* Setup TLB control */
  1336. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1337. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1338. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1339. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1340. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1341. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1342. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1343. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1344. radeon_gart_table_vram_unpin(rdev);
  1345. }
  1346. static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1347. {
  1348. evergreen_pcie_gart_disable(rdev);
  1349. radeon_gart_table_vram_free(rdev);
  1350. radeon_gart_fini(rdev);
  1351. }
  1352. static void evergreen_agp_enable(struct radeon_device *rdev)
  1353. {
  1354. u32 tmp;
  1355. /* Setup L2 cache */
  1356. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1357. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1358. EFFECTIVE_L2_QUEUE_SIZE(7));
  1359. WREG32(VM_L2_CNTL2, 0);
  1360. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1361. /* Setup TLB control */
  1362. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1363. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1364. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1365. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1366. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1367. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1368. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1369. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1370. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1371. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1372. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1373. WREG32(VM_CONTEXT0_CNTL, 0);
  1374. WREG32(VM_CONTEXT1_CNTL, 0);
  1375. }
  1376. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1377. {
  1378. u32 crtc_enabled, tmp, frame_count, blackout;
  1379. int i, j;
  1380. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1381. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1382. /* disable VGA render */
  1383. WREG32(VGA_RENDER_CONTROL, 0);
  1384. /* blank the display controllers */
  1385. for (i = 0; i < rdev->num_crtc; i++) {
  1386. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  1387. if (crtc_enabled) {
  1388. save->crtc_enabled[i] = true;
  1389. if (ASIC_IS_DCE6(rdev)) {
  1390. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1391. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  1392. radeon_wait_for_vblank(rdev, i);
  1393. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1394. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1395. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1396. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1397. }
  1398. } else {
  1399. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1400. if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
  1401. radeon_wait_for_vblank(rdev, i);
  1402. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1403. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1404. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1405. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1406. }
  1407. }
  1408. /* wait for the next frame */
  1409. frame_count = radeon_get_vblank_counter(rdev, i);
  1410. for (j = 0; j < rdev->usec_timeout; j++) {
  1411. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1412. break;
  1413. udelay(1);
  1414. }
  1415. } else {
  1416. save->crtc_enabled[i] = false;
  1417. }
  1418. }
  1419. radeon_mc_wait_for_idle(rdev);
  1420. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1421. if ((blackout & BLACKOUT_MODE_MASK) != 1) {
  1422. /* Block CPU access */
  1423. WREG32(BIF_FB_EN, 0);
  1424. /* blackout the MC */
  1425. blackout &= ~BLACKOUT_MODE_MASK;
  1426. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1427. }
  1428. /* wait for the MC to settle */
  1429. udelay(100);
  1430. }
  1431. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1432. {
  1433. u32 tmp, frame_count;
  1434. int i, j;
  1435. /* update crtc base addresses */
  1436. for (i = 0; i < rdev->num_crtc; i++) {
  1437. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1438. upper_32_bits(rdev->mc.vram_start));
  1439. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1440. upper_32_bits(rdev->mc.vram_start));
  1441. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  1442. (u32)rdev->mc.vram_start);
  1443. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  1444. (u32)rdev->mc.vram_start);
  1445. }
  1446. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1447. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1448. /* unblackout the MC */
  1449. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1450. tmp &= ~BLACKOUT_MODE_MASK;
  1451. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  1452. /* allow CPU access */
  1453. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1454. for (i = 0; i < rdev->num_crtc; i++) {
  1455. if (save->crtc_enabled[i]) {
  1456. if (ASIC_IS_DCE6(rdev)) {
  1457. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1458. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1459. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1460. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1461. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1462. } else {
  1463. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1464. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1465. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1466. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1467. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1468. }
  1469. /* wait for the next frame */
  1470. frame_count = radeon_get_vblank_counter(rdev, i);
  1471. for (j = 0; j < rdev->usec_timeout; j++) {
  1472. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1473. break;
  1474. udelay(1);
  1475. }
  1476. }
  1477. }
  1478. /* Unlock vga access */
  1479. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1480. mdelay(1);
  1481. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1482. }
  1483. void evergreen_mc_program(struct radeon_device *rdev)
  1484. {
  1485. struct evergreen_mc_save save;
  1486. u32 tmp;
  1487. int i, j;
  1488. /* Initialize HDP */
  1489. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1490. WREG32((0x2c14 + j), 0x00000000);
  1491. WREG32((0x2c18 + j), 0x00000000);
  1492. WREG32((0x2c1c + j), 0x00000000);
  1493. WREG32((0x2c20 + j), 0x00000000);
  1494. WREG32((0x2c24 + j), 0x00000000);
  1495. }
  1496. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1497. evergreen_mc_stop(rdev, &save);
  1498. if (evergreen_mc_wait_for_idle(rdev)) {
  1499. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1500. }
  1501. /* Lockout access through VGA aperture*/
  1502. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1503. /* Update configuration */
  1504. if (rdev->flags & RADEON_IS_AGP) {
  1505. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1506. /* VRAM before AGP */
  1507. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1508. rdev->mc.vram_start >> 12);
  1509. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1510. rdev->mc.gtt_end >> 12);
  1511. } else {
  1512. /* VRAM after AGP */
  1513. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1514. rdev->mc.gtt_start >> 12);
  1515. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1516. rdev->mc.vram_end >> 12);
  1517. }
  1518. } else {
  1519. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1520. rdev->mc.vram_start >> 12);
  1521. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1522. rdev->mc.vram_end >> 12);
  1523. }
  1524. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1525. /* llano/ontario only */
  1526. if ((rdev->family == CHIP_PALM) ||
  1527. (rdev->family == CHIP_SUMO) ||
  1528. (rdev->family == CHIP_SUMO2)) {
  1529. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1530. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1531. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1532. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1533. }
  1534. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1535. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1536. WREG32(MC_VM_FB_LOCATION, tmp);
  1537. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1538. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1539. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1540. if (rdev->flags & RADEON_IS_AGP) {
  1541. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1542. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1543. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1544. } else {
  1545. WREG32(MC_VM_AGP_BASE, 0);
  1546. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1547. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1548. }
  1549. if (evergreen_mc_wait_for_idle(rdev)) {
  1550. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1551. }
  1552. evergreen_mc_resume(rdev, &save);
  1553. /* we need to own VRAM, so turn off the VGA renderer here
  1554. * to stop it overwriting our objects */
  1555. rv515_vga_render_disable(rdev);
  1556. }
  1557. /*
  1558. * CP.
  1559. */
  1560. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1561. {
  1562. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1563. u32 next_rptr;
  1564. /* set to DX10/11 mode */
  1565. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1566. radeon_ring_write(ring, 1);
  1567. if (ring->rptr_save_reg) {
  1568. next_rptr = ring->wptr + 3 + 4;
  1569. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1570. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1571. PACKET3_SET_CONFIG_REG_START) >> 2));
  1572. radeon_ring_write(ring, next_rptr);
  1573. } else if (rdev->wb.enabled) {
  1574. next_rptr = ring->wptr + 5 + 4;
  1575. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1576. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1577. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1578. radeon_ring_write(ring, next_rptr);
  1579. radeon_ring_write(ring, 0);
  1580. }
  1581. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1582. radeon_ring_write(ring,
  1583. #ifdef __BIG_ENDIAN
  1584. (2 << 0) |
  1585. #endif
  1586. (ib->gpu_addr & 0xFFFFFFFC));
  1587. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1588. radeon_ring_write(ring, ib->length_dw);
  1589. }
  1590. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1591. {
  1592. const __be32 *fw_data;
  1593. int i;
  1594. if (!rdev->me_fw || !rdev->pfp_fw)
  1595. return -EINVAL;
  1596. r700_cp_stop(rdev);
  1597. WREG32(CP_RB_CNTL,
  1598. #ifdef __BIG_ENDIAN
  1599. BUF_SWAP_32BIT |
  1600. #endif
  1601. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1602. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1603. WREG32(CP_PFP_UCODE_ADDR, 0);
  1604. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1605. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1606. WREG32(CP_PFP_UCODE_ADDR, 0);
  1607. fw_data = (const __be32 *)rdev->me_fw->data;
  1608. WREG32(CP_ME_RAM_WADDR, 0);
  1609. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1610. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1611. WREG32(CP_PFP_UCODE_ADDR, 0);
  1612. WREG32(CP_ME_RAM_WADDR, 0);
  1613. WREG32(CP_ME_RAM_RADDR, 0);
  1614. return 0;
  1615. }
  1616. static int evergreen_cp_start(struct radeon_device *rdev)
  1617. {
  1618. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1619. int r, i;
  1620. uint32_t cp_me;
  1621. r = radeon_ring_lock(rdev, ring, 7);
  1622. if (r) {
  1623. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1624. return r;
  1625. }
  1626. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1627. radeon_ring_write(ring, 0x1);
  1628. radeon_ring_write(ring, 0x0);
  1629. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1630. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1631. radeon_ring_write(ring, 0);
  1632. radeon_ring_write(ring, 0);
  1633. radeon_ring_unlock_commit(rdev, ring);
  1634. cp_me = 0xff;
  1635. WREG32(CP_ME_CNTL, cp_me);
  1636. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1637. if (r) {
  1638. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1639. return r;
  1640. }
  1641. /* setup clear context state */
  1642. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1643. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1644. for (i = 0; i < evergreen_default_size; i++)
  1645. radeon_ring_write(ring, evergreen_default_state[i]);
  1646. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1647. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1648. /* set clear context state */
  1649. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1650. radeon_ring_write(ring, 0);
  1651. /* SQ_VTX_BASE_VTX_LOC */
  1652. radeon_ring_write(ring, 0xc0026f00);
  1653. radeon_ring_write(ring, 0x00000000);
  1654. radeon_ring_write(ring, 0x00000000);
  1655. radeon_ring_write(ring, 0x00000000);
  1656. /* Clear consts */
  1657. radeon_ring_write(ring, 0xc0036f00);
  1658. radeon_ring_write(ring, 0x00000bc4);
  1659. radeon_ring_write(ring, 0xffffffff);
  1660. radeon_ring_write(ring, 0xffffffff);
  1661. radeon_ring_write(ring, 0xffffffff);
  1662. radeon_ring_write(ring, 0xc0026900);
  1663. radeon_ring_write(ring, 0x00000316);
  1664. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1665. radeon_ring_write(ring, 0x00000010); /* */
  1666. radeon_ring_unlock_commit(rdev, ring);
  1667. return 0;
  1668. }
  1669. static int evergreen_cp_resume(struct radeon_device *rdev)
  1670. {
  1671. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1672. u32 tmp;
  1673. u32 rb_bufsz;
  1674. int r;
  1675. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1676. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1677. SOFT_RESET_PA |
  1678. SOFT_RESET_SH |
  1679. SOFT_RESET_VGT |
  1680. SOFT_RESET_SPI |
  1681. SOFT_RESET_SX));
  1682. RREG32(GRBM_SOFT_RESET);
  1683. mdelay(15);
  1684. WREG32(GRBM_SOFT_RESET, 0);
  1685. RREG32(GRBM_SOFT_RESET);
  1686. /* Set ring buffer size */
  1687. rb_bufsz = drm_order(ring->ring_size / 8);
  1688. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1689. #ifdef __BIG_ENDIAN
  1690. tmp |= BUF_SWAP_32BIT;
  1691. #endif
  1692. WREG32(CP_RB_CNTL, tmp);
  1693. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1694. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1695. /* Set the write pointer delay */
  1696. WREG32(CP_RB_WPTR_DELAY, 0);
  1697. /* Initialize the ring buffer's read and write pointers */
  1698. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1699. WREG32(CP_RB_RPTR_WR, 0);
  1700. ring->wptr = 0;
  1701. WREG32(CP_RB_WPTR, ring->wptr);
  1702. /* set the wb address whether it's enabled or not */
  1703. WREG32(CP_RB_RPTR_ADDR,
  1704. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1705. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1706. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1707. if (rdev->wb.enabled)
  1708. WREG32(SCRATCH_UMSK, 0xff);
  1709. else {
  1710. tmp |= RB_NO_UPDATE;
  1711. WREG32(SCRATCH_UMSK, 0);
  1712. }
  1713. mdelay(1);
  1714. WREG32(CP_RB_CNTL, tmp);
  1715. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1716. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1717. ring->rptr = RREG32(CP_RB_RPTR);
  1718. evergreen_cp_start(rdev);
  1719. ring->ready = true;
  1720. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1721. if (r) {
  1722. ring->ready = false;
  1723. return r;
  1724. }
  1725. return 0;
  1726. }
  1727. /*
  1728. * Core functions
  1729. */
  1730. static void evergreen_gpu_init(struct radeon_device *rdev)
  1731. {
  1732. u32 gb_addr_config;
  1733. u32 mc_shared_chmap, mc_arb_ramcfg;
  1734. u32 sx_debug_1;
  1735. u32 smx_dc_ctl0;
  1736. u32 sq_config;
  1737. u32 sq_lds_resource_mgmt;
  1738. u32 sq_gpr_resource_mgmt_1;
  1739. u32 sq_gpr_resource_mgmt_2;
  1740. u32 sq_gpr_resource_mgmt_3;
  1741. u32 sq_thread_resource_mgmt;
  1742. u32 sq_thread_resource_mgmt_2;
  1743. u32 sq_stack_resource_mgmt_1;
  1744. u32 sq_stack_resource_mgmt_2;
  1745. u32 sq_stack_resource_mgmt_3;
  1746. u32 vgt_cache_invalidation;
  1747. u32 hdp_host_path_cntl, tmp;
  1748. u32 disabled_rb_mask;
  1749. int i, j, num_shader_engines, ps_thread_count;
  1750. switch (rdev->family) {
  1751. case CHIP_CYPRESS:
  1752. case CHIP_HEMLOCK:
  1753. rdev->config.evergreen.num_ses = 2;
  1754. rdev->config.evergreen.max_pipes = 4;
  1755. rdev->config.evergreen.max_tile_pipes = 8;
  1756. rdev->config.evergreen.max_simds = 10;
  1757. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1758. rdev->config.evergreen.max_gprs = 256;
  1759. rdev->config.evergreen.max_threads = 248;
  1760. rdev->config.evergreen.max_gs_threads = 32;
  1761. rdev->config.evergreen.max_stack_entries = 512;
  1762. rdev->config.evergreen.sx_num_of_sets = 4;
  1763. rdev->config.evergreen.sx_max_export_size = 256;
  1764. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1765. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1766. rdev->config.evergreen.max_hw_contexts = 8;
  1767. rdev->config.evergreen.sq_num_cf_insts = 2;
  1768. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1769. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1770. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1771. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1772. break;
  1773. case CHIP_JUNIPER:
  1774. rdev->config.evergreen.num_ses = 1;
  1775. rdev->config.evergreen.max_pipes = 4;
  1776. rdev->config.evergreen.max_tile_pipes = 4;
  1777. rdev->config.evergreen.max_simds = 10;
  1778. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1779. rdev->config.evergreen.max_gprs = 256;
  1780. rdev->config.evergreen.max_threads = 248;
  1781. rdev->config.evergreen.max_gs_threads = 32;
  1782. rdev->config.evergreen.max_stack_entries = 512;
  1783. rdev->config.evergreen.sx_num_of_sets = 4;
  1784. rdev->config.evergreen.sx_max_export_size = 256;
  1785. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1786. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1787. rdev->config.evergreen.max_hw_contexts = 8;
  1788. rdev->config.evergreen.sq_num_cf_insts = 2;
  1789. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1790. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1791. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1792. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1793. break;
  1794. case CHIP_REDWOOD:
  1795. rdev->config.evergreen.num_ses = 1;
  1796. rdev->config.evergreen.max_pipes = 4;
  1797. rdev->config.evergreen.max_tile_pipes = 4;
  1798. rdev->config.evergreen.max_simds = 5;
  1799. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1800. rdev->config.evergreen.max_gprs = 256;
  1801. rdev->config.evergreen.max_threads = 248;
  1802. rdev->config.evergreen.max_gs_threads = 32;
  1803. rdev->config.evergreen.max_stack_entries = 256;
  1804. rdev->config.evergreen.sx_num_of_sets = 4;
  1805. rdev->config.evergreen.sx_max_export_size = 256;
  1806. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1807. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1808. rdev->config.evergreen.max_hw_contexts = 8;
  1809. rdev->config.evergreen.sq_num_cf_insts = 2;
  1810. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1811. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1812. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1813. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1814. break;
  1815. case CHIP_CEDAR:
  1816. default:
  1817. rdev->config.evergreen.num_ses = 1;
  1818. rdev->config.evergreen.max_pipes = 2;
  1819. rdev->config.evergreen.max_tile_pipes = 2;
  1820. rdev->config.evergreen.max_simds = 2;
  1821. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1822. rdev->config.evergreen.max_gprs = 256;
  1823. rdev->config.evergreen.max_threads = 192;
  1824. rdev->config.evergreen.max_gs_threads = 16;
  1825. rdev->config.evergreen.max_stack_entries = 256;
  1826. rdev->config.evergreen.sx_num_of_sets = 4;
  1827. rdev->config.evergreen.sx_max_export_size = 128;
  1828. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1829. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1830. rdev->config.evergreen.max_hw_contexts = 4;
  1831. rdev->config.evergreen.sq_num_cf_insts = 1;
  1832. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1833. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1834. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1835. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1836. break;
  1837. case CHIP_PALM:
  1838. rdev->config.evergreen.num_ses = 1;
  1839. rdev->config.evergreen.max_pipes = 2;
  1840. rdev->config.evergreen.max_tile_pipes = 2;
  1841. rdev->config.evergreen.max_simds = 2;
  1842. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1843. rdev->config.evergreen.max_gprs = 256;
  1844. rdev->config.evergreen.max_threads = 192;
  1845. rdev->config.evergreen.max_gs_threads = 16;
  1846. rdev->config.evergreen.max_stack_entries = 256;
  1847. rdev->config.evergreen.sx_num_of_sets = 4;
  1848. rdev->config.evergreen.sx_max_export_size = 128;
  1849. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1850. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1851. rdev->config.evergreen.max_hw_contexts = 4;
  1852. rdev->config.evergreen.sq_num_cf_insts = 1;
  1853. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1854. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1855. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1856. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1857. break;
  1858. case CHIP_SUMO:
  1859. rdev->config.evergreen.num_ses = 1;
  1860. rdev->config.evergreen.max_pipes = 4;
  1861. rdev->config.evergreen.max_tile_pipes = 4;
  1862. if (rdev->pdev->device == 0x9648)
  1863. rdev->config.evergreen.max_simds = 3;
  1864. else if ((rdev->pdev->device == 0x9647) ||
  1865. (rdev->pdev->device == 0x964a))
  1866. rdev->config.evergreen.max_simds = 4;
  1867. else
  1868. rdev->config.evergreen.max_simds = 5;
  1869. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1870. rdev->config.evergreen.max_gprs = 256;
  1871. rdev->config.evergreen.max_threads = 248;
  1872. rdev->config.evergreen.max_gs_threads = 32;
  1873. rdev->config.evergreen.max_stack_entries = 256;
  1874. rdev->config.evergreen.sx_num_of_sets = 4;
  1875. rdev->config.evergreen.sx_max_export_size = 256;
  1876. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1877. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1878. rdev->config.evergreen.max_hw_contexts = 8;
  1879. rdev->config.evergreen.sq_num_cf_insts = 2;
  1880. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1881. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1882. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1883. gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
  1884. break;
  1885. case CHIP_SUMO2:
  1886. rdev->config.evergreen.num_ses = 1;
  1887. rdev->config.evergreen.max_pipes = 4;
  1888. rdev->config.evergreen.max_tile_pipes = 4;
  1889. rdev->config.evergreen.max_simds = 2;
  1890. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1891. rdev->config.evergreen.max_gprs = 256;
  1892. rdev->config.evergreen.max_threads = 248;
  1893. rdev->config.evergreen.max_gs_threads = 32;
  1894. rdev->config.evergreen.max_stack_entries = 512;
  1895. rdev->config.evergreen.sx_num_of_sets = 4;
  1896. rdev->config.evergreen.sx_max_export_size = 256;
  1897. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1898. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1899. rdev->config.evergreen.max_hw_contexts = 8;
  1900. rdev->config.evergreen.sq_num_cf_insts = 2;
  1901. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1902. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1903. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1904. gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
  1905. break;
  1906. case CHIP_BARTS:
  1907. rdev->config.evergreen.num_ses = 2;
  1908. rdev->config.evergreen.max_pipes = 4;
  1909. rdev->config.evergreen.max_tile_pipes = 8;
  1910. rdev->config.evergreen.max_simds = 7;
  1911. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1912. rdev->config.evergreen.max_gprs = 256;
  1913. rdev->config.evergreen.max_threads = 248;
  1914. rdev->config.evergreen.max_gs_threads = 32;
  1915. rdev->config.evergreen.max_stack_entries = 512;
  1916. rdev->config.evergreen.sx_num_of_sets = 4;
  1917. rdev->config.evergreen.sx_max_export_size = 256;
  1918. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1919. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1920. rdev->config.evergreen.max_hw_contexts = 8;
  1921. rdev->config.evergreen.sq_num_cf_insts = 2;
  1922. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1923. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1924. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1925. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1926. break;
  1927. case CHIP_TURKS:
  1928. rdev->config.evergreen.num_ses = 1;
  1929. rdev->config.evergreen.max_pipes = 4;
  1930. rdev->config.evergreen.max_tile_pipes = 4;
  1931. rdev->config.evergreen.max_simds = 6;
  1932. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1933. rdev->config.evergreen.max_gprs = 256;
  1934. rdev->config.evergreen.max_threads = 248;
  1935. rdev->config.evergreen.max_gs_threads = 32;
  1936. rdev->config.evergreen.max_stack_entries = 256;
  1937. rdev->config.evergreen.sx_num_of_sets = 4;
  1938. rdev->config.evergreen.sx_max_export_size = 256;
  1939. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1940. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1941. rdev->config.evergreen.max_hw_contexts = 8;
  1942. rdev->config.evergreen.sq_num_cf_insts = 2;
  1943. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1944. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1945. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1946. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1947. break;
  1948. case CHIP_CAICOS:
  1949. rdev->config.evergreen.num_ses = 1;
  1950. rdev->config.evergreen.max_pipes = 2;
  1951. rdev->config.evergreen.max_tile_pipes = 2;
  1952. rdev->config.evergreen.max_simds = 2;
  1953. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1954. rdev->config.evergreen.max_gprs = 256;
  1955. rdev->config.evergreen.max_threads = 192;
  1956. rdev->config.evergreen.max_gs_threads = 16;
  1957. rdev->config.evergreen.max_stack_entries = 256;
  1958. rdev->config.evergreen.sx_num_of_sets = 4;
  1959. rdev->config.evergreen.sx_max_export_size = 128;
  1960. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1961. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1962. rdev->config.evergreen.max_hw_contexts = 4;
  1963. rdev->config.evergreen.sq_num_cf_insts = 1;
  1964. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1965. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1966. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1967. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1968. break;
  1969. }
  1970. /* Initialize HDP */
  1971. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1972. WREG32((0x2c14 + j), 0x00000000);
  1973. WREG32((0x2c18 + j), 0x00000000);
  1974. WREG32((0x2c1c + j), 0x00000000);
  1975. WREG32((0x2c20 + j), 0x00000000);
  1976. WREG32((0x2c24 + j), 0x00000000);
  1977. }
  1978. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1979. evergreen_fix_pci_max_read_req_size(rdev);
  1980. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1981. if ((rdev->family == CHIP_PALM) ||
  1982. (rdev->family == CHIP_SUMO) ||
  1983. (rdev->family == CHIP_SUMO2))
  1984. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1985. else
  1986. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1987. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1988. * not have bank info, so create a custom tiling dword.
  1989. * bits 3:0 num_pipes
  1990. * bits 7:4 num_banks
  1991. * bits 11:8 group_size
  1992. * bits 15:12 row_size
  1993. */
  1994. rdev->config.evergreen.tile_config = 0;
  1995. switch (rdev->config.evergreen.max_tile_pipes) {
  1996. case 1:
  1997. default:
  1998. rdev->config.evergreen.tile_config |= (0 << 0);
  1999. break;
  2000. case 2:
  2001. rdev->config.evergreen.tile_config |= (1 << 0);
  2002. break;
  2003. case 4:
  2004. rdev->config.evergreen.tile_config |= (2 << 0);
  2005. break;
  2006. case 8:
  2007. rdev->config.evergreen.tile_config |= (3 << 0);
  2008. break;
  2009. }
  2010. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  2011. if (rdev->flags & RADEON_IS_IGP)
  2012. rdev->config.evergreen.tile_config |= 1 << 4;
  2013. else {
  2014. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  2015. case 0: /* four banks */
  2016. rdev->config.evergreen.tile_config |= 0 << 4;
  2017. break;
  2018. case 1: /* eight banks */
  2019. rdev->config.evergreen.tile_config |= 1 << 4;
  2020. break;
  2021. case 2: /* sixteen banks */
  2022. default:
  2023. rdev->config.evergreen.tile_config |= 2 << 4;
  2024. break;
  2025. }
  2026. }
  2027. rdev->config.evergreen.tile_config |= 0 << 8;
  2028. rdev->config.evergreen.tile_config |=
  2029. ((gb_addr_config & 0x30000000) >> 28) << 12;
  2030. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  2031. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  2032. u32 efuse_straps_4;
  2033. u32 efuse_straps_3;
  2034. WREG32(RCU_IND_INDEX, 0x204);
  2035. efuse_straps_4 = RREG32(RCU_IND_DATA);
  2036. WREG32(RCU_IND_INDEX, 0x203);
  2037. efuse_straps_3 = RREG32(RCU_IND_DATA);
  2038. tmp = (((efuse_straps_4 & 0xf) << 4) |
  2039. ((efuse_straps_3 & 0xf0000000) >> 28));
  2040. } else {
  2041. tmp = 0;
  2042. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  2043. u32 rb_disable_bitmap;
  2044. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  2045. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  2046. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  2047. tmp <<= 4;
  2048. tmp |= rb_disable_bitmap;
  2049. }
  2050. }
  2051. /* enabled rb are just the one not disabled :) */
  2052. disabled_rb_mask = tmp;
  2053. tmp = 0;
  2054. for (i = 0; i < rdev->config.evergreen.max_backends; i++)
  2055. tmp |= (1 << i);
  2056. /* if all the backends are disabled, fix it up here */
  2057. if ((disabled_rb_mask & tmp) == tmp) {
  2058. for (i = 0; i < rdev->config.evergreen.max_backends; i++)
  2059. disabled_rb_mask &= ~(1 << i);
  2060. }
  2061. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  2062. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  2063. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2064. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  2065. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2066. WREG32(DMA_TILING_CONFIG, gb_addr_config);
  2067. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2068. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2069. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2070. if ((rdev->config.evergreen.max_backends == 1) &&
  2071. (rdev->flags & RADEON_IS_IGP)) {
  2072. if ((disabled_rb_mask & 3) == 1) {
  2073. /* RB0 disabled, RB1 enabled */
  2074. tmp = 0x11111111;
  2075. } else {
  2076. /* RB1 disabled, RB0 enabled */
  2077. tmp = 0x00000000;
  2078. }
  2079. } else {
  2080. tmp = gb_addr_config & NUM_PIPES_MASK;
  2081. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  2082. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  2083. }
  2084. WREG32(GB_BACKEND_MAP, tmp);
  2085. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  2086. WREG32(CGTS_TCC_DISABLE, 0);
  2087. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  2088. WREG32(CGTS_USER_TCC_DISABLE, 0);
  2089. /* set HW defaults for 3D engine */
  2090. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  2091. ROQ_IB2_START(0x2b)));
  2092. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  2093. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  2094. SYNC_GRADIENT |
  2095. SYNC_WALKER |
  2096. SYNC_ALIGNER));
  2097. sx_debug_1 = RREG32(SX_DEBUG_1);
  2098. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  2099. WREG32(SX_DEBUG_1, sx_debug_1);
  2100. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  2101. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  2102. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  2103. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  2104. if (rdev->family <= CHIP_SUMO2)
  2105. WREG32(SMX_SAR_CTL0, 0x00010000);
  2106. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  2107. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  2108. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  2109. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  2110. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  2111. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  2112. WREG32(VGT_NUM_INSTANCES, 1);
  2113. WREG32(SPI_CONFIG_CNTL, 0);
  2114. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2115. WREG32(CP_PERFMON_CNTL, 0);
  2116. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  2117. FETCH_FIFO_HIWATER(0x4) |
  2118. DONE_FIFO_HIWATER(0xe0) |
  2119. ALU_UPDATE_FIFO_HIWATER(0x8)));
  2120. sq_config = RREG32(SQ_CONFIG);
  2121. sq_config &= ~(PS_PRIO(3) |
  2122. VS_PRIO(3) |
  2123. GS_PRIO(3) |
  2124. ES_PRIO(3));
  2125. sq_config |= (VC_ENABLE |
  2126. EXPORT_SRC_C |
  2127. PS_PRIO(0) |
  2128. VS_PRIO(1) |
  2129. GS_PRIO(2) |
  2130. ES_PRIO(3));
  2131. switch (rdev->family) {
  2132. case CHIP_CEDAR:
  2133. case CHIP_PALM:
  2134. case CHIP_SUMO:
  2135. case CHIP_SUMO2:
  2136. case CHIP_CAICOS:
  2137. /* no vertex cache */
  2138. sq_config &= ~VC_ENABLE;
  2139. break;
  2140. default:
  2141. break;
  2142. }
  2143. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  2144. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  2145. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  2146. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  2147. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2148. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2149. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2150. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2151. switch (rdev->family) {
  2152. case CHIP_CEDAR:
  2153. case CHIP_PALM:
  2154. case CHIP_SUMO:
  2155. case CHIP_SUMO2:
  2156. ps_thread_count = 96;
  2157. break;
  2158. default:
  2159. ps_thread_count = 128;
  2160. break;
  2161. }
  2162. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  2163. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2164. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2165. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2166. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2167. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2168. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2169. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2170. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2171. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2172. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2173. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2174. WREG32(SQ_CONFIG, sq_config);
  2175. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2176. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2177. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2178. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2179. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2180. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2181. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2182. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2183. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2184. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2185. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2186. FORCE_EOV_MAX_REZ_CNT(255)));
  2187. switch (rdev->family) {
  2188. case CHIP_CEDAR:
  2189. case CHIP_PALM:
  2190. case CHIP_SUMO:
  2191. case CHIP_SUMO2:
  2192. case CHIP_CAICOS:
  2193. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2194. break;
  2195. default:
  2196. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2197. break;
  2198. }
  2199. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2200. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2201. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2202. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2203. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2204. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2205. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2206. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2207. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2208. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2209. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2210. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2211. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2212. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2213. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2214. /* clear render buffer base addresses */
  2215. WREG32(CB_COLOR0_BASE, 0);
  2216. WREG32(CB_COLOR1_BASE, 0);
  2217. WREG32(CB_COLOR2_BASE, 0);
  2218. WREG32(CB_COLOR3_BASE, 0);
  2219. WREG32(CB_COLOR4_BASE, 0);
  2220. WREG32(CB_COLOR5_BASE, 0);
  2221. WREG32(CB_COLOR6_BASE, 0);
  2222. WREG32(CB_COLOR7_BASE, 0);
  2223. WREG32(CB_COLOR8_BASE, 0);
  2224. WREG32(CB_COLOR9_BASE, 0);
  2225. WREG32(CB_COLOR10_BASE, 0);
  2226. WREG32(CB_COLOR11_BASE, 0);
  2227. /* set the shader const cache sizes to 0 */
  2228. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2229. WREG32(i, 0);
  2230. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2231. WREG32(i, 0);
  2232. tmp = RREG32(HDP_MISC_CNTL);
  2233. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2234. WREG32(HDP_MISC_CNTL, tmp);
  2235. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2236. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2237. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2238. udelay(50);
  2239. }
  2240. int evergreen_mc_init(struct radeon_device *rdev)
  2241. {
  2242. u32 tmp;
  2243. int chansize, numchan;
  2244. /* Get VRAM informations */
  2245. rdev->mc.vram_is_ddr = true;
  2246. if ((rdev->family == CHIP_PALM) ||
  2247. (rdev->family == CHIP_SUMO) ||
  2248. (rdev->family == CHIP_SUMO2))
  2249. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2250. else
  2251. tmp = RREG32(MC_ARB_RAMCFG);
  2252. if (tmp & CHANSIZE_OVERRIDE) {
  2253. chansize = 16;
  2254. } else if (tmp & CHANSIZE_MASK) {
  2255. chansize = 64;
  2256. } else {
  2257. chansize = 32;
  2258. }
  2259. tmp = RREG32(MC_SHARED_CHMAP);
  2260. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2261. case 0:
  2262. default:
  2263. numchan = 1;
  2264. break;
  2265. case 1:
  2266. numchan = 2;
  2267. break;
  2268. case 2:
  2269. numchan = 4;
  2270. break;
  2271. case 3:
  2272. numchan = 8;
  2273. break;
  2274. }
  2275. rdev->mc.vram_width = numchan * chansize;
  2276. /* Could aper size report 0 ? */
  2277. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2278. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2279. /* Setup GPU memory space */
  2280. if ((rdev->family == CHIP_PALM) ||
  2281. (rdev->family == CHIP_SUMO) ||
  2282. (rdev->family == CHIP_SUMO2)) {
  2283. /* size in bytes on fusion */
  2284. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2285. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2286. } else {
  2287. /* size in MB on evergreen/cayman/tn */
  2288. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2289. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2290. }
  2291. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2292. r700_vram_gtt_location(rdev, &rdev->mc);
  2293. radeon_update_bandwidth_info(rdev);
  2294. return 0;
  2295. }
  2296. void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
  2297. {
  2298. dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
  2299. RREG32(GRBM_STATUS));
  2300. dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
  2301. RREG32(GRBM_STATUS_SE0));
  2302. dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
  2303. RREG32(GRBM_STATUS_SE1));
  2304. dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
  2305. RREG32(SRBM_STATUS));
  2306. dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
  2307. RREG32(SRBM_STATUS2));
  2308. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2309. RREG32(CP_STALLED_STAT1));
  2310. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2311. RREG32(CP_STALLED_STAT2));
  2312. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2313. RREG32(CP_BUSY_STAT));
  2314. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2315. RREG32(CP_STAT));
  2316. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  2317. RREG32(DMA_STATUS_REG));
  2318. if (rdev->family >= CHIP_CAYMAN) {
  2319. dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
  2320. RREG32(DMA_STATUS_REG + 0x800));
  2321. }
  2322. }
  2323. bool evergreen_is_display_hung(struct radeon_device *rdev)
  2324. {
  2325. u32 crtc_hung = 0;
  2326. u32 crtc_status[6];
  2327. u32 i, j, tmp;
  2328. for (i = 0; i < rdev->num_crtc; i++) {
  2329. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
  2330. crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2331. crtc_hung |= (1 << i);
  2332. }
  2333. }
  2334. for (j = 0; j < 10; j++) {
  2335. for (i = 0; i < rdev->num_crtc; i++) {
  2336. if (crtc_hung & (1 << i)) {
  2337. tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2338. if (tmp != crtc_status[i])
  2339. crtc_hung &= ~(1 << i);
  2340. }
  2341. }
  2342. if (crtc_hung == 0)
  2343. return false;
  2344. udelay(100);
  2345. }
  2346. return true;
  2347. }
  2348. static u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
  2349. {
  2350. u32 reset_mask = 0;
  2351. u32 tmp;
  2352. /* GRBM_STATUS */
  2353. tmp = RREG32(GRBM_STATUS);
  2354. if (tmp & (PA_BUSY | SC_BUSY |
  2355. SH_BUSY | SX_BUSY |
  2356. TA_BUSY | VGT_BUSY |
  2357. DB_BUSY | CB_BUSY |
  2358. SPI_BUSY | VGT_BUSY_NO_DMA))
  2359. reset_mask |= RADEON_RESET_GFX;
  2360. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  2361. CP_BUSY | CP_COHERENCY_BUSY))
  2362. reset_mask |= RADEON_RESET_CP;
  2363. if (tmp & GRBM_EE_BUSY)
  2364. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  2365. /* DMA_STATUS_REG */
  2366. tmp = RREG32(DMA_STATUS_REG);
  2367. if (!(tmp & DMA_IDLE))
  2368. reset_mask |= RADEON_RESET_DMA;
  2369. /* SRBM_STATUS2 */
  2370. tmp = RREG32(SRBM_STATUS2);
  2371. if (tmp & DMA_BUSY)
  2372. reset_mask |= RADEON_RESET_DMA;
  2373. /* SRBM_STATUS */
  2374. tmp = RREG32(SRBM_STATUS);
  2375. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  2376. reset_mask |= RADEON_RESET_RLC;
  2377. if (tmp & IH_BUSY)
  2378. reset_mask |= RADEON_RESET_IH;
  2379. if (tmp & SEM_BUSY)
  2380. reset_mask |= RADEON_RESET_SEM;
  2381. if (tmp & GRBM_RQ_PENDING)
  2382. reset_mask |= RADEON_RESET_GRBM;
  2383. if (tmp & VMC_BUSY)
  2384. reset_mask |= RADEON_RESET_VMC;
  2385. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2386. MCC_BUSY | MCD_BUSY))
  2387. reset_mask |= RADEON_RESET_MC;
  2388. if (evergreen_is_display_hung(rdev))
  2389. reset_mask |= RADEON_RESET_DISPLAY;
  2390. /* VM_L2_STATUS */
  2391. tmp = RREG32(VM_L2_STATUS);
  2392. if (tmp & L2_BUSY)
  2393. reset_mask |= RADEON_RESET_VMC;
  2394. /* Skip MC reset as it's mostly likely not hung, just busy */
  2395. if (reset_mask & RADEON_RESET_MC) {
  2396. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2397. reset_mask &= ~RADEON_RESET_MC;
  2398. }
  2399. return reset_mask;
  2400. }
  2401. static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2402. {
  2403. struct evergreen_mc_save save;
  2404. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2405. u32 tmp;
  2406. if (reset_mask == 0)
  2407. return;
  2408. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2409. evergreen_print_gpu_status_regs(rdev);
  2410. /* Disable CP parsing/prefetching */
  2411. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2412. if (reset_mask & RADEON_RESET_DMA) {
  2413. /* Disable DMA */
  2414. tmp = RREG32(DMA_RB_CNTL);
  2415. tmp &= ~DMA_RB_ENABLE;
  2416. WREG32(DMA_RB_CNTL, tmp);
  2417. }
  2418. udelay(50);
  2419. evergreen_mc_stop(rdev, &save);
  2420. if (evergreen_mc_wait_for_idle(rdev)) {
  2421. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2422. }
  2423. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  2424. grbm_soft_reset |= SOFT_RESET_DB |
  2425. SOFT_RESET_CB |
  2426. SOFT_RESET_PA |
  2427. SOFT_RESET_SC |
  2428. SOFT_RESET_SPI |
  2429. SOFT_RESET_SX |
  2430. SOFT_RESET_SH |
  2431. SOFT_RESET_TC |
  2432. SOFT_RESET_TA |
  2433. SOFT_RESET_VC |
  2434. SOFT_RESET_VGT;
  2435. }
  2436. if (reset_mask & RADEON_RESET_CP) {
  2437. grbm_soft_reset |= SOFT_RESET_CP |
  2438. SOFT_RESET_VGT;
  2439. srbm_soft_reset |= SOFT_RESET_GRBM;
  2440. }
  2441. if (reset_mask & RADEON_RESET_DMA)
  2442. srbm_soft_reset |= SOFT_RESET_DMA;
  2443. if (reset_mask & RADEON_RESET_DISPLAY)
  2444. srbm_soft_reset |= SOFT_RESET_DC;
  2445. if (reset_mask & RADEON_RESET_RLC)
  2446. srbm_soft_reset |= SOFT_RESET_RLC;
  2447. if (reset_mask & RADEON_RESET_SEM)
  2448. srbm_soft_reset |= SOFT_RESET_SEM;
  2449. if (reset_mask & RADEON_RESET_IH)
  2450. srbm_soft_reset |= SOFT_RESET_IH;
  2451. if (reset_mask & RADEON_RESET_GRBM)
  2452. srbm_soft_reset |= SOFT_RESET_GRBM;
  2453. if (reset_mask & RADEON_RESET_VMC)
  2454. srbm_soft_reset |= SOFT_RESET_VMC;
  2455. if (!(rdev->flags & RADEON_IS_IGP)) {
  2456. if (reset_mask & RADEON_RESET_MC)
  2457. srbm_soft_reset |= SOFT_RESET_MC;
  2458. }
  2459. if (grbm_soft_reset) {
  2460. tmp = RREG32(GRBM_SOFT_RESET);
  2461. tmp |= grbm_soft_reset;
  2462. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2463. WREG32(GRBM_SOFT_RESET, tmp);
  2464. tmp = RREG32(GRBM_SOFT_RESET);
  2465. udelay(50);
  2466. tmp &= ~grbm_soft_reset;
  2467. WREG32(GRBM_SOFT_RESET, tmp);
  2468. tmp = RREG32(GRBM_SOFT_RESET);
  2469. }
  2470. if (srbm_soft_reset) {
  2471. tmp = RREG32(SRBM_SOFT_RESET);
  2472. tmp |= srbm_soft_reset;
  2473. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2474. WREG32(SRBM_SOFT_RESET, tmp);
  2475. tmp = RREG32(SRBM_SOFT_RESET);
  2476. udelay(50);
  2477. tmp &= ~srbm_soft_reset;
  2478. WREG32(SRBM_SOFT_RESET, tmp);
  2479. tmp = RREG32(SRBM_SOFT_RESET);
  2480. }
  2481. /* Wait a little for things to settle down */
  2482. udelay(50);
  2483. evergreen_mc_resume(rdev, &save);
  2484. udelay(50);
  2485. evergreen_print_gpu_status_regs(rdev);
  2486. }
  2487. int evergreen_asic_reset(struct radeon_device *rdev)
  2488. {
  2489. u32 reset_mask;
  2490. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2491. if (reset_mask)
  2492. r600_set_bios_scratch_engine_hung(rdev, true);
  2493. evergreen_gpu_soft_reset(rdev, reset_mask);
  2494. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2495. if (!reset_mask)
  2496. r600_set_bios_scratch_engine_hung(rdev, false);
  2497. return 0;
  2498. }
  2499. /**
  2500. * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
  2501. *
  2502. * @rdev: radeon_device pointer
  2503. * @ring: radeon_ring structure holding ring information
  2504. *
  2505. * Check if the GFX engine is locked up.
  2506. * Returns true if the engine appears to be locked up, false if not.
  2507. */
  2508. bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2509. {
  2510. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2511. if (!(reset_mask & (RADEON_RESET_GFX |
  2512. RADEON_RESET_COMPUTE |
  2513. RADEON_RESET_CP))) {
  2514. radeon_ring_lockup_update(ring);
  2515. return false;
  2516. }
  2517. /* force CP activities */
  2518. radeon_ring_force_activity(rdev, ring);
  2519. return radeon_ring_test_lockup(rdev, ring);
  2520. }
  2521. /**
  2522. * evergreen_dma_is_lockup - Check if the DMA engine is locked up
  2523. *
  2524. * @rdev: radeon_device pointer
  2525. * @ring: radeon_ring structure holding ring information
  2526. *
  2527. * Check if the async DMA engine is locked up.
  2528. * Returns true if the engine appears to be locked up, false if not.
  2529. */
  2530. bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2531. {
  2532. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2533. if (!(reset_mask & RADEON_RESET_DMA)) {
  2534. radeon_ring_lockup_update(ring);
  2535. return false;
  2536. }
  2537. /* force ring activities */
  2538. radeon_ring_force_activity(rdev, ring);
  2539. return radeon_ring_test_lockup(rdev, ring);
  2540. }
  2541. /* Interrupts */
  2542. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2543. {
  2544. if (crtc >= rdev->num_crtc)
  2545. return 0;
  2546. else
  2547. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  2548. }
  2549. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2550. {
  2551. u32 tmp;
  2552. if (rdev->family >= CHIP_CAYMAN) {
  2553. cayman_cp_int_cntl_setup(rdev, 0,
  2554. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2555. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2556. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2557. tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2558. WREG32(CAYMAN_DMA1_CNTL, tmp);
  2559. } else
  2560. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2561. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2562. WREG32(DMA_CNTL, tmp);
  2563. WREG32(GRBM_INT_CNTL, 0);
  2564. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2565. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2566. if (rdev->num_crtc >= 4) {
  2567. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2568. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2569. }
  2570. if (rdev->num_crtc >= 6) {
  2571. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2572. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2573. }
  2574. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2575. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2576. if (rdev->num_crtc >= 4) {
  2577. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2578. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2579. }
  2580. if (rdev->num_crtc >= 6) {
  2581. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2582. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2583. }
  2584. /* only one DAC on DCE6 */
  2585. if (!ASIC_IS_DCE6(rdev))
  2586. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2587. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2588. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2589. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2590. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2591. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2592. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2593. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2594. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2595. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2596. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2597. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2598. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2599. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2600. }
  2601. int evergreen_irq_set(struct radeon_device *rdev)
  2602. {
  2603. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2604. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2605. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2606. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2607. u32 grbm_int_cntl = 0;
  2608. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2609. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2610. u32 dma_cntl, dma_cntl1 = 0;
  2611. if (!rdev->irq.installed) {
  2612. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2613. return -EINVAL;
  2614. }
  2615. /* don't enable anything if the ih is disabled */
  2616. if (!rdev->ih.enabled) {
  2617. r600_disable_interrupts(rdev);
  2618. /* force the active interrupt state to all disabled */
  2619. evergreen_disable_interrupt_state(rdev);
  2620. return 0;
  2621. }
  2622. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2623. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2624. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2625. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2626. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2627. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2628. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2629. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2630. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2631. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2632. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2633. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2634. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2635. if (rdev->family >= CHIP_CAYMAN) {
  2636. /* enable CP interrupts on all rings */
  2637. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2638. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2639. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2640. }
  2641. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2642. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2643. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2644. }
  2645. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2646. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2647. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2648. }
  2649. } else {
  2650. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2651. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2652. cp_int_cntl |= RB_INT_ENABLE;
  2653. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2654. }
  2655. }
  2656. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  2657. DRM_DEBUG("r600_irq_set: sw int dma\n");
  2658. dma_cntl |= TRAP_ENABLE;
  2659. }
  2660. if (rdev->family >= CHIP_CAYMAN) {
  2661. dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2662. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  2663. DRM_DEBUG("r600_irq_set: sw int dma1\n");
  2664. dma_cntl1 |= TRAP_ENABLE;
  2665. }
  2666. }
  2667. if (rdev->irq.crtc_vblank_int[0] ||
  2668. atomic_read(&rdev->irq.pflip[0])) {
  2669. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2670. crtc1 |= VBLANK_INT_MASK;
  2671. }
  2672. if (rdev->irq.crtc_vblank_int[1] ||
  2673. atomic_read(&rdev->irq.pflip[1])) {
  2674. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2675. crtc2 |= VBLANK_INT_MASK;
  2676. }
  2677. if (rdev->irq.crtc_vblank_int[2] ||
  2678. atomic_read(&rdev->irq.pflip[2])) {
  2679. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2680. crtc3 |= VBLANK_INT_MASK;
  2681. }
  2682. if (rdev->irq.crtc_vblank_int[3] ||
  2683. atomic_read(&rdev->irq.pflip[3])) {
  2684. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2685. crtc4 |= VBLANK_INT_MASK;
  2686. }
  2687. if (rdev->irq.crtc_vblank_int[4] ||
  2688. atomic_read(&rdev->irq.pflip[4])) {
  2689. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2690. crtc5 |= VBLANK_INT_MASK;
  2691. }
  2692. if (rdev->irq.crtc_vblank_int[5] ||
  2693. atomic_read(&rdev->irq.pflip[5])) {
  2694. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2695. crtc6 |= VBLANK_INT_MASK;
  2696. }
  2697. if (rdev->irq.hpd[0]) {
  2698. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2699. hpd1 |= DC_HPDx_INT_EN;
  2700. }
  2701. if (rdev->irq.hpd[1]) {
  2702. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2703. hpd2 |= DC_HPDx_INT_EN;
  2704. }
  2705. if (rdev->irq.hpd[2]) {
  2706. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2707. hpd3 |= DC_HPDx_INT_EN;
  2708. }
  2709. if (rdev->irq.hpd[3]) {
  2710. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2711. hpd4 |= DC_HPDx_INT_EN;
  2712. }
  2713. if (rdev->irq.hpd[4]) {
  2714. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2715. hpd5 |= DC_HPDx_INT_EN;
  2716. }
  2717. if (rdev->irq.hpd[5]) {
  2718. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2719. hpd6 |= DC_HPDx_INT_EN;
  2720. }
  2721. if (rdev->irq.afmt[0]) {
  2722. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2723. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2724. }
  2725. if (rdev->irq.afmt[1]) {
  2726. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2727. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2728. }
  2729. if (rdev->irq.afmt[2]) {
  2730. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2731. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2732. }
  2733. if (rdev->irq.afmt[3]) {
  2734. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2735. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2736. }
  2737. if (rdev->irq.afmt[4]) {
  2738. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2739. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2740. }
  2741. if (rdev->irq.afmt[5]) {
  2742. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2743. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2744. }
  2745. if (rdev->family >= CHIP_CAYMAN) {
  2746. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2747. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2748. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2749. } else
  2750. WREG32(CP_INT_CNTL, cp_int_cntl);
  2751. WREG32(DMA_CNTL, dma_cntl);
  2752. if (rdev->family >= CHIP_CAYMAN)
  2753. WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
  2754. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2755. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2756. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2757. if (rdev->num_crtc >= 4) {
  2758. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2759. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2760. }
  2761. if (rdev->num_crtc >= 6) {
  2762. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2763. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2764. }
  2765. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2766. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2767. if (rdev->num_crtc >= 4) {
  2768. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2769. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2770. }
  2771. if (rdev->num_crtc >= 6) {
  2772. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2773. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2774. }
  2775. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2776. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2777. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2778. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2779. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2780. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2781. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2782. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2783. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2784. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2785. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2786. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2787. return 0;
  2788. }
  2789. static void evergreen_irq_ack(struct radeon_device *rdev)
  2790. {
  2791. u32 tmp;
  2792. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2793. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2794. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2795. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2796. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2797. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2798. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2799. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2800. if (rdev->num_crtc >= 4) {
  2801. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2802. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2803. }
  2804. if (rdev->num_crtc >= 6) {
  2805. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2806. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2807. }
  2808. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2809. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2810. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2811. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2812. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2813. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2814. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2815. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2816. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2817. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2818. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2819. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2820. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2821. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2822. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2823. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2824. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2825. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2826. if (rdev->num_crtc >= 4) {
  2827. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2828. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2829. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2830. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2831. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2832. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2833. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2834. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2835. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2836. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2837. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2838. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2839. }
  2840. if (rdev->num_crtc >= 6) {
  2841. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2842. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2843. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2844. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2845. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2846. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2847. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2848. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2849. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2850. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2851. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2852. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2853. }
  2854. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2855. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2856. tmp |= DC_HPDx_INT_ACK;
  2857. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2858. }
  2859. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2860. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2861. tmp |= DC_HPDx_INT_ACK;
  2862. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2863. }
  2864. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2865. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2866. tmp |= DC_HPDx_INT_ACK;
  2867. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2868. }
  2869. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2870. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2871. tmp |= DC_HPDx_INT_ACK;
  2872. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2873. }
  2874. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2875. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2876. tmp |= DC_HPDx_INT_ACK;
  2877. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2878. }
  2879. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2880. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2881. tmp |= DC_HPDx_INT_ACK;
  2882. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2883. }
  2884. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2885. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2886. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2887. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2888. }
  2889. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2890. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2891. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2892. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2893. }
  2894. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2895. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2896. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2897. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2898. }
  2899. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2900. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2901. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2902. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2903. }
  2904. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2905. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2906. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2907. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2908. }
  2909. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2910. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2911. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2912. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2913. }
  2914. }
  2915. static void evergreen_irq_disable(struct radeon_device *rdev)
  2916. {
  2917. r600_disable_interrupts(rdev);
  2918. /* Wait and acknowledge irq */
  2919. mdelay(1);
  2920. evergreen_irq_ack(rdev);
  2921. evergreen_disable_interrupt_state(rdev);
  2922. }
  2923. void evergreen_irq_suspend(struct radeon_device *rdev)
  2924. {
  2925. evergreen_irq_disable(rdev);
  2926. r600_rlc_stop(rdev);
  2927. }
  2928. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2929. {
  2930. u32 wptr, tmp;
  2931. if (rdev->wb.enabled)
  2932. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2933. else
  2934. wptr = RREG32(IH_RB_WPTR);
  2935. if (wptr & RB_OVERFLOW) {
  2936. /* When a ring buffer overflow happen start parsing interrupt
  2937. * from the last not overwritten vector (wptr + 16). Hopefully
  2938. * this should allow us to catchup.
  2939. */
  2940. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2941. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2942. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2943. tmp = RREG32(IH_RB_CNTL);
  2944. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2945. WREG32(IH_RB_CNTL, tmp);
  2946. }
  2947. return (wptr & rdev->ih.ptr_mask);
  2948. }
  2949. int evergreen_irq_process(struct radeon_device *rdev)
  2950. {
  2951. u32 wptr;
  2952. u32 rptr;
  2953. u32 src_id, src_data;
  2954. u32 ring_index;
  2955. bool queue_hotplug = false;
  2956. bool queue_hdmi = false;
  2957. if (!rdev->ih.enabled || rdev->shutdown)
  2958. return IRQ_NONE;
  2959. wptr = evergreen_get_ih_wptr(rdev);
  2960. restart_ih:
  2961. /* is somebody else already processing irqs? */
  2962. if (atomic_xchg(&rdev->ih.lock, 1))
  2963. return IRQ_NONE;
  2964. rptr = rdev->ih.rptr;
  2965. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2966. /* Order reading of wptr vs. reading of IH ring data */
  2967. rmb();
  2968. /* display interrupts */
  2969. evergreen_irq_ack(rdev);
  2970. while (rptr != wptr) {
  2971. /* wptr/rptr are in bytes! */
  2972. ring_index = rptr / 4;
  2973. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2974. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2975. switch (src_id) {
  2976. case 1: /* D1 vblank/vline */
  2977. switch (src_data) {
  2978. case 0: /* D1 vblank */
  2979. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2980. if (rdev->irq.crtc_vblank_int[0]) {
  2981. drm_handle_vblank(rdev->ddev, 0);
  2982. rdev->pm.vblank_sync = true;
  2983. wake_up(&rdev->irq.vblank_queue);
  2984. }
  2985. if (atomic_read(&rdev->irq.pflip[0]))
  2986. radeon_crtc_handle_flip(rdev, 0);
  2987. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2988. DRM_DEBUG("IH: D1 vblank\n");
  2989. }
  2990. break;
  2991. case 1: /* D1 vline */
  2992. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2993. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2994. DRM_DEBUG("IH: D1 vline\n");
  2995. }
  2996. break;
  2997. default:
  2998. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2999. break;
  3000. }
  3001. break;
  3002. case 2: /* D2 vblank/vline */
  3003. switch (src_data) {
  3004. case 0: /* D2 vblank */
  3005. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3006. if (rdev->irq.crtc_vblank_int[1]) {
  3007. drm_handle_vblank(rdev->ddev, 1);
  3008. rdev->pm.vblank_sync = true;
  3009. wake_up(&rdev->irq.vblank_queue);
  3010. }
  3011. if (atomic_read(&rdev->irq.pflip[1]))
  3012. radeon_crtc_handle_flip(rdev, 1);
  3013. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3014. DRM_DEBUG("IH: D2 vblank\n");
  3015. }
  3016. break;
  3017. case 1: /* D2 vline */
  3018. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3019. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3020. DRM_DEBUG("IH: D2 vline\n");
  3021. }
  3022. break;
  3023. default:
  3024. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3025. break;
  3026. }
  3027. break;
  3028. case 3: /* D3 vblank/vline */
  3029. switch (src_data) {
  3030. case 0: /* D3 vblank */
  3031. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3032. if (rdev->irq.crtc_vblank_int[2]) {
  3033. drm_handle_vblank(rdev->ddev, 2);
  3034. rdev->pm.vblank_sync = true;
  3035. wake_up(&rdev->irq.vblank_queue);
  3036. }
  3037. if (atomic_read(&rdev->irq.pflip[2]))
  3038. radeon_crtc_handle_flip(rdev, 2);
  3039. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3040. DRM_DEBUG("IH: D3 vblank\n");
  3041. }
  3042. break;
  3043. case 1: /* D3 vline */
  3044. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3045. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3046. DRM_DEBUG("IH: D3 vline\n");
  3047. }
  3048. break;
  3049. default:
  3050. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3051. break;
  3052. }
  3053. break;
  3054. case 4: /* D4 vblank/vline */
  3055. switch (src_data) {
  3056. case 0: /* D4 vblank */
  3057. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3058. if (rdev->irq.crtc_vblank_int[3]) {
  3059. drm_handle_vblank(rdev->ddev, 3);
  3060. rdev->pm.vblank_sync = true;
  3061. wake_up(&rdev->irq.vblank_queue);
  3062. }
  3063. if (atomic_read(&rdev->irq.pflip[3]))
  3064. radeon_crtc_handle_flip(rdev, 3);
  3065. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3066. DRM_DEBUG("IH: D4 vblank\n");
  3067. }
  3068. break;
  3069. case 1: /* D4 vline */
  3070. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3071. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3072. DRM_DEBUG("IH: D4 vline\n");
  3073. }
  3074. break;
  3075. default:
  3076. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3077. break;
  3078. }
  3079. break;
  3080. case 5: /* D5 vblank/vline */
  3081. switch (src_data) {
  3082. case 0: /* D5 vblank */
  3083. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3084. if (rdev->irq.crtc_vblank_int[4]) {
  3085. drm_handle_vblank(rdev->ddev, 4);
  3086. rdev->pm.vblank_sync = true;
  3087. wake_up(&rdev->irq.vblank_queue);
  3088. }
  3089. if (atomic_read(&rdev->irq.pflip[4]))
  3090. radeon_crtc_handle_flip(rdev, 4);
  3091. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3092. DRM_DEBUG("IH: D5 vblank\n");
  3093. }
  3094. break;
  3095. case 1: /* D5 vline */
  3096. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3097. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3098. DRM_DEBUG("IH: D5 vline\n");
  3099. }
  3100. break;
  3101. default:
  3102. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3103. break;
  3104. }
  3105. break;
  3106. case 6: /* D6 vblank/vline */
  3107. switch (src_data) {
  3108. case 0: /* D6 vblank */
  3109. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3110. if (rdev->irq.crtc_vblank_int[5]) {
  3111. drm_handle_vblank(rdev->ddev, 5);
  3112. rdev->pm.vblank_sync = true;
  3113. wake_up(&rdev->irq.vblank_queue);
  3114. }
  3115. if (atomic_read(&rdev->irq.pflip[5]))
  3116. radeon_crtc_handle_flip(rdev, 5);
  3117. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3118. DRM_DEBUG("IH: D6 vblank\n");
  3119. }
  3120. break;
  3121. case 1: /* D6 vline */
  3122. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3123. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3124. DRM_DEBUG("IH: D6 vline\n");
  3125. }
  3126. break;
  3127. default:
  3128. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3129. break;
  3130. }
  3131. break;
  3132. case 42: /* HPD hotplug */
  3133. switch (src_data) {
  3134. case 0:
  3135. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3136. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3137. queue_hotplug = true;
  3138. DRM_DEBUG("IH: HPD1\n");
  3139. }
  3140. break;
  3141. case 1:
  3142. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3143. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3144. queue_hotplug = true;
  3145. DRM_DEBUG("IH: HPD2\n");
  3146. }
  3147. break;
  3148. case 2:
  3149. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3150. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3151. queue_hotplug = true;
  3152. DRM_DEBUG("IH: HPD3\n");
  3153. }
  3154. break;
  3155. case 3:
  3156. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3157. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3158. queue_hotplug = true;
  3159. DRM_DEBUG("IH: HPD4\n");
  3160. }
  3161. break;
  3162. case 4:
  3163. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3164. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3165. queue_hotplug = true;
  3166. DRM_DEBUG("IH: HPD5\n");
  3167. }
  3168. break;
  3169. case 5:
  3170. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3171. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3172. queue_hotplug = true;
  3173. DRM_DEBUG("IH: HPD6\n");
  3174. }
  3175. break;
  3176. default:
  3177. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3178. break;
  3179. }
  3180. break;
  3181. case 44: /* hdmi */
  3182. switch (src_data) {
  3183. case 0:
  3184. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  3185. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  3186. queue_hdmi = true;
  3187. DRM_DEBUG("IH: HDMI0\n");
  3188. }
  3189. break;
  3190. case 1:
  3191. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  3192. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  3193. queue_hdmi = true;
  3194. DRM_DEBUG("IH: HDMI1\n");
  3195. }
  3196. break;
  3197. case 2:
  3198. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  3199. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  3200. queue_hdmi = true;
  3201. DRM_DEBUG("IH: HDMI2\n");
  3202. }
  3203. break;
  3204. case 3:
  3205. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  3206. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  3207. queue_hdmi = true;
  3208. DRM_DEBUG("IH: HDMI3\n");
  3209. }
  3210. break;
  3211. case 4:
  3212. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  3213. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  3214. queue_hdmi = true;
  3215. DRM_DEBUG("IH: HDMI4\n");
  3216. }
  3217. break;
  3218. case 5:
  3219. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  3220. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  3221. queue_hdmi = true;
  3222. DRM_DEBUG("IH: HDMI5\n");
  3223. }
  3224. break;
  3225. default:
  3226. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3227. break;
  3228. }
  3229. case 124: /* UVD */
  3230. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3231. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3232. break;
  3233. case 146:
  3234. case 147:
  3235. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3236. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3237. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3238. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3239. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3240. /* reset addr and status */
  3241. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3242. break;
  3243. case 176: /* CP_INT in ring buffer */
  3244. case 177: /* CP_INT in IB1 */
  3245. case 178: /* CP_INT in IB2 */
  3246. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3247. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3248. break;
  3249. case 181: /* CP EOP event */
  3250. DRM_DEBUG("IH: CP EOP\n");
  3251. if (rdev->family >= CHIP_CAYMAN) {
  3252. switch (src_data) {
  3253. case 0:
  3254. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3255. break;
  3256. case 1:
  3257. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3258. break;
  3259. case 2:
  3260. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3261. break;
  3262. }
  3263. } else
  3264. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3265. break;
  3266. case 224: /* DMA trap event */
  3267. DRM_DEBUG("IH: DMA trap\n");
  3268. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3269. break;
  3270. case 233: /* GUI IDLE */
  3271. DRM_DEBUG("IH: GUI idle\n");
  3272. break;
  3273. case 244: /* DMA trap event */
  3274. if (rdev->family >= CHIP_CAYMAN) {
  3275. DRM_DEBUG("IH: DMA1 trap\n");
  3276. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3277. }
  3278. break;
  3279. default:
  3280. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3281. break;
  3282. }
  3283. /* wptr/rptr are in bytes! */
  3284. rptr += 16;
  3285. rptr &= rdev->ih.ptr_mask;
  3286. }
  3287. if (queue_hotplug)
  3288. schedule_work(&rdev->hotplug_work);
  3289. if (queue_hdmi)
  3290. schedule_work(&rdev->audio_work);
  3291. rdev->ih.rptr = rptr;
  3292. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3293. atomic_set(&rdev->ih.lock, 0);
  3294. /* make sure wptr hasn't changed while processing */
  3295. wptr = evergreen_get_ih_wptr(rdev);
  3296. if (wptr != rptr)
  3297. goto restart_ih;
  3298. return IRQ_HANDLED;
  3299. }
  3300. /**
  3301. * evergreen_dma_fence_ring_emit - emit a fence on the DMA ring
  3302. *
  3303. * @rdev: radeon_device pointer
  3304. * @fence: radeon fence object
  3305. *
  3306. * Add a DMA fence packet to the ring to write
  3307. * the fence seq number and DMA trap packet to generate
  3308. * an interrupt if needed (evergreen-SI).
  3309. */
  3310. void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
  3311. struct radeon_fence *fence)
  3312. {
  3313. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3314. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3315. /* write the fence */
  3316. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0));
  3317. radeon_ring_write(ring, addr & 0xfffffffc);
  3318. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  3319. radeon_ring_write(ring, fence->seq);
  3320. /* generate an interrupt */
  3321. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0));
  3322. /* flush HDP */
  3323. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0));
  3324. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  3325. radeon_ring_write(ring, 1);
  3326. }
  3327. /**
  3328. * evergreen_dma_ring_ib_execute - schedule an IB on the DMA engine
  3329. *
  3330. * @rdev: radeon_device pointer
  3331. * @ib: IB object to schedule
  3332. *
  3333. * Schedule an IB in the DMA ring (evergreen).
  3334. */
  3335. void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
  3336. struct radeon_ib *ib)
  3337. {
  3338. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3339. if (rdev->wb.enabled) {
  3340. u32 next_rptr = ring->wptr + 4;
  3341. while ((next_rptr & 7) != 5)
  3342. next_rptr++;
  3343. next_rptr += 3;
  3344. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 1));
  3345. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3346. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3347. radeon_ring_write(ring, next_rptr);
  3348. }
  3349. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3350. * Pad as necessary with NOPs.
  3351. */
  3352. while ((ring->wptr & 7) != 5)
  3353. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3354. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0));
  3355. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3356. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3357. }
  3358. /**
  3359. * evergreen_copy_dma - copy pages using the DMA engine
  3360. *
  3361. * @rdev: radeon_device pointer
  3362. * @src_offset: src GPU address
  3363. * @dst_offset: dst GPU address
  3364. * @num_gpu_pages: number of GPU pages to xfer
  3365. * @fence: radeon fence object
  3366. *
  3367. * Copy GPU paging using the DMA engine (evergreen-cayman).
  3368. * Used by the radeon ttm implementation to move pages if
  3369. * registered as the asic copy callback.
  3370. */
  3371. int evergreen_copy_dma(struct radeon_device *rdev,
  3372. uint64_t src_offset, uint64_t dst_offset,
  3373. unsigned num_gpu_pages,
  3374. struct radeon_fence **fence)
  3375. {
  3376. struct radeon_semaphore *sem = NULL;
  3377. int ring_index = rdev->asic->copy.dma_ring_index;
  3378. struct radeon_ring *ring = &rdev->ring[ring_index];
  3379. u32 size_in_dw, cur_size_in_dw;
  3380. int i, num_loops;
  3381. int r = 0;
  3382. r = radeon_semaphore_create(rdev, &sem);
  3383. if (r) {
  3384. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3385. return r;
  3386. }
  3387. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  3388. num_loops = DIV_ROUND_UP(size_in_dw, 0xfffff);
  3389. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3390. if (r) {
  3391. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3392. radeon_semaphore_free(rdev, &sem, NULL);
  3393. return r;
  3394. }
  3395. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3396. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3397. ring->idx);
  3398. radeon_fence_note_sync(*fence, ring->idx);
  3399. } else {
  3400. radeon_semaphore_free(rdev, &sem, NULL);
  3401. }
  3402. for (i = 0; i < num_loops; i++) {
  3403. cur_size_in_dw = size_in_dw;
  3404. if (cur_size_in_dw > 0xFFFFF)
  3405. cur_size_in_dw = 0xFFFFF;
  3406. size_in_dw -= cur_size_in_dw;
  3407. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, cur_size_in_dw));
  3408. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3409. radeon_ring_write(ring, src_offset & 0xfffffffc);
  3410. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3411. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3412. src_offset += cur_size_in_dw * 4;
  3413. dst_offset += cur_size_in_dw * 4;
  3414. }
  3415. r = radeon_fence_emit(rdev, fence, ring->idx);
  3416. if (r) {
  3417. radeon_ring_unlock_undo(rdev, ring);
  3418. return r;
  3419. }
  3420. radeon_ring_unlock_commit(rdev, ring);
  3421. radeon_semaphore_free(rdev, &sem, *fence);
  3422. return r;
  3423. }
  3424. static int evergreen_startup(struct radeon_device *rdev)
  3425. {
  3426. struct radeon_ring *ring;
  3427. int r;
  3428. /* enable pcie gen2 link */
  3429. evergreen_pcie_gen2_enable(rdev);
  3430. if (ASIC_IS_DCE5(rdev)) {
  3431. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  3432. r = ni_init_microcode(rdev);
  3433. if (r) {
  3434. DRM_ERROR("Failed to load firmware!\n");
  3435. return r;
  3436. }
  3437. }
  3438. r = ni_mc_load_microcode(rdev);
  3439. if (r) {
  3440. DRM_ERROR("Failed to load MC firmware!\n");
  3441. return r;
  3442. }
  3443. } else {
  3444. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  3445. r = r600_init_microcode(rdev);
  3446. if (r) {
  3447. DRM_ERROR("Failed to load firmware!\n");
  3448. return r;
  3449. }
  3450. }
  3451. }
  3452. r = r600_vram_scratch_init(rdev);
  3453. if (r)
  3454. return r;
  3455. evergreen_mc_program(rdev);
  3456. if (rdev->flags & RADEON_IS_AGP) {
  3457. evergreen_agp_enable(rdev);
  3458. } else {
  3459. r = evergreen_pcie_gart_enable(rdev);
  3460. if (r)
  3461. return r;
  3462. }
  3463. evergreen_gpu_init(rdev);
  3464. r = evergreen_blit_init(rdev);
  3465. if (r) {
  3466. r600_blit_fini(rdev);
  3467. rdev->asic->copy.copy = NULL;
  3468. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3469. }
  3470. /* allocate wb buffer */
  3471. r = radeon_wb_init(rdev);
  3472. if (r)
  3473. return r;
  3474. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3475. if (r) {
  3476. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3477. return r;
  3478. }
  3479. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3480. if (r) {
  3481. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3482. return r;
  3483. }
  3484. r = rv770_uvd_resume(rdev);
  3485. if (!r) {
  3486. r = radeon_fence_driver_start_ring(rdev,
  3487. R600_RING_TYPE_UVD_INDEX);
  3488. if (r)
  3489. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  3490. }
  3491. if (r)
  3492. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  3493. /* Enable IRQ */
  3494. r = r600_irq_init(rdev);
  3495. if (r) {
  3496. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3497. radeon_irq_kms_fini(rdev);
  3498. return r;
  3499. }
  3500. evergreen_irq_set(rdev);
  3501. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3502. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3503. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3504. 0, 0xfffff, RADEON_CP_PACKET2);
  3505. if (r)
  3506. return r;
  3507. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3508. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3509. DMA_RB_RPTR, DMA_RB_WPTR,
  3510. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3511. if (r)
  3512. return r;
  3513. r = evergreen_cp_load_microcode(rdev);
  3514. if (r)
  3515. return r;
  3516. r = evergreen_cp_resume(rdev);
  3517. if (r)
  3518. return r;
  3519. r = r600_dma_resume(rdev);
  3520. if (r)
  3521. return r;
  3522. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  3523. if (ring->ring_size) {
  3524. r = radeon_ring_init(rdev, ring, ring->ring_size,
  3525. R600_WB_UVD_RPTR_OFFSET,
  3526. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  3527. 0, 0xfffff, RADEON_CP_PACKET2);
  3528. if (!r)
  3529. r = r600_uvd_init(rdev);
  3530. if (r)
  3531. DRM_ERROR("radeon: error initializing UVD (%d).\n", r);
  3532. }
  3533. r = radeon_ib_pool_init(rdev);
  3534. if (r) {
  3535. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3536. return r;
  3537. }
  3538. r = r600_audio_init(rdev);
  3539. if (r) {
  3540. DRM_ERROR("radeon: audio init failed\n");
  3541. return r;
  3542. }
  3543. return 0;
  3544. }
  3545. int evergreen_resume(struct radeon_device *rdev)
  3546. {
  3547. int r;
  3548. /* reset the asic, the gfx blocks are often in a bad state
  3549. * after the driver is unloaded or after a resume
  3550. */
  3551. if (radeon_asic_reset(rdev))
  3552. dev_warn(rdev->dev, "GPU reset failed !\n");
  3553. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3554. * posting will perform necessary task to bring back GPU into good
  3555. * shape.
  3556. */
  3557. /* post card */
  3558. atom_asic_init(rdev->mode_info.atom_context);
  3559. rdev->accel_working = true;
  3560. r = evergreen_startup(rdev);
  3561. if (r) {
  3562. DRM_ERROR("evergreen startup failed on resume\n");
  3563. rdev->accel_working = false;
  3564. return r;
  3565. }
  3566. return r;
  3567. }
  3568. int evergreen_suspend(struct radeon_device *rdev)
  3569. {
  3570. r600_audio_fini(rdev);
  3571. radeon_uvd_suspend(rdev);
  3572. r700_cp_stop(rdev);
  3573. r600_dma_stop(rdev);
  3574. r600_uvd_rbc_stop(rdev);
  3575. evergreen_irq_suspend(rdev);
  3576. radeon_wb_disable(rdev);
  3577. evergreen_pcie_gart_disable(rdev);
  3578. return 0;
  3579. }
  3580. /* Plan is to move initialization in that function and use
  3581. * helper function so that radeon_device_init pretty much
  3582. * do nothing more than calling asic specific function. This
  3583. * should also allow to remove a bunch of callback function
  3584. * like vram_info.
  3585. */
  3586. int evergreen_init(struct radeon_device *rdev)
  3587. {
  3588. int r;
  3589. /* Read BIOS */
  3590. if (!radeon_get_bios(rdev)) {
  3591. if (ASIC_IS_AVIVO(rdev))
  3592. return -EINVAL;
  3593. }
  3594. /* Must be an ATOMBIOS */
  3595. if (!rdev->is_atom_bios) {
  3596. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3597. return -EINVAL;
  3598. }
  3599. r = radeon_atombios_init(rdev);
  3600. if (r)
  3601. return r;
  3602. /* reset the asic, the gfx blocks are often in a bad state
  3603. * after the driver is unloaded or after a resume
  3604. */
  3605. if (radeon_asic_reset(rdev))
  3606. dev_warn(rdev->dev, "GPU reset failed !\n");
  3607. /* Post card if necessary */
  3608. if (!radeon_card_posted(rdev)) {
  3609. if (!rdev->bios) {
  3610. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3611. return -EINVAL;
  3612. }
  3613. DRM_INFO("GPU not posted. posting now...\n");
  3614. atom_asic_init(rdev->mode_info.atom_context);
  3615. }
  3616. /* Initialize scratch registers */
  3617. r600_scratch_init(rdev);
  3618. /* Initialize surface registers */
  3619. radeon_surface_init(rdev);
  3620. /* Initialize clocks */
  3621. radeon_get_clock_info(rdev->ddev);
  3622. /* Fence driver */
  3623. r = radeon_fence_driver_init(rdev);
  3624. if (r)
  3625. return r;
  3626. /* initialize AGP */
  3627. if (rdev->flags & RADEON_IS_AGP) {
  3628. r = radeon_agp_init(rdev);
  3629. if (r)
  3630. radeon_agp_disable(rdev);
  3631. }
  3632. /* initialize memory controller */
  3633. r = evergreen_mc_init(rdev);
  3634. if (r)
  3635. return r;
  3636. /* Memory manager */
  3637. r = radeon_bo_init(rdev);
  3638. if (r)
  3639. return r;
  3640. r = radeon_irq_kms_init(rdev);
  3641. if (r)
  3642. return r;
  3643. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3644. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3645. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3646. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3647. r = radeon_uvd_init(rdev);
  3648. if (!r) {
  3649. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  3650. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  3651. 4096);
  3652. }
  3653. rdev->ih.ring_obj = NULL;
  3654. r600_ih_ring_init(rdev, 64 * 1024);
  3655. r = r600_pcie_gart_init(rdev);
  3656. if (r)
  3657. return r;
  3658. rdev->accel_working = true;
  3659. r = evergreen_startup(rdev);
  3660. if (r) {
  3661. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3662. r700_cp_fini(rdev);
  3663. r600_dma_fini(rdev);
  3664. r600_irq_fini(rdev);
  3665. radeon_wb_fini(rdev);
  3666. radeon_ib_pool_fini(rdev);
  3667. radeon_irq_kms_fini(rdev);
  3668. evergreen_pcie_gart_fini(rdev);
  3669. rdev->accel_working = false;
  3670. }
  3671. /* Don't start up if the MC ucode is missing on BTC parts.
  3672. * The default clocks and voltages before the MC ucode
  3673. * is loaded are not suffient for advanced operations.
  3674. */
  3675. if (ASIC_IS_DCE5(rdev)) {
  3676. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3677. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3678. return -EINVAL;
  3679. }
  3680. }
  3681. return 0;
  3682. }
  3683. void evergreen_fini(struct radeon_device *rdev)
  3684. {
  3685. r600_audio_fini(rdev);
  3686. r600_blit_fini(rdev);
  3687. r700_cp_fini(rdev);
  3688. r600_dma_fini(rdev);
  3689. r600_irq_fini(rdev);
  3690. radeon_wb_fini(rdev);
  3691. radeon_ib_pool_fini(rdev);
  3692. radeon_irq_kms_fini(rdev);
  3693. evergreen_pcie_gart_fini(rdev);
  3694. radeon_uvd_fini(rdev);
  3695. r600_vram_scratch_fini(rdev);
  3696. radeon_gem_fini(rdev);
  3697. radeon_fence_driver_fini(rdev);
  3698. radeon_agp_fini(rdev);
  3699. radeon_bo_fini(rdev);
  3700. radeon_atombios_fini(rdev);
  3701. kfree(rdev->bios);
  3702. rdev->bios = NULL;
  3703. }
  3704. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3705. {
  3706. u32 link_width_cntl, speed_cntl, mask;
  3707. int ret;
  3708. if (radeon_pcie_gen2 == 0)
  3709. return;
  3710. if (rdev->flags & RADEON_IS_IGP)
  3711. return;
  3712. if (!(rdev->flags & RADEON_IS_PCIE))
  3713. return;
  3714. /* x2 cards have a special sequence */
  3715. if (ASIC_IS_X2(rdev))
  3716. return;
  3717. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3718. if (ret != 0)
  3719. return;
  3720. if (!(mask & DRM_PCIE_SPEED_50))
  3721. return;
  3722. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3723. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3724. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3725. return;
  3726. }
  3727. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3728. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3729. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3730. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3731. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3732. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3733. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3734. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3735. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3736. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3737. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3738. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3739. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3740. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3741. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3742. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3743. speed_cntl |= LC_GEN2_EN_STRAP;
  3744. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3745. } else {
  3746. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3747. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3748. if (1)
  3749. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3750. else
  3751. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3752. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3753. }
  3754. }