trans.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-agn-hw.h"
  75. #include "internal.h"
  76. /* FIXME: need to abstract out TX command (once we know what it looks like) */
  77. #include "dvm/commands.h"
  78. #define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
  79. (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
  80. (~(1<<(trans_pcie)->cmd_queue)))
  81. static int iwl_trans_rx_alloc(struct iwl_trans *trans)
  82. {
  83. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  84. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  85. struct device *dev = trans->dev;
  86. memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
  87. spin_lock_init(&rxq->lock);
  88. if (WARN_ON(rxq->bd || rxq->rb_stts))
  89. return -EINVAL;
  90. /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
  91. rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  92. &rxq->bd_dma, GFP_KERNEL);
  93. if (!rxq->bd)
  94. goto err_bd;
  95. /*Allocate the driver's pointer to receive buffer status */
  96. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  97. &rxq->rb_stts_dma, GFP_KERNEL);
  98. if (!rxq->rb_stts)
  99. goto err_rb_stts;
  100. return 0;
  101. err_rb_stts:
  102. dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  103. rxq->bd, rxq->bd_dma);
  104. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  105. rxq->bd = NULL;
  106. err_bd:
  107. return -ENOMEM;
  108. }
  109. static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
  110. {
  111. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  112. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  113. int i;
  114. /* Fill the rx_used queue with _all_ of the Rx buffers */
  115. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  116. /* In the reset function, these buffers may have been allocated
  117. * to an SKB, so we need to unmap and free potential storage */
  118. if (rxq->pool[i].page != NULL) {
  119. dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
  120. PAGE_SIZE << trans_pcie->rx_page_order,
  121. DMA_FROM_DEVICE);
  122. __free_pages(rxq->pool[i].page,
  123. trans_pcie->rx_page_order);
  124. rxq->pool[i].page = NULL;
  125. }
  126. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  127. }
  128. }
  129. static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
  130. struct iwl_rx_queue *rxq)
  131. {
  132. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  133. u32 rb_size;
  134. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  135. u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
  136. if (trans_pcie->rx_buf_size_8k)
  137. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  138. else
  139. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  140. /* Stop Rx DMA */
  141. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  142. /* Reset driver's Rx queue write index */
  143. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  144. /* Tell device where to find RBD circular buffer in DRAM */
  145. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  146. (u32)(rxq->bd_dma >> 8));
  147. /* Tell device where in DRAM to update its Rx status */
  148. iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  149. rxq->rb_stts_dma >> 4);
  150. /* Enable Rx DMA
  151. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  152. * the credit mechanism in 5000 HW RX FIFO
  153. * Direct rx interrupts to hosts
  154. * Rx buffer size 4 or 8k
  155. * RB timeout 0x10
  156. * 256 RBDs
  157. */
  158. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  159. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  160. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  161. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  162. rb_size|
  163. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  164. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  165. /* Set interrupt coalescing timer to default (2048 usecs) */
  166. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  167. }
  168. static int iwl_rx_init(struct iwl_trans *trans)
  169. {
  170. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  171. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  172. int i, err;
  173. unsigned long flags;
  174. if (!rxq->bd) {
  175. err = iwl_trans_rx_alloc(trans);
  176. if (err)
  177. return err;
  178. }
  179. spin_lock_irqsave(&rxq->lock, flags);
  180. INIT_LIST_HEAD(&rxq->rx_free);
  181. INIT_LIST_HEAD(&rxq->rx_used);
  182. iwl_trans_rxq_free_rx_bufs(trans);
  183. for (i = 0; i < RX_QUEUE_SIZE; i++)
  184. rxq->queue[i] = NULL;
  185. /* Set us so that we have processed and used all buffers, but have
  186. * not restocked the Rx queue with fresh buffers */
  187. rxq->read = rxq->write = 0;
  188. rxq->write_actual = 0;
  189. rxq->free_count = 0;
  190. spin_unlock_irqrestore(&rxq->lock, flags);
  191. iwlagn_rx_replenish(trans);
  192. iwl_trans_rx_hw_init(trans, rxq);
  193. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  194. rxq->need_update = 1;
  195. iwl_rx_queue_update_write_ptr(trans, rxq);
  196. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  197. return 0;
  198. }
  199. static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
  200. {
  201. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  202. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  203. unsigned long flags;
  204. /*if rxq->bd is NULL, it means that nothing has been allocated,
  205. * exit now */
  206. if (!rxq->bd) {
  207. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  208. return;
  209. }
  210. spin_lock_irqsave(&rxq->lock, flags);
  211. iwl_trans_rxq_free_rx_bufs(trans);
  212. spin_unlock_irqrestore(&rxq->lock, flags);
  213. dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
  214. rxq->bd, rxq->bd_dma);
  215. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  216. rxq->bd = NULL;
  217. if (rxq->rb_stts)
  218. dma_free_coherent(trans->dev,
  219. sizeof(struct iwl_rb_status),
  220. rxq->rb_stts, rxq->rb_stts_dma);
  221. else
  222. IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
  223. memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
  224. rxq->rb_stts = NULL;
  225. }
  226. static int iwl_trans_rx_stop(struct iwl_trans *trans)
  227. {
  228. /* stop Rx DMA */
  229. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  230. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  231. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  232. }
  233. static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
  234. struct iwl_dma_ptr *ptr, size_t size)
  235. {
  236. if (WARN_ON(ptr->addr))
  237. return -EINVAL;
  238. ptr->addr = dma_alloc_coherent(trans->dev, size,
  239. &ptr->dma, GFP_KERNEL);
  240. if (!ptr->addr)
  241. return -ENOMEM;
  242. ptr->size = size;
  243. return 0;
  244. }
  245. static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
  246. struct iwl_dma_ptr *ptr)
  247. {
  248. if (unlikely(!ptr->addr))
  249. return;
  250. dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
  251. memset(ptr, 0, sizeof(*ptr));
  252. }
  253. static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
  254. {
  255. struct iwl_tx_queue *txq = (void *)data;
  256. struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
  257. struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
  258. spin_lock(&txq->lock);
  259. /* check if triggered erroneously */
  260. if (txq->q.read_ptr == txq->q.write_ptr) {
  261. spin_unlock(&txq->lock);
  262. return;
  263. }
  264. spin_unlock(&txq->lock);
  265. IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
  266. jiffies_to_msecs(trans_pcie->wd_timeout));
  267. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  268. txq->q.read_ptr, txq->q.write_ptr);
  269. IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
  270. iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
  271. & (TFD_QUEUE_SIZE_MAX - 1),
  272. iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
  273. iwl_op_mode_nic_error(trans->op_mode);
  274. }
  275. static int iwl_trans_txq_alloc(struct iwl_trans *trans,
  276. struct iwl_tx_queue *txq, int slots_num,
  277. u32 txq_id)
  278. {
  279. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  280. size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
  281. int i;
  282. if (WARN_ON(txq->entries || txq->tfds))
  283. return -EINVAL;
  284. setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
  285. (unsigned long)txq);
  286. txq->trans_pcie = trans_pcie;
  287. txq->q.n_window = slots_num;
  288. txq->entries = kcalloc(slots_num,
  289. sizeof(struct iwl_pcie_tx_queue_entry),
  290. GFP_KERNEL);
  291. if (!txq->entries)
  292. goto error;
  293. if (txq_id == trans_pcie->cmd_queue)
  294. for (i = 0; i < slots_num; i++) {
  295. txq->entries[i].cmd =
  296. kmalloc(sizeof(struct iwl_device_cmd),
  297. GFP_KERNEL);
  298. if (!txq->entries[i].cmd)
  299. goto error;
  300. }
  301. /* Circular buffer of transmit frame descriptors (TFDs),
  302. * shared with device */
  303. txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
  304. &txq->q.dma_addr, GFP_KERNEL);
  305. if (!txq->tfds) {
  306. IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
  307. goto error;
  308. }
  309. txq->q.id = txq_id;
  310. return 0;
  311. error:
  312. if (txq->entries && txq_id == trans_pcie->cmd_queue)
  313. for (i = 0; i < slots_num; i++)
  314. kfree(txq->entries[i].cmd);
  315. kfree(txq->entries);
  316. txq->entries = NULL;
  317. return -ENOMEM;
  318. }
  319. static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  320. int slots_num, u32 txq_id)
  321. {
  322. int ret;
  323. txq->need_update = 0;
  324. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  325. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  326. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  327. /* Initialize queue's high/low-water marks, and head/tail indexes */
  328. ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
  329. txq_id);
  330. if (ret)
  331. return ret;
  332. spin_lock_init(&txq->lock);
  333. /*
  334. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  335. * given Tx queue, and enable the DMA channel used for that queue.
  336. * Circular buffer (TFD queue in DRAM) physical base address */
  337. iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
  338. txq->q.dma_addr >> 8);
  339. return 0;
  340. }
  341. /**
  342. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  343. */
  344. static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
  345. {
  346. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  347. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  348. struct iwl_queue *q = &txq->q;
  349. enum dma_data_direction dma_dir;
  350. if (!q->n_bd)
  351. return;
  352. /* In the command queue, all the TBs are mapped as BIDI
  353. * so unmap them as such.
  354. */
  355. if (txq_id == trans_pcie->cmd_queue)
  356. dma_dir = DMA_BIDIRECTIONAL;
  357. else
  358. dma_dir = DMA_TO_DEVICE;
  359. spin_lock_bh(&txq->lock);
  360. while (q->write_ptr != q->read_ptr) {
  361. iwl_txq_free_tfd(trans, txq, dma_dir);
  362. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  363. }
  364. spin_unlock_bh(&txq->lock);
  365. }
  366. /**
  367. * iwl_tx_queue_free - Deallocate DMA queue.
  368. * @txq: Transmit queue to deallocate.
  369. *
  370. * Empty queue by removing and destroying all BD's.
  371. * Free all buffers.
  372. * 0-fill, but do not free "txq" descriptor structure.
  373. */
  374. static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
  375. {
  376. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  377. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  378. struct device *dev = trans->dev;
  379. int i;
  380. if (WARN_ON(!txq))
  381. return;
  382. iwl_tx_queue_unmap(trans, txq_id);
  383. /* De-alloc array of command/tx buffers */
  384. if (txq_id == trans_pcie->cmd_queue)
  385. for (i = 0; i < txq->q.n_window; i++)
  386. kfree(txq->entries[i].cmd);
  387. /* De-alloc circular buffer of TFDs */
  388. if (txq->q.n_bd) {
  389. dma_free_coherent(dev, sizeof(struct iwl_tfd) *
  390. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  391. memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
  392. }
  393. kfree(txq->entries);
  394. txq->entries = NULL;
  395. del_timer_sync(&txq->stuck_timer);
  396. /* 0-fill queue descriptor structure */
  397. memset(txq, 0, sizeof(*txq));
  398. }
  399. /**
  400. * iwl_trans_tx_free - Free TXQ Context
  401. *
  402. * Destroy all TX DMA queues and structures
  403. */
  404. static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
  405. {
  406. int txq_id;
  407. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  408. /* Tx queues */
  409. if (trans_pcie->txq) {
  410. for (txq_id = 0;
  411. txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
  412. iwl_tx_queue_free(trans, txq_id);
  413. }
  414. kfree(trans_pcie->txq);
  415. trans_pcie->txq = NULL;
  416. iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
  417. iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
  418. }
  419. /**
  420. * iwl_trans_tx_alloc - allocate TX context
  421. * Allocate all Tx DMA structures and initialize them
  422. *
  423. * @param priv
  424. * @return error code
  425. */
  426. static int iwl_trans_tx_alloc(struct iwl_trans *trans)
  427. {
  428. int ret;
  429. int txq_id, slots_num;
  430. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  431. u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
  432. sizeof(struct iwlagn_scd_bc_tbl);
  433. /*It is not allowed to alloc twice, so warn when this happens.
  434. * We cannot rely on the previous allocation, so free and fail */
  435. if (WARN_ON(trans_pcie->txq)) {
  436. ret = -EINVAL;
  437. goto error;
  438. }
  439. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
  440. scd_bc_tbls_size);
  441. if (ret) {
  442. IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
  443. goto error;
  444. }
  445. /* Alloc keep-warm buffer */
  446. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
  447. if (ret) {
  448. IWL_ERR(trans, "Keep Warm allocation failed\n");
  449. goto error;
  450. }
  451. trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
  452. sizeof(struct iwl_tx_queue), GFP_KERNEL);
  453. if (!trans_pcie->txq) {
  454. IWL_ERR(trans, "Not enough memory for txq\n");
  455. ret = ENOMEM;
  456. goto error;
  457. }
  458. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  459. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  460. txq_id++) {
  461. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  462. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  463. ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
  464. slots_num, txq_id);
  465. if (ret) {
  466. IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
  467. goto error;
  468. }
  469. }
  470. return 0;
  471. error:
  472. iwl_trans_pcie_tx_free(trans);
  473. return ret;
  474. }
  475. static int iwl_tx_init(struct iwl_trans *trans)
  476. {
  477. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  478. int ret;
  479. int txq_id, slots_num;
  480. unsigned long flags;
  481. bool alloc = false;
  482. if (!trans_pcie->txq) {
  483. ret = iwl_trans_tx_alloc(trans);
  484. if (ret)
  485. goto error;
  486. alloc = true;
  487. }
  488. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  489. /* Turn off all Tx DMA fifos */
  490. iwl_write_prph(trans, SCD_TXFACT, 0);
  491. /* Tell NIC where to find the "keep warm" buffer */
  492. iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
  493. trans_pcie->kw.dma >> 4);
  494. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  495. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  496. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  497. txq_id++) {
  498. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  499. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  500. ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
  501. slots_num, txq_id);
  502. if (ret) {
  503. IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
  504. goto error;
  505. }
  506. }
  507. return 0;
  508. error:
  509. /*Upon error, free only if we allocated something */
  510. if (alloc)
  511. iwl_trans_pcie_tx_free(trans);
  512. return ret;
  513. }
  514. static void iwl_set_pwr_vmain(struct iwl_trans *trans)
  515. {
  516. /*
  517. * (for documentation purposes)
  518. * to set power to V_AUX, do:
  519. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  520. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  521. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  522. ~APMG_PS_CTRL_MSK_PWR_SRC);
  523. */
  524. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  525. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  526. ~APMG_PS_CTRL_MSK_PWR_SRC);
  527. }
  528. /* PCI registers */
  529. #define PCI_CFG_RETRY_TIMEOUT 0x041
  530. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  531. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  532. static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
  533. {
  534. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  535. int pos;
  536. u16 pci_lnk_ctl;
  537. struct pci_dev *pci_dev = trans_pcie->pci_dev;
  538. pos = pci_pcie_cap(pci_dev);
  539. pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
  540. return pci_lnk_ctl;
  541. }
  542. static void iwl_apm_config(struct iwl_trans *trans)
  543. {
  544. /*
  545. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  546. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  547. * If so (likely), disable L0S, so device moves directly L0->L1;
  548. * costs negligible amount of power savings.
  549. * If not (unlikely), enable L0S, so there is at least some
  550. * power savings, even without L1.
  551. */
  552. u16 lctl = iwl_pciexp_link_ctrl(trans);
  553. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  554. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  555. /* L1-ASPM enabled; disable(!) L0S */
  556. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  557. dev_printk(KERN_INFO, trans->dev,
  558. "L1 Enabled; Disabling L0S\n");
  559. } else {
  560. /* L1-ASPM disabled; enable(!) L0S */
  561. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  562. dev_printk(KERN_INFO, trans->dev,
  563. "L1 Disabled; Enabling L0S\n");
  564. }
  565. trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
  566. }
  567. /*
  568. * Start up NIC's basic functionality after it has been reset
  569. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  570. * NOTE: This does not load uCode nor start the embedded processor
  571. */
  572. static int iwl_apm_init(struct iwl_trans *trans)
  573. {
  574. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  575. int ret = 0;
  576. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  577. /*
  578. * Use "set_bit" below rather than "write", to preserve any hardware
  579. * bits already set by default after reset.
  580. */
  581. /* Disable L0S exit timer (platform NMI Work/Around) */
  582. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  583. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  584. /*
  585. * Disable L0s without affecting L1;
  586. * don't wait for ICH L0s (ICH bug W/A)
  587. */
  588. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  589. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  590. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  591. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  592. /*
  593. * Enable HAP INTA (interrupt from management bus) to
  594. * wake device's PCI Express link L1a -> L0s
  595. */
  596. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  597. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  598. iwl_apm_config(trans);
  599. /* Configure analog phase-lock-loop before activating to D0A */
  600. if (trans->cfg->base_params->pll_cfg_val)
  601. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  602. trans->cfg->base_params->pll_cfg_val);
  603. /*
  604. * Set "initialization complete" bit to move adapter from
  605. * D0U* --> D0A* (powered-up active) state.
  606. */
  607. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  608. /*
  609. * Wait for clock stabilization; once stabilized, access to
  610. * device-internal resources is supported, e.g. iwl_write_prph()
  611. * and accesses to uCode SRAM.
  612. */
  613. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  614. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  615. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  616. if (ret < 0) {
  617. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  618. goto out;
  619. }
  620. /*
  621. * Enable DMA clock and wait for it to stabilize.
  622. *
  623. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  624. * do not disable clocks. This preserves any hardware bits already
  625. * set by default in "CLK_CTRL_REG" after reset.
  626. */
  627. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  628. udelay(20);
  629. /* Disable L1-Active */
  630. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  631. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  632. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  633. out:
  634. return ret;
  635. }
  636. static int iwl_apm_stop_master(struct iwl_trans *trans)
  637. {
  638. int ret = 0;
  639. /* stop device's busmaster DMA activity */
  640. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  641. ret = iwl_poll_bit(trans, CSR_RESET,
  642. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  643. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  644. if (ret)
  645. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  646. IWL_DEBUG_INFO(trans, "stop master\n");
  647. return ret;
  648. }
  649. static void iwl_apm_stop(struct iwl_trans *trans)
  650. {
  651. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  652. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  653. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  654. /* Stop device's DMA activity */
  655. iwl_apm_stop_master(trans);
  656. /* Reset the entire device */
  657. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  658. udelay(10);
  659. /*
  660. * Clear "initialization complete" bit to move adapter from
  661. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  662. */
  663. iwl_clear_bit(trans, CSR_GP_CNTRL,
  664. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  665. }
  666. static int iwl_nic_init(struct iwl_trans *trans)
  667. {
  668. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  669. unsigned long flags;
  670. /* nic_init */
  671. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  672. iwl_apm_init(trans);
  673. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  674. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  675. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  676. iwl_set_pwr_vmain(trans);
  677. iwl_op_mode_nic_config(trans->op_mode);
  678. #ifndef CONFIG_IWLWIFI_IDI
  679. /* Allocate the RX queue, or reset if it is already allocated */
  680. iwl_rx_init(trans);
  681. #endif
  682. /* Allocate or reset and init all Tx and Command queues */
  683. if (iwl_tx_init(trans))
  684. return -ENOMEM;
  685. if (trans->cfg->base_params->shadow_reg_enable) {
  686. /* enable shadow regs in HW */
  687. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
  688. IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
  689. }
  690. return 0;
  691. }
  692. #define HW_READY_TIMEOUT (50)
  693. /* Note: returns poll_bit return value, which is >= 0 if success */
  694. static int iwl_set_hw_ready(struct iwl_trans *trans)
  695. {
  696. int ret;
  697. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  698. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  699. /* See if we got it */
  700. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  701. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  702. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  703. HW_READY_TIMEOUT);
  704. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  705. return ret;
  706. }
  707. /* Note: returns standard 0/-ERROR code */
  708. static int iwl_prepare_card_hw(struct iwl_trans *trans)
  709. {
  710. int ret;
  711. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  712. ret = iwl_set_hw_ready(trans);
  713. /* If the card is ready, exit 0 */
  714. if (ret >= 0)
  715. return 0;
  716. /* If HW is not ready, prepare the conditions to check again */
  717. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  718. CSR_HW_IF_CONFIG_REG_PREPARE);
  719. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  720. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  721. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  722. if (ret < 0)
  723. return ret;
  724. /* HW should be ready by now, check again. */
  725. ret = iwl_set_hw_ready(trans);
  726. if (ret >= 0)
  727. return 0;
  728. return ret;
  729. }
  730. /*
  731. * ucode
  732. */
  733. static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
  734. const struct fw_desc *section)
  735. {
  736. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  737. dma_addr_t phy_addr = section->p_addr;
  738. u32 byte_cnt = section->len;
  739. u32 dst_addr = section->offset;
  740. int ret;
  741. trans_pcie->ucode_write_complete = false;
  742. iwl_write_direct32(trans,
  743. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  744. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  745. iwl_write_direct32(trans,
  746. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
  747. dst_addr);
  748. iwl_write_direct32(trans,
  749. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  750. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  751. iwl_write_direct32(trans,
  752. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  753. (iwl_get_dma_hi_addr(phy_addr)
  754. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  755. iwl_write_direct32(trans,
  756. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  757. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  758. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  759. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  760. iwl_write_direct32(trans,
  761. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  762. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  763. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  764. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  765. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  766. section_num);
  767. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  768. trans_pcie->ucode_write_complete, 5 * HZ);
  769. if (!ret) {
  770. IWL_ERR(trans, "Could not load the [%d] uCode section\n",
  771. section_num);
  772. return -ETIMEDOUT;
  773. }
  774. return 0;
  775. }
  776. static int iwl_load_given_ucode(struct iwl_trans *trans,
  777. const struct fw_img *image)
  778. {
  779. int ret = 0;
  780. int i;
  781. for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
  782. if (!image->sec[i].p_addr)
  783. break;
  784. ret = iwl_load_section(trans, i, &image->sec[i]);
  785. if (ret)
  786. return ret;
  787. }
  788. /* Remove all resets to allow NIC to operate */
  789. iwl_write32(trans, CSR_RESET, 0);
  790. return 0;
  791. }
  792. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  793. const struct fw_img *fw)
  794. {
  795. int ret;
  796. bool hw_rfkill;
  797. /* This may fail if AMT took ownership of the device */
  798. if (iwl_prepare_card_hw(trans)) {
  799. IWL_WARN(trans, "Exit HW not ready\n");
  800. return -EIO;
  801. }
  802. iwl_enable_rfkill_int(trans);
  803. /* If platform's RF_KILL switch is NOT set to KILL */
  804. hw_rfkill = iwl_is_rfkill_set(trans);
  805. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  806. if (hw_rfkill)
  807. return -ERFKILL;
  808. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  809. ret = iwl_nic_init(trans);
  810. if (ret) {
  811. IWL_ERR(trans, "Unable to init nic\n");
  812. return ret;
  813. }
  814. /* make sure rfkill handshake bits are cleared */
  815. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  816. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  817. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  818. /* clear (again), then enable host interrupts */
  819. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  820. iwl_enable_interrupts(trans);
  821. /* really make sure rfkill handshake bits are cleared */
  822. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  823. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  824. /* Load the given image to the HW */
  825. return iwl_load_given_ucode(trans, fw);
  826. }
  827. /*
  828. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  829. * must be called under the irq lock and with MAC access
  830. */
  831. static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
  832. {
  833. struct iwl_trans_pcie __maybe_unused *trans_pcie =
  834. IWL_TRANS_GET_PCIE_TRANS(trans);
  835. lockdep_assert_held(&trans_pcie->irq_lock);
  836. iwl_write_prph(trans, SCD_TXFACT, mask);
  837. }
  838. static void iwl_tx_start(struct iwl_trans *trans)
  839. {
  840. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  841. u32 a;
  842. unsigned long flags;
  843. int i, chan;
  844. u32 reg_val;
  845. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  846. trans_pcie->scd_base_addr =
  847. iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
  848. a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
  849. /* reset conext data memory */
  850. for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
  851. a += 4)
  852. iwl_write_targ_mem(trans, a, 0);
  853. /* reset tx status memory */
  854. for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
  855. a += 4)
  856. iwl_write_targ_mem(trans, a, 0);
  857. for (; a < trans_pcie->scd_base_addr +
  858. SCD_TRANS_TBL_OFFSET_QUEUE(
  859. trans->cfg->base_params->num_of_queues);
  860. a += 4)
  861. iwl_write_targ_mem(trans, a, 0);
  862. iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
  863. trans_pcie->scd_bc_tbls.dma >> 10);
  864. /* Enable DMA channel */
  865. for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
  866. iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  867. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  868. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  869. /* Update FH chicken bits */
  870. reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
  871. iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
  872. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  873. iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
  874. SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
  875. iwl_write_prph(trans, SCD_AGGR_SEL, 0);
  876. /* initiate the queues */
  877. for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
  878. iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
  879. iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
  880. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  881. SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  882. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  883. SCD_CONTEXT_QUEUE_OFFSET(i) +
  884. sizeof(u32),
  885. ((SCD_WIN_SIZE <<
  886. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  887. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  888. ((SCD_FRAME_LIMIT <<
  889. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  890. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  891. }
  892. iwl_write_prph(trans, SCD_INTERRUPT_MASK,
  893. IWL_MASK(0, trans->cfg->base_params->num_of_queues));
  894. /* Activate all Tx DMA/FIFO channels */
  895. iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
  896. iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
  897. /* make sure all queue are not stopped/used */
  898. memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
  899. memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
  900. for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
  901. int fifo = trans_pcie->setup_q_to_fifo[i];
  902. set_bit(i, trans_pcie->queue_used);
  903. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
  904. fifo, true);
  905. }
  906. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  907. /* Enable L1-Active */
  908. iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
  909. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  910. }
  911. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
  912. {
  913. iwl_reset_ict(trans);
  914. iwl_tx_start(trans);
  915. }
  916. /**
  917. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  918. */
  919. static int iwl_trans_tx_stop(struct iwl_trans *trans)
  920. {
  921. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  922. int ch, txq_id, ret;
  923. unsigned long flags;
  924. /* Turn off all Tx DMA fifos */
  925. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  926. iwl_trans_txq_set_sched(trans, 0);
  927. /* Stop each Tx DMA channel, and wait for it to be idle */
  928. for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
  929. iwl_write_direct32(trans,
  930. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  931. ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
  932. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
  933. if (ret < 0)
  934. IWL_ERR(trans,
  935. "Failing on timeout while stopping DMA channel %d [0x%08x]",
  936. ch,
  937. iwl_read_direct32(trans,
  938. FH_TSSR_TX_STATUS_REG));
  939. }
  940. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  941. if (!trans_pcie->txq) {
  942. IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
  943. return 0;
  944. }
  945. /* Unmap DMA from host system and free skb's */
  946. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  947. txq_id++)
  948. iwl_tx_queue_unmap(trans, txq_id);
  949. return 0;
  950. }
  951. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  952. {
  953. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  954. unsigned long flags;
  955. /* tell the device to stop sending interrupts */
  956. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  957. iwl_disable_interrupts(trans);
  958. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  959. /* device going down, Stop using ICT table */
  960. iwl_disable_ict(trans);
  961. /*
  962. * If a HW restart happens during firmware loading,
  963. * then the firmware loading might call this function
  964. * and later it might be called again due to the
  965. * restart. So don't process again if the device is
  966. * already dead.
  967. */
  968. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  969. iwl_trans_tx_stop(trans);
  970. #ifndef CONFIG_IWLWIFI_IDI
  971. iwl_trans_rx_stop(trans);
  972. #endif
  973. /* Power-down device's busmaster DMA clocks */
  974. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  975. APMG_CLK_VAL_DMA_CLK_RQT);
  976. udelay(5);
  977. }
  978. /* Make sure (redundant) we've released our request to stay awake */
  979. iwl_clear_bit(trans, CSR_GP_CNTRL,
  980. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  981. /* Stop the device, and put it in low power state */
  982. iwl_apm_stop(trans);
  983. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  984. * Clean again the interrupt here
  985. */
  986. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  987. iwl_disable_interrupts(trans);
  988. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  989. iwl_enable_rfkill_int(trans);
  990. /* wait to make sure we flush pending tasklet*/
  991. synchronize_irq(trans_pcie->irq);
  992. tasklet_kill(&trans_pcie->irq_tasklet);
  993. cancel_work_sync(&trans_pcie->rx_replenish);
  994. /* stop and reset the on-board processor */
  995. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  996. /* clear all status bits */
  997. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  998. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  999. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  1000. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1001. }
  1002. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  1003. {
  1004. /* let the ucode operate on its own */
  1005. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  1006. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  1007. iwl_disable_interrupts(trans);
  1008. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1009. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1010. }
  1011. static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  1012. struct iwl_device_cmd *dev_cmd, int txq_id)
  1013. {
  1014. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1015. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1016. struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
  1017. struct iwl_cmd_meta *out_meta;
  1018. struct iwl_tx_queue *txq;
  1019. struct iwl_queue *q;
  1020. dma_addr_t phys_addr = 0;
  1021. dma_addr_t txcmd_phys;
  1022. dma_addr_t scratch_phys;
  1023. u16 len, firstlen, secondlen;
  1024. u8 wait_write_ptr = 0;
  1025. __le16 fc = hdr->frame_control;
  1026. u8 hdr_len = ieee80211_hdrlen(fc);
  1027. u16 __maybe_unused wifi_seq;
  1028. txq = &trans_pcie->txq[txq_id];
  1029. q = &txq->q;
  1030. if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
  1031. WARN_ON_ONCE(1);
  1032. return -EINVAL;
  1033. }
  1034. spin_lock(&txq->lock);
  1035. /* Set up driver data for this TFD */
  1036. txq->entries[q->write_ptr].skb = skb;
  1037. txq->entries[q->write_ptr].cmd = dev_cmd;
  1038. dev_cmd->hdr.cmd = REPLY_TX;
  1039. dev_cmd->hdr.sequence =
  1040. cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1041. INDEX_TO_SEQ(q->write_ptr)));
  1042. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1043. out_meta = &txq->entries[q->write_ptr].meta;
  1044. /*
  1045. * Use the first empty entry in this queue's command buffer array
  1046. * to contain the Tx command and MAC header concatenated together
  1047. * (payload data will be in another buffer).
  1048. * Size of this varies, due to varying MAC header length.
  1049. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1050. * of the MAC header (device reads on dword boundaries).
  1051. * We'll tell device about this padding later.
  1052. */
  1053. len = sizeof(struct iwl_tx_cmd) +
  1054. sizeof(struct iwl_cmd_header) + hdr_len;
  1055. firstlen = (len + 3) & ~3;
  1056. /* Tell NIC about any 2-byte padding after MAC header */
  1057. if (firstlen != len)
  1058. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1059. /* Physical address of this Tx command's header (not MAC header!),
  1060. * within command buffer array. */
  1061. txcmd_phys = dma_map_single(trans->dev,
  1062. &dev_cmd->hdr, firstlen,
  1063. DMA_BIDIRECTIONAL);
  1064. if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
  1065. goto out_err;
  1066. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1067. dma_unmap_len_set(out_meta, len, firstlen);
  1068. if (!ieee80211_has_morefrags(fc)) {
  1069. txq->need_update = 1;
  1070. } else {
  1071. wait_write_ptr = 1;
  1072. txq->need_update = 0;
  1073. }
  1074. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1075. * if any (802.11 null frames have no payload). */
  1076. secondlen = skb->len - hdr_len;
  1077. if (secondlen > 0) {
  1078. phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
  1079. secondlen, DMA_TO_DEVICE);
  1080. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  1081. dma_unmap_single(trans->dev,
  1082. dma_unmap_addr(out_meta, mapping),
  1083. dma_unmap_len(out_meta, len),
  1084. DMA_BIDIRECTIONAL);
  1085. goto out_err;
  1086. }
  1087. }
  1088. /* Attach buffers to TFD */
  1089. iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
  1090. if (secondlen > 0)
  1091. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  1092. secondlen, 0);
  1093. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  1094. offsetof(struct iwl_tx_cmd, scratch);
  1095. /* take back ownership of DMA buffer to enable update */
  1096. dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
  1097. DMA_BIDIRECTIONAL);
  1098. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1099. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  1100. IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
  1101. le16_to_cpu(dev_cmd->hdr.sequence));
  1102. IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1103. /* Set up entry for this TFD in Tx byte-count array */
  1104. iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
  1105. dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
  1106. DMA_BIDIRECTIONAL);
  1107. trace_iwlwifi_dev_tx(trans->dev,
  1108. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  1109. sizeof(struct iwl_tfd),
  1110. &dev_cmd->hdr, firstlen,
  1111. skb->data + hdr_len, secondlen);
  1112. /* start timer if queue currently empty */
  1113. if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
  1114. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  1115. /* Tell device the write index *just past* this latest filled TFD */
  1116. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  1117. iwl_txq_update_write_ptr(trans, txq);
  1118. /*
  1119. * At this point the frame is "transmitted" successfully
  1120. * and we will get a TX status notification eventually,
  1121. * regardless of the value of ret. "ret" only indicates
  1122. * whether or not we should update the write pointer.
  1123. */
  1124. if (iwl_queue_space(q) < q->high_mark) {
  1125. if (wait_write_ptr) {
  1126. txq->need_update = 1;
  1127. iwl_txq_update_write_ptr(trans, txq);
  1128. } else {
  1129. iwl_stop_queue(trans, txq);
  1130. }
  1131. }
  1132. spin_unlock(&txq->lock);
  1133. return 0;
  1134. out_err:
  1135. spin_unlock(&txq->lock);
  1136. return -1;
  1137. }
  1138. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  1139. {
  1140. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1141. int err;
  1142. bool hw_rfkill;
  1143. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1144. if (!trans_pcie->irq_requested) {
  1145. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  1146. iwl_irq_tasklet, (unsigned long)trans);
  1147. iwl_alloc_isr_ict(trans);
  1148. err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
  1149. DRV_NAME, trans);
  1150. if (err) {
  1151. IWL_ERR(trans, "Error allocating IRQ %d\n",
  1152. trans_pcie->irq);
  1153. goto error;
  1154. }
  1155. INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
  1156. trans_pcie->irq_requested = true;
  1157. }
  1158. err = iwl_prepare_card_hw(trans);
  1159. if (err) {
  1160. IWL_ERR(trans, "Error while preparing HW: %d", err);
  1161. goto err_free_irq;
  1162. }
  1163. iwl_apm_init(trans);
  1164. /* From now on, the op_mode will be kept updated about RF kill state */
  1165. iwl_enable_rfkill_int(trans);
  1166. hw_rfkill = iwl_is_rfkill_set(trans);
  1167. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1168. return err;
  1169. err_free_irq:
  1170. free_irq(trans_pcie->irq, trans);
  1171. error:
  1172. iwl_free_isr_ict(trans);
  1173. tasklet_kill(&trans_pcie->irq_tasklet);
  1174. return err;
  1175. }
  1176. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  1177. bool op_mode_leaving)
  1178. {
  1179. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1180. bool hw_rfkill;
  1181. unsigned long flags;
  1182. iwl_apm_stop(trans);
  1183. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1184. iwl_disable_interrupts(trans);
  1185. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1186. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  1187. if (!op_mode_leaving) {
  1188. /*
  1189. * Even if we stop the HW, we still want the RF kill
  1190. * interrupt
  1191. */
  1192. iwl_enable_rfkill_int(trans);
  1193. /*
  1194. * Check again since the RF kill state may have changed while
  1195. * all the interrupts were disabled, in this case we couldn't
  1196. * receive the RF kill interrupt and update the state in the
  1197. * op_mode.
  1198. */
  1199. hw_rfkill = iwl_is_rfkill_set(trans);
  1200. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1201. }
  1202. }
  1203. static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  1204. struct sk_buff_head *skbs)
  1205. {
  1206. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1207. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  1208. /* n_bd is usually 256 => n_bd - 1 = 0xff */
  1209. int tfd_num = ssn & (txq->q.n_bd - 1);
  1210. int freed = 0;
  1211. spin_lock(&txq->lock);
  1212. if (txq->q.read_ptr != tfd_num) {
  1213. IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
  1214. txq_id, txq->q.read_ptr, tfd_num, ssn);
  1215. freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
  1216. if (iwl_queue_space(&txq->q) > txq->q.low_mark)
  1217. iwl_wake_queue(trans, txq);
  1218. }
  1219. spin_unlock(&txq->lock);
  1220. }
  1221. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  1222. {
  1223. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1224. }
  1225. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  1226. {
  1227. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1228. }
  1229. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  1230. {
  1231. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1232. }
  1233. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  1234. const struct iwl_trans_config *trans_cfg)
  1235. {
  1236. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1237. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  1238. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  1239. trans_pcie->n_no_reclaim_cmds = 0;
  1240. else
  1241. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  1242. if (trans_pcie->n_no_reclaim_cmds)
  1243. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  1244. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  1245. trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
  1246. if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
  1247. trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
  1248. /* at least the command queue must be mapped */
  1249. WARN_ON(!trans_pcie->n_q_to_fifo);
  1250. memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
  1251. trans_pcie->n_q_to_fifo * sizeof(u8));
  1252. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  1253. if (trans_pcie->rx_buf_size_8k)
  1254. trans_pcie->rx_page_order = get_order(8 * 1024);
  1255. else
  1256. trans_pcie->rx_page_order = get_order(4 * 1024);
  1257. trans_pcie->wd_timeout =
  1258. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  1259. trans_pcie->command_names = trans_cfg->command_names;
  1260. }
  1261. void iwl_trans_pcie_free(struct iwl_trans *trans)
  1262. {
  1263. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1264. iwl_trans_pcie_tx_free(trans);
  1265. #ifndef CONFIG_IWLWIFI_IDI
  1266. iwl_trans_pcie_rx_free(trans);
  1267. #endif
  1268. if (trans_pcie->irq_requested == true) {
  1269. free_irq(trans_pcie->irq, trans);
  1270. iwl_free_isr_ict(trans);
  1271. }
  1272. pci_disable_msi(trans_pcie->pci_dev);
  1273. iounmap(trans_pcie->hw_base);
  1274. pci_release_regions(trans_pcie->pci_dev);
  1275. pci_disable_device(trans_pcie->pci_dev);
  1276. kfree(trans);
  1277. }
  1278. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  1279. {
  1280. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1281. if (state)
  1282. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1283. else
  1284. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1285. }
  1286. #ifdef CONFIG_PM_SLEEP
  1287. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  1288. {
  1289. return 0;
  1290. }
  1291. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  1292. {
  1293. bool hw_rfkill;
  1294. iwl_enable_rfkill_int(trans);
  1295. hw_rfkill = iwl_is_rfkill_set(trans);
  1296. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1297. if (!hw_rfkill)
  1298. iwl_enable_interrupts(trans);
  1299. return 0;
  1300. }
  1301. #endif /* CONFIG_PM_SLEEP */
  1302. #define IWL_FLUSH_WAIT_MS 2000
  1303. static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
  1304. {
  1305. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1306. struct iwl_tx_queue *txq;
  1307. struct iwl_queue *q;
  1308. int cnt;
  1309. unsigned long now = jiffies;
  1310. int ret = 0;
  1311. /* waiting for all the tx frames complete might take a while */
  1312. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1313. if (cnt == trans_pcie->cmd_queue)
  1314. continue;
  1315. txq = &trans_pcie->txq[cnt];
  1316. q = &txq->q;
  1317. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1318. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1319. msleep(1);
  1320. if (q->read_ptr != q->write_ptr) {
  1321. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  1322. ret = -ETIMEDOUT;
  1323. break;
  1324. }
  1325. }
  1326. return ret;
  1327. }
  1328. static const char *get_fh_string(int cmd)
  1329. {
  1330. #define IWL_CMD(x) case x: return #x
  1331. switch (cmd) {
  1332. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1333. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1334. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1335. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1336. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1337. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1338. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1339. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1340. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1341. default:
  1342. return "UNKNOWN";
  1343. }
  1344. #undef IWL_CMD
  1345. }
  1346. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
  1347. {
  1348. int i;
  1349. #ifdef CONFIG_IWLWIFI_DEBUG
  1350. int pos = 0;
  1351. size_t bufsz = 0;
  1352. #endif
  1353. static const u32 fh_tbl[] = {
  1354. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1355. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1356. FH_RSCSR_CHNL0_WPTR,
  1357. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1358. FH_MEM_RSSR_SHARED_CTRL_REG,
  1359. FH_MEM_RSSR_RX_STATUS_REG,
  1360. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1361. FH_TSSR_TX_STATUS_REG,
  1362. FH_TSSR_TX_ERROR_REG
  1363. };
  1364. #ifdef CONFIG_IWLWIFI_DEBUG
  1365. if (display) {
  1366. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1367. *buf = kmalloc(bufsz, GFP_KERNEL);
  1368. if (!*buf)
  1369. return -ENOMEM;
  1370. pos += scnprintf(*buf + pos, bufsz - pos,
  1371. "FH register values:\n");
  1372. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1373. pos += scnprintf(*buf + pos, bufsz - pos,
  1374. " %34s: 0X%08x\n",
  1375. get_fh_string(fh_tbl[i]),
  1376. iwl_read_direct32(trans, fh_tbl[i]));
  1377. }
  1378. return pos;
  1379. }
  1380. #endif
  1381. IWL_ERR(trans, "FH register values:\n");
  1382. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1383. IWL_ERR(trans, " %34s: 0X%08x\n",
  1384. get_fh_string(fh_tbl[i]),
  1385. iwl_read_direct32(trans, fh_tbl[i]));
  1386. }
  1387. return 0;
  1388. }
  1389. static const char *get_csr_string(int cmd)
  1390. {
  1391. #define IWL_CMD(x) case x: return #x
  1392. switch (cmd) {
  1393. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1394. IWL_CMD(CSR_INT_COALESCING);
  1395. IWL_CMD(CSR_INT);
  1396. IWL_CMD(CSR_INT_MASK);
  1397. IWL_CMD(CSR_FH_INT_STATUS);
  1398. IWL_CMD(CSR_GPIO_IN);
  1399. IWL_CMD(CSR_RESET);
  1400. IWL_CMD(CSR_GP_CNTRL);
  1401. IWL_CMD(CSR_HW_REV);
  1402. IWL_CMD(CSR_EEPROM_REG);
  1403. IWL_CMD(CSR_EEPROM_GP);
  1404. IWL_CMD(CSR_OTP_GP_REG);
  1405. IWL_CMD(CSR_GIO_REG);
  1406. IWL_CMD(CSR_GP_UCODE_REG);
  1407. IWL_CMD(CSR_GP_DRIVER_REG);
  1408. IWL_CMD(CSR_UCODE_DRV_GP1);
  1409. IWL_CMD(CSR_UCODE_DRV_GP2);
  1410. IWL_CMD(CSR_LED_REG);
  1411. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1412. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1413. IWL_CMD(CSR_ANA_PLL_CFG);
  1414. IWL_CMD(CSR_HW_REV_WA_REG);
  1415. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1416. default:
  1417. return "UNKNOWN";
  1418. }
  1419. #undef IWL_CMD
  1420. }
  1421. void iwl_dump_csr(struct iwl_trans *trans)
  1422. {
  1423. int i;
  1424. static const u32 csr_tbl[] = {
  1425. CSR_HW_IF_CONFIG_REG,
  1426. CSR_INT_COALESCING,
  1427. CSR_INT,
  1428. CSR_INT_MASK,
  1429. CSR_FH_INT_STATUS,
  1430. CSR_GPIO_IN,
  1431. CSR_RESET,
  1432. CSR_GP_CNTRL,
  1433. CSR_HW_REV,
  1434. CSR_EEPROM_REG,
  1435. CSR_EEPROM_GP,
  1436. CSR_OTP_GP_REG,
  1437. CSR_GIO_REG,
  1438. CSR_GP_UCODE_REG,
  1439. CSR_GP_DRIVER_REG,
  1440. CSR_UCODE_DRV_GP1,
  1441. CSR_UCODE_DRV_GP2,
  1442. CSR_LED_REG,
  1443. CSR_DRAM_INT_TBL_REG,
  1444. CSR_GIO_CHICKEN_BITS,
  1445. CSR_ANA_PLL_CFG,
  1446. CSR_HW_REV_WA_REG,
  1447. CSR_DBG_HPET_MEM_REG
  1448. };
  1449. IWL_ERR(trans, "CSR values:\n");
  1450. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1451. "CSR_INT_PERIODIC_REG)\n");
  1452. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1453. IWL_ERR(trans, " %25s: 0X%08x\n",
  1454. get_csr_string(csr_tbl[i]),
  1455. iwl_read32(trans, csr_tbl[i]));
  1456. }
  1457. }
  1458. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1459. /* create and remove of files */
  1460. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1461. if (!debugfs_create_file(#name, mode, parent, trans, \
  1462. &iwl_dbgfs_##name##_ops)) \
  1463. return -ENOMEM; \
  1464. } while (0)
  1465. /* file operation */
  1466. #define DEBUGFS_READ_FUNC(name) \
  1467. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  1468. char __user *user_buf, \
  1469. size_t count, loff_t *ppos);
  1470. #define DEBUGFS_WRITE_FUNC(name) \
  1471. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  1472. const char __user *user_buf, \
  1473. size_t count, loff_t *ppos);
  1474. #define DEBUGFS_READ_FILE_OPS(name) \
  1475. DEBUGFS_READ_FUNC(name); \
  1476. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1477. .read = iwl_dbgfs_##name##_read, \
  1478. .open = simple_open, \
  1479. .llseek = generic_file_llseek, \
  1480. };
  1481. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1482. DEBUGFS_WRITE_FUNC(name); \
  1483. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1484. .write = iwl_dbgfs_##name##_write, \
  1485. .open = simple_open, \
  1486. .llseek = generic_file_llseek, \
  1487. };
  1488. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1489. DEBUGFS_READ_FUNC(name); \
  1490. DEBUGFS_WRITE_FUNC(name); \
  1491. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1492. .write = iwl_dbgfs_##name##_write, \
  1493. .read = iwl_dbgfs_##name##_read, \
  1494. .open = simple_open, \
  1495. .llseek = generic_file_llseek, \
  1496. };
  1497. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1498. char __user *user_buf,
  1499. size_t count, loff_t *ppos)
  1500. {
  1501. struct iwl_trans *trans = file->private_data;
  1502. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1503. struct iwl_tx_queue *txq;
  1504. struct iwl_queue *q;
  1505. char *buf;
  1506. int pos = 0;
  1507. int cnt;
  1508. int ret;
  1509. size_t bufsz;
  1510. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1511. if (!trans_pcie->txq)
  1512. return -EAGAIN;
  1513. buf = kzalloc(bufsz, GFP_KERNEL);
  1514. if (!buf)
  1515. return -ENOMEM;
  1516. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1517. txq = &trans_pcie->txq[cnt];
  1518. q = &txq->q;
  1519. pos += scnprintf(buf + pos, bufsz - pos,
  1520. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1521. cnt, q->read_ptr, q->write_ptr,
  1522. !!test_bit(cnt, trans_pcie->queue_used),
  1523. !!test_bit(cnt, trans_pcie->queue_stopped));
  1524. }
  1525. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1526. kfree(buf);
  1527. return ret;
  1528. }
  1529. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1530. char __user *user_buf,
  1531. size_t count, loff_t *ppos)
  1532. {
  1533. struct iwl_trans *trans = file->private_data;
  1534. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1535. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  1536. char buf[256];
  1537. int pos = 0;
  1538. const size_t bufsz = sizeof(buf);
  1539. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1540. rxq->read);
  1541. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1542. rxq->write);
  1543. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1544. rxq->free_count);
  1545. if (rxq->rb_stts) {
  1546. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1547. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1548. } else {
  1549. pos += scnprintf(buf + pos, bufsz - pos,
  1550. "closed_rb_num: Not Allocated\n");
  1551. }
  1552. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1553. }
  1554. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1555. char __user *user_buf,
  1556. size_t count, loff_t *ppos)
  1557. {
  1558. struct iwl_trans *trans = file->private_data;
  1559. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1560. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1561. int pos = 0;
  1562. char *buf;
  1563. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1564. ssize_t ret;
  1565. buf = kzalloc(bufsz, GFP_KERNEL);
  1566. if (!buf)
  1567. return -ENOMEM;
  1568. pos += scnprintf(buf + pos, bufsz - pos,
  1569. "Interrupt Statistics Report:\n");
  1570. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1571. isr_stats->hw);
  1572. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1573. isr_stats->sw);
  1574. if (isr_stats->sw || isr_stats->hw) {
  1575. pos += scnprintf(buf + pos, bufsz - pos,
  1576. "\tLast Restarting Code: 0x%X\n",
  1577. isr_stats->err_code);
  1578. }
  1579. #ifdef CONFIG_IWLWIFI_DEBUG
  1580. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1581. isr_stats->sch);
  1582. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1583. isr_stats->alive);
  1584. #endif
  1585. pos += scnprintf(buf + pos, bufsz - pos,
  1586. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1587. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1588. isr_stats->ctkill);
  1589. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1590. isr_stats->wakeup);
  1591. pos += scnprintf(buf + pos, bufsz - pos,
  1592. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1593. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1594. isr_stats->tx);
  1595. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1596. isr_stats->unhandled);
  1597. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1598. kfree(buf);
  1599. return ret;
  1600. }
  1601. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1602. const char __user *user_buf,
  1603. size_t count, loff_t *ppos)
  1604. {
  1605. struct iwl_trans *trans = file->private_data;
  1606. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1607. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1608. char buf[8];
  1609. int buf_size;
  1610. u32 reset_flag;
  1611. memset(buf, 0, sizeof(buf));
  1612. buf_size = min(count, sizeof(buf) - 1);
  1613. if (copy_from_user(buf, user_buf, buf_size))
  1614. return -EFAULT;
  1615. if (sscanf(buf, "%x", &reset_flag) != 1)
  1616. return -EFAULT;
  1617. if (reset_flag == 0)
  1618. memset(isr_stats, 0, sizeof(*isr_stats));
  1619. return count;
  1620. }
  1621. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1622. const char __user *user_buf,
  1623. size_t count, loff_t *ppos)
  1624. {
  1625. struct iwl_trans *trans = file->private_data;
  1626. char buf[8];
  1627. int buf_size;
  1628. int csr;
  1629. memset(buf, 0, sizeof(buf));
  1630. buf_size = min(count, sizeof(buf) - 1);
  1631. if (copy_from_user(buf, user_buf, buf_size))
  1632. return -EFAULT;
  1633. if (sscanf(buf, "%d", &csr) != 1)
  1634. return -EFAULT;
  1635. iwl_dump_csr(trans);
  1636. return count;
  1637. }
  1638. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1639. char __user *user_buf,
  1640. size_t count, loff_t *ppos)
  1641. {
  1642. struct iwl_trans *trans = file->private_data;
  1643. char *buf;
  1644. int pos = 0;
  1645. ssize_t ret = -EFAULT;
  1646. ret = pos = iwl_dump_fh(trans, &buf, true);
  1647. if (buf) {
  1648. ret = simple_read_from_buffer(user_buf,
  1649. count, ppos, buf, pos);
  1650. kfree(buf);
  1651. }
  1652. return ret;
  1653. }
  1654. static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
  1655. const char __user *user_buf,
  1656. size_t count, loff_t *ppos)
  1657. {
  1658. struct iwl_trans *trans = file->private_data;
  1659. if (!trans->op_mode)
  1660. return -EAGAIN;
  1661. iwl_op_mode_nic_error(trans->op_mode);
  1662. return count;
  1663. }
  1664. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1665. DEBUGFS_READ_FILE_OPS(fh_reg);
  1666. DEBUGFS_READ_FILE_OPS(rx_queue);
  1667. DEBUGFS_READ_FILE_OPS(tx_queue);
  1668. DEBUGFS_WRITE_FILE_OPS(csr);
  1669. DEBUGFS_WRITE_FILE_OPS(fw_restart);
  1670. /*
  1671. * Create the debugfs files and directories
  1672. *
  1673. */
  1674. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1675. struct dentry *dir)
  1676. {
  1677. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1678. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1679. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1680. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1681. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1682. DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
  1683. return 0;
  1684. }
  1685. #else
  1686. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1687. struct dentry *dir)
  1688. {
  1689. return 0;
  1690. }
  1691. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1692. static const struct iwl_trans_ops trans_ops_pcie = {
  1693. .start_hw = iwl_trans_pcie_start_hw,
  1694. .stop_hw = iwl_trans_pcie_stop_hw,
  1695. .fw_alive = iwl_trans_pcie_fw_alive,
  1696. .start_fw = iwl_trans_pcie_start_fw,
  1697. .stop_device = iwl_trans_pcie_stop_device,
  1698. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1699. .send_cmd = iwl_trans_pcie_send_cmd,
  1700. .tx = iwl_trans_pcie_tx,
  1701. .reclaim = iwl_trans_pcie_reclaim,
  1702. .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
  1703. .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
  1704. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1705. .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
  1706. #ifdef CONFIG_PM_SLEEP
  1707. .suspend = iwl_trans_pcie_suspend,
  1708. .resume = iwl_trans_pcie_resume,
  1709. #endif
  1710. .write8 = iwl_trans_pcie_write8,
  1711. .write32 = iwl_trans_pcie_write32,
  1712. .read32 = iwl_trans_pcie_read32,
  1713. .configure = iwl_trans_pcie_configure,
  1714. .set_pmi = iwl_trans_pcie_set_pmi,
  1715. };
  1716. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1717. const struct pci_device_id *ent,
  1718. const struct iwl_cfg *cfg)
  1719. {
  1720. struct iwl_trans_pcie *trans_pcie;
  1721. struct iwl_trans *trans;
  1722. u16 pci_cmd;
  1723. int err;
  1724. trans = kzalloc(sizeof(struct iwl_trans) +
  1725. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1726. if (WARN_ON(!trans))
  1727. return NULL;
  1728. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1729. trans->ops = &trans_ops_pcie;
  1730. trans->cfg = cfg;
  1731. trans_pcie->trans = trans;
  1732. spin_lock_init(&trans_pcie->irq_lock);
  1733. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1734. /* W/A - seems to solve weird behavior. We need to remove this if we
  1735. * don't want to stay in L1 all the time. This wastes a lot of power */
  1736. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1737. PCIE_LINK_STATE_CLKPM);
  1738. if (pci_enable_device(pdev)) {
  1739. err = -ENODEV;
  1740. goto out_no_pci;
  1741. }
  1742. pci_set_master(pdev);
  1743. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1744. if (!err)
  1745. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1746. if (err) {
  1747. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1748. if (!err)
  1749. err = pci_set_consistent_dma_mask(pdev,
  1750. DMA_BIT_MASK(32));
  1751. /* both attempts failed: */
  1752. if (err) {
  1753. dev_printk(KERN_ERR, &pdev->dev,
  1754. "No suitable DMA available.\n");
  1755. goto out_pci_disable_device;
  1756. }
  1757. }
  1758. err = pci_request_regions(pdev, DRV_NAME);
  1759. if (err) {
  1760. dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
  1761. goto out_pci_disable_device;
  1762. }
  1763. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1764. if (!trans_pcie->hw_base) {
  1765. dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
  1766. err = -ENODEV;
  1767. goto out_pci_release_regions;
  1768. }
  1769. dev_printk(KERN_INFO, &pdev->dev,
  1770. "pci_resource_len = 0x%08llx\n",
  1771. (unsigned long long) pci_resource_len(pdev, 0));
  1772. dev_printk(KERN_INFO, &pdev->dev,
  1773. "pci_resource_base = %p\n", trans_pcie->hw_base);
  1774. dev_printk(KERN_INFO, &pdev->dev,
  1775. "HW Revision ID = 0x%X\n", pdev->revision);
  1776. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1777. * PCI Tx retries from interfering with C3 CPU state */
  1778. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1779. err = pci_enable_msi(pdev);
  1780. if (err)
  1781. dev_printk(KERN_ERR, &pdev->dev,
  1782. "pci_enable_msi failed(0X%x)", err);
  1783. trans->dev = &pdev->dev;
  1784. trans_pcie->irq = pdev->irq;
  1785. trans_pcie->pci_dev = pdev;
  1786. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1787. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1788. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1789. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1790. /* TODO: Move this away, not needed if not MSI */
  1791. /* enable rfkill interrupt: hw bug w/a */
  1792. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1793. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1794. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1795. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1796. }
  1797. /* Initialize the wait queue for commands */
  1798. init_waitqueue_head(&trans->wait_command_queue);
  1799. spin_lock_init(&trans->reg_lock);
  1800. return trans;
  1801. out_pci_release_regions:
  1802. pci_release_regions(pdev);
  1803. out_pci_disable_device:
  1804. pci_disable_device(pdev);
  1805. out_no_pci:
  1806. kfree(trans);
  1807. return NULL;
  1808. }