tridentfb.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/vga.h>
  24. #include <video/trident.h>
  25. #define VERSION "0.7.9-NEWAPI"
  26. struct tridentfb_par {
  27. void __iomem *io_virt; /* iospace virtual memory address */
  28. u32 pseudo_pal[16];
  29. int chip_id;
  30. int flatpanel;
  31. void (*init_accel) (struct tridentfb_par *, int, int);
  32. void (*wait_engine) (struct tridentfb_par *);
  33. void (*fill_rect)
  34. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  35. void (*copy_rect)
  36. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  37. };
  38. static unsigned char eng_oper; /* engine operation... */
  39. static struct fb_ops tridentfb_ops;
  40. static struct fb_fix_screeninfo tridentfb_fix = {
  41. .id = "Trident",
  42. .type = FB_TYPE_PACKED_PIXELS,
  43. .ypanstep = 1,
  44. .visual = FB_VISUAL_PSEUDOCOLOR,
  45. .accel = FB_ACCEL_NONE,
  46. };
  47. /* defaults which are normally overriden by user values */
  48. /* video mode */
  49. static char *mode_option __devinitdata = "640x480";
  50. static int bpp __devinitdata = 8;
  51. static int noaccel __devinitdata;
  52. static int center;
  53. static int stretch;
  54. static int fp __devinitdata;
  55. static int crt __devinitdata;
  56. static int memsize __devinitdata;
  57. static int memdiff __devinitdata;
  58. static int nativex;
  59. module_param(mode_option, charp, 0);
  60. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  61. module_param_named(mode, mode_option, charp, 0);
  62. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  63. module_param(bpp, int, 0);
  64. module_param(center, int, 0);
  65. module_param(stretch, int, 0);
  66. module_param(noaccel, int, 0);
  67. module_param(memsize, int, 0);
  68. module_param(memdiff, int, 0);
  69. module_param(nativex, int, 0);
  70. module_param(fp, int, 0);
  71. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  72. module_param(crt, int, 0);
  73. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  74. static int is_blade(int id)
  75. {
  76. return (id == BLADE3D) ||
  77. (id == CYBERBLADEE4) ||
  78. (id == CYBERBLADEi7) ||
  79. (id == CYBERBLADEi7D) ||
  80. (id == CYBERBLADEi1) ||
  81. (id == CYBERBLADEi1D) ||
  82. (id == CYBERBLADEAi1) ||
  83. (id == CYBERBLADEAi1D);
  84. }
  85. static int is_xp(int id)
  86. {
  87. return (id == CYBERBLADEXPAi1) ||
  88. (id == CYBERBLADEXPm8) ||
  89. (id == CYBERBLADEXPm16);
  90. }
  91. static int is3Dchip(int id)
  92. {
  93. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  94. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  95. (id == CYBER9397) || (id == CYBER9397DVD) ||
  96. (id == CYBER9520) || (id == CYBER9525DVD) ||
  97. (id == IMAGE975) || (id == IMAGE985) ||
  98. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  99. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  100. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  101. (id == CYBERBLADEXPAi1));
  102. }
  103. static int iscyber(int id)
  104. {
  105. switch (id) {
  106. case CYBER9388:
  107. case CYBER9382:
  108. case CYBER9385:
  109. case CYBER9397:
  110. case CYBER9397DVD:
  111. case CYBER9520:
  112. case CYBER9525DVD:
  113. case CYBERBLADEE4:
  114. case CYBERBLADEi7D:
  115. case CYBERBLADEi1:
  116. case CYBERBLADEi1D:
  117. case CYBERBLADEAi1:
  118. case CYBERBLADEAi1D:
  119. case CYBERBLADEXPAi1:
  120. return 1;
  121. case CYBER9320:
  122. case TGUI9660:
  123. case IMAGE975:
  124. case IMAGE985:
  125. case BLADE3D:
  126. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  127. default:
  128. /* case CYBERBLDAEXPm8: Strange */
  129. /* case CYBERBLDAEXPm16: Strange */
  130. return 0;
  131. }
  132. }
  133. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  134. {
  135. fb_writeb(val, p->io_virt + reg);
  136. }
  137. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  138. {
  139. return fb_readb(p->io_virt + reg);
  140. }
  141. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  142. {
  143. fb_writel(v, par->io_virt + r);
  144. }
  145. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  146. {
  147. return fb_readl(par->io_virt + r);
  148. }
  149. /*
  150. * Blade specific acceleration.
  151. */
  152. #define point(x, y) ((y) << 16 | (x))
  153. #define STA 0x2120
  154. #define CMD 0x2144
  155. #define ROP 0x2148
  156. #define CLR 0x2160
  157. #define SR1 0x2100
  158. #define SR2 0x2104
  159. #define DR1 0x2108
  160. #define DR2 0x210C
  161. #define ROP_S 0xCC
  162. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  163. {
  164. int v1 = (pitch >> 3) << 20;
  165. int tmp = 0, v2;
  166. switch (bpp) {
  167. case 8:
  168. tmp = 0;
  169. break;
  170. case 15:
  171. tmp = 5;
  172. break;
  173. case 16:
  174. tmp = 1;
  175. break;
  176. case 24:
  177. case 32:
  178. tmp = 2;
  179. break;
  180. }
  181. v2 = v1 | (tmp << 29);
  182. writemmr(par, 0x21C0, v2);
  183. writemmr(par, 0x21C4, v2);
  184. writemmr(par, 0x21B8, v2);
  185. writemmr(par, 0x21BC, v2);
  186. writemmr(par, 0x21D0, v1);
  187. writemmr(par, 0x21D4, v1);
  188. writemmr(par, 0x21C8, v1);
  189. writemmr(par, 0x21CC, v1);
  190. writemmr(par, 0x216C, 0);
  191. }
  192. static void blade_wait_engine(struct tridentfb_par *par)
  193. {
  194. while (readmmr(par, STA) & 0xFA800000) ;
  195. }
  196. static void blade_fill_rect(struct tridentfb_par *par,
  197. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  198. {
  199. writemmr(par, CLR, c);
  200. writemmr(par, ROP, rop ? 0x66 : ROP_S);
  201. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  202. writemmr(par, DR1, point(x, y));
  203. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  204. }
  205. static void blade_copy_rect(struct tridentfb_par *par,
  206. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  207. {
  208. u32 s1, s2, d1, d2;
  209. int direction = 2;
  210. s1 = point(x1, y1);
  211. s2 = point(x1 + w - 1, y1 + h - 1);
  212. d1 = point(x2, y2);
  213. d2 = point(x2 + w - 1, y2 + h - 1);
  214. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  215. direction = 0;
  216. writemmr(par, ROP, ROP_S);
  217. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  218. writemmr(par, SR1, direction ? s2 : s1);
  219. writemmr(par, SR2, direction ? s1 : s2);
  220. writemmr(par, DR1, direction ? d2 : d1);
  221. writemmr(par, DR2, direction ? d1 : d2);
  222. }
  223. /*
  224. * BladeXP specific acceleration functions
  225. */
  226. #define ROP_P 0xF0
  227. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  228. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  229. {
  230. int tmp = 0, v1;
  231. unsigned char x = 0;
  232. switch (bpp) {
  233. case 8:
  234. x = 0;
  235. break;
  236. case 16:
  237. x = 1;
  238. break;
  239. case 24:
  240. x = 3;
  241. break;
  242. case 32:
  243. x = 2;
  244. break;
  245. }
  246. switch (pitch << (bpp >> 3)) {
  247. case 8192:
  248. case 512:
  249. x |= 0x00;
  250. break;
  251. case 1024:
  252. x |= 0x04;
  253. break;
  254. case 2048:
  255. x |= 0x08;
  256. break;
  257. case 4096:
  258. x |= 0x0C;
  259. break;
  260. }
  261. t_outb(par, x, 0x2125);
  262. eng_oper = x | 0x40;
  263. switch (bpp) {
  264. case 8:
  265. tmp = 18;
  266. break;
  267. case 15:
  268. case 16:
  269. tmp = 19;
  270. break;
  271. case 24:
  272. case 32:
  273. tmp = 20;
  274. break;
  275. }
  276. v1 = pitch << tmp;
  277. writemmr(par, 0x2154, v1);
  278. writemmr(par, 0x2150, v1);
  279. t_outb(par, 3, 0x2126);
  280. }
  281. static void xp_wait_engine(struct tridentfb_par *par)
  282. {
  283. int busy;
  284. int count, timeout;
  285. count = 0;
  286. timeout = 0;
  287. for (;;) {
  288. busy = t_inb(par, STA) & 0x80;
  289. if (busy != 0x80)
  290. return;
  291. count++;
  292. if (count == 10000000) {
  293. /* Timeout */
  294. count = 9990000;
  295. timeout++;
  296. if (timeout == 8) {
  297. /* Reset engine */
  298. t_outb(par, 0x00, 0x2120);
  299. return;
  300. }
  301. }
  302. }
  303. }
  304. static void xp_fill_rect(struct tridentfb_par *par,
  305. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  306. {
  307. writemmr(par, 0x2127, ROP_P);
  308. writemmr(par, 0x2158, c);
  309. writemmr(par, 0x2128, 0x4000);
  310. writemmr(par, 0x2140, masked_point(h, w));
  311. writemmr(par, 0x2138, masked_point(y, x));
  312. t_outb(par, 0x01, 0x2124);
  313. t_outb(par, eng_oper, 0x2125);
  314. }
  315. static void xp_copy_rect(struct tridentfb_par *par,
  316. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  317. {
  318. int direction;
  319. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  320. direction = 0x0004;
  321. if ((x1 < x2) && (y1 == y2)) {
  322. direction |= 0x0200;
  323. x1_tmp = x1 + w - 1;
  324. x2_tmp = x2 + w - 1;
  325. } else {
  326. x1_tmp = x1;
  327. x2_tmp = x2;
  328. }
  329. if (y1 < y2) {
  330. direction |= 0x0100;
  331. y1_tmp = y1 + h - 1;
  332. y2_tmp = y2 + h - 1;
  333. } else {
  334. y1_tmp = y1;
  335. y2_tmp = y2;
  336. }
  337. writemmr(par, 0x2128, direction);
  338. t_outb(par, ROP_S, 0x2127);
  339. writemmr(par, 0x213C, masked_point(y1_tmp, x1_tmp));
  340. writemmr(par, 0x2138, masked_point(y2_tmp, x2_tmp));
  341. writemmr(par, 0x2140, masked_point(h, w));
  342. t_outb(par, 0x01, 0x2124);
  343. }
  344. /*
  345. * Image specific acceleration functions
  346. */
  347. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  348. {
  349. int tmp = 0;
  350. switch (bpp) {
  351. case 8:
  352. tmp = 0;
  353. break;
  354. case 15:
  355. tmp = 5;
  356. break;
  357. case 16:
  358. tmp = 1;
  359. break;
  360. case 24:
  361. case 32:
  362. tmp = 2;
  363. break;
  364. }
  365. writemmr(par, 0x2120, 0xF0000000);
  366. writemmr(par, 0x2120, 0x40000000 | tmp);
  367. writemmr(par, 0x2120, 0x80000000);
  368. writemmr(par, 0x2144, 0x00000000);
  369. writemmr(par, 0x2148, 0x00000000);
  370. writemmr(par, 0x2150, 0x00000000);
  371. writemmr(par, 0x2154, 0x00000000);
  372. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  373. writemmr(par, 0x216C, 0x00000000);
  374. writemmr(par, 0x2170, 0x00000000);
  375. writemmr(par, 0x217C, 0x00000000);
  376. writemmr(par, 0x2120, 0x10000000);
  377. writemmr(par, 0x2130, (2047 << 16) | 2047);
  378. }
  379. static void image_wait_engine(struct tridentfb_par *par)
  380. {
  381. while (readmmr(par, 0x2164) & 0xF0000000) ;
  382. }
  383. static void image_fill_rect(struct tridentfb_par *par,
  384. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  385. {
  386. writemmr(par, 0x2120, 0x80000000);
  387. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  388. writemmr(par, 0x2144, c);
  389. writemmr(par, DR1, point(x, y));
  390. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  391. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  392. }
  393. static void image_copy_rect(struct tridentfb_par *par,
  394. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  395. {
  396. u32 s1, s2, d1, d2;
  397. int direction = 2;
  398. s1 = point(x1, y1);
  399. s2 = point(x1 + w - 1, y1 + h - 1);
  400. d1 = point(x2, y2);
  401. d2 = point(x2 + w - 1, y2 + h - 1);
  402. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  403. direction = 0;
  404. writemmr(par, 0x2120, 0x80000000);
  405. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  406. writemmr(par, SR1, direction ? s2 : s1);
  407. writemmr(par, SR2, direction ? s1 : s2);
  408. writemmr(par, DR1, direction ? d2 : d1);
  409. writemmr(par, DR2, direction ? d1 : d2);
  410. writemmr(par, 0x2124,
  411. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  412. }
  413. /*
  414. * Accel functions called by the upper layers
  415. */
  416. #ifdef CONFIG_FB_TRIDENT_ACCEL
  417. static void tridentfb_fillrect(struct fb_info *info,
  418. const struct fb_fillrect *fr)
  419. {
  420. struct tridentfb_par *par = info->par;
  421. int bpp = info->var.bits_per_pixel;
  422. int col = 0;
  423. switch (bpp) {
  424. default:
  425. case 8:
  426. col |= fr->color;
  427. col |= col << 8;
  428. col |= col << 16;
  429. break;
  430. case 16:
  431. col = ((u32 *)(info->pseudo_palette))[fr->color];
  432. break;
  433. case 32:
  434. col = ((u32 *)(info->pseudo_palette))[fr->color];
  435. break;
  436. }
  437. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  438. fr->height, col, fr->rop);
  439. par->wait_engine(par);
  440. }
  441. static void tridentfb_copyarea(struct fb_info *info,
  442. const struct fb_copyarea *ca)
  443. {
  444. struct tridentfb_par *par = info->par;
  445. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  446. ca->width, ca->height);
  447. par->wait_engine(par);
  448. }
  449. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  450. #define tridentfb_fillrect cfb_fillrect
  451. #define tridentfb_copyarea cfb_copyarea
  452. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  453. /*
  454. * Hardware access functions
  455. */
  456. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  457. {
  458. return vga_mm_rcrt(par->io_virt, reg);
  459. }
  460. static inline void write3X4(struct tridentfb_par *par, int reg,
  461. unsigned char val)
  462. {
  463. vga_mm_wcrt(par->io_virt, reg, val);
  464. }
  465. static inline unsigned char read3CE(struct tridentfb_par *par,
  466. unsigned char reg)
  467. {
  468. return vga_mm_rgfx(par->io_virt, reg);
  469. }
  470. static inline void writeAttr(struct tridentfb_par *par, int reg,
  471. unsigned char val)
  472. {
  473. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  474. vga_mm_wattr(par->io_virt, reg, val);
  475. }
  476. static inline void write3CE(struct tridentfb_par *par, int reg,
  477. unsigned char val)
  478. {
  479. vga_mm_wgfx(par->io_virt, reg, val);
  480. }
  481. static void enable_mmio(void)
  482. {
  483. /* Goto New Mode */
  484. vga_io_rseq(0x0B);
  485. /* Unprotect registers */
  486. vga_io_wseq(NewMode1, 0x80);
  487. /* Enable MMIO */
  488. outb(PCIReg, 0x3D4);
  489. outb(inb(0x3D5) | 0x01, 0x3D5);
  490. }
  491. static void disable_mmio(struct tridentfb_par *par)
  492. {
  493. /* Goto New Mode */
  494. vga_mm_rseq(par->io_virt, 0x0B);
  495. /* Unprotect registers */
  496. vga_mm_wseq(par->io_virt, NewMode1, 0x80);
  497. /* Disable MMIO */
  498. t_outb(par, PCIReg, 0x3D4);
  499. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  500. }
  501. static void crtc_unlock(struct tridentfb_par *par)
  502. {
  503. write3X4(par, VGA_CRTC_V_SYNC_END,
  504. read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
  505. }
  506. /* Return flat panel's maximum x resolution */
  507. static int __devinit get_nativex(struct tridentfb_par *par)
  508. {
  509. int x, y, tmp;
  510. if (nativex)
  511. return nativex;
  512. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  513. switch (tmp) {
  514. case 0:
  515. x = 1280; y = 1024;
  516. break;
  517. case 2:
  518. x = 1024; y = 768;
  519. break;
  520. case 3:
  521. x = 800; y = 600;
  522. break;
  523. case 4:
  524. x = 1400; y = 1050;
  525. break;
  526. case 1:
  527. default:
  528. x = 640; y = 480;
  529. break;
  530. }
  531. output("%dx%d flat panel found\n", x, y);
  532. return x;
  533. }
  534. /* Set pitch */
  535. static void set_lwidth(struct tridentfb_par *par, int width)
  536. {
  537. write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
  538. write3X4(par, AddColReg,
  539. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  540. }
  541. /* For resolutions smaller than FP resolution stretch */
  542. static void screen_stretch(struct tridentfb_par *par)
  543. {
  544. if (par->chip_id != CYBERBLADEXPAi1)
  545. write3CE(par, BiosReg, 0);
  546. else
  547. write3CE(par, BiosReg, 8);
  548. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  549. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  550. }
  551. /* For resolutions smaller than FP resolution center */
  552. static void screen_center(struct tridentfb_par *par)
  553. {
  554. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  555. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  556. }
  557. /* Address of first shown pixel in display memory */
  558. static void set_screen_start(struct tridentfb_par *par, int base)
  559. {
  560. u8 tmp;
  561. write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
  562. write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
  563. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  564. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  565. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  566. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  567. }
  568. /* Set dotclock frequency */
  569. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  570. {
  571. int m, n, k;
  572. unsigned long f, fi, d, di;
  573. unsigned char lo = 0, hi = 0;
  574. d = 20000;
  575. for (k = 2; k >= 0; k--)
  576. for (m = 0; m < 63; m++)
  577. for (n = 0; n < 128; n++) {
  578. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  579. if ((di = abs(fi - freq)) < d) {
  580. d = di;
  581. f = fi;
  582. lo = n;
  583. hi = (k << 6) | m;
  584. }
  585. if (fi > freq)
  586. break;
  587. }
  588. if (is3Dchip(par->chip_id)) {
  589. vga_mm_wseq(par->io_virt, ClockHigh, hi);
  590. vga_mm_wseq(par->io_virt, ClockLow, lo);
  591. } else {
  592. outb(lo, 0x43C8);
  593. outb(hi, 0x43C9);
  594. }
  595. debug("VCLK = %X %X\n", hi, lo);
  596. }
  597. /* Set number of lines for flat panels*/
  598. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  599. {
  600. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  601. if (lines > 1024)
  602. tmp |= 0x50;
  603. else if (lines > 768)
  604. tmp |= 0x30;
  605. else if (lines > 600)
  606. tmp |= 0x20;
  607. else if (lines > 480)
  608. tmp |= 0x10;
  609. write3CE(par, CyberEnhance, tmp);
  610. }
  611. /*
  612. * If we see that FP is active we assume we have one.
  613. * Otherwise we have a CRT display. User can override.
  614. */
  615. static int __devinit is_flatpanel(struct tridentfb_par *par)
  616. {
  617. if (fp)
  618. return 1;
  619. if (crt || !iscyber(par->chip_id))
  620. return 0;
  621. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  622. }
  623. /* Try detecting the video memory size */
  624. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  625. {
  626. unsigned char tmp, tmp2;
  627. unsigned int k;
  628. /* If memory size provided by user */
  629. if (memsize)
  630. k = memsize * Kb;
  631. else
  632. switch (par->chip_id) {
  633. case CYBER9525DVD:
  634. k = 2560 * Kb;
  635. break;
  636. default:
  637. tmp = read3X4(par, SPR) & 0x0F;
  638. switch (tmp) {
  639. case 0x01:
  640. k = 512 * Kb;
  641. break;
  642. case 0x02:
  643. k = 6 * Mb; /* XP */
  644. break;
  645. case 0x03:
  646. k = 1 * Mb;
  647. break;
  648. case 0x04:
  649. k = 8 * Mb;
  650. break;
  651. case 0x06:
  652. k = 10 * Mb; /* XP */
  653. break;
  654. case 0x07:
  655. k = 2 * Mb;
  656. break;
  657. case 0x08:
  658. k = 12 * Mb; /* XP */
  659. break;
  660. case 0x0A:
  661. k = 14 * Mb; /* XP */
  662. break;
  663. case 0x0C:
  664. k = 16 * Mb; /* XP */
  665. break;
  666. case 0x0E: /* XP */
  667. tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
  668. switch (tmp2) {
  669. case 0x00:
  670. k = 20 * Mb;
  671. break;
  672. case 0x01:
  673. k = 24 * Mb;
  674. break;
  675. case 0x10:
  676. k = 28 * Mb;
  677. break;
  678. case 0x11:
  679. k = 32 * Mb;
  680. break;
  681. default:
  682. k = 1 * Mb;
  683. break;
  684. }
  685. break;
  686. case 0x0F:
  687. k = 4 * Mb;
  688. break;
  689. default:
  690. k = 1 * Mb;
  691. break;
  692. }
  693. }
  694. k -= memdiff * Kb;
  695. output("framebuffer size = %d Kb\n", k / Kb);
  696. return k;
  697. }
  698. /* See if we can handle the video mode described in var */
  699. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  700. struct fb_info *info)
  701. {
  702. struct tridentfb_par *par = info->par;
  703. int bpp = var->bits_per_pixel;
  704. debug("enter\n");
  705. /* check color depth */
  706. if (bpp == 24)
  707. bpp = var->bits_per_pixel = 32;
  708. /* check whether resolution fits on panel and in memory */
  709. if (par->flatpanel && nativex && var->xres > nativex)
  710. return -EINVAL;
  711. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  712. return -EINVAL;
  713. switch (bpp) {
  714. case 8:
  715. var->red.offset = 0;
  716. var->green.offset = 0;
  717. var->blue.offset = 0;
  718. var->red.length = 6;
  719. var->green.length = 6;
  720. var->blue.length = 6;
  721. break;
  722. case 16:
  723. var->red.offset = 11;
  724. var->green.offset = 5;
  725. var->blue.offset = 0;
  726. var->red.length = 5;
  727. var->green.length = 6;
  728. var->blue.length = 5;
  729. break;
  730. case 32:
  731. var->red.offset = 16;
  732. var->green.offset = 8;
  733. var->blue.offset = 0;
  734. var->red.length = 8;
  735. var->green.length = 8;
  736. var->blue.length = 8;
  737. break;
  738. default:
  739. return -EINVAL;
  740. }
  741. debug("exit\n");
  742. return 0;
  743. }
  744. /* Pan the display */
  745. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  746. struct fb_info *info)
  747. {
  748. struct tridentfb_par *par = info->par;
  749. unsigned int offset;
  750. debug("enter\n");
  751. offset = (var->xoffset + (var->yoffset * var->xres))
  752. * var->bits_per_pixel / 32;
  753. info->var.xoffset = var->xoffset;
  754. info->var.yoffset = var->yoffset;
  755. set_screen_start(par, offset);
  756. debug("exit\n");
  757. return 0;
  758. }
  759. static void shadowmode_on(struct tridentfb_par *par)
  760. {
  761. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  762. }
  763. static void shadowmode_off(struct tridentfb_par *par)
  764. {
  765. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  766. }
  767. /* Set the hardware to the requested video mode */
  768. static int tridentfb_set_par(struct fb_info *info)
  769. {
  770. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  771. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  772. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  773. struct fb_var_screeninfo *var = &info->var;
  774. int bpp = var->bits_per_pixel;
  775. unsigned char tmp;
  776. unsigned long vclk;
  777. debug("enter\n");
  778. hdispend = var->xres / 8 - 1;
  779. hsyncstart = (var->xres + var->right_margin) / 8;
  780. hsyncend = var->hsync_len / 8;
  781. htotal =
  782. (var->xres + var->left_margin + var->right_margin +
  783. var->hsync_len) / 8 - 10;
  784. hblankstart = hdispend + 1;
  785. hblankend = htotal + 5;
  786. vdispend = var->yres - 1;
  787. vsyncstart = var->yres + var->lower_margin;
  788. vsyncend = var->vsync_len;
  789. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  790. vblankstart = var->yres;
  791. vblankend = vtotal + 2;
  792. crtc_unlock(par);
  793. write3CE(par, CyberControl, 8);
  794. if (par->flatpanel && var->xres < nativex) {
  795. /*
  796. * on flat panels with native size larger
  797. * than requested resolution decide whether
  798. * we stretch or center
  799. */
  800. t_outb(par, 0xEB, VGA_MIS_W);
  801. shadowmode_on(par);
  802. if (center)
  803. screen_center(par);
  804. else if (stretch)
  805. screen_stretch(par);
  806. } else {
  807. t_outb(par, 0x2B, VGA_MIS_W);
  808. write3CE(par, CyberControl, 8);
  809. }
  810. /* vertical timing values */
  811. write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
  812. write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
  813. write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
  814. write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
  815. write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
  816. write3X4(par, VGA_CRTC_V_BLANK_END, 0 /* p->vblankend & 0xFF */);
  817. /* horizontal timing values */
  818. write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
  819. write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
  820. write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
  821. write3X4(par, VGA_CRTC_H_SYNC_END,
  822. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  823. write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
  824. write3X4(par, VGA_CRTC_H_BLANK_END, 0 /* (p->hblankend & 0x1F) */);
  825. /* higher bits of vertical timing values */
  826. tmp = 0x10;
  827. if (vtotal & 0x100) tmp |= 0x01;
  828. if (vdispend & 0x100) tmp |= 0x02;
  829. if (vsyncstart & 0x100) tmp |= 0x04;
  830. if (vblankstart & 0x100) tmp |= 0x08;
  831. if (vtotal & 0x200) tmp |= 0x20;
  832. if (vdispend & 0x200) tmp |= 0x40;
  833. if (vsyncstart & 0x200) tmp |= 0x80;
  834. write3X4(par, VGA_CRTC_OVERFLOW, tmp);
  835. tmp = read3X4(par, CRTHiOrd) | 0x08; /* line compare bit 10 */
  836. if (vtotal & 0x400) tmp |= 0x80;
  837. if (vblankstart & 0x400) tmp |= 0x40;
  838. if (vsyncstart & 0x400) tmp |= 0x20;
  839. if (vdispend & 0x400) tmp |= 0x10;
  840. write3X4(par, CRTHiOrd, tmp);
  841. tmp = 0;
  842. if (htotal & 0x800) tmp |= 0x800 >> 11;
  843. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  844. write3X4(par, HorizOverflow, tmp);
  845. tmp = 0x40;
  846. if (vblankstart & 0x200) tmp |= 0x20;
  847. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  848. write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
  849. write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
  850. write3X4(par, VGA_CRTC_PRESET_ROW, 0);
  851. write3X4(par, VGA_CRTC_MODE, 0xC3);
  852. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  853. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  854. /* enable access extended memory */
  855. write3X4(par, CRTCModuleTest, tmp);
  856. /* enable GE for text acceleration */
  857. write3X4(par, GraphEngReg, 0x80);
  858. #ifdef CONFIG_FB_TRIDENT_ACCEL
  859. par->init_accel(par, info->var.xres, bpp);
  860. #endif
  861. switch (bpp) {
  862. case 8:
  863. tmp = 0x00;
  864. break;
  865. case 16:
  866. tmp = 0x05;
  867. break;
  868. case 24:
  869. tmp = 0x29;
  870. break;
  871. case 32:
  872. tmp = 0x09;
  873. break;
  874. }
  875. write3X4(par, PixelBusReg, tmp);
  876. tmp = 0x10;
  877. if (iscyber(par->chip_id))
  878. tmp |= 0x20;
  879. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  880. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  881. write3X4(par, Performance, 0x92);
  882. /* MMIO & PCI read and write burst enable */
  883. write3X4(par, PCIReg, 0x07);
  884. /* convert from picoseconds to kHz */
  885. vclk = PICOS2KHZ(info->var.pixclock);
  886. if (bpp == 32)
  887. vclk *= 2;
  888. set_vclk(par, vclk);
  889. vga_mm_wseq(par->io_virt, 0, 3);
  890. vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
  891. /* enable 4 maps because needed in chain4 mode */
  892. vga_mm_wseq(par->io_virt, 2, 0x0F);
  893. vga_mm_wseq(par->io_virt, 3, 0);
  894. vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
  895. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  896. write3CE(par, MiscExtFunc, (bpp == 32) ? 0x1A : 0x12);
  897. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  898. write3CE(par, 0x6, 0x05); /* graphics mode */
  899. write3CE(par, 0x7, 0x0F); /* planes? */
  900. if (par->chip_id == CYBERBLADEXPAi1) {
  901. /* This fixes snow-effect in 32 bpp */
  902. write3X4(par, VGA_CRTC_H_SYNC_START, 0x84);
  903. }
  904. /* graphics mode and support 256 color modes */
  905. writeAttr(par, 0x10, 0x41);
  906. writeAttr(par, 0x12, 0x0F); /* planes */
  907. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  908. /* colors */
  909. for (tmp = 0; tmp < 0x10; tmp++)
  910. writeAttr(par, tmp, tmp);
  911. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  912. t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
  913. switch (bpp) {
  914. case 8:
  915. tmp = 0;
  916. break;
  917. case 15:
  918. tmp = 0x10;
  919. break;
  920. case 16:
  921. tmp = 0x30;
  922. break;
  923. case 24:
  924. case 32:
  925. tmp = 0xD0;
  926. break;
  927. }
  928. t_inb(par, VGA_PEL_IW);
  929. t_inb(par, VGA_PEL_MSK);
  930. t_inb(par, VGA_PEL_MSK);
  931. t_inb(par, VGA_PEL_MSK);
  932. t_inb(par, VGA_PEL_MSK);
  933. t_outb(par, tmp, VGA_PEL_MSK);
  934. t_inb(par, VGA_PEL_IW);
  935. if (par->flatpanel)
  936. set_number_of_lines(par, info->var.yres);
  937. set_lwidth(par, info->var.xres * bpp / (4 * 16));
  938. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  939. info->fix.line_length = info->var.xres * (bpp >> 3);
  940. info->cmap.len = (bpp == 8) ? 256 : 16;
  941. debug("exit\n");
  942. return 0;
  943. }
  944. /* Set one color register */
  945. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  946. unsigned blue, unsigned transp,
  947. struct fb_info *info)
  948. {
  949. int bpp = info->var.bits_per_pixel;
  950. struct tridentfb_par *par = info->par;
  951. if (regno >= info->cmap.len)
  952. return 1;
  953. if (bpp == 8) {
  954. t_outb(par, 0xFF, VGA_PEL_MSK);
  955. t_outb(par, regno, VGA_PEL_IW);
  956. t_outb(par, red >> 10, VGA_PEL_D);
  957. t_outb(par, green >> 10, VGA_PEL_D);
  958. t_outb(par, blue >> 10, VGA_PEL_D);
  959. } else if (regno < 16) {
  960. if (bpp == 16) { /* RGB 565 */
  961. u32 col;
  962. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  963. ((blue & 0xF800) >> 11);
  964. col |= col << 16;
  965. ((u32 *)(info->pseudo_palette))[regno] = col;
  966. } else if (bpp == 32) /* ARGB 8888 */
  967. ((u32*)info->pseudo_palette)[regno] =
  968. ((transp & 0xFF00) << 16) |
  969. ((red & 0xFF00) << 8) |
  970. ((green & 0xFF00)) |
  971. ((blue & 0xFF00) >> 8);
  972. }
  973. /* debug("exit\n"); */
  974. return 0;
  975. }
  976. /* Try blanking the screen.For flat panels it does nothing */
  977. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  978. {
  979. unsigned char PMCont, DPMSCont;
  980. struct tridentfb_par *par = info->par;
  981. debug("enter\n");
  982. if (par->flatpanel)
  983. return 0;
  984. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  985. PMCont = t_inb(par, 0x83C6) & 0xFC;
  986. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  987. switch (blank_mode) {
  988. case FB_BLANK_UNBLANK:
  989. /* Screen: On, HSync: On, VSync: On */
  990. case FB_BLANK_NORMAL:
  991. /* Screen: Off, HSync: On, VSync: On */
  992. PMCont |= 0x03;
  993. DPMSCont |= 0x00;
  994. break;
  995. case FB_BLANK_HSYNC_SUSPEND:
  996. /* Screen: Off, HSync: Off, VSync: On */
  997. PMCont |= 0x02;
  998. DPMSCont |= 0x01;
  999. break;
  1000. case FB_BLANK_VSYNC_SUSPEND:
  1001. /* Screen: Off, HSync: On, VSync: Off */
  1002. PMCont |= 0x02;
  1003. DPMSCont |= 0x02;
  1004. break;
  1005. case FB_BLANK_POWERDOWN:
  1006. /* Screen: Off, HSync: Off, VSync: Off */
  1007. PMCont |= 0x00;
  1008. DPMSCont |= 0x03;
  1009. break;
  1010. }
  1011. write3CE(par, PowerStatus, DPMSCont);
  1012. t_outb(par, 4, 0x83C8);
  1013. t_outb(par, PMCont, 0x83C6);
  1014. debug("exit\n");
  1015. /* let fbcon do a softblank for us */
  1016. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1017. }
  1018. static struct fb_ops tridentfb_ops = {
  1019. .owner = THIS_MODULE,
  1020. .fb_setcolreg = tridentfb_setcolreg,
  1021. .fb_pan_display = tridentfb_pan_display,
  1022. .fb_blank = tridentfb_blank,
  1023. .fb_check_var = tridentfb_check_var,
  1024. .fb_set_par = tridentfb_set_par,
  1025. .fb_fillrect = tridentfb_fillrect,
  1026. .fb_copyarea = tridentfb_copyarea,
  1027. .fb_imageblit = cfb_imageblit,
  1028. };
  1029. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1030. const struct pci_device_id *id)
  1031. {
  1032. int err;
  1033. unsigned char revision;
  1034. struct fb_info *info;
  1035. struct tridentfb_par *default_par;
  1036. int defaultaccel;
  1037. int chip3D;
  1038. int chip_id;
  1039. err = pci_enable_device(dev);
  1040. if (err)
  1041. return err;
  1042. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1043. if (!info)
  1044. return -ENOMEM;
  1045. default_par = info->par;
  1046. chip_id = id->device;
  1047. if (chip_id == CYBERBLADEi1)
  1048. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1049. "will soon be removed from tridentfb!\n");
  1050. /* If PCI id is 0x9660 then further detect chip type */
  1051. if (chip_id == TGUI9660) {
  1052. revision = vga_io_rseq(RevisionID);
  1053. switch (revision) {
  1054. case 0x22:
  1055. case 0x23:
  1056. chip_id = CYBER9397;
  1057. break;
  1058. case 0x2A:
  1059. chip_id = CYBER9397DVD;
  1060. break;
  1061. case 0x30:
  1062. case 0x33:
  1063. case 0x34:
  1064. case 0x35:
  1065. case 0x38:
  1066. case 0x3A:
  1067. case 0xB3:
  1068. chip_id = CYBER9385;
  1069. break;
  1070. case 0x40 ... 0x43:
  1071. chip_id = CYBER9382;
  1072. break;
  1073. case 0x4A:
  1074. chip_id = CYBER9388;
  1075. break;
  1076. default:
  1077. break;
  1078. }
  1079. }
  1080. chip3D = is3Dchip(chip_id);
  1081. if (is_xp(chip_id)) {
  1082. default_par->init_accel = xp_init_accel;
  1083. default_par->wait_engine = xp_wait_engine;
  1084. default_par->fill_rect = xp_fill_rect;
  1085. default_par->copy_rect = xp_copy_rect;
  1086. } else if (is_blade(chip_id)) {
  1087. default_par->init_accel = blade_init_accel;
  1088. default_par->wait_engine = blade_wait_engine;
  1089. default_par->fill_rect = blade_fill_rect;
  1090. default_par->copy_rect = blade_copy_rect;
  1091. } else {
  1092. default_par->init_accel = image_init_accel;
  1093. default_par->wait_engine = image_wait_engine;
  1094. default_par->fill_rect = image_fill_rect;
  1095. default_par->copy_rect = image_copy_rect;
  1096. }
  1097. default_par->chip_id = chip_id;
  1098. /* acceleration is on by default for 3D chips */
  1099. defaultaccel = chip3D && !noaccel;
  1100. /* setup MMIO region */
  1101. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1102. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1103. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1104. debug("request_region failed!\n");
  1105. return -1;
  1106. }
  1107. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1108. tridentfb_fix.mmio_len);
  1109. if (!default_par->io_virt) {
  1110. debug("ioremap failed\n");
  1111. err = -1;
  1112. goto out_unmap1;
  1113. }
  1114. enable_mmio();
  1115. /* setup framebuffer memory */
  1116. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1117. tridentfb_fix.smem_len = get_memsize(default_par);
  1118. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1119. debug("request_mem_region failed!\n");
  1120. disable_mmio(info->par);
  1121. err = -1;
  1122. goto out_unmap1;
  1123. }
  1124. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1125. tridentfb_fix.smem_len);
  1126. if (!info->screen_base) {
  1127. debug("ioremap failed\n");
  1128. err = -1;
  1129. goto out_unmap2;
  1130. }
  1131. output("%s board found\n", pci_name(dev));
  1132. default_par->flatpanel = is_flatpanel(default_par);
  1133. if (default_par->flatpanel)
  1134. nativex = get_nativex(default_par);
  1135. info->fix = tridentfb_fix;
  1136. info->fbops = &tridentfb_ops;
  1137. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1138. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1139. info->flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1140. #endif
  1141. if (!fb_find_mode(&info->var, info,
  1142. mode_option, NULL, 0, NULL, bpp)) {
  1143. err = -EINVAL;
  1144. goto out_unmap2;
  1145. }
  1146. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1147. if (err < 0)
  1148. goto out_unmap2;
  1149. if (defaultaccel && default_par->init_accel)
  1150. info->var.accel_flags |= FB_ACCELF_TEXT;
  1151. else
  1152. info->var.accel_flags &= ~FB_ACCELF_TEXT;
  1153. info->var.activate |= FB_ACTIVATE_NOW;
  1154. info->device = &dev->dev;
  1155. if (register_framebuffer(info) < 0) {
  1156. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1157. fb_dealloc_cmap(&info->cmap);
  1158. err = -EINVAL;
  1159. goto out_unmap2;
  1160. }
  1161. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1162. info->node, info->fix.id, info->var.xres,
  1163. info->var.yres, info->var.bits_per_pixel);
  1164. pci_set_drvdata(dev, info);
  1165. return 0;
  1166. out_unmap2:
  1167. if (info->screen_base)
  1168. iounmap(info->screen_base);
  1169. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1170. disable_mmio(info->par);
  1171. out_unmap1:
  1172. if (default_par->io_virt)
  1173. iounmap(default_par->io_virt);
  1174. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1175. framebuffer_release(info);
  1176. return err;
  1177. }
  1178. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1179. {
  1180. struct fb_info *info = pci_get_drvdata(dev);
  1181. struct tridentfb_par *par = info->par;
  1182. unregister_framebuffer(info);
  1183. iounmap(par->io_virt);
  1184. iounmap(info->screen_base);
  1185. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1186. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1187. pci_set_drvdata(dev, NULL);
  1188. framebuffer_release(info);
  1189. }
  1190. /* List of boards that we are trying to support */
  1191. static struct pci_device_id trident_devices[] = {
  1192. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1193. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1194. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1195. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1196. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1197. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1198. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1199. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1200. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1201. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1202. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1203. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1204. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1205. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1206. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1207. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1208. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1209. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1210. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1211. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1212. {0,}
  1213. };
  1214. MODULE_DEVICE_TABLE(pci, trident_devices);
  1215. static struct pci_driver tridentfb_pci_driver = {
  1216. .name = "tridentfb",
  1217. .id_table = trident_devices,
  1218. .probe = trident_pci_probe,
  1219. .remove = __devexit_p(trident_pci_remove)
  1220. };
  1221. /*
  1222. * Parse user specified options (`video=trident:')
  1223. * example:
  1224. * video=trident:800x600,bpp=16,noaccel
  1225. */
  1226. #ifndef MODULE
  1227. static int __init tridentfb_setup(char *options)
  1228. {
  1229. char *opt;
  1230. if (!options || !*options)
  1231. return 0;
  1232. while ((opt = strsep(&options, ",")) != NULL) {
  1233. if (!*opt)
  1234. continue;
  1235. if (!strncmp(opt, "noaccel", 7))
  1236. noaccel = 1;
  1237. else if (!strncmp(opt, "fp", 2))
  1238. fp = 1;
  1239. else if (!strncmp(opt, "crt", 3))
  1240. fp = 0;
  1241. else if (!strncmp(opt, "bpp=", 4))
  1242. bpp = simple_strtoul(opt + 4, NULL, 0);
  1243. else if (!strncmp(opt, "center", 6))
  1244. center = 1;
  1245. else if (!strncmp(opt, "stretch", 7))
  1246. stretch = 1;
  1247. else if (!strncmp(opt, "memsize=", 8))
  1248. memsize = simple_strtoul(opt + 8, NULL, 0);
  1249. else if (!strncmp(opt, "memdiff=", 8))
  1250. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1251. else if (!strncmp(opt, "nativex=", 8))
  1252. nativex = simple_strtoul(opt + 8, NULL, 0);
  1253. else
  1254. mode_option = opt;
  1255. }
  1256. return 0;
  1257. }
  1258. #endif
  1259. static int __init tridentfb_init(void)
  1260. {
  1261. #ifndef MODULE
  1262. char *option = NULL;
  1263. if (fb_get_options("tridentfb", &option))
  1264. return -ENODEV;
  1265. tridentfb_setup(option);
  1266. #endif
  1267. output("Trident framebuffer %s initializing\n", VERSION);
  1268. return pci_register_driver(&tridentfb_pci_driver);
  1269. }
  1270. static void __exit tridentfb_exit(void)
  1271. {
  1272. pci_unregister_driver(&tridentfb_pci_driver);
  1273. }
  1274. module_init(tridentfb_init);
  1275. module_exit(tridentfb_exit);
  1276. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1277. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1278. MODULE_LICENSE("GPL");