hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #ifndef __HW_H__
  19. #define __HW_H__
  20. #include "viamode.h"
  21. #include "global.h"
  22. #include "via_io.h"
  23. #include "via_modesetting.h"
  24. #define viafb_read_reg(p, i) via_read_reg(p, i)
  25. #define viafb_write_reg(i, p, d) via_write_reg(p, i, d)
  26. #define viafb_write_reg_mask(i, p, d, m) via_write_reg_mask(p, i, d, m)
  27. /***************************************************
  28. * Definition IGA1 Design Method of CRTC Registers *
  29. ****************************************************/
  30. #define IGA1_HOR_TOTAL_FORMULA(x) (((x)/8)-5)
  31. #define IGA1_HOR_ADDR_FORMULA(x) (((x)/8)-1)
  32. #define IGA1_HOR_BLANK_START_FORMULA(x) (((x)/8)-1)
  33. #define IGA1_HOR_BLANK_END_FORMULA(x, y) (((x+y)/8)-1)
  34. #define IGA1_HOR_SYNC_START_FORMULA(x) ((x)/8)
  35. #define IGA1_HOR_SYNC_END_FORMULA(x, y) ((x+y)/8)
  36. #define IGA1_VER_TOTAL_FORMULA(x) ((x)-2)
  37. #define IGA1_VER_ADDR_FORMULA(x) ((x)-1)
  38. #define IGA1_VER_BLANK_START_FORMULA(x) ((x)-1)
  39. #define IGA1_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  40. #define IGA1_VER_SYNC_START_FORMULA(x) ((x)-1)
  41. #define IGA1_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  42. /***************************************************
  43. ** Definition IGA2 Design Method of CRTC Registers *
  44. ****************************************************/
  45. #define IGA2_HOR_TOTAL_FORMULA(x) ((x)-1)
  46. #define IGA2_HOR_ADDR_FORMULA(x) ((x)-1)
  47. #define IGA2_HOR_BLANK_START_FORMULA(x) ((x)-1)
  48. #define IGA2_HOR_BLANK_END_FORMULA(x, y) ((x+y)-1)
  49. #define IGA2_HOR_SYNC_START_FORMULA(x) ((x)-1)
  50. #define IGA2_HOR_SYNC_END_FORMULA(x, y) ((x+y)-1)
  51. #define IGA2_VER_TOTAL_FORMULA(x) ((x)-1)
  52. #define IGA2_VER_ADDR_FORMULA(x) ((x)-1)
  53. #define IGA2_VER_BLANK_START_FORMULA(x) ((x)-1)
  54. #define IGA2_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  55. #define IGA2_VER_SYNC_START_FORMULA(x) ((x)-1)
  56. #define IGA2_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  57. /**********************************************************/
  58. /* Definition IGA2 Design Method of CRTC Shadow Registers */
  59. /**********************************************************/
  60. #define IGA2_HOR_TOTAL_SHADOW_FORMULA(x) ((x/8)-5)
  61. #define IGA2_HOR_BLANK_END_SHADOW_FORMULA(x, y) (((x+y)/8)-1)
  62. #define IGA2_VER_TOTAL_SHADOW_FORMULA(x) ((x)-2)
  63. #define IGA2_VER_ADDR_SHADOW_FORMULA(x) ((x)-1)
  64. #define IGA2_VER_BLANK_START_SHADOW_FORMULA(x) ((x)-1)
  65. #define IGA2_VER_BLANK_END_SHADOW_FORMULA(x, y) ((x+y)-1)
  66. #define IGA2_VER_SYNC_START_SHADOW_FORMULA(x) (x)
  67. #define IGA2_VER_SYNC_END_SHADOW_FORMULA(x, y) (x+y)
  68. /* Define Register Number for IGA1 CRTC Timing */
  69. /* location: {CR00,0,7},{CR36,3,3} */
  70. #define IGA1_HOR_TOTAL_REG_NUM 2
  71. /* location: {CR01,0,7} */
  72. #define IGA1_HOR_ADDR_REG_NUM 1
  73. /* location: {CR02,0,7} */
  74. #define IGA1_HOR_BLANK_START_REG_NUM 1
  75. /* location: {CR03,0,4},{CR05,7,7},{CR33,5,5} */
  76. #define IGA1_HOR_BLANK_END_REG_NUM 3
  77. /* location: {CR04,0,7},{CR33,4,4} */
  78. #define IGA1_HOR_SYNC_START_REG_NUM 2
  79. /* location: {CR05,0,4} */
  80. #define IGA1_HOR_SYNC_END_REG_NUM 1
  81. /* location: {CR06,0,7},{CR07,0,0},{CR07,5,5},{CR35,0,0} */
  82. #define IGA1_VER_TOTAL_REG_NUM 4
  83. /* location: {CR12,0,7},{CR07,1,1},{CR07,6,6},{CR35,2,2} */
  84. #define IGA1_VER_ADDR_REG_NUM 4
  85. /* location: {CR15,0,7},{CR07,3,3},{CR09,5,5},{CR35,3,3} */
  86. #define IGA1_VER_BLANK_START_REG_NUM 4
  87. /* location: {CR16,0,7} */
  88. #define IGA1_VER_BLANK_END_REG_NUM 1
  89. /* location: {CR10,0,7},{CR07,2,2},{CR07,7,7},{CR35,1,1} */
  90. #define IGA1_VER_SYNC_START_REG_NUM 4
  91. /* location: {CR11,0,3} */
  92. #define IGA1_VER_SYNC_END_REG_NUM 1
  93. /* Define Register Number for IGA2 Shadow CRTC Timing */
  94. /* location: {CR6D,0,7},{CR71,3,3} */
  95. #define IGA2_SHADOW_HOR_TOTAL_REG_NUM 2
  96. /* location: {CR6E,0,7} */
  97. #define IGA2_SHADOW_HOR_BLANK_END_REG_NUM 1
  98. /* location: {CR6F,0,7},{CR71,0,2} */
  99. #define IGA2_SHADOW_VER_TOTAL_REG_NUM 2
  100. /* location: {CR70,0,7},{CR71,4,6} */
  101. #define IGA2_SHADOW_VER_ADDR_REG_NUM 2
  102. /* location: {CR72,0,7},{CR74,4,6} */
  103. #define IGA2_SHADOW_VER_BLANK_START_REG_NUM 2
  104. /* location: {CR73,0,7},{CR74,0,2} */
  105. #define IGA2_SHADOW_VER_BLANK_END_REG_NUM 2
  106. /* location: {CR75,0,7},{CR76,4,6} */
  107. #define IGA2_SHADOW_VER_SYNC_START_REG_NUM 2
  108. /* location: {CR76,0,3} */
  109. #define IGA2_SHADOW_VER_SYNC_END_REG_NUM 1
  110. /* Define Register Number for IGA2 CRTC Timing */
  111. /* location: {CR50,0,7},{CR55,0,3} */
  112. #define IGA2_HOR_TOTAL_REG_NUM 2
  113. /* location: {CR51,0,7},{CR55,4,6} */
  114. #define IGA2_HOR_ADDR_REG_NUM 2
  115. /* location: {CR52,0,7},{CR54,0,2} */
  116. #define IGA2_HOR_BLANK_START_REG_NUM 2
  117. /* location: CLE266: {CR53,0,7},{CR54,3,5} => CLE266's CR5D[6]
  118. is reserved, so it may have problem to set 1600x1200 on IGA2. */
  119. /* Others: {CR53,0,7},{CR54,3,5},{CR5D,6,6} */
  120. #define IGA2_HOR_BLANK_END_REG_NUM 3
  121. /* location: {CR56,0,7},{CR54,6,7},{CR5C,7,7} */
  122. /* VT3314 and Later: {CR56,0,7},{CR54,6,7},{CR5C,7,7}, {CR5D,7,7} */
  123. #define IGA2_HOR_SYNC_START_REG_NUM 4
  124. /* location: {CR57,0,7},{CR5C,6,6} */
  125. #define IGA2_HOR_SYNC_END_REG_NUM 2
  126. /* location: {CR58,0,7},{CR5D,0,2} */
  127. #define IGA2_VER_TOTAL_REG_NUM 2
  128. /* location: {CR59,0,7},{CR5D,3,5} */
  129. #define IGA2_VER_ADDR_REG_NUM 2
  130. /* location: {CR5A,0,7},{CR5C,0,2} */
  131. #define IGA2_VER_BLANK_START_REG_NUM 2
  132. /* location: {CR5E,0,7},{CR5C,3,5} */
  133. #define IGA2_VER_BLANK_END_REG_NUM 2
  134. /* location: {CR5E,0,7},{CR5F,5,7} */
  135. #define IGA2_VER_SYNC_START_REG_NUM 2
  136. /* location: {CR5F,0,4} */
  137. #define IGA2_VER_SYNC_END_REG_NUM 1
  138. /* Define Fetch Count Register*/
  139. /* location: {SR1C,0,7},{SR1D,0,1} */
  140. #define IGA1_FETCH_COUNT_REG_NUM 2
  141. /* 16 bytes alignment. */
  142. #define IGA1_FETCH_COUNT_ALIGN_BYTE 16
  143. /* x: H resolution, y: color depth */
  144. #define IGA1_FETCH_COUNT_PATCH_VALUE 4
  145. #define IGA1_FETCH_COUNT_FORMULA(x, y) \
  146. (((x*y)/IGA1_FETCH_COUNT_ALIGN_BYTE) + IGA1_FETCH_COUNT_PATCH_VALUE)
  147. /* location: {CR65,0,7},{CR67,2,3} */
  148. #define IGA2_FETCH_COUNT_REG_NUM 2
  149. #define IGA2_FETCH_COUNT_ALIGN_BYTE 16
  150. #define IGA2_FETCH_COUNT_PATCH_VALUE 0
  151. #define IGA2_FETCH_COUNT_FORMULA(x, y) \
  152. (((x*y)/IGA2_FETCH_COUNT_ALIGN_BYTE) + IGA2_FETCH_COUNT_PATCH_VALUE)
  153. /* Staring Address*/
  154. /* location: {CR0C,0,7},{CR0D,0,7},{CR34,0,7},{CR48,0,1} */
  155. #define IGA1_STARTING_ADDR_REG_NUM 4
  156. /* location: {CR62,1,7},{CR63,0,7},{CR64,0,7} */
  157. #define IGA2_STARTING_ADDR_REG_NUM 3
  158. /* Define Display OFFSET*/
  159. /* These value are by HW suggested value*/
  160. /* location: {SR17,0,7} */
  161. #define K800_IGA1_FIFO_MAX_DEPTH 384
  162. /* location: {SR16,0,5},{SR16,7,7} */
  163. #define K800_IGA1_FIFO_THRESHOLD 328
  164. /* location: {SR18,0,5},{SR18,7,7} */
  165. #define K800_IGA1_FIFO_HIGH_THRESHOLD 296
  166. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  167. /* because HW only 5 bits */
  168. #define K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  169. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  170. #define K800_IGA2_FIFO_MAX_DEPTH 384
  171. /* location: {CR68,0,3},{CR95,4,6} */
  172. #define K800_IGA2_FIFO_THRESHOLD 328
  173. /* location: {CR92,0,3},{CR95,0,2} */
  174. #define K800_IGA2_FIFO_HIGH_THRESHOLD 296
  175. /* location: {CR94,0,6} */
  176. #define K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  177. /* location: {SR17,0,7} */
  178. #define P880_IGA1_FIFO_MAX_DEPTH 192
  179. /* location: {SR16,0,5},{SR16,7,7} */
  180. #define P880_IGA1_FIFO_THRESHOLD 128
  181. /* location: {SR18,0,5},{SR18,7,7} */
  182. #define P880_IGA1_FIFO_HIGH_THRESHOLD 64
  183. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  184. /* because HW only 5 bits */
  185. #define P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  186. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  187. #define P880_IGA2_FIFO_MAX_DEPTH 96
  188. /* location: {CR68,0,3},{CR95,4,6} */
  189. #define P880_IGA2_FIFO_THRESHOLD 64
  190. /* location: {CR92,0,3},{CR95,0,2} */
  191. #define P880_IGA2_FIFO_HIGH_THRESHOLD 32
  192. /* location: {CR94,0,6} */
  193. #define P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  194. /* VT3314 chipset*/
  195. /* location: {SR17,0,7} */
  196. #define CN700_IGA1_FIFO_MAX_DEPTH 96
  197. /* location: {SR16,0,5},{SR16,7,7} */
  198. #define CN700_IGA1_FIFO_THRESHOLD 80
  199. /* location: {SR18,0,5},{SR18,7,7} */
  200. #define CN700_IGA1_FIFO_HIGH_THRESHOLD 64
  201. /* location: {SR22,0,4}. (128/4) =64, P800 must be set zero,
  202. because HW only 5 bits */
  203. #define CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  204. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  205. #define CN700_IGA2_FIFO_MAX_DEPTH 96
  206. /* location: {CR68,0,3},{CR95,4,6} */
  207. #define CN700_IGA2_FIFO_THRESHOLD 80
  208. /* location: {CR92,0,3},{CR95,0,2} */
  209. #define CN700_IGA2_FIFO_HIGH_THRESHOLD 32
  210. /* location: {CR94,0,6} */
  211. #define CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  212. /* For VT3324, these values are suggested by HW */
  213. /* location: {SR17,0,7} */
  214. #define CX700_IGA1_FIFO_MAX_DEPTH 192
  215. /* location: {SR16,0,5},{SR16,7,7} */
  216. #define CX700_IGA1_FIFO_THRESHOLD 128
  217. /* location: {SR18,0,5},{SR18,7,7} */
  218. #define CX700_IGA1_FIFO_HIGH_THRESHOLD 128
  219. /* location: {SR22,0,4} */
  220. #define CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  221. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  222. #define CX700_IGA2_FIFO_MAX_DEPTH 96
  223. /* location: {CR68,0,3},{CR95,4,6} */
  224. #define CX700_IGA2_FIFO_THRESHOLD 64
  225. /* location: {CR92,0,3},{CR95,0,2} */
  226. #define CX700_IGA2_FIFO_HIGH_THRESHOLD 32
  227. /* location: {CR94,0,6} */
  228. #define CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  229. /* VT3336 chipset*/
  230. /* location: {SR17,0,7} */
  231. #define K8M890_IGA1_FIFO_MAX_DEPTH 360
  232. /* location: {SR16,0,5},{SR16,7,7} */
  233. #define K8M890_IGA1_FIFO_THRESHOLD 328
  234. /* location: {SR18,0,5},{SR18,7,7} */
  235. #define K8M890_IGA1_FIFO_HIGH_THRESHOLD 296
  236. /* location: {SR22,0,4}. */
  237. #define K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  238. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  239. #define K8M890_IGA2_FIFO_MAX_DEPTH 360
  240. /* location: {CR68,0,3},{CR95,4,6} */
  241. #define K8M890_IGA2_FIFO_THRESHOLD 328
  242. /* location: {CR92,0,3},{CR95,0,2} */
  243. #define K8M890_IGA2_FIFO_HIGH_THRESHOLD 296
  244. /* location: {CR94,0,6} */
  245. #define K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 124
  246. /* VT3327 chipset*/
  247. /* location: {SR17,0,7} */
  248. #define P4M890_IGA1_FIFO_MAX_DEPTH 96
  249. /* location: {SR16,0,5},{SR16,7,7} */
  250. #define P4M890_IGA1_FIFO_THRESHOLD 76
  251. /* location: {SR18,0,5},{SR18,7,7} */
  252. #define P4M890_IGA1_FIFO_HIGH_THRESHOLD 64
  253. /* location: {SR22,0,4}. (32/4) =8 */
  254. #define P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  255. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  256. #define P4M890_IGA2_FIFO_MAX_DEPTH 96
  257. /* location: {CR68,0,3},{CR95,4,6} */
  258. #define P4M890_IGA2_FIFO_THRESHOLD 76
  259. /* location: {CR92,0,3},{CR95,0,2} */
  260. #define P4M890_IGA2_FIFO_HIGH_THRESHOLD 64
  261. /* location: {CR94,0,6} */
  262. #define P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  263. /* VT3364 chipset*/
  264. /* location: {SR17,0,7} */
  265. #define P4M900_IGA1_FIFO_MAX_DEPTH 96
  266. /* location: {SR16,0,5},{SR16,7,7} */
  267. #define P4M900_IGA1_FIFO_THRESHOLD 76
  268. /* location: {SR18,0,5},{SR18,7,7} */
  269. #define P4M900_IGA1_FIFO_HIGH_THRESHOLD 76
  270. /* location: {SR22,0,4}. */
  271. #define P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  272. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  273. #define P4M900_IGA2_FIFO_MAX_DEPTH 96
  274. /* location: {CR68,0,3},{CR95,4,6} */
  275. #define P4M900_IGA2_FIFO_THRESHOLD 76
  276. /* location: {CR92,0,3},{CR95,0,2} */
  277. #define P4M900_IGA2_FIFO_HIGH_THRESHOLD 76
  278. /* location: {CR94,0,6} */
  279. #define P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  280. /* For VT3353, these values are suggested by HW */
  281. /* location: {SR17,0,7} */
  282. #define VX800_IGA1_FIFO_MAX_DEPTH 192
  283. /* location: {SR16,0,5},{SR16,7,7} */
  284. #define VX800_IGA1_FIFO_THRESHOLD 152
  285. /* location: {SR18,0,5},{SR18,7,7} */
  286. #define VX800_IGA1_FIFO_HIGH_THRESHOLD 152
  287. /* location: {SR22,0,4} */
  288. #define VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 64
  289. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  290. #define VX800_IGA2_FIFO_MAX_DEPTH 96
  291. /* location: {CR68,0,3},{CR95,4,6} */
  292. #define VX800_IGA2_FIFO_THRESHOLD 64
  293. /* location: {CR92,0,3},{CR95,0,2} */
  294. #define VX800_IGA2_FIFO_HIGH_THRESHOLD 32
  295. /* location: {CR94,0,6} */
  296. #define VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  297. /* For VT3409 */
  298. #define VX855_IGA1_FIFO_MAX_DEPTH 400
  299. #define VX855_IGA1_FIFO_THRESHOLD 320
  300. #define VX855_IGA1_FIFO_HIGH_THRESHOLD 320
  301. #define VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160
  302. #define VX855_IGA2_FIFO_MAX_DEPTH 200
  303. #define VX855_IGA2_FIFO_THRESHOLD 160
  304. #define VX855_IGA2_FIFO_HIGH_THRESHOLD 160
  305. #define VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320
  306. #define IGA1_FIFO_DEPTH_SELECT_REG_NUM 1
  307. #define IGA1_FIFO_THRESHOLD_REG_NUM 2
  308. #define IGA1_FIFO_HIGH_THRESHOLD_REG_NUM 2
  309. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  310. #define IGA2_FIFO_DEPTH_SELECT_REG_NUM 3
  311. #define IGA2_FIFO_THRESHOLD_REG_NUM 2
  312. #define IGA2_FIFO_HIGH_THRESHOLD_REG_NUM 2
  313. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  314. #define IGA1_FIFO_DEPTH_SELECT_FORMULA(x) ((x/2)-1)
  315. #define IGA1_FIFO_THRESHOLD_FORMULA(x) (x/4)
  316. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  317. #define IGA1_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  318. #define IGA2_FIFO_DEPTH_SELECT_FORMULA(x) (((x/2)/4)-1)
  319. #define IGA2_FIFO_THRESHOLD_FORMULA(x) (x/4)
  320. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  321. #define IGA2_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  322. /************************************************************************/
  323. /* LCD Timing */
  324. /************************************************************************/
  325. /* 500 ms = 500000 us */
  326. #define LCD_POWER_SEQ_TD0 500000
  327. /* 50 ms = 50000 us */
  328. #define LCD_POWER_SEQ_TD1 50000
  329. /* 0 us */
  330. #define LCD_POWER_SEQ_TD2 0
  331. /* 210 ms = 210000 us */
  332. #define LCD_POWER_SEQ_TD3 210000
  333. /* 2^10 * (1/14.31818M) = 71.475 us (K400.revA) */
  334. #define CLE266_POWER_SEQ_UNIT 71
  335. /* 2^11 * (1/14.31818M) = 142.95 us (K400.revB) */
  336. #define K800_POWER_SEQ_UNIT 142
  337. /* 2^13 * (1/14.31818M) = 572.1 us */
  338. #define P880_POWER_SEQ_UNIT 572
  339. #define CLE266_POWER_SEQ_FORMULA(x) ((x)/CLE266_POWER_SEQ_UNIT)
  340. #define K800_POWER_SEQ_FORMULA(x) ((x)/K800_POWER_SEQ_UNIT)
  341. #define P880_POWER_SEQ_FORMULA(x) ((x)/P880_POWER_SEQ_UNIT)
  342. /* location: {CR8B,0,7},{CR8F,0,3} */
  343. #define LCD_POWER_SEQ_TD0_REG_NUM 2
  344. /* location: {CR8C,0,7},{CR8F,4,7} */
  345. #define LCD_POWER_SEQ_TD1_REG_NUM 2
  346. /* location: {CR8D,0,7},{CR90,0,3} */
  347. #define LCD_POWER_SEQ_TD2_REG_NUM 2
  348. /* location: {CR8E,0,7},{CR90,4,7} */
  349. #define LCD_POWER_SEQ_TD3_REG_NUM 2
  350. /* LCD Scaling factor*/
  351. /* x: indicate setting horizontal size*/
  352. /* y: indicate panel horizontal size*/
  353. /* Horizontal scaling factor 10 bits (2^10) */
  354. #define CLE266_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  355. /* Vertical scaling factor 10 bits (2^10) */
  356. #define CLE266_LCD_VER_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  357. /* Horizontal scaling factor 10 bits (2^12) */
  358. #define K800_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*4096)/(y-1))
  359. /* Vertical scaling factor 10 bits (2^11) */
  360. #define K800_LCD_VER_SCF_FORMULA(x, y) (((x-1)*2048)/(y-1))
  361. /* location: {CR9F,0,1},{CR77,0,7},{CR79,4,5} */
  362. #define LCD_HOR_SCALING_FACTOR_REG_NUM 3
  363. /* location: {CR79,3,3},{CR78,0,7},{CR79,6,7} */
  364. #define LCD_VER_SCALING_FACTOR_REG_NUM 3
  365. /* location: {CR77,0,7},{CR79,4,5} */
  366. #define LCD_HOR_SCALING_FACTOR_REG_NUM_CLE 2
  367. /* location: {CR78,0,7},{CR79,6,7} */
  368. #define LCD_VER_SCALING_FACTOR_REG_NUM_CLE 2
  369. /************************************************
  370. ***** Define IGA1 Display Timing *****
  371. ************************************************/
  372. struct io_register {
  373. u8 io_addr;
  374. u8 start_bit;
  375. u8 end_bit;
  376. };
  377. /* IGA1 Horizontal Total */
  378. struct iga1_hor_total {
  379. int reg_num;
  380. struct io_register reg[IGA1_HOR_TOTAL_REG_NUM];
  381. };
  382. /* IGA1 Horizontal Addressable Video */
  383. struct iga1_hor_addr {
  384. int reg_num;
  385. struct io_register reg[IGA1_HOR_ADDR_REG_NUM];
  386. };
  387. /* IGA1 Horizontal Blank Start */
  388. struct iga1_hor_blank_start {
  389. int reg_num;
  390. struct io_register reg[IGA1_HOR_BLANK_START_REG_NUM];
  391. };
  392. /* IGA1 Horizontal Blank End */
  393. struct iga1_hor_blank_end {
  394. int reg_num;
  395. struct io_register reg[IGA1_HOR_BLANK_END_REG_NUM];
  396. };
  397. /* IGA1 Horizontal Sync Start */
  398. struct iga1_hor_sync_start {
  399. int reg_num;
  400. struct io_register reg[IGA1_HOR_SYNC_START_REG_NUM];
  401. };
  402. /* IGA1 Horizontal Sync End */
  403. struct iga1_hor_sync_end {
  404. int reg_num;
  405. struct io_register reg[IGA1_HOR_SYNC_END_REG_NUM];
  406. };
  407. /* IGA1 Vertical Total */
  408. struct iga1_ver_total {
  409. int reg_num;
  410. struct io_register reg[IGA1_VER_TOTAL_REG_NUM];
  411. };
  412. /* IGA1 Vertical Addressable Video */
  413. struct iga1_ver_addr {
  414. int reg_num;
  415. struct io_register reg[IGA1_VER_ADDR_REG_NUM];
  416. };
  417. /* IGA1 Vertical Blank Start */
  418. struct iga1_ver_blank_start {
  419. int reg_num;
  420. struct io_register reg[IGA1_VER_BLANK_START_REG_NUM];
  421. };
  422. /* IGA1 Vertical Blank End */
  423. struct iga1_ver_blank_end {
  424. int reg_num;
  425. struct io_register reg[IGA1_VER_BLANK_END_REG_NUM];
  426. };
  427. /* IGA1 Vertical Sync Start */
  428. struct iga1_ver_sync_start {
  429. int reg_num;
  430. struct io_register reg[IGA1_VER_SYNC_START_REG_NUM];
  431. };
  432. /* IGA1 Vertical Sync End */
  433. struct iga1_ver_sync_end {
  434. int reg_num;
  435. struct io_register reg[IGA1_VER_SYNC_END_REG_NUM];
  436. };
  437. /*****************************************************
  438. ** Define IGA2 Shadow Display Timing ****
  439. *****************************************************/
  440. /* IGA2 Shadow Horizontal Total */
  441. struct iga2_shadow_hor_total {
  442. int reg_num;
  443. struct io_register reg[IGA2_SHADOW_HOR_TOTAL_REG_NUM];
  444. };
  445. /* IGA2 Shadow Horizontal Blank End */
  446. struct iga2_shadow_hor_blank_end {
  447. int reg_num;
  448. struct io_register reg[IGA2_SHADOW_HOR_BLANK_END_REG_NUM];
  449. };
  450. /* IGA2 Shadow Vertical Total */
  451. struct iga2_shadow_ver_total {
  452. int reg_num;
  453. struct io_register reg[IGA2_SHADOW_VER_TOTAL_REG_NUM];
  454. };
  455. /* IGA2 Shadow Vertical Addressable Video */
  456. struct iga2_shadow_ver_addr {
  457. int reg_num;
  458. struct io_register reg[IGA2_SHADOW_VER_ADDR_REG_NUM];
  459. };
  460. /* IGA2 Shadow Vertical Blank Start */
  461. struct iga2_shadow_ver_blank_start {
  462. int reg_num;
  463. struct io_register reg[IGA2_SHADOW_VER_BLANK_START_REG_NUM];
  464. };
  465. /* IGA2 Shadow Vertical Blank End */
  466. struct iga2_shadow_ver_blank_end {
  467. int reg_num;
  468. struct io_register reg[IGA2_SHADOW_VER_BLANK_END_REG_NUM];
  469. };
  470. /* IGA2 Shadow Vertical Sync Start */
  471. struct iga2_shadow_ver_sync_start {
  472. int reg_num;
  473. struct io_register reg[IGA2_SHADOW_VER_SYNC_START_REG_NUM];
  474. };
  475. /* IGA2 Shadow Vertical Sync End */
  476. struct iga2_shadow_ver_sync_end {
  477. int reg_num;
  478. struct io_register reg[IGA2_SHADOW_VER_SYNC_END_REG_NUM];
  479. };
  480. /*****************************************************
  481. ** Define IGA2 Display Timing ****
  482. ******************************************************/
  483. /* IGA2 Horizontal Total */
  484. struct iga2_hor_total {
  485. int reg_num;
  486. struct io_register reg[IGA2_HOR_TOTAL_REG_NUM];
  487. };
  488. /* IGA2 Horizontal Addressable Video */
  489. struct iga2_hor_addr {
  490. int reg_num;
  491. struct io_register reg[IGA2_HOR_ADDR_REG_NUM];
  492. };
  493. /* IGA2 Horizontal Blank Start */
  494. struct iga2_hor_blank_start {
  495. int reg_num;
  496. struct io_register reg[IGA2_HOR_BLANK_START_REG_NUM];
  497. };
  498. /* IGA2 Horizontal Blank End */
  499. struct iga2_hor_blank_end {
  500. int reg_num;
  501. struct io_register reg[IGA2_HOR_BLANK_END_REG_NUM];
  502. };
  503. /* IGA2 Horizontal Sync Start */
  504. struct iga2_hor_sync_start {
  505. int reg_num;
  506. struct io_register reg[IGA2_HOR_SYNC_START_REG_NUM];
  507. };
  508. /* IGA2 Horizontal Sync End */
  509. struct iga2_hor_sync_end {
  510. int reg_num;
  511. struct io_register reg[IGA2_HOR_SYNC_END_REG_NUM];
  512. };
  513. /* IGA2 Vertical Total */
  514. struct iga2_ver_total {
  515. int reg_num;
  516. struct io_register reg[IGA2_VER_TOTAL_REG_NUM];
  517. };
  518. /* IGA2 Vertical Addressable Video */
  519. struct iga2_ver_addr {
  520. int reg_num;
  521. struct io_register reg[IGA2_VER_ADDR_REG_NUM];
  522. };
  523. /* IGA2 Vertical Blank Start */
  524. struct iga2_ver_blank_start {
  525. int reg_num;
  526. struct io_register reg[IGA2_VER_BLANK_START_REG_NUM];
  527. };
  528. /* IGA2 Vertical Blank End */
  529. struct iga2_ver_blank_end {
  530. int reg_num;
  531. struct io_register reg[IGA2_VER_BLANK_END_REG_NUM];
  532. };
  533. /* IGA2 Vertical Sync Start */
  534. struct iga2_ver_sync_start {
  535. int reg_num;
  536. struct io_register reg[IGA2_VER_SYNC_START_REG_NUM];
  537. };
  538. /* IGA2 Vertical Sync End */
  539. struct iga2_ver_sync_end {
  540. int reg_num;
  541. struct io_register reg[IGA2_VER_SYNC_END_REG_NUM];
  542. };
  543. /* IGA1 Fetch Count Register */
  544. struct iga1_fetch_count {
  545. int reg_num;
  546. struct io_register reg[IGA1_FETCH_COUNT_REG_NUM];
  547. };
  548. /* IGA2 Fetch Count Register */
  549. struct iga2_fetch_count {
  550. int reg_num;
  551. struct io_register reg[IGA2_FETCH_COUNT_REG_NUM];
  552. };
  553. struct fetch_count {
  554. struct iga1_fetch_count iga1_fetch_count_reg;
  555. struct iga2_fetch_count iga2_fetch_count_reg;
  556. };
  557. /* Starting Address Register */
  558. struct iga1_starting_addr {
  559. int reg_num;
  560. struct io_register reg[IGA1_STARTING_ADDR_REG_NUM];
  561. };
  562. struct iga2_starting_addr {
  563. int reg_num;
  564. struct io_register reg[IGA2_STARTING_ADDR_REG_NUM];
  565. };
  566. struct starting_addr {
  567. struct iga1_starting_addr iga1_starting_addr_reg;
  568. struct iga2_starting_addr iga2_starting_addr_reg;
  569. };
  570. /* LCD Power Sequence Timer */
  571. struct lcd_pwd_seq_td0 {
  572. int reg_num;
  573. struct io_register reg[LCD_POWER_SEQ_TD0_REG_NUM];
  574. };
  575. struct lcd_pwd_seq_td1 {
  576. int reg_num;
  577. struct io_register reg[LCD_POWER_SEQ_TD1_REG_NUM];
  578. };
  579. struct lcd_pwd_seq_td2 {
  580. int reg_num;
  581. struct io_register reg[LCD_POWER_SEQ_TD2_REG_NUM];
  582. };
  583. struct lcd_pwd_seq_td3 {
  584. int reg_num;
  585. struct io_register reg[LCD_POWER_SEQ_TD3_REG_NUM];
  586. };
  587. struct _lcd_pwd_seq_timer {
  588. struct lcd_pwd_seq_td0 td0;
  589. struct lcd_pwd_seq_td1 td1;
  590. struct lcd_pwd_seq_td2 td2;
  591. struct lcd_pwd_seq_td3 td3;
  592. };
  593. /* LCD Scaling Factor */
  594. struct _lcd_hor_scaling_factor {
  595. int reg_num;
  596. struct io_register reg[LCD_HOR_SCALING_FACTOR_REG_NUM];
  597. };
  598. struct _lcd_ver_scaling_factor {
  599. int reg_num;
  600. struct io_register reg[LCD_VER_SCALING_FACTOR_REG_NUM];
  601. };
  602. struct _lcd_scaling_factor {
  603. struct _lcd_hor_scaling_factor lcd_hor_scaling_factor;
  604. struct _lcd_ver_scaling_factor lcd_ver_scaling_factor;
  605. };
  606. struct pll_map {
  607. u32 clk;
  608. u32 cle266_pll;
  609. u32 k800_pll;
  610. u32 cx700_pll;
  611. u32 vx855_pll;
  612. };
  613. struct rgbLUT {
  614. u8 red;
  615. u8 green;
  616. u8 blue;
  617. };
  618. struct lcd_pwd_seq_timer {
  619. u16 td0;
  620. u16 td1;
  621. u16 td2;
  622. u16 td3;
  623. };
  624. /* Display FIFO Relation Registers*/
  625. struct iga1_fifo_depth_select {
  626. int reg_num;
  627. struct io_register reg[IGA1_FIFO_DEPTH_SELECT_REG_NUM];
  628. };
  629. struct iga1_fifo_threshold_select {
  630. int reg_num;
  631. struct io_register reg[IGA1_FIFO_THRESHOLD_REG_NUM];
  632. };
  633. struct iga1_fifo_high_threshold_select {
  634. int reg_num;
  635. struct io_register reg[IGA1_FIFO_HIGH_THRESHOLD_REG_NUM];
  636. };
  637. struct iga1_display_queue_expire_num {
  638. int reg_num;
  639. struct io_register reg[IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  640. };
  641. struct iga2_fifo_depth_select {
  642. int reg_num;
  643. struct io_register reg[IGA2_FIFO_DEPTH_SELECT_REG_NUM];
  644. };
  645. struct iga2_fifo_threshold_select {
  646. int reg_num;
  647. struct io_register reg[IGA2_FIFO_THRESHOLD_REG_NUM];
  648. };
  649. struct iga2_fifo_high_threshold_select {
  650. int reg_num;
  651. struct io_register reg[IGA2_FIFO_HIGH_THRESHOLD_REG_NUM];
  652. };
  653. struct iga2_display_queue_expire_num {
  654. int reg_num;
  655. struct io_register reg[IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  656. };
  657. struct fifo_depth_select {
  658. struct iga1_fifo_depth_select iga1_fifo_depth_select_reg;
  659. struct iga2_fifo_depth_select iga2_fifo_depth_select_reg;
  660. };
  661. struct fifo_threshold_select {
  662. struct iga1_fifo_threshold_select iga1_fifo_threshold_select_reg;
  663. struct iga2_fifo_threshold_select iga2_fifo_threshold_select_reg;
  664. };
  665. struct fifo_high_threshold_select {
  666. struct iga1_fifo_high_threshold_select
  667. iga1_fifo_high_threshold_select_reg;
  668. struct iga2_fifo_high_threshold_select
  669. iga2_fifo_high_threshold_select_reg;
  670. };
  671. struct display_queue_expire_num {
  672. struct iga1_display_queue_expire_num
  673. iga1_display_queue_expire_num_reg;
  674. struct iga2_display_queue_expire_num
  675. iga2_display_queue_expire_num_reg;
  676. };
  677. struct iga1_crtc_timing {
  678. struct iga1_hor_total hor_total;
  679. struct iga1_hor_addr hor_addr;
  680. struct iga1_hor_blank_start hor_blank_start;
  681. struct iga1_hor_blank_end hor_blank_end;
  682. struct iga1_hor_sync_start hor_sync_start;
  683. struct iga1_hor_sync_end hor_sync_end;
  684. struct iga1_ver_total ver_total;
  685. struct iga1_ver_addr ver_addr;
  686. struct iga1_ver_blank_start ver_blank_start;
  687. struct iga1_ver_blank_end ver_blank_end;
  688. struct iga1_ver_sync_start ver_sync_start;
  689. struct iga1_ver_sync_end ver_sync_end;
  690. };
  691. struct iga2_shadow_crtc_timing {
  692. struct iga2_shadow_hor_total hor_total_shadow;
  693. struct iga2_shadow_hor_blank_end hor_blank_end_shadow;
  694. struct iga2_shadow_ver_total ver_total_shadow;
  695. struct iga2_shadow_ver_addr ver_addr_shadow;
  696. struct iga2_shadow_ver_blank_start ver_blank_start_shadow;
  697. struct iga2_shadow_ver_blank_end ver_blank_end_shadow;
  698. struct iga2_shadow_ver_sync_start ver_sync_start_shadow;
  699. struct iga2_shadow_ver_sync_end ver_sync_end_shadow;
  700. };
  701. struct iga2_crtc_timing {
  702. struct iga2_hor_total hor_total;
  703. struct iga2_hor_addr hor_addr;
  704. struct iga2_hor_blank_start hor_blank_start;
  705. struct iga2_hor_blank_end hor_blank_end;
  706. struct iga2_hor_sync_start hor_sync_start;
  707. struct iga2_hor_sync_end hor_sync_end;
  708. struct iga2_ver_total ver_total;
  709. struct iga2_ver_addr ver_addr;
  710. struct iga2_ver_blank_start ver_blank_start;
  711. struct iga2_ver_blank_end ver_blank_end;
  712. struct iga2_ver_sync_start ver_sync_start;
  713. struct iga2_ver_sync_end ver_sync_end;
  714. };
  715. /* device ID */
  716. #define CLE266_FUNCTION3 0x3123
  717. #define KM400_FUNCTION3 0x3205
  718. #define CN400_FUNCTION2 0x2259
  719. #define CN400_FUNCTION3 0x3259
  720. /* support VT3314 chipset */
  721. #define CN700_FUNCTION2 0x2314
  722. #define CN700_FUNCTION3 0x3208
  723. /* VT3324 chipset */
  724. #define CX700_FUNCTION2 0x2324
  725. #define CX700_FUNCTION3 0x3324
  726. /* VT3204 chipset*/
  727. #define KM800_FUNCTION3 0x3204
  728. /* VT3336 chipset*/
  729. #define KM890_FUNCTION3 0x3336
  730. /* VT3327 chipset*/
  731. #define P4M890_FUNCTION3 0x3327
  732. /* VT3293 chipset*/
  733. #define CN750_FUNCTION3 0x3208
  734. /* VT3364 chipset*/
  735. #define P4M900_FUNCTION3 0x3364
  736. /* VT3353 chipset*/
  737. #define VX800_FUNCTION3 0x3353
  738. /* VT3409 chipset*/
  739. #define VX855_FUNCTION3 0x3409
  740. #define NUM_TOTAL_PLL_TABLE ARRAY_SIZE(pll_value)
  741. struct IODATA {
  742. u8 Index;
  743. u8 Mask;
  744. u8 Data;
  745. };
  746. struct pci_device_id_info {
  747. u32 vendor;
  748. u32 device;
  749. u32 chip_index;
  750. };
  751. extern unsigned int viafb_second_virtual_xres;
  752. extern int viafb_SAMM_ON;
  753. extern int viafb_dual_fb;
  754. extern int viafb_LCD2_ON;
  755. extern int viafb_LCD_ON;
  756. extern int viafb_DVI_ON;
  757. extern int viafb_hotplug;
  758. void viafb_set_output_path(int device, int set_iga,
  759. int output_interface);
  760. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  761. struct VideoModeTable *video_mode, int bpp_byte, int set_iga);
  762. void viafb_set_vclock(u32 CLK, int set_iga);
  763. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  764. struct io_register *reg,
  765. int io_type);
  766. void viafb_crt_disable(void);
  767. void viafb_crt_enable(void);
  768. void init_ad9389(void);
  769. /* Access I/O Function */
  770. void viafb_lock_crt(void);
  771. void viafb_unlock_crt(void);
  772. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga);
  773. void viafb_write_regx(struct io_reg RegTable[], int ItemNum);
  774. u32 viafb_get_clk_value(int clk);
  775. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active);
  776. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  777. *p_gfx_dpa_setting);
  778. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  779. struct VideoModeTable *vmode_tbl1, int video_bpp1);
  780. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  781. struct VideoModeTable *vmode_tbl);
  782. void viafb_init_chip_info(int chip_type);
  783. void viafb_init_dac(int set_iga);
  784. int viafb_get_pixclock(int hres, int vres, int vmode_refresh);
  785. int viafb_get_refresh(int hres, int vres, u32 float_refresh);
  786. void viafb_update_device_setting(int hres, int vres, int bpp,
  787. int vmode_refresh, int flag);
  788. void viafb_set_iga_path(void);
  789. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue);
  790. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue);
  791. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len);
  792. #endif /* __HW_H__ */