intel_display.c 178 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/module.h>
  27. #include <linux/input.h>
  28. #include <linux/i2c.h>
  29. #include <linux/kernel.h>
  30. #include <linux/slab.h>
  31. #include <linux/vgaarb.h>
  32. #include "drmP.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include "drm_dp_helper.h"
  38. #include "drm_crtc_helper.h"
  39. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  40. bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
  41. static void intel_update_watermarks(struct drm_device *dev);
  42. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc);
  44. typedef struct {
  45. /* given values */
  46. int n;
  47. int m1, m2;
  48. int p1, p2;
  49. /* derived values */
  50. int dot;
  51. int vco;
  52. int m;
  53. int p;
  54. } intel_clock_t;
  55. typedef struct {
  56. int min, max;
  57. } intel_range_t;
  58. typedef struct {
  59. int dot_limit;
  60. int p2_slow, p2_fast;
  61. } intel_p2_t;
  62. #define INTEL_P2_NUM 2
  63. typedef struct intel_limit intel_limit_t;
  64. struct intel_limit {
  65. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  66. intel_p2_t p2;
  67. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  68. int, int, intel_clock_t *);
  69. };
  70. #define I8XX_DOT_MIN 25000
  71. #define I8XX_DOT_MAX 350000
  72. #define I8XX_VCO_MIN 930000
  73. #define I8XX_VCO_MAX 1400000
  74. #define I8XX_N_MIN 3
  75. #define I8XX_N_MAX 16
  76. #define I8XX_M_MIN 96
  77. #define I8XX_M_MAX 140
  78. #define I8XX_M1_MIN 18
  79. #define I8XX_M1_MAX 26
  80. #define I8XX_M2_MIN 6
  81. #define I8XX_M2_MAX 16
  82. #define I8XX_P_MIN 4
  83. #define I8XX_P_MAX 128
  84. #define I8XX_P1_MIN 2
  85. #define I8XX_P1_MAX 33
  86. #define I8XX_P1_LVDS_MIN 1
  87. #define I8XX_P1_LVDS_MAX 6
  88. #define I8XX_P2_SLOW 4
  89. #define I8XX_P2_FAST 2
  90. #define I8XX_P2_LVDS_SLOW 14
  91. #define I8XX_P2_LVDS_FAST 7
  92. #define I8XX_P2_SLOW_LIMIT 165000
  93. #define I9XX_DOT_MIN 20000
  94. #define I9XX_DOT_MAX 400000
  95. #define I9XX_VCO_MIN 1400000
  96. #define I9XX_VCO_MAX 2800000
  97. #define PINEVIEW_VCO_MIN 1700000
  98. #define PINEVIEW_VCO_MAX 3500000
  99. #define I9XX_N_MIN 1
  100. #define I9XX_N_MAX 6
  101. /* Pineview's Ncounter is a ring counter */
  102. #define PINEVIEW_N_MIN 3
  103. #define PINEVIEW_N_MAX 6
  104. #define I9XX_M_MIN 70
  105. #define I9XX_M_MAX 120
  106. #define PINEVIEW_M_MIN 2
  107. #define PINEVIEW_M_MAX 256
  108. #define I9XX_M1_MIN 10
  109. #define I9XX_M1_MAX 22
  110. #define I9XX_M2_MIN 5
  111. #define I9XX_M2_MAX 9
  112. /* Pineview M1 is reserved, and must be 0 */
  113. #define PINEVIEW_M1_MIN 0
  114. #define PINEVIEW_M1_MAX 0
  115. #define PINEVIEW_M2_MIN 0
  116. #define PINEVIEW_M2_MAX 254
  117. #define I9XX_P_SDVO_DAC_MIN 5
  118. #define I9XX_P_SDVO_DAC_MAX 80
  119. #define I9XX_P_LVDS_MIN 7
  120. #define I9XX_P_LVDS_MAX 98
  121. #define PINEVIEW_P_LVDS_MIN 7
  122. #define PINEVIEW_P_LVDS_MAX 112
  123. #define I9XX_P1_MIN 1
  124. #define I9XX_P1_MAX 8
  125. #define I9XX_P2_SDVO_DAC_SLOW 10
  126. #define I9XX_P2_SDVO_DAC_FAST 5
  127. #define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
  128. #define I9XX_P2_LVDS_SLOW 14
  129. #define I9XX_P2_LVDS_FAST 7
  130. #define I9XX_P2_LVDS_SLOW_LIMIT 112000
  131. /*The parameter is for SDVO on G4x platform*/
  132. #define G4X_DOT_SDVO_MIN 25000
  133. #define G4X_DOT_SDVO_MAX 270000
  134. #define G4X_VCO_MIN 1750000
  135. #define G4X_VCO_MAX 3500000
  136. #define G4X_N_SDVO_MIN 1
  137. #define G4X_N_SDVO_MAX 4
  138. #define G4X_M_SDVO_MIN 104
  139. #define G4X_M_SDVO_MAX 138
  140. #define G4X_M1_SDVO_MIN 17
  141. #define G4X_M1_SDVO_MAX 23
  142. #define G4X_M2_SDVO_MIN 5
  143. #define G4X_M2_SDVO_MAX 11
  144. #define G4X_P_SDVO_MIN 10
  145. #define G4X_P_SDVO_MAX 30
  146. #define G4X_P1_SDVO_MIN 1
  147. #define G4X_P1_SDVO_MAX 3
  148. #define G4X_P2_SDVO_SLOW 10
  149. #define G4X_P2_SDVO_FAST 10
  150. #define G4X_P2_SDVO_LIMIT 270000
  151. /*The parameter is for HDMI_DAC on G4x platform*/
  152. #define G4X_DOT_HDMI_DAC_MIN 22000
  153. #define G4X_DOT_HDMI_DAC_MAX 400000
  154. #define G4X_N_HDMI_DAC_MIN 1
  155. #define G4X_N_HDMI_DAC_MAX 4
  156. #define G4X_M_HDMI_DAC_MIN 104
  157. #define G4X_M_HDMI_DAC_MAX 138
  158. #define G4X_M1_HDMI_DAC_MIN 16
  159. #define G4X_M1_HDMI_DAC_MAX 23
  160. #define G4X_M2_HDMI_DAC_MIN 5
  161. #define G4X_M2_HDMI_DAC_MAX 11
  162. #define G4X_P_HDMI_DAC_MIN 5
  163. #define G4X_P_HDMI_DAC_MAX 80
  164. #define G4X_P1_HDMI_DAC_MIN 1
  165. #define G4X_P1_HDMI_DAC_MAX 8
  166. #define G4X_P2_HDMI_DAC_SLOW 10
  167. #define G4X_P2_HDMI_DAC_FAST 5
  168. #define G4X_P2_HDMI_DAC_LIMIT 165000
  169. /*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
  170. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
  171. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
  172. #define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
  173. #define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
  174. #define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
  175. #define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
  176. #define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
  177. #define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
  178. #define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
  179. #define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
  180. #define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
  181. #define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
  182. #define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
  183. #define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
  184. #define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
  185. #define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
  186. #define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
  187. /*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
  188. #define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
  189. #define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
  190. #define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
  191. #define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
  192. #define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
  193. #define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
  194. #define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
  195. #define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
  196. #define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
  197. #define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
  198. #define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
  199. #define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
  200. #define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
  201. #define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
  202. #define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
  203. #define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
  204. #define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
  205. /*The parameter is for DISPLAY PORT on G4x platform*/
  206. #define G4X_DOT_DISPLAY_PORT_MIN 161670
  207. #define G4X_DOT_DISPLAY_PORT_MAX 227000
  208. #define G4X_N_DISPLAY_PORT_MIN 1
  209. #define G4X_N_DISPLAY_PORT_MAX 2
  210. #define G4X_M_DISPLAY_PORT_MIN 97
  211. #define G4X_M_DISPLAY_PORT_MAX 108
  212. #define G4X_M1_DISPLAY_PORT_MIN 0x10
  213. #define G4X_M1_DISPLAY_PORT_MAX 0x12
  214. #define G4X_M2_DISPLAY_PORT_MIN 0x05
  215. #define G4X_M2_DISPLAY_PORT_MAX 0x06
  216. #define G4X_P_DISPLAY_PORT_MIN 10
  217. #define G4X_P_DISPLAY_PORT_MAX 20
  218. #define G4X_P1_DISPLAY_PORT_MIN 1
  219. #define G4X_P1_DISPLAY_PORT_MAX 2
  220. #define G4X_P2_DISPLAY_PORT_SLOW 10
  221. #define G4X_P2_DISPLAY_PORT_FAST 10
  222. #define G4X_P2_DISPLAY_PORT_LIMIT 0
  223. /* Ironlake / Sandybridge */
  224. /* as we calculate clock using (register_value + 2) for
  225. N/M1/M2, so here the range value for them is (actual_value-2).
  226. */
  227. #define IRONLAKE_DOT_MIN 25000
  228. #define IRONLAKE_DOT_MAX 350000
  229. #define IRONLAKE_VCO_MIN 1760000
  230. #define IRONLAKE_VCO_MAX 3510000
  231. #define IRONLAKE_M1_MIN 12
  232. #define IRONLAKE_M1_MAX 22
  233. #define IRONLAKE_M2_MIN 5
  234. #define IRONLAKE_M2_MAX 9
  235. #define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
  236. /* We have parameter ranges for different type of outputs. */
  237. /* DAC & HDMI Refclk 120Mhz */
  238. #define IRONLAKE_DAC_N_MIN 1
  239. #define IRONLAKE_DAC_N_MAX 5
  240. #define IRONLAKE_DAC_M_MIN 79
  241. #define IRONLAKE_DAC_M_MAX 127
  242. #define IRONLAKE_DAC_P_MIN 5
  243. #define IRONLAKE_DAC_P_MAX 80
  244. #define IRONLAKE_DAC_P1_MIN 1
  245. #define IRONLAKE_DAC_P1_MAX 8
  246. #define IRONLAKE_DAC_P2_SLOW 10
  247. #define IRONLAKE_DAC_P2_FAST 5
  248. /* LVDS single-channel 120Mhz refclk */
  249. #define IRONLAKE_LVDS_S_N_MIN 1
  250. #define IRONLAKE_LVDS_S_N_MAX 3
  251. #define IRONLAKE_LVDS_S_M_MIN 79
  252. #define IRONLAKE_LVDS_S_M_MAX 118
  253. #define IRONLAKE_LVDS_S_P_MIN 28
  254. #define IRONLAKE_LVDS_S_P_MAX 112
  255. #define IRONLAKE_LVDS_S_P1_MIN 2
  256. #define IRONLAKE_LVDS_S_P1_MAX 8
  257. #define IRONLAKE_LVDS_S_P2_SLOW 14
  258. #define IRONLAKE_LVDS_S_P2_FAST 14
  259. /* LVDS dual-channel 120Mhz refclk */
  260. #define IRONLAKE_LVDS_D_N_MIN 1
  261. #define IRONLAKE_LVDS_D_N_MAX 3
  262. #define IRONLAKE_LVDS_D_M_MIN 79
  263. #define IRONLAKE_LVDS_D_M_MAX 127
  264. #define IRONLAKE_LVDS_D_P_MIN 14
  265. #define IRONLAKE_LVDS_D_P_MAX 56
  266. #define IRONLAKE_LVDS_D_P1_MIN 2
  267. #define IRONLAKE_LVDS_D_P1_MAX 8
  268. #define IRONLAKE_LVDS_D_P2_SLOW 7
  269. #define IRONLAKE_LVDS_D_P2_FAST 7
  270. /* LVDS single-channel 100Mhz refclk */
  271. #define IRONLAKE_LVDS_S_SSC_N_MIN 1
  272. #define IRONLAKE_LVDS_S_SSC_N_MAX 2
  273. #define IRONLAKE_LVDS_S_SSC_M_MIN 79
  274. #define IRONLAKE_LVDS_S_SSC_M_MAX 126
  275. #define IRONLAKE_LVDS_S_SSC_P_MIN 28
  276. #define IRONLAKE_LVDS_S_SSC_P_MAX 112
  277. #define IRONLAKE_LVDS_S_SSC_P1_MIN 2
  278. #define IRONLAKE_LVDS_S_SSC_P1_MAX 8
  279. #define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
  280. #define IRONLAKE_LVDS_S_SSC_P2_FAST 14
  281. /* LVDS dual-channel 100Mhz refclk */
  282. #define IRONLAKE_LVDS_D_SSC_N_MIN 1
  283. #define IRONLAKE_LVDS_D_SSC_N_MAX 3
  284. #define IRONLAKE_LVDS_D_SSC_M_MIN 79
  285. #define IRONLAKE_LVDS_D_SSC_M_MAX 126
  286. #define IRONLAKE_LVDS_D_SSC_P_MIN 14
  287. #define IRONLAKE_LVDS_D_SSC_P_MAX 42
  288. #define IRONLAKE_LVDS_D_SSC_P1_MIN 2
  289. #define IRONLAKE_LVDS_D_SSC_P1_MAX 6
  290. #define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
  291. #define IRONLAKE_LVDS_D_SSC_P2_FAST 7
  292. /* DisplayPort */
  293. #define IRONLAKE_DP_N_MIN 1
  294. #define IRONLAKE_DP_N_MAX 2
  295. #define IRONLAKE_DP_M_MIN 81
  296. #define IRONLAKE_DP_M_MAX 90
  297. #define IRONLAKE_DP_P_MIN 10
  298. #define IRONLAKE_DP_P_MAX 20
  299. #define IRONLAKE_DP_P2_FAST 10
  300. #define IRONLAKE_DP_P2_SLOW 10
  301. #define IRONLAKE_DP_P2_LIMIT 0
  302. #define IRONLAKE_DP_P1_MIN 1
  303. #define IRONLAKE_DP_P1_MAX 2
  304. /* FDI */
  305. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  306. static bool
  307. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  308. int target, int refclk, intel_clock_t *best_clock);
  309. static bool
  310. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  311. int target, int refclk, intel_clock_t *best_clock);
  312. static bool
  313. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  314. int target, int refclk, intel_clock_t *best_clock);
  315. static bool
  316. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  317. int target, int refclk, intel_clock_t *best_clock);
  318. static const intel_limit_t intel_limits_i8xx_dvo = {
  319. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  320. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  321. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  322. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  323. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  324. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  325. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  326. .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
  327. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  328. .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
  329. .find_pll = intel_find_best_PLL,
  330. };
  331. static const intel_limit_t intel_limits_i8xx_lvds = {
  332. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  333. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  334. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  335. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  336. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  337. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  338. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  339. .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
  340. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  341. .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
  342. .find_pll = intel_find_best_PLL,
  343. };
  344. static const intel_limit_t intel_limits_i9xx_sdvo = {
  345. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  346. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  347. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  348. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  349. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  350. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  351. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  352. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  353. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  354. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  355. .find_pll = intel_find_best_PLL,
  356. };
  357. static const intel_limit_t intel_limits_i9xx_lvds = {
  358. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  359. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  360. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  361. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  362. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  363. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  364. .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
  365. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  366. /* The single-channel range is 25-112Mhz, and dual-channel
  367. * is 80-224Mhz. Prefer single channel as much as possible.
  368. */
  369. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  370. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
  371. .find_pll = intel_find_best_PLL,
  372. };
  373. /* below parameter and function is for G4X Chipset Family*/
  374. static const intel_limit_t intel_limits_g4x_sdvo = {
  375. .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
  376. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  377. .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
  378. .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
  379. .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
  380. .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
  381. .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
  382. .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
  383. .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
  384. .p2_slow = G4X_P2_SDVO_SLOW,
  385. .p2_fast = G4X_P2_SDVO_FAST
  386. },
  387. .find_pll = intel_g4x_find_best_PLL,
  388. };
  389. static const intel_limit_t intel_limits_g4x_hdmi = {
  390. .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
  391. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  392. .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
  393. .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
  394. .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
  395. .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
  396. .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
  397. .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
  398. .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
  399. .p2_slow = G4X_P2_HDMI_DAC_SLOW,
  400. .p2_fast = G4X_P2_HDMI_DAC_FAST
  401. },
  402. .find_pll = intel_g4x_find_best_PLL,
  403. };
  404. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  405. .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
  406. .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
  407. .vco = { .min = G4X_VCO_MIN,
  408. .max = G4X_VCO_MAX },
  409. .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
  410. .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
  411. .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
  412. .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
  413. .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
  414. .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
  415. .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
  416. .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
  417. .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
  418. .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
  419. .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
  420. .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
  421. .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
  422. .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
  423. .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
  424. },
  425. .find_pll = intel_g4x_find_best_PLL,
  426. };
  427. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  428. .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
  429. .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
  430. .vco = { .min = G4X_VCO_MIN,
  431. .max = G4X_VCO_MAX },
  432. .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
  433. .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
  434. .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
  435. .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
  436. .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
  437. .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
  438. .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
  439. .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
  440. .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
  441. .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
  442. .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
  443. .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
  444. .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
  445. .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
  446. .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
  447. },
  448. .find_pll = intel_g4x_find_best_PLL,
  449. };
  450. static const intel_limit_t intel_limits_g4x_display_port = {
  451. .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
  452. .max = G4X_DOT_DISPLAY_PORT_MAX },
  453. .vco = { .min = G4X_VCO_MIN,
  454. .max = G4X_VCO_MAX},
  455. .n = { .min = G4X_N_DISPLAY_PORT_MIN,
  456. .max = G4X_N_DISPLAY_PORT_MAX },
  457. .m = { .min = G4X_M_DISPLAY_PORT_MIN,
  458. .max = G4X_M_DISPLAY_PORT_MAX },
  459. .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
  460. .max = G4X_M1_DISPLAY_PORT_MAX },
  461. .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
  462. .max = G4X_M2_DISPLAY_PORT_MAX },
  463. .p = { .min = G4X_P_DISPLAY_PORT_MIN,
  464. .max = G4X_P_DISPLAY_PORT_MAX },
  465. .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
  466. .max = G4X_P1_DISPLAY_PORT_MAX},
  467. .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
  468. .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
  469. .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
  470. .find_pll = intel_find_pll_g4x_dp,
  471. };
  472. static const intel_limit_t intel_limits_pineview_sdvo = {
  473. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
  474. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  475. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  476. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  477. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  478. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  479. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  480. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  481. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  482. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  483. .find_pll = intel_find_best_PLL,
  484. };
  485. static const intel_limit_t intel_limits_pineview_lvds = {
  486. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  487. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  488. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  489. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  490. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  491. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  492. .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
  493. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  494. /* Pineview only supports single-channel mode. */
  495. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  496. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
  497. .find_pll = intel_find_best_PLL,
  498. };
  499. static const intel_limit_t intel_limits_ironlake_dac = {
  500. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  501. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  502. .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
  503. .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
  504. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  505. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  506. .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
  507. .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
  508. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  509. .p2_slow = IRONLAKE_DAC_P2_SLOW,
  510. .p2_fast = IRONLAKE_DAC_P2_FAST },
  511. .find_pll = intel_g4x_find_best_PLL,
  512. };
  513. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  514. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  515. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  516. .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
  517. .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
  518. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  519. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  520. .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
  521. .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
  522. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  523. .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
  524. .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
  525. .find_pll = intel_g4x_find_best_PLL,
  526. };
  527. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  528. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  529. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  530. .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
  531. .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
  532. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  533. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  534. .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
  535. .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
  536. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  537. .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
  538. .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
  539. .find_pll = intel_g4x_find_best_PLL,
  540. };
  541. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  542. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  543. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  544. .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
  545. .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
  546. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  547. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  548. .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
  549. .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
  550. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  551. .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
  552. .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
  553. .find_pll = intel_g4x_find_best_PLL,
  554. };
  555. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  556. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  557. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  558. .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
  559. .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
  560. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  561. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  562. .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
  563. .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
  564. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  565. .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
  566. .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
  567. .find_pll = intel_g4x_find_best_PLL,
  568. };
  569. static const intel_limit_t intel_limits_ironlake_display_port = {
  570. .dot = { .min = IRONLAKE_DOT_MIN,
  571. .max = IRONLAKE_DOT_MAX },
  572. .vco = { .min = IRONLAKE_VCO_MIN,
  573. .max = IRONLAKE_VCO_MAX},
  574. .n = { .min = IRONLAKE_DP_N_MIN,
  575. .max = IRONLAKE_DP_N_MAX },
  576. .m = { .min = IRONLAKE_DP_M_MIN,
  577. .max = IRONLAKE_DP_M_MAX },
  578. .m1 = { .min = IRONLAKE_M1_MIN,
  579. .max = IRONLAKE_M1_MAX },
  580. .m2 = { .min = IRONLAKE_M2_MIN,
  581. .max = IRONLAKE_M2_MAX },
  582. .p = { .min = IRONLAKE_DP_P_MIN,
  583. .max = IRONLAKE_DP_P_MAX },
  584. .p1 = { .min = IRONLAKE_DP_P1_MIN,
  585. .max = IRONLAKE_DP_P1_MAX},
  586. .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
  587. .p2_slow = IRONLAKE_DP_P2_SLOW,
  588. .p2_fast = IRONLAKE_DP_P2_FAST },
  589. .find_pll = intel_find_pll_ironlake_dp,
  590. };
  591. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
  592. {
  593. struct drm_device *dev = crtc->dev;
  594. struct drm_i915_private *dev_priv = dev->dev_private;
  595. const intel_limit_t *limit;
  596. int refclk = 120;
  597. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  598. if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
  599. refclk = 100;
  600. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  601. LVDS_CLKB_POWER_UP) {
  602. /* LVDS dual channel */
  603. if (refclk == 100)
  604. limit = &intel_limits_ironlake_dual_lvds_100m;
  605. else
  606. limit = &intel_limits_ironlake_dual_lvds;
  607. } else {
  608. if (refclk == 100)
  609. limit = &intel_limits_ironlake_single_lvds_100m;
  610. else
  611. limit = &intel_limits_ironlake_single_lvds;
  612. }
  613. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  614. HAS_eDP)
  615. limit = &intel_limits_ironlake_display_port;
  616. else
  617. limit = &intel_limits_ironlake_dac;
  618. return limit;
  619. }
  620. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  621. {
  622. struct drm_device *dev = crtc->dev;
  623. struct drm_i915_private *dev_priv = dev->dev_private;
  624. const intel_limit_t *limit;
  625. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  626. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  627. LVDS_CLKB_POWER_UP)
  628. /* LVDS with dual channel */
  629. limit = &intel_limits_g4x_dual_channel_lvds;
  630. else
  631. /* LVDS with dual channel */
  632. limit = &intel_limits_g4x_single_channel_lvds;
  633. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  634. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  635. limit = &intel_limits_g4x_hdmi;
  636. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  637. limit = &intel_limits_g4x_sdvo;
  638. } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  639. limit = &intel_limits_g4x_display_port;
  640. } else /* The option is for other outputs */
  641. limit = &intel_limits_i9xx_sdvo;
  642. return limit;
  643. }
  644. static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
  645. {
  646. struct drm_device *dev = crtc->dev;
  647. const intel_limit_t *limit;
  648. if (HAS_PCH_SPLIT(dev))
  649. limit = intel_ironlake_limit(crtc);
  650. else if (IS_G4X(dev)) {
  651. limit = intel_g4x_limit(crtc);
  652. } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
  653. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  654. limit = &intel_limits_i9xx_lvds;
  655. else
  656. limit = &intel_limits_i9xx_sdvo;
  657. } else if (IS_PINEVIEW(dev)) {
  658. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  659. limit = &intel_limits_pineview_lvds;
  660. else
  661. limit = &intel_limits_pineview_sdvo;
  662. } else {
  663. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  664. limit = &intel_limits_i8xx_lvds;
  665. else
  666. limit = &intel_limits_i8xx_dvo;
  667. }
  668. return limit;
  669. }
  670. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  671. static void pineview_clock(int refclk, intel_clock_t *clock)
  672. {
  673. clock->m = clock->m2 + 2;
  674. clock->p = clock->p1 * clock->p2;
  675. clock->vco = refclk * clock->m / clock->n;
  676. clock->dot = clock->vco / clock->p;
  677. }
  678. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  679. {
  680. if (IS_PINEVIEW(dev)) {
  681. pineview_clock(refclk, clock);
  682. return;
  683. }
  684. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  685. clock->p = clock->p1 * clock->p2;
  686. clock->vco = refclk * clock->m / (clock->n + 2);
  687. clock->dot = clock->vco / clock->p;
  688. }
  689. /**
  690. * Returns whether any output on the specified pipe is of the specified type
  691. */
  692. bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
  693. {
  694. struct drm_device *dev = crtc->dev;
  695. struct drm_mode_config *mode_config = &dev->mode_config;
  696. struct drm_encoder *l_entry;
  697. list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
  698. if (l_entry && l_entry->crtc == crtc) {
  699. struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
  700. if (intel_encoder->type == type)
  701. return true;
  702. }
  703. }
  704. return false;
  705. }
  706. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  707. /**
  708. * Returns whether the given set of divisors are valid for a given refclk with
  709. * the given connectors.
  710. */
  711. static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
  712. {
  713. const intel_limit_t *limit = intel_limit (crtc);
  714. struct drm_device *dev = crtc->dev;
  715. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  716. INTELPllInvalid ("p1 out of range\n");
  717. if (clock->p < limit->p.min || limit->p.max < clock->p)
  718. INTELPllInvalid ("p out of range\n");
  719. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  720. INTELPllInvalid ("m2 out of range\n");
  721. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  722. INTELPllInvalid ("m1 out of range\n");
  723. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  724. INTELPllInvalid ("m1 <= m2\n");
  725. if (clock->m < limit->m.min || limit->m.max < clock->m)
  726. INTELPllInvalid ("m out of range\n");
  727. if (clock->n < limit->n.min || limit->n.max < clock->n)
  728. INTELPllInvalid ("n out of range\n");
  729. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  730. INTELPllInvalid ("vco out of range\n");
  731. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  732. * connector, etc., rather than just a single range.
  733. */
  734. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  735. INTELPllInvalid ("dot out of range\n");
  736. return true;
  737. }
  738. static bool
  739. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  740. int target, int refclk, intel_clock_t *best_clock)
  741. {
  742. struct drm_device *dev = crtc->dev;
  743. struct drm_i915_private *dev_priv = dev->dev_private;
  744. intel_clock_t clock;
  745. int err = target;
  746. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  747. (I915_READ(LVDS)) != 0) {
  748. /*
  749. * For LVDS, if the panel is on, just rely on its current
  750. * settings for dual-channel. We haven't figured out how to
  751. * reliably set up different single/dual channel state, if we
  752. * even can.
  753. */
  754. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  755. LVDS_CLKB_POWER_UP)
  756. clock.p2 = limit->p2.p2_fast;
  757. else
  758. clock.p2 = limit->p2.p2_slow;
  759. } else {
  760. if (target < limit->p2.dot_limit)
  761. clock.p2 = limit->p2.p2_slow;
  762. else
  763. clock.p2 = limit->p2.p2_fast;
  764. }
  765. memset (best_clock, 0, sizeof (*best_clock));
  766. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  767. clock.m1++) {
  768. for (clock.m2 = limit->m2.min;
  769. clock.m2 <= limit->m2.max; clock.m2++) {
  770. /* m1 is always 0 in Pineview */
  771. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  772. break;
  773. for (clock.n = limit->n.min;
  774. clock.n <= limit->n.max; clock.n++) {
  775. for (clock.p1 = limit->p1.min;
  776. clock.p1 <= limit->p1.max; clock.p1++) {
  777. int this_err;
  778. intel_clock(dev, refclk, &clock);
  779. if (!intel_PLL_is_valid(crtc, &clock))
  780. continue;
  781. this_err = abs(clock.dot - target);
  782. if (this_err < err) {
  783. *best_clock = clock;
  784. err = this_err;
  785. }
  786. }
  787. }
  788. }
  789. }
  790. return (err != target);
  791. }
  792. static bool
  793. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  794. int target, int refclk, intel_clock_t *best_clock)
  795. {
  796. struct drm_device *dev = crtc->dev;
  797. struct drm_i915_private *dev_priv = dev->dev_private;
  798. intel_clock_t clock;
  799. int max_n;
  800. bool found;
  801. /* approximately equals target * 0.00585 */
  802. int err_most = (target >> 8) + (target >> 9);
  803. found = false;
  804. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  805. int lvds_reg;
  806. if (HAS_PCH_SPLIT(dev))
  807. lvds_reg = PCH_LVDS;
  808. else
  809. lvds_reg = LVDS;
  810. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  811. LVDS_CLKB_POWER_UP)
  812. clock.p2 = limit->p2.p2_fast;
  813. else
  814. clock.p2 = limit->p2.p2_slow;
  815. } else {
  816. if (target < limit->p2.dot_limit)
  817. clock.p2 = limit->p2.p2_slow;
  818. else
  819. clock.p2 = limit->p2.p2_fast;
  820. }
  821. memset(best_clock, 0, sizeof(*best_clock));
  822. max_n = limit->n.max;
  823. /* based on hardware requirement, prefer smaller n to precision */
  824. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  825. /* based on hardware requirement, prefere larger m1,m2 */
  826. for (clock.m1 = limit->m1.max;
  827. clock.m1 >= limit->m1.min; clock.m1--) {
  828. for (clock.m2 = limit->m2.max;
  829. clock.m2 >= limit->m2.min; clock.m2--) {
  830. for (clock.p1 = limit->p1.max;
  831. clock.p1 >= limit->p1.min; clock.p1--) {
  832. int this_err;
  833. intel_clock(dev, refclk, &clock);
  834. if (!intel_PLL_is_valid(crtc, &clock))
  835. continue;
  836. this_err = abs(clock.dot - target) ;
  837. if (this_err < err_most) {
  838. *best_clock = clock;
  839. err_most = this_err;
  840. max_n = clock.n;
  841. found = true;
  842. }
  843. }
  844. }
  845. }
  846. }
  847. return found;
  848. }
  849. static bool
  850. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  851. int target, int refclk, intel_clock_t *best_clock)
  852. {
  853. struct drm_device *dev = crtc->dev;
  854. intel_clock_t clock;
  855. /* return directly when it is eDP */
  856. if (HAS_eDP)
  857. return true;
  858. if (target < 200000) {
  859. clock.n = 1;
  860. clock.p1 = 2;
  861. clock.p2 = 10;
  862. clock.m1 = 12;
  863. clock.m2 = 9;
  864. } else {
  865. clock.n = 2;
  866. clock.p1 = 1;
  867. clock.p2 = 10;
  868. clock.m1 = 14;
  869. clock.m2 = 8;
  870. }
  871. intel_clock(dev, refclk, &clock);
  872. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  873. return true;
  874. }
  875. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  876. static bool
  877. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  878. int target, int refclk, intel_clock_t *best_clock)
  879. {
  880. intel_clock_t clock;
  881. if (target < 200000) {
  882. clock.p1 = 2;
  883. clock.p2 = 10;
  884. clock.n = 2;
  885. clock.m1 = 23;
  886. clock.m2 = 8;
  887. } else {
  888. clock.p1 = 1;
  889. clock.p2 = 10;
  890. clock.n = 1;
  891. clock.m1 = 14;
  892. clock.m2 = 2;
  893. }
  894. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  895. clock.p = (clock.p1 * clock.p2);
  896. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  897. clock.vco = 0;
  898. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  899. return true;
  900. }
  901. /**
  902. * intel_wait_for_vblank - wait for vblank on a given pipe
  903. * @dev: drm device
  904. * @pipe: pipe to wait for
  905. *
  906. * Wait for vblank to occur on a given pipe. Needed for various bits of
  907. * mode setting code.
  908. */
  909. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  910. {
  911. struct drm_i915_private *dev_priv = dev->dev_private;
  912. int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
  913. /* Clear existing vblank status. Note this will clear any other
  914. * sticky status fields as well.
  915. *
  916. * This races with i915_driver_irq_handler() with the result
  917. * that either function could miss a vblank event. Here it is not
  918. * fatal, as we will either wait upon the next vblank interrupt or
  919. * timeout. Generally speaking intel_wait_for_vblank() is only
  920. * called during modeset at which time the GPU should be idle and
  921. * should *not* be performing page flips and thus not waiting on
  922. * vblanks...
  923. * Currently, the result of us stealing a vblank from the irq
  924. * handler is that a single frame will be skipped during swapbuffers.
  925. */
  926. I915_WRITE(pipestat_reg,
  927. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  928. /* Wait for vblank interrupt bit to set */
  929. if (wait_for((I915_READ(pipestat_reg) &
  930. PIPE_VBLANK_INTERRUPT_STATUS),
  931. 50, 0))
  932. DRM_DEBUG_KMS("vblank wait timed out\n");
  933. }
  934. /**
  935. * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
  936. * @dev: drm device
  937. * @pipe: pipe to wait for
  938. *
  939. * After disabling a pipe, we can't wait for vblank in the usual way,
  940. * spinning on the vblank interrupt status bit, since we won't actually
  941. * see an interrupt when the pipe is disabled.
  942. *
  943. * So this function waits for the display line value to settle (it
  944. * usually ends up stopping at the start of the next frame).
  945. */
  946. void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
  947. {
  948. struct drm_i915_private *dev_priv = dev->dev_private;
  949. int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
  950. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  951. u32 last_line;
  952. /* Wait for the display line to settle */
  953. do {
  954. last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
  955. mdelay(5);
  956. } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
  957. time_after(timeout, jiffies));
  958. if (time_after(jiffies, timeout))
  959. DRM_DEBUG_KMS("vblank wait timed out\n");
  960. }
  961. /* Parameters have changed, update FBC info */
  962. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  963. {
  964. struct drm_device *dev = crtc->dev;
  965. struct drm_i915_private *dev_priv = dev->dev_private;
  966. struct drm_framebuffer *fb = crtc->fb;
  967. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  968. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  969. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  970. int plane, i;
  971. u32 fbc_ctl, fbc_ctl2;
  972. dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  973. if (fb->pitch < dev_priv->cfb_pitch)
  974. dev_priv->cfb_pitch = fb->pitch;
  975. /* FBC_CTL wants 64B units */
  976. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  977. dev_priv->cfb_fence = obj_priv->fence_reg;
  978. dev_priv->cfb_plane = intel_crtc->plane;
  979. plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  980. /* Clear old tags */
  981. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  982. I915_WRITE(FBC_TAG + (i * 4), 0);
  983. /* Set it up... */
  984. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
  985. if (obj_priv->tiling_mode != I915_TILING_NONE)
  986. fbc_ctl2 |= FBC_CTL_CPU_FENCE;
  987. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  988. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  989. /* enable it... */
  990. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  991. if (IS_I945GM(dev))
  992. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  993. fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  994. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  995. if (obj_priv->tiling_mode != I915_TILING_NONE)
  996. fbc_ctl |= dev_priv->cfb_fence;
  997. I915_WRITE(FBC_CONTROL, fbc_ctl);
  998. DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
  999. dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
  1000. }
  1001. void i8xx_disable_fbc(struct drm_device *dev)
  1002. {
  1003. struct drm_i915_private *dev_priv = dev->dev_private;
  1004. u32 fbc_ctl;
  1005. if (!I915_HAS_FBC(dev))
  1006. return;
  1007. if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
  1008. return; /* Already off, just return */
  1009. /* Disable compression */
  1010. fbc_ctl = I915_READ(FBC_CONTROL);
  1011. fbc_ctl &= ~FBC_CTL_EN;
  1012. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1013. /* Wait for compressing bit to clear */
  1014. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10, 0)) {
  1015. DRM_DEBUG_KMS("FBC idle timed out\n");
  1016. return;
  1017. }
  1018. DRM_DEBUG_KMS("disabled FBC\n");
  1019. }
  1020. static bool i8xx_fbc_enabled(struct drm_device *dev)
  1021. {
  1022. struct drm_i915_private *dev_priv = dev->dev_private;
  1023. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  1024. }
  1025. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1026. {
  1027. struct drm_device *dev = crtc->dev;
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. struct drm_framebuffer *fb = crtc->fb;
  1030. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1031. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1032. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1033. int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
  1034. DPFC_CTL_PLANEB);
  1035. unsigned long stall_watermark = 200;
  1036. u32 dpfc_ctl;
  1037. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1038. dev_priv->cfb_fence = obj_priv->fence_reg;
  1039. dev_priv->cfb_plane = intel_crtc->plane;
  1040. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  1041. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1042. dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
  1043. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  1044. } else {
  1045. I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1046. }
  1047. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1048. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1049. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1050. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1051. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  1052. /* enable it... */
  1053. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  1054. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1055. }
  1056. void g4x_disable_fbc(struct drm_device *dev)
  1057. {
  1058. struct drm_i915_private *dev_priv = dev->dev_private;
  1059. u32 dpfc_ctl;
  1060. /* Disable compression */
  1061. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1062. dpfc_ctl &= ~DPFC_CTL_EN;
  1063. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1064. DRM_DEBUG_KMS("disabled FBC\n");
  1065. }
  1066. static bool g4x_fbc_enabled(struct drm_device *dev)
  1067. {
  1068. struct drm_i915_private *dev_priv = dev->dev_private;
  1069. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  1070. }
  1071. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1072. {
  1073. struct drm_device *dev = crtc->dev;
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. struct drm_framebuffer *fb = crtc->fb;
  1076. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1077. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1078. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1079. int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
  1080. DPFC_CTL_PLANEB;
  1081. unsigned long stall_watermark = 200;
  1082. u32 dpfc_ctl;
  1083. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1084. dev_priv->cfb_fence = obj_priv->fence_reg;
  1085. dev_priv->cfb_plane = intel_crtc->plane;
  1086. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1087. dpfc_ctl &= DPFC_RESERVED;
  1088. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  1089. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1090. dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
  1091. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  1092. } else {
  1093. I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1094. }
  1095. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1096. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1097. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1098. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1099. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  1100. I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
  1101. /* enable it... */
  1102. I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
  1103. DPFC_CTL_EN);
  1104. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1105. }
  1106. void ironlake_disable_fbc(struct drm_device *dev)
  1107. {
  1108. struct drm_i915_private *dev_priv = dev->dev_private;
  1109. u32 dpfc_ctl;
  1110. /* Disable compression */
  1111. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1112. dpfc_ctl &= ~DPFC_CTL_EN;
  1113. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1114. DRM_DEBUG_KMS("disabled FBC\n");
  1115. }
  1116. static bool ironlake_fbc_enabled(struct drm_device *dev)
  1117. {
  1118. struct drm_i915_private *dev_priv = dev->dev_private;
  1119. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  1120. }
  1121. bool intel_fbc_enabled(struct drm_device *dev)
  1122. {
  1123. struct drm_i915_private *dev_priv = dev->dev_private;
  1124. if (!dev_priv->display.fbc_enabled)
  1125. return false;
  1126. return dev_priv->display.fbc_enabled(dev);
  1127. }
  1128. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1129. {
  1130. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1131. if (!dev_priv->display.enable_fbc)
  1132. return;
  1133. dev_priv->display.enable_fbc(crtc, interval);
  1134. }
  1135. void intel_disable_fbc(struct drm_device *dev)
  1136. {
  1137. struct drm_i915_private *dev_priv = dev->dev_private;
  1138. if (!dev_priv->display.disable_fbc)
  1139. return;
  1140. dev_priv->display.disable_fbc(dev);
  1141. }
  1142. /**
  1143. * intel_update_fbc - enable/disable FBC as needed
  1144. * @crtc: CRTC to point the compressor at
  1145. * @mode: mode in use
  1146. *
  1147. * Set up the framebuffer compression hardware at mode set time. We
  1148. * enable it if possible:
  1149. * - plane A only (on pre-965)
  1150. * - no pixel mulitply/line duplication
  1151. * - no alpha buffer discard
  1152. * - no dual wide
  1153. * - framebuffer <= 2048 in width, 1536 in height
  1154. *
  1155. * We can't assume that any compression will take place (worst case),
  1156. * so the compressed buffer has to be the same size as the uncompressed
  1157. * one. It also must reside (along with the line length buffer) in
  1158. * stolen memory.
  1159. *
  1160. * We need to enable/disable FBC on a global basis.
  1161. */
  1162. static void intel_update_fbc(struct drm_crtc *crtc,
  1163. struct drm_display_mode *mode)
  1164. {
  1165. struct drm_device *dev = crtc->dev;
  1166. struct drm_i915_private *dev_priv = dev->dev_private;
  1167. struct drm_framebuffer *fb = crtc->fb;
  1168. struct intel_framebuffer *intel_fb;
  1169. struct drm_i915_gem_object *obj_priv;
  1170. struct drm_crtc *tmp_crtc;
  1171. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1172. int plane = intel_crtc->plane;
  1173. int crtcs_enabled = 0;
  1174. DRM_DEBUG_KMS("\n");
  1175. if (!i915_powersave)
  1176. return;
  1177. if (!I915_HAS_FBC(dev))
  1178. return;
  1179. if (!crtc->fb)
  1180. return;
  1181. intel_fb = to_intel_framebuffer(fb);
  1182. obj_priv = to_intel_bo(intel_fb->obj);
  1183. /*
  1184. * If FBC is already on, we just have to verify that we can
  1185. * keep it that way...
  1186. * Need to disable if:
  1187. * - more than one pipe is active
  1188. * - changing FBC params (stride, fence, mode)
  1189. * - new fb is too large to fit in compressed buffer
  1190. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1191. */
  1192. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  1193. if (tmp_crtc->enabled)
  1194. crtcs_enabled++;
  1195. }
  1196. DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
  1197. if (crtcs_enabled > 1) {
  1198. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  1199. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  1200. goto out_disable;
  1201. }
  1202. if (intel_fb->obj->size > dev_priv->cfb_size) {
  1203. DRM_DEBUG_KMS("framebuffer too large, disabling "
  1204. "compression\n");
  1205. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1206. goto out_disable;
  1207. }
  1208. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  1209. (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  1210. DRM_DEBUG_KMS("mode incompatible with compression, "
  1211. "disabling\n");
  1212. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  1213. goto out_disable;
  1214. }
  1215. if ((mode->hdisplay > 2048) ||
  1216. (mode->vdisplay > 1536)) {
  1217. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  1218. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  1219. goto out_disable;
  1220. }
  1221. if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
  1222. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  1223. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  1224. goto out_disable;
  1225. }
  1226. if (obj_priv->tiling_mode != I915_TILING_X) {
  1227. DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
  1228. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  1229. goto out_disable;
  1230. }
  1231. /* If the kernel debugger is active, always disable compression */
  1232. if (in_dbg_master())
  1233. goto out_disable;
  1234. if (intel_fbc_enabled(dev)) {
  1235. /* We can re-enable it in this case, but need to update pitch */
  1236. if ((fb->pitch > dev_priv->cfb_pitch) ||
  1237. (obj_priv->fence_reg != dev_priv->cfb_fence) ||
  1238. (plane != dev_priv->cfb_plane))
  1239. intel_disable_fbc(dev);
  1240. }
  1241. /* Now try to turn it back on if possible */
  1242. if (!intel_fbc_enabled(dev))
  1243. intel_enable_fbc(crtc, 500);
  1244. return;
  1245. out_disable:
  1246. /* Multiple disables should be harmless */
  1247. if (intel_fbc_enabled(dev)) {
  1248. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  1249. intel_disable_fbc(dev);
  1250. }
  1251. }
  1252. int
  1253. intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
  1254. {
  1255. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1256. u32 alignment;
  1257. int ret;
  1258. switch (obj_priv->tiling_mode) {
  1259. case I915_TILING_NONE:
  1260. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1261. alignment = 128 * 1024;
  1262. else if (IS_I965G(dev))
  1263. alignment = 4 * 1024;
  1264. else
  1265. alignment = 64 * 1024;
  1266. break;
  1267. case I915_TILING_X:
  1268. /* pin() will align the object as required by fence */
  1269. alignment = 0;
  1270. break;
  1271. case I915_TILING_Y:
  1272. /* FIXME: Is this true? */
  1273. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1274. return -EINVAL;
  1275. default:
  1276. BUG();
  1277. }
  1278. ret = i915_gem_object_pin(obj, alignment);
  1279. if (ret != 0)
  1280. return ret;
  1281. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1282. * fence, whereas 965+ only requires a fence if using
  1283. * framebuffer compression. For simplicity, we always install
  1284. * a fence as the cost is not that onerous.
  1285. */
  1286. if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
  1287. obj_priv->tiling_mode != I915_TILING_NONE) {
  1288. ret = i915_gem_object_get_fence_reg(obj);
  1289. if (ret != 0) {
  1290. i915_gem_object_unpin(obj);
  1291. return ret;
  1292. }
  1293. }
  1294. return 0;
  1295. }
  1296. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1297. static int
  1298. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1299. int x, int y)
  1300. {
  1301. struct drm_device *dev = crtc->dev;
  1302. struct drm_i915_private *dev_priv = dev->dev_private;
  1303. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1304. struct intel_framebuffer *intel_fb;
  1305. struct drm_i915_gem_object *obj_priv;
  1306. struct drm_gem_object *obj;
  1307. int plane = intel_crtc->plane;
  1308. unsigned long Start, Offset;
  1309. int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
  1310. int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
  1311. int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
  1312. int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
  1313. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1314. u32 dspcntr;
  1315. switch (plane) {
  1316. case 0:
  1317. case 1:
  1318. break;
  1319. default:
  1320. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1321. return -EINVAL;
  1322. }
  1323. intel_fb = to_intel_framebuffer(fb);
  1324. obj = intel_fb->obj;
  1325. obj_priv = to_intel_bo(obj);
  1326. dspcntr = I915_READ(dspcntr_reg);
  1327. /* Mask out pixel format bits in case we change it */
  1328. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1329. switch (fb->bits_per_pixel) {
  1330. case 8:
  1331. dspcntr |= DISPPLANE_8BPP;
  1332. break;
  1333. case 16:
  1334. if (fb->depth == 15)
  1335. dspcntr |= DISPPLANE_15_16BPP;
  1336. else
  1337. dspcntr |= DISPPLANE_16BPP;
  1338. break;
  1339. case 24:
  1340. case 32:
  1341. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1342. break;
  1343. default:
  1344. DRM_ERROR("Unknown color depth\n");
  1345. return -EINVAL;
  1346. }
  1347. if (IS_I965G(dev)) {
  1348. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1349. dspcntr |= DISPPLANE_TILED;
  1350. else
  1351. dspcntr &= ~DISPPLANE_TILED;
  1352. }
  1353. if (HAS_PCH_SPLIT(dev))
  1354. /* must disable */
  1355. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1356. I915_WRITE(dspcntr_reg, dspcntr);
  1357. Start = obj_priv->gtt_offset;
  1358. Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
  1359. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1360. Start, Offset, x, y, fb->pitch);
  1361. I915_WRITE(dspstride, fb->pitch);
  1362. if (IS_I965G(dev)) {
  1363. I915_WRITE(dspsurf, Start);
  1364. I915_WRITE(dsptileoff, (y << 16) | x);
  1365. I915_WRITE(dspbase, Offset);
  1366. } else {
  1367. I915_WRITE(dspbase, Start + Offset);
  1368. }
  1369. POSTING_READ(dspbase);
  1370. if (IS_I965G(dev) || plane == 0)
  1371. intel_update_fbc(crtc, &crtc->mode);
  1372. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1373. intel_increase_pllclock(crtc, true);
  1374. return 0;
  1375. }
  1376. static int
  1377. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1378. struct drm_framebuffer *old_fb)
  1379. {
  1380. struct drm_device *dev = crtc->dev;
  1381. struct drm_i915_master_private *master_priv;
  1382. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1383. struct intel_framebuffer *intel_fb;
  1384. struct drm_i915_gem_object *obj_priv;
  1385. struct drm_gem_object *obj;
  1386. int pipe = intel_crtc->pipe;
  1387. int plane = intel_crtc->plane;
  1388. int ret;
  1389. /* no fb bound */
  1390. if (!crtc->fb) {
  1391. DRM_DEBUG_KMS("No FB bound\n");
  1392. return 0;
  1393. }
  1394. switch (plane) {
  1395. case 0:
  1396. case 1:
  1397. break;
  1398. default:
  1399. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1400. return -EINVAL;
  1401. }
  1402. intel_fb = to_intel_framebuffer(crtc->fb);
  1403. obj = intel_fb->obj;
  1404. obj_priv = to_intel_bo(obj);
  1405. mutex_lock(&dev->struct_mutex);
  1406. ret = intel_pin_and_fence_fb_obj(dev, obj);
  1407. if (ret != 0) {
  1408. mutex_unlock(&dev->struct_mutex);
  1409. return ret;
  1410. }
  1411. ret = i915_gem_object_set_to_display_plane(obj);
  1412. if (ret != 0) {
  1413. i915_gem_object_unpin(obj);
  1414. mutex_unlock(&dev->struct_mutex);
  1415. return ret;
  1416. }
  1417. ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
  1418. if (ret) {
  1419. i915_gem_object_unpin(obj);
  1420. mutex_unlock(&dev->struct_mutex);
  1421. return ret;
  1422. }
  1423. if (old_fb) {
  1424. intel_fb = to_intel_framebuffer(old_fb);
  1425. obj_priv = to_intel_bo(intel_fb->obj);
  1426. i915_gem_object_unpin(intel_fb->obj);
  1427. }
  1428. mutex_unlock(&dev->struct_mutex);
  1429. if (!dev->primary->master)
  1430. return 0;
  1431. master_priv = dev->primary->master->driver_priv;
  1432. if (!master_priv->sarea_priv)
  1433. return 0;
  1434. if (pipe) {
  1435. master_priv->sarea_priv->pipeB_x = x;
  1436. master_priv->sarea_priv->pipeB_y = y;
  1437. } else {
  1438. master_priv->sarea_priv->pipeA_x = x;
  1439. master_priv->sarea_priv->pipeA_y = y;
  1440. }
  1441. return 0;
  1442. }
  1443. static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
  1444. {
  1445. struct drm_device *dev = crtc->dev;
  1446. struct drm_i915_private *dev_priv = dev->dev_private;
  1447. u32 dpa_ctl;
  1448. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  1449. dpa_ctl = I915_READ(DP_A);
  1450. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  1451. if (clock < 200000) {
  1452. u32 temp;
  1453. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  1454. /* workaround for 160Mhz:
  1455. 1) program 0x4600c bits 15:0 = 0x8124
  1456. 2) program 0x46010 bit 0 = 1
  1457. 3) program 0x46034 bit 24 = 1
  1458. 4) program 0x64000 bit 14 = 1
  1459. */
  1460. temp = I915_READ(0x4600c);
  1461. temp &= 0xffff0000;
  1462. I915_WRITE(0x4600c, temp | 0x8124);
  1463. temp = I915_READ(0x46010);
  1464. I915_WRITE(0x46010, temp | 1);
  1465. temp = I915_READ(0x46034);
  1466. I915_WRITE(0x46034, temp | (1 << 24));
  1467. } else {
  1468. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  1469. }
  1470. I915_WRITE(DP_A, dpa_ctl);
  1471. udelay(500);
  1472. }
  1473. /* The FDI link training functions for ILK/Ibexpeak. */
  1474. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  1475. {
  1476. struct drm_device *dev = crtc->dev;
  1477. struct drm_i915_private *dev_priv = dev->dev_private;
  1478. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1479. int pipe = intel_crtc->pipe;
  1480. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1481. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1482. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1483. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1484. u32 temp, tries = 0;
  1485. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1486. for train result */
  1487. temp = I915_READ(fdi_rx_imr_reg);
  1488. temp &= ~FDI_RX_SYMBOL_LOCK;
  1489. temp &= ~FDI_RX_BIT_LOCK;
  1490. I915_WRITE(fdi_rx_imr_reg, temp);
  1491. I915_READ(fdi_rx_imr_reg);
  1492. udelay(150);
  1493. /* enable CPU FDI TX and PCH FDI RX */
  1494. temp = I915_READ(fdi_tx_reg);
  1495. temp |= FDI_TX_ENABLE;
  1496. temp &= ~(7 << 19);
  1497. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1498. temp &= ~FDI_LINK_TRAIN_NONE;
  1499. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1500. I915_WRITE(fdi_tx_reg, temp);
  1501. I915_READ(fdi_tx_reg);
  1502. temp = I915_READ(fdi_rx_reg);
  1503. temp &= ~FDI_LINK_TRAIN_NONE;
  1504. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1505. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1506. I915_READ(fdi_rx_reg);
  1507. udelay(150);
  1508. for (tries = 0; tries < 5; tries++) {
  1509. temp = I915_READ(fdi_rx_iir_reg);
  1510. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1511. if ((temp & FDI_RX_BIT_LOCK)) {
  1512. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1513. I915_WRITE(fdi_rx_iir_reg,
  1514. temp | FDI_RX_BIT_LOCK);
  1515. break;
  1516. }
  1517. }
  1518. if (tries == 5)
  1519. DRM_DEBUG_KMS("FDI train 1 fail!\n");
  1520. /* Train 2 */
  1521. temp = I915_READ(fdi_tx_reg);
  1522. temp &= ~FDI_LINK_TRAIN_NONE;
  1523. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1524. I915_WRITE(fdi_tx_reg, temp);
  1525. temp = I915_READ(fdi_rx_reg);
  1526. temp &= ~FDI_LINK_TRAIN_NONE;
  1527. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1528. I915_WRITE(fdi_rx_reg, temp);
  1529. udelay(150);
  1530. tries = 0;
  1531. for (tries = 0; tries < 5; tries++) {
  1532. temp = I915_READ(fdi_rx_iir_reg);
  1533. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1534. if (temp & FDI_RX_SYMBOL_LOCK) {
  1535. I915_WRITE(fdi_rx_iir_reg,
  1536. temp | FDI_RX_SYMBOL_LOCK);
  1537. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1538. break;
  1539. }
  1540. }
  1541. if (tries == 5)
  1542. DRM_DEBUG_KMS("FDI train 2 fail!\n");
  1543. DRM_DEBUG_KMS("FDI train done\n");
  1544. }
  1545. static int snb_b_fdi_train_param [] = {
  1546. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  1547. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  1548. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  1549. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  1550. };
  1551. /* The FDI link training functions for SNB/Cougarpoint. */
  1552. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  1553. {
  1554. struct drm_device *dev = crtc->dev;
  1555. struct drm_i915_private *dev_priv = dev->dev_private;
  1556. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1557. int pipe = intel_crtc->pipe;
  1558. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1559. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1560. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1561. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1562. u32 temp, i;
  1563. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1564. for train result */
  1565. temp = I915_READ(fdi_rx_imr_reg);
  1566. temp &= ~FDI_RX_SYMBOL_LOCK;
  1567. temp &= ~FDI_RX_BIT_LOCK;
  1568. I915_WRITE(fdi_rx_imr_reg, temp);
  1569. I915_READ(fdi_rx_imr_reg);
  1570. udelay(150);
  1571. /* enable CPU FDI TX and PCH FDI RX */
  1572. temp = I915_READ(fdi_tx_reg);
  1573. temp |= FDI_TX_ENABLE;
  1574. temp &= ~(7 << 19);
  1575. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1576. temp &= ~FDI_LINK_TRAIN_NONE;
  1577. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1578. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1579. /* SNB-B */
  1580. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1581. I915_WRITE(fdi_tx_reg, temp);
  1582. I915_READ(fdi_tx_reg);
  1583. temp = I915_READ(fdi_rx_reg);
  1584. if (HAS_PCH_CPT(dev)) {
  1585. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1586. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1587. } else {
  1588. temp &= ~FDI_LINK_TRAIN_NONE;
  1589. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1590. }
  1591. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1592. I915_READ(fdi_rx_reg);
  1593. udelay(150);
  1594. for (i = 0; i < 4; i++ ) {
  1595. temp = I915_READ(fdi_tx_reg);
  1596. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1597. temp |= snb_b_fdi_train_param[i];
  1598. I915_WRITE(fdi_tx_reg, temp);
  1599. udelay(500);
  1600. temp = I915_READ(fdi_rx_iir_reg);
  1601. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1602. if (temp & FDI_RX_BIT_LOCK) {
  1603. I915_WRITE(fdi_rx_iir_reg,
  1604. temp | FDI_RX_BIT_LOCK);
  1605. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1606. break;
  1607. }
  1608. }
  1609. if (i == 4)
  1610. DRM_DEBUG_KMS("FDI train 1 fail!\n");
  1611. /* Train 2 */
  1612. temp = I915_READ(fdi_tx_reg);
  1613. temp &= ~FDI_LINK_TRAIN_NONE;
  1614. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1615. if (IS_GEN6(dev)) {
  1616. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1617. /* SNB-B */
  1618. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1619. }
  1620. I915_WRITE(fdi_tx_reg, temp);
  1621. temp = I915_READ(fdi_rx_reg);
  1622. if (HAS_PCH_CPT(dev)) {
  1623. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1624. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  1625. } else {
  1626. temp &= ~FDI_LINK_TRAIN_NONE;
  1627. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1628. }
  1629. I915_WRITE(fdi_rx_reg, temp);
  1630. udelay(150);
  1631. for (i = 0; i < 4; i++ ) {
  1632. temp = I915_READ(fdi_tx_reg);
  1633. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1634. temp |= snb_b_fdi_train_param[i];
  1635. I915_WRITE(fdi_tx_reg, temp);
  1636. udelay(500);
  1637. temp = I915_READ(fdi_rx_iir_reg);
  1638. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1639. if (temp & FDI_RX_SYMBOL_LOCK) {
  1640. I915_WRITE(fdi_rx_iir_reg,
  1641. temp | FDI_RX_SYMBOL_LOCK);
  1642. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1643. break;
  1644. }
  1645. }
  1646. if (i == 4)
  1647. DRM_DEBUG_KMS("FDI train 2 fail!\n");
  1648. DRM_DEBUG_KMS("FDI train done.\n");
  1649. }
  1650. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  1651. {
  1652. struct drm_device *dev = crtc->dev;
  1653. struct drm_i915_private *dev_priv = dev->dev_private;
  1654. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1655. int pipe = intel_crtc->pipe;
  1656. int plane = intel_crtc->plane;
  1657. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  1658. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1659. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1660. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  1661. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1662. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1663. int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
  1664. int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  1665. int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  1666. int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  1667. int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  1668. int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  1669. int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  1670. int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
  1671. int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
  1672. int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
  1673. int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
  1674. int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
  1675. int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
  1676. int trans_dpll_sel = (pipe == 0) ? 0 : 1;
  1677. u32 temp;
  1678. u32 pipe_bpc;
  1679. temp = I915_READ(pipeconf_reg);
  1680. pipe_bpc = temp & PIPE_BPC_MASK;
  1681. /* XXX: When our outputs are all unaware of DPMS modes other than off
  1682. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  1683. */
  1684. switch (mode) {
  1685. case DRM_MODE_DPMS_ON:
  1686. case DRM_MODE_DPMS_STANDBY:
  1687. case DRM_MODE_DPMS_SUSPEND:
  1688. DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
  1689. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1690. temp = I915_READ(PCH_LVDS);
  1691. if ((temp & LVDS_PORT_EN) == 0) {
  1692. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  1693. POSTING_READ(PCH_LVDS);
  1694. }
  1695. }
  1696. if (!HAS_eDP) {
  1697. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  1698. temp = I915_READ(fdi_rx_reg);
  1699. /*
  1700. * make the BPC in FDI Rx be consistent with that in
  1701. * pipeconf reg.
  1702. */
  1703. temp &= ~(0x7 << 16);
  1704. temp |= (pipe_bpc << 11);
  1705. temp &= ~(7 << 19);
  1706. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1707. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  1708. I915_READ(fdi_rx_reg);
  1709. udelay(200);
  1710. /* Switch from Rawclk to PCDclk */
  1711. temp = I915_READ(fdi_rx_reg);
  1712. I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
  1713. I915_READ(fdi_rx_reg);
  1714. udelay(200);
  1715. /* Enable CPU FDI TX PLL, always on for Ironlake */
  1716. temp = I915_READ(fdi_tx_reg);
  1717. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  1718. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  1719. I915_READ(fdi_tx_reg);
  1720. udelay(100);
  1721. }
  1722. }
  1723. /* Enable panel fitting for LVDS */
  1724. if (dev_priv->pch_pf_size &&
  1725. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
  1726. || HAS_eDP || intel_pch_has_edp(crtc))) {
  1727. /* Force use of hard-coded filter coefficients
  1728. * as some pre-programmed values are broken,
  1729. * e.g. x201.
  1730. */
  1731. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
  1732. PF_ENABLE | PF_FILTER_MED_3x3);
  1733. I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
  1734. dev_priv->pch_pf_pos);
  1735. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
  1736. dev_priv->pch_pf_size);
  1737. }
  1738. /* Enable CPU pipe */
  1739. temp = I915_READ(pipeconf_reg);
  1740. if ((temp & PIPEACONF_ENABLE) == 0) {
  1741. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  1742. I915_READ(pipeconf_reg);
  1743. udelay(100);
  1744. }
  1745. /* configure and enable CPU plane */
  1746. temp = I915_READ(dspcntr_reg);
  1747. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  1748. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  1749. /* Flush the plane changes */
  1750. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1751. }
  1752. if (!HAS_eDP) {
  1753. /* For PCH output, training FDI link */
  1754. if (IS_GEN6(dev))
  1755. gen6_fdi_link_train(crtc);
  1756. else
  1757. ironlake_fdi_link_train(crtc);
  1758. /* enable PCH DPLL */
  1759. temp = I915_READ(pch_dpll_reg);
  1760. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1761. I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
  1762. I915_READ(pch_dpll_reg);
  1763. }
  1764. udelay(200);
  1765. if (HAS_PCH_CPT(dev)) {
  1766. /* Be sure PCH DPLL SEL is set */
  1767. temp = I915_READ(PCH_DPLL_SEL);
  1768. if (trans_dpll_sel == 0 &&
  1769. (temp & TRANSA_DPLL_ENABLE) == 0)
  1770. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  1771. else if (trans_dpll_sel == 1 &&
  1772. (temp & TRANSB_DPLL_ENABLE) == 0)
  1773. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1774. I915_WRITE(PCH_DPLL_SEL, temp);
  1775. I915_READ(PCH_DPLL_SEL);
  1776. }
  1777. /* set transcoder timing */
  1778. I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
  1779. I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
  1780. I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
  1781. I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
  1782. I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
  1783. I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
  1784. /* enable normal train */
  1785. temp = I915_READ(fdi_tx_reg);
  1786. temp &= ~FDI_LINK_TRAIN_NONE;
  1787. I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
  1788. FDI_TX_ENHANCE_FRAME_ENABLE);
  1789. I915_READ(fdi_tx_reg);
  1790. temp = I915_READ(fdi_rx_reg);
  1791. if (HAS_PCH_CPT(dev)) {
  1792. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1793. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1794. } else {
  1795. temp &= ~FDI_LINK_TRAIN_NONE;
  1796. temp |= FDI_LINK_TRAIN_NONE;
  1797. }
  1798. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1799. I915_READ(fdi_rx_reg);
  1800. /* wait one idle pattern time */
  1801. udelay(100);
  1802. /* For PCH DP, enable TRANS_DP_CTL */
  1803. if (HAS_PCH_CPT(dev) &&
  1804. intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  1805. int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
  1806. int reg;
  1807. reg = I915_READ(trans_dp_ctl);
  1808. reg &= ~(TRANS_DP_PORT_SEL_MASK |
  1809. TRANS_DP_SYNC_MASK);
  1810. reg |= (TRANS_DP_OUTPUT_ENABLE |
  1811. TRANS_DP_ENH_FRAMING);
  1812. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  1813. reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  1814. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  1815. reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  1816. switch (intel_trans_dp_port_sel(crtc)) {
  1817. case PCH_DP_B:
  1818. reg |= TRANS_DP_PORT_SEL_B;
  1819. break;
  1820. case PCH_DP_C:
  1821. reg |= TRANS_DP_PORT_SEL_C;
  1822. break;
  1823. case PCH_DP_D:
  1824. reg |= TRANS_DP_PORT_SEL_D;
  1825. break;
  1826. default:
  1827. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  1828. reg |= TRANS_DP_PORT_SEL_B;
  1829. break;
  1830. }
  1831. I915_WRITE(trans_dp_ctl, reg);
  1832. POSTING_READ(trans_dp_ctl);
  1833. }
  1834. /* enable PCH transcoder */
  1835. temp = I915_READ(transconf_reg);
  1836. /*
  1837. * make the BPC in transcoder be consistent with
  1838. * that in pipeconf reg.
  1839. */
  1840. temp &= ~PIPE_BPC_MASK;
  1841. temp |= pipe_bpc;
  1842. I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
  1843. I915_READ(transconf_reg);
  1844. if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100, 1))
  1845. DRM_ERROR("failed to enable transcoder\n");
  1846. }
  1847. intel_crtc_load_lut(crtc);
  1848. intel_update_fbc(crtc, &crtc->mode);
  1849. break;
  1850. case DRM_MODE_DPMS_OFF:
  1851. DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
  1852. drm_vblank_off(dev, pipe);
  1853. /* Disable display plane */
  1854. temp = I915_READ(dspcntr_reg);
  1855. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  1856. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  1857. /* Flush the plane changes */
  1858. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1859. I915_READ(dspbase_reg);
  1860. }
  1861. if (dev_priv->cfb_plane == plane &&
  1862. dev_priv->display.disable_fbc)
  1863. dev_priv->display.disable_fbc(dev);
  1864. /* disable cpu pipe, disable after all planes disabled */
  1865. temp = I915_READ(pipeconf_reg);
  1866. if ((temp & PIPEACONF_ENABLE) != 0) {
  1867. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  1868. /* wait for cpu pipe off, pipe state */
  1869. if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50, 1))
  1870. DRM_ERROR("failed to turn off cpu pipe\n");
  1871. } else
  1872. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  1873. udelay(100);
  1874. /* Disable PF */
  1875. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
  1876. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
  1877. /* disable CPU FDI tx and PCH FDI rx */
  1878. temp = I915_READ(fdi_tx_reg);
  1879. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
  1880. I915_READ(fdi_tx_reg);
  1881. temp = I915_READ(fdi_rx_reg);
  1882. /* BPC in FDI rx is consistent with that in pipeconf */
  1883. temp &= ~(0x07 << 16);
  1884. temp |= (pipe_bpc << 11);
  1885. I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
  1886. I915_READ(fdi_rx_reg);
  1887. udelay(100);
  1888. /* still set train pattern 1 */
  1889. temp = I915_READ(fdi_tx_reg);
  1890. temp &= ~FDI_LINK_TRAIN_NONE;
  1891. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1892. I915_WRITE(fdi_tx_reg, temp);
  1893. POSTING_READ(fdi_tx_reg);
  1894. temp = I915_READ(fdi_rx_reg);
  1895. if (HAS_PCH_CPT(dev)) {
  1896. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1897. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1898. } else {
  1899. temp &= ~FDI_LINK_TRAIN_NONE;
  1900. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1901. }
  1902. I915_WRITE(fdi_rx_reg, temp);
  1903. POSTING_READ(fdi_rx_reg);
  1904. udelay(100);
  1905. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1906. temp = I915_READ(PCH_LVDS);
  1907. I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
  1908. I915_READ(PCH_LVDS);
  1909. udelay(100);
  1910. }
  1911. /* disable PCH transcoder */
  1912. temp = I915_READ(transconf_reg);
  1913. if ((temp & TRANS_ENABLE) != 0) {
  1914. I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
  1915. /* wait for PCH transcoder off, transcoder state */
  1916. if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50, 1))
  1917. DRM_ERROR("failed to disable transcoder\n");
  1918. }
  1919. temp = I915_READ(transconf_reg);
  1920. /* BPC in transcoder is consistent with that in pipeconf */
  1921. temp &= ~PIPE_BPC_MASK;
  1922. temp |= pipe_bpc;
  1923. I915_WRITE(transconf_reg, temp);
  1924. I915_READ(transconf_reg);
  1925. udelay(100);
  1926. if (HAS_PCH_CPT(dev)) {
  1927. /* disable TRANS_DP_CTL */
  1928. int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
  1929. int reg;
  1930. reg = I915_READ(trans_dp_ctl);
  1931. reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  1932. I915_WRITE(trans_dp_ctl, reg);
  1933. POSTING_READ(trans_dp_ctl);
  1934. /* disable DPLL_SEL */
  1935. temp = I915_READ(PCH_DPLL_SEL);
  1936. if (trans_dpll_sel == 0)
  1937. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  1938. else
  1939. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1940. I915_WRITE(PCH_DPLL_SEL, temp);
  1941. I915_READ(PCH_DPLL_SEL);
  1942. }
  1943. /* disable PCH DPLL */
  1944. temp = I915_READ(pch_dpll_reg);
  1945. I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
  1946. I915_READ(pch_dpll_reg);
  1947. /* Switch from PCDclk to Rawclk */
  1948. temp = I915_READ(fdi_rx_reg);
  1949. temp &= ~FDI_SEL_PCDCLK;
  1950. I915_WRITE(fdi_rx_reg, temp);
  1951. I915_READ(fdi_rx_reg);
  1952. /* Disable CPU FDI TX PLL */
  1953. temp = I915_READ(fdi_tx_reg);
  1954. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
  1955. I915_READ(fdi_tx_reg);
  1956. udelay(100);
  1957. temp = I915_READ(fdi_rx_reg);
  1958. temp &= ~FDI_RX_PLL_ENABLE;
  1959. I915_WRITE(fdi_rx_reg, temp);
  1960. I915_READ(fdi_rx_reg);
  1961. /* Wait for the clocks to turn off. */
  1962. udelay(100);
  1963. break;
  1964. }
  1965. }
  1966. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  1967. {
  1968. struct intel_overlay *overlay;
  1969. int ret;
  1970. if (!enable && intel_crtc->overlay) {
  1971. overlay = intel_crtc->overlay;
  1972. mutex_lock(&overlay->dev->struct_mutex);
  1973. for (;;) {
  1974. ret = intel_overlay_switch_off(overlay);
  1975. if (ret == 0)
  1976. break;
  1977. ret = intel_overlay_recover_from_interrupt(overlay, 0);
  1978. if (ret != 0) {
  1979. /* overlay doesn't react anymore. Usually
  1980. * results in a black screen and an unkillable
  1981. * X server. */
  1982. BUG();
  1983. overlay->hw_wedged = HW_WEDGED;
  1984. break;
  1985. }
  1986. }
  1987. mutex_unlock(&overlay->dev->struct_mutex);
  1988. }
  1989. /* Let userspace switch the overlay on again. In most cases userspace
  1990. * has to recompute where to put it anyway. */
  1991. return;
  1992. }
  1993. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  1994. {
  1995. struct drm_device *dev = crtc->dev;
  1996. struct drm_i915_private *dev_priv = dev->dev_private;
  1997. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1998. int pipe = intel_crtc->pipe;
  1999. int plane = intel_crtc->plane;
  2000. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  2001. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  2002. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  2003. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  2004. u32 temp;
  2005. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2006. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2007. */
  2008. switch (mode) {
  2009. case DRM_MODE_DPMS_ON:
  2010. case DRM_MODE_DPMS_STANDBY:
  2011. case DRM_MODE_DPMS_SUSPEND:
  2012. /* Enable the DPLL */
  2013. temp = I915_READ(dpll_reg);
  2014. if ((temp & DPLL_VCO_ENABLE) == 0) {
  2015. I915_WRITE(dpll_reg, temp);
  2016. I915_READ(dpll_reg);
  2017. /* Wait for the clocks to stabilize. */
  2018. udelay(150);
  2019. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  2020. I915_READ(dpll_reg);
  2021. /* Wait for the clocks to stabilize. */
  2022. udelay(150);
  2023. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  2024. I915_READ(dpll_reg);
  2025. /* Wait for the clocks to stabilize. */
  2026. udelay(150);
  2027. }
  2028. /* Enable the pipe */
  2029. temp = I915_READ(pipeconf_reg);
  2030. if ((temp & PIPEACONF_ENABLE) == 0)
  2031. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  2032. /* Enable the plane */
  2033. temp = I915_READ(dspcntr_reg);
  2034. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  2035. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  2036. /* Flush the plane changes */
  2037. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  2038. }
  2039. intel_crtc_load_lut(crtc);
  2040. if ((IS_I965G(dev) || plane == 0))
  2041. intel_update_fbc(crtc, &crtc->mode);
  2042. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2043. intel_crtc_dpms_overlay(intel_crtc, true);
  2044. break;
  2045. case DRM_MODE_DPMS_OFF:
  2046. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2047. intel_crtc_dpms_overlay(intel_crtc, false);
  2048. drm_vblank_off(dev, pipe);
  2049. if (dev_priv->cfb_plane == plane &&
  2050. dev_priv->display.disable_fbc)
  2051. dev_priv->display.disable_fbc(dev);
  2052. /* Disable display plane */
  2053. temp = I915_READ(dspcntr_reg);
  2054. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  2055. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  2056. /* Flush the plane changes */
  2057. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  2058. I915_READ(dspbase_reg);
  2059. }
  2060. /* Wait for vblank for the disable to take effect */
  2061. intel_wait_for_vblank_off(dev, pipe);
  2062. /* Don't disable pipe A or pipe A PLLs if needed */
  2063. if (pipeconf_reg == PIPEACONF &&
  2064. (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  2065. goto skip_pipe_off;
  2066. /* Next, disable display pipes */
  2067. temp = I915_READ(pipeconf_reg);
  2068. if ((temp & PIPEACONF_ENABLE) != 0) {
  2069. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  2070. I915_READ(pipeconf_reg);
  2071. }
  2072. /* Wait for vblank for the disable to take effect. */
  2073. intel_wait_for_vblank_off(dev, pipe);
  2074. temp = I915_READ(dpll_reg);
  2075. if ((temp & DPLL_VCO_ENABLE) != 0) {
  2076. I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
  2077. I915_READ(dpll_reg);
  2078. }
  2079. skip_pipe_off:
  2080. /* Wait for the clocks to turn off. */
  2081. udelay(150);
  2082. break;
  2083. }
  2084. }
  2085. /**
  2086. * Sets the power management mode of the pipe and plane.
  2087. */
  2088. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2089. {
  2090. struct drm_device *dev = crtc->dev;
  2091. struct drm_i915_private *dev_priv = dev->dev_private;
  2092. struct drm_i915_master_private *master_priv;
  2093. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2094. int pipe = intel_crtc->pipe;
  2095. bool enabled;
  2096. if (intel_crtc->dpms_mode == mode)
  2097. return;
  2098. intel_crtc->dpms_mode = mode;
  2099. intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
  2100. /* When switching on the display, ensure that SR is disabled
  2101. * with multiple pipes prior to enabling to new pipe.
  2102. *
  2103. * When switching off the display, make sure the cursor is
  2104. * properly hidden prior to disabling the pipe.
  2105. */
  2106. if (mode == DRM_MODE_DPMS_ON)
  2107. intel_update_watermarks(dev);
  2108. else
  2109. intel_crtc_update_cursor(crtc);
  2110. dev_priv->display.dpms(crtc, mode);
  2111. if (mode == DRM_MODE_DPMS_ON)
  2112. intel_crtc_update_cursor(crtc);
  2113. else
  2114. intel_update_watermarks(dev);
  2115. if (!dev->primary->master)
  2116. return;
  2117. master_priv = dev->primary->master->driver_priv;
  2118. if (!master_priv->sarea_priv)
  2119. return;
  2120. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  2121. switch (pipe) {
  2122. case 0:
  2123. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  2124. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  2125. break;
  2126. case 1:
  2127. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  2128. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  2129. break;
  2130. default:
  2131. DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
  2132. break;
  2133. }
  2134. }
  2135. static void intel_crtc_prepare (struct drm_crtc *crtc)
  2136. {
  2137. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2138. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  2139. }
  2140. static void intel_crtc_commit (struct drm_crtc *crtc)
  2141. {
  2142. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2143. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  2144. }
  2145. void intel_encoder_prepare (struct drm_encoder *encoder)
  2146. {
  2147. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2148. /* lvds has its own version of prepare see intel_lvds_prepare */
  2149. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  2150. }
  2151. void intel_encoder_commit (struct drm_encoder *encoder)
  2152. {
  2153. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2154. /* lvds has its own version of commit see intel_lvds_commit */
  2155. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2156. }
  2157. void intel_encoder_destroy(struct drm_encoder *encoder)
  2158. {
  2159. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  2160. if (intel_encoder->ddc_bus)
  2161. intel_i2c_destroy(intel_encoder->ddc_bus);
  2162. if (intel_encoder->i2c_bus)
  2163. intel_i2c_destroy(intel_encoder->i2c_bus);
  2164. drm_encoder_cleanup(encoder);
  2165. kfree(intel_encoder);
  2166. }
  2167. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  2168. struct drm_display_mode *mode,
  2169. struct drm_display_mode *adjusted_mode)
  2170. {
  2171. struct drm_device *dev = crtc->dev;
  2172. if (HAS_PCH_SPLIT(dev)) {
  2173. /* FDI link clock is fixed at 2.7G */
  2174. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  2175. return false;
  2176. }
  2177. /* XXX some encoders set the crtcinfo, others don't.
  2178. * Obviously we need some form of conflict resolution here...
  2179. */
  2180. if (adjusted_mode->crtc_htotal == 0)
  2181. drm_mode_set_crtcinfo(adjusted_mode, 0);
  2182. return true;
  2183. }
  2184. static int i945_get_display_clock_speed(struct drm_device *dev)
  2185. {
  2186. return 400000;
  2187. }
  2188. static int i915_get_display_clock_speed(struct drm_device *dev)
  2189. {
  2190. return 333000;
  2191. }
  2192. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  2193. {
  2194. return 200000;
  2195. }
  2196. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  2197. {
  2198. u16 gcfgc = 0;
  2199. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  2200. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  2201. return 133000;
  2202. else {
  2203. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  2204. case GC_DISPLAY_CLOCK_333_MHZ:
  2205. return 333000;
  2206. default:
  2207. case GC_DISPLAY_CLOCK_190_200_MHZ:
  2208. return 190000;
  2209. }
  2210. }
  2211. }
  2212. static int i865_get_display_clock_speed(struct drm_device *dev)
  2213. {
  2214. return 266000;
  2215. }
  2216. static int i855_get_display_clock_speed(struct drm_device *dev)
  2217. {
  2218. u16 hpllcc = 0;
  2219. /* Assume that the hardware is in the high speed state. This
  2220. * should be the default.
  2221. */
  2222. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  2223. case GC_CLOCK_133_200:
  2224. case GC_CLOCK_100_200:
  2225. return 200000;
  2226. case GC_CLOCK_166_250:
  2227. return 250000;
  2228. case GC_CLOCK_100_133:
  2229. return 133000;
  2230. }
  2231. /* Shouldn't happen */
  2232. return 0;
  2233. }
  2234. static int i830_get_display_clock_speed(struct drm_device *dev)
  2235. {
  2236. return 133000;
  2237. }
  2238. /**
  2239. * Return the pipe currently connected to the panel fitter,
  2240. * or -1 if the panel fitter is not present or not in use
  2241. */
  2242. int intel_panel_fitter_pipe (struct drm_device *dev)
  2243. {
  2244. struct drm_i915_private *dev_priv = dev->dev_private;
  2245. u32 pfit_control;
  2246. /* i830 doesn't have a panel fitter */
  2247. if (IS_I830(dev))
  2248. return -1;
  2249. pfit_control = I915_READ(PFIT_CONTROL);
  2250. /* See if the panel fitter is in use */
  2251. if ((pfit_control & PFIT_ENABLE) == 0)
  2252. return -1;
  2253. /* 965 can place panel fitter on either pipe */
  2254. if (IS_I965G(dev))
  2255. return (pfit_control >> 29) & 0x3;
  2256. /* older chips can only use pipe 1 */
  2257. return 1;
  2258. }
  2259. struct fdi_m_n {
  2260. u32 tu;
  2261. u32 gmch_m;
  2262. u32 gmch_n;
  2263. u32 link_m;
  2264. u32 link_n;
  2265. };
  2266. static void
  2267. fdi_reduce_ratio(u32 *num, u32 *den)
  2268. {
  2269. while (*num > 0xffffff || *den > 0xffffff) {
  2270. *num >>= 1;
  2271. *den >>= 1;
  2272. }
  2273. }
  2274. #define DATA_N 0x800000
  2275. #define LINK_N 0x80000
  2276. static void
  2277. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  2278. int link_clock, struct fdi_m_n *m_n)
  2279. {
  2280. u64 temp;
  2281. m_n->tu = 64; /* default size */
  2282. temp = (u64) DATA_N * pixel_clock;
  2283. temp = div_u64(temp, link_clock);
  2284. m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
  2285. m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
  2286. m_n->gmch_n = DATA_N;
  2287. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  2288. temp = (u64) LINK_N * pixel_clock;
  2289. m_n->link_m = div_u64(temp, link_clock);
  2290. m_n->link_n = LINK_N;
  2291. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  2292. }
  2293. struct intel_watermark_params {
  2294. unsigned long fifo_size;
  2295. unsigned long max_wm;
  2296. unsigned long default_wm;
  2297. unsigned long guard_size;
  2298. unsigned long cacheline_size;
  2299. };
  2300. /* Pineview has different values for various configs */
  2301. static struct intel_watermark_params pineview_display_wm = {
  2302. PINEVIEW_DISPLAY_FIFO,
  2303. PINEVIEW_MAX_WM,
  2304. PINEVIEW_DFT_WM,
  2305. PINEVIEW_GUARD_WM,
  2306. PINEVIEW_FIFO_LINE_SIZE
  2307. };
  2308. static struct intel_watermark_params pineview_display_hplloff_wm = {
  2309. PINEVIEW_DISPLAY_FIFO,
  2310. PINEVIEW_MAX_WM,
  2311. PINEVIEW_DFT_HPLLOFF_WM,
  2312. PINEVIEW_GUARD_WM,
  2313. PINEVIEW_FIFO_LINE_SIZE
  2314. };
  2315. static struct intel_watermark_params pineview_cursor_wm = {
  2316. PINEVIEW_CURSOR_FIFO,
  2317. PINEVIEW_CURSOR_MAX_WM,
  2318. PINEVIEW_CURSOR_DFT_WM,
  2319. PINEVIEW_CURSOR_GUARD_WM,
  2320. PINEVIEW_FIFO_LINE_SIZE,
  2321. };
  2322. static struct intel_watermark_params pineview_cursor_hplloff_wm = {
  2323. PINEVIEW_CURSOR_FIFO,
  2324. PINEVIEW_CURSOR_MAX_WM,
  2325. PINEVIEW_CURSOR_DFT_WM,
  2326. PINEVIEW_CURSOR_GUARD_WM,
  2327. PINEVIEW_FIFO_LINE_SIZE
  2328. };
  2329. static struct intel_watermark_params g4x_wm_info = {
  2330. G4X_FIFO_SIZE,
  2331. G4X_MAX_WM,
  2332. G4X_MAX_WM,
  2333. 2,
  2334. G4X_FIFO_LINE_SIZE,
  2335. };
  2336. static struct intel_watermark_params g4x_cursor_wm_info = {
  2337. I965_CURSOR_FIFO,
  2338. I965_CURSOR_MAX_WM,
  2339. I965_CURSOR_DFT_WM,
  2340. 2,
  2341. G4X_FIFO_LINE_SIZE,
  2342. };
  2343. static struct intel_watermark_params i965_cursor_wm_info = {
  2344. I965_CURSOR_FIFO,
  2345. I965_CURSOR_MAX_WM,
  2346. I965_CURSOR_DFT_WM,
  2347. 2,
  2348. I915_FIFO_LINE_SIZE,
  2349. };
  2350. static struct intel_watermark_params i945_wm_info = {
  2351. I945_FIFO_SIZE,
  2352. I915_MAX_WM,
  2353. 1,
  2354. 2,
  2355. I915_FIFO_LINE_SIZE
  2356. };
  2357. static struct intel_watermark_params i915_wm_info = {
  2358. I915_FIFO_SIZE,
  2359. I915_MAX_WM,
  2360. 1,
  2361. 2,
  2362. I915_FIFO_LINE_SIZE
  2363. };
  2364. static struct intel_watermark_params i855_wm_info = {
  2365. I855GM_FIFO_SIZE,
  2366. I915_MAX_WM,
  2367. 1,
  2368. 2,
  2369. I830_FIFO_LINE_SIZE
  2370. };
  2371. static struct intel_watermark_params i830_wm_info = {
  2372. I830_FIFO_SIZE,
  2373. I915_MAX_WM,
  2374. 1,
  2375. 2,
  2376. I830_FIFO_LINE_SIZE
  2377. };
  2378. static struct intel_watermark_params ironlake_display_wm_info = {
  2379. ILK_DISPLAY_FIFO,
  2380. ILK_DISPLAY_MAXWM,
  2381. ILK_DISPLAY_DFTWM,
  2382. 2,
  2383. ILK_FIFO_LINE_SIZE
  2384. };
  2385. static struct intel_watermark_params ironlake_cursor_wm_info = {
  2386. ILK_CURSOR_FIFO,
  2387. ILK_CURSOR_MAXWM,
  2388. ILK_CURSOR_DFTWM,
  2389. 2,
  2390. ILK_FIFO_LINE_SIZE
  2391. };
  2392. static struct intel_watermark_params ironlake_display_srwm_info = {
  2393. ILK_DISPLAY_SR_FIFO,
  2394. ILK_DISPLAY_MAX_SRWM,
  2395. ILK_DISPLAY_DFT_SRWM,
  2396. 2,
  2397. ILK_FIFO_LINE_SIZE
  2398. };
  2399. static struct intel_watermark_params ironlake_cursor_srwm_info = {
  2400. ILK_CURSOR_SR_FIFO,
  2401. ILK_CURSOR_MAX_SRWM,
  2402. ILK_CURSOR_DFT_SRWM,
  2403. 2,
  2404. ILK_FIFO_LINE_SIZE
  2405. };
  2406. /**
  2407. * intel_calculate_wm - calculate watermark level
  2408. * @clock_in_khz: pixel clock
  2409. * @wm: chip FIFO params
  2410. * @pixel_size: display pixel size
  2411. * @latency_ns: memory latency for the platform
  2412. *
  2413. * Calculate the watermark level (the level at which the display plane will
  2414. * start fetching from memory again). Each chip has a different display
  2415. * FIFO size and allocation, so the caller needs to figure that out and pass
  2416. * in the correct intel_watermark_params structure.
  2417. *
  2418. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  2419. * on the pixel size. When it reaches the watermark level, it'll start
  2420. * fetching FIFO line sized based chunks from memory until the FIFO fills
  2421. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  2422. * will occur, and a display engine hang could result.
  2423. */
  2424. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  2425. struct intel_watermark_params *wm,
  2426. int pixel_size,
  2427. unsigned long latency_ns)
  2428. {
  2429. long entries_required, wm_size;
  2430. /*
  2431. * Note: we need to make sure we don't overflow for various clock &
  2432. * latency values.
  2433. * clocks go from a few thousand to several hundred thousand.
  2434. * latency is usually a few thousand
  2435. */
  2436. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  2437. 1000;
  2438. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  2439. DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
  2440. wm_size = wm->fifo_size - (entries_required + wm->guard_size);
  2441. DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
  2442. /* Don't promote wm_size to unsigned... */
  2443. if (wm_size > (long)wm->max_wm)
  2444. wm_size = wm->max_wm;
  2445. if (wm_size <= 0)
  2446. wm_size = wm->default_wm;
  2447. return wm_size;
  2448. }
  2449. struct cxsr_latency {
  2450. int is_desktop;
  2451. int is_ddr3;
  2452. unsigned long fsb_freq;
  2453. unsigned long mem_freq;
  2454. unsigned long display_sr;
  2455. unsigned long display_hpll_disable;
  2456. unsigned long cursor_sr;
  2457. unsigned long cursor_hpll_disable;
  2458. };
  2459. static const struct cxsr_latency cxsr_latency_table[] = {
  2460. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  2461. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  2462. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  2463. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  2464. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  2465. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  2466. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  2467. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  2468. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  2469. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  2470. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  2471. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  2472. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  2473. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  2474. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  2475. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  2476. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  2477. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  2478. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  2479. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  2480. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  2481. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  2482. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  2483. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  2484. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  2485. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  2486. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  2487. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  2488. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  2489. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  2490. };
  2491. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  2492. int is_ddr3,
  2493. int fsb,
  2494. int mem)
  2495. {
  2496. const struct cxsr_latency *latency;
  2497. int i;
  2498. if (fsb == 0 || mem == 0)
  2499. return NULL;
  2500. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  2501. latency = &cxsr_latency_table[i];
  2502. if (is_desktop == latency->is_desktop &&
  2503. is_ddr3 == latency->is_ddr3 &&
  2504. fsb == latency->fsb_freq && mem == latency->mem_freq)
  2505. return latency;
  2506. }
  2507. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2508. return NULL;
  2509. }
  2510. static void pineview_disable_cxsr(struct drm_device *dev)
  2511. {
  2512. struct drm_i915_private *dev_priv = dev->dev_private;
  2513. /* deactivate cxsr */
  2514. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  2515. }
  2516. /*
  2517. * Latency for FIFO fetches is dependent on several factors:
  2518. * - memory configuration (speed, channels)
  2519. * - chipset
  2520. * - current MCH state
  2521. * It can be fairly high in some situations, so here we assume a fairly
  2522. * pessimal value. It's a tradeoff between extra memory fetches (if we
  2523. * set this value too high, the FIFO will fetch frequently to stay full)
  2524. * and power consumption (set it too low to save power and we might see
  2525. * FIFO underruns and display "flicker").
  2526. *
  2527. * A value of 5us seems to be a good balance; safe for very low end
  2528. * platforms but not overly aggressive on lower latency configs.
  2529. */
  2530. static const int latency_ns = 5000;
  2531. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  2532. {
  2533. struct drm_i915_private *dev_priv = dev->dev_private;
  2534. uint32_t dsparb = I915_READ(DSPARB);
  2535. int size;
  2536. size = dsparb & 0x7f;
  2537. if (plane)
  2538. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  2539. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2540. plane ? "B" : "A", size);
  2541. return size;
  2542. }
  2543. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  2544. {
  2545. struct drm_i915_private *dev_priv = dev->dev_private;
  2546. uint32_t dsparb = I915_READ(DSPARB);
  2547. int size;
  2548. size = dsparb & 0x1ff;
  2549. if (plane)
  2550. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  2551. size >>= 1; /* Convert to cachelines */
  2552. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2553. plane ? "B" : "A", size);
  2554. return size;
  2555. }
  2556. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  2557. {
  2558. struct drm_i915_private *dev_priv = dev->dev_private;
  2559. uint32_t dsparb = I915_READ(DSPARB);
  2560. int size;
  2561. size = dsparb & 0x7f;
  2562. size >>= 2; /* Convert to cachelines */
  2563. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2564. plane ? "B" : "A",
  2565. size);
  2566. return size;
  2567. }
  2568. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  2569. {
  2570. struct drm_i915_private *dev_priv = dev->dev_private;
  2571. uint32_t dsparb = I915_READ(DSPARB);
  2572. int size;
  2573. size = dsparb & 0x7f;
  2574. size >>= 1; /* Convert to cachelines */
  2575. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2576. plane ? "B" : "A", size);
  2577. return size;
  2578. }
  2579. static void pineview_update_wm(struct drm_device *dev, int planea_clock,
  2580. int planeb_clock, int sr_hdisplay, int unused,
  2581. int pixel_size)
  2582. {
  2583. struct drm_i915_private *dev_priv = dev->dev_private;
  2584. const struct cxsr_latency *latency;
  2585. u32 reg;
  2586. unsigned long wm;
  2587. int sr_clock;
  2588. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  2589. dev_priv->fsb_freq, dev_priv->mem_freq);
  2590. if (!latency) {
  2591. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2592. pineview_disable_cxsr(dev);
  2593. return;
  2594. }
  2595. if (!planea_clock || !planeb_clock) {
  2596. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2597. /* Display SR */
  2598. wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
  2599. pixel_size, latency->display_sr);
  2600. reg = I915_READ(DSPFW1);
  2601. reg &= ~DSPFW_SR_MASK;
  2602. reg |= wm << DSPFW_SR_SHIFT;
  2603. I915_WRITE(DSPFW1, reg);
  2604. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  2605. /* cursor SR */
  2606. wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
  2607. pixel_size, latency->cursor_sr);
  2608. reg = I915_READ(DSPFW3);
  2609. reg &= ~DSPFW_CURSOR_SR_MASK;
  2610. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  2611. I915_WRITE(DSPFW3, reg);
  2612. /* Display HPLL off SR */
  2613. wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
  2614. pixel_size, latency->display_hpll_disable);
  2615. reg = I915_READ(DSPFW3);
  2616. reg &= ~DSPFW_HPLL_SR_MASK;
  2617. reg |= wm & DSPFW_HPLL_SR_MASK;
  2618. I915_WRITE(DSPFW3, reg);
  2619. /* cursor HPLL off SR */
  2620. wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
  2621. pixel_size, latency->cursor_hpll_disable);
  2622. reg = I915_READ(DSPFW3);
  2623. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  2624. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  2625. I915_WRITE(DSPFW3, reg);
  2626. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  2627. /* activate cxsr */
  2628. I915_WRITE(DSPFW3,
  2629. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  2630. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  2631. } else {
  2632. pineview_disable_cxsr(dev);
  2633. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  2634. }
  2635. }
  2636. static void g4x_update_wm(struct drm_device *dev, int planea_clock,
  2637. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2638. int pixel_size)
  2639. {
  2640. struct drm_i915_private *dev_priv = dev->dev_private;
  2641. int total_size, cacheline_size;
  2642. int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
  2643. struct intel_watermark_params planea_params, planeb_params;
  2644. unsigned long line_time_us;
  2645. int sr_clock, sr_entries = 0, entries_required;
  2646. /* Create copies of the base settings for each pipe */
  2647. planea_params = planeb_params = g4x_wm_info;
  2648. /* Grab a couple of global values before we overwrite them */
  2649. total_size = planea_params.fifo_size;
  2650. cacheline_size = planea_params.cacheline_size;
  2651. /*
  2652. * Note: we need to make sure we don't overflow for various clock &
  2653. * latency values.
  2654. * clocks go from a few thousand to several hundred thousand.
  2655. * latency is usually a few thousand
  2656. */
  2657. entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
  2658. 1000;
  2659. entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
  2660. planea_wm = entries_required + planea_params.guard_size;
  2661. entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
  2662. 1000;
  2663. entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
  2664. planeb_wm = entries_required + planeb_params.guard_size;
  2665. cursora_wm = cursorb_wm = 16;
  2666. cursor_sr = 32;
  2667. DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2668. /* Calc sr entries for one plane configs */
  2669. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2670. /* self-refresh has much higher latency */
  2671. static const int sr_latency_ns = 12000;
  2672. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2673. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2674. /* Use ns/us then divide to preserve precision */
  2675. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2676. pixel_size * sr_hdisplay;
  2677. sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
  2678. entries_required = (((sr_latency_ns / line_time_us) +
  2679. 1000) / 1000) * pixel_size * 64;
  2680. entries_required = DIV_ROUND_UP(entries_required,
  2681. g4x_cursor_wm_info.cacheline_size);
  2682. cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
  2683. if (cursor_sr > g4x_cursor_wm_info.max_wm)
  2684. cursor_sr = g4x_cursor_wm_info.max_wm;
  2685. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2686. "cursor %d\n", sr_entries, cursor_sr);
  2687. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2688. } else {
  2689. /* Turn off self refresh if both pipes are enabled */
  2690. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2691. & ~FW_BLC_SELF_EN);
  2692. }
  2693. DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
  2694. planea_wm, planeb_wm, sr_entries);
  2695. planea_wm &= 0x3f;
  2696. planeb_wm &= 0x3f;
  2697. I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
  2698. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  2699. (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
  2700. I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  2701. (cursora_wm << DSPFW_CURSORA_SHIFT));
  2702. /* HPLL off in SR has some issues on G4x... disable it */
  2703. I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  2704. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2705. }
  2706. static void i965_update_wm(struct drm_device *dev, int planea_clock,
  2707. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2708. int pixel_size)
  2709. {
  2710. struct drm_i915_private *dev_priv = dev->dev_private;
  2711. unsigned long line_time_us;
  2712. int sr_clock, sr_entries, srwm = 1;
  2713. int cursor_sr = 16;
  2714. /* Calc sr entries for one plane configs */
  2715. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2716. /* self-refresh has much higher latency */
  2717. static const int sr_latency_ns = 12000;
  2718. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2719. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2720. /* Use ns/us then divide to preserve precision */
  2721. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2722. pixel_size * sr_hdisplay;
  2723. sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
  2724. DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
  2725. srwm = I965_FIFO_SIZE - sr_entries;
  2726. if (srwm < 0)
  2727. srwm = 1;
  2728. srwm &= 0x1ff;
  2729. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2730. pixel_size * 64;
  2731. sr_entries = DIV_ROUND_UP(sr_entries,
  2732. i965_cursor_wm_info.cacheline_size);
  2733. cursor_sr = i965_cursor_wm_info.fifo_size -
  2734. (sr_entries + i965_cursor_wm_info.guard_size);
  2735. if (cursor_sr > i965_cursor_wm_info.max_wm)
  2736. cursor_sr = i965_cursor_wm_info.max_wm;
  2737. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2738. "cursor %d\n", srwm, cursor_sr);
  2739. if (IS_I965GM(dev))
  2740. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2741. } else {
  2742. /* Turn off self refresh if both pipes are enabled */
  2743. if (IS_I965GM(dev))
  2744. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2745. & ~FW_BLC_SELF_EN);
  2746. }
  2747. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  2748. srwm);
  2749. /* 965 has limitations... */
  2750. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
  2751. (8 << 0));
  2752. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  2753. /* update cursor SR watermark */
  2754. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2755. }
  2756. static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
  2757. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2758. int pixel_size)
  2759. {
  2760. struct drm_i915_private *dev_priv = dev->dev_private;
  2761. uint32_t fwater_lo;
  2762. uint32_t fwater_hi;
  2763. int total_size, cacheline_size, cwm, srwm = 1;
  2764. int planea_wm, planeb_wm;
  2765. struct intel_watermark_params planea_params, planeb_params;
  2766. unsigned long line_time_us;
  2767. int sr_clock, sr_entries = 0;
  2768. /* Create copies of the base settings for each pipe */
  2769. if (IS_I965GM(dev) || IS_I945GM(dev))
  2770. planea_params = planeb_params = i945_wm_info;
  2771. else if (IS_I9XX(dev))
  2772. planea_params = planeb_params = i915_wm_info;
  2773. else
  2774. planea_params = planeb_params = i855_wm_info;
  2775. /* Grab a couple of global values before we overwrite them */
  2776. total_size = planea_params.fifo_size;
  2777. cacheline_size = planea_params.cacheline_size;
  2778. /* Update per-plane FIFO sizes */
  2779. planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2780. planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  2781. planea_wm = intel_calculate_wm(planea_clock, &planea_params,
  2782. pixel_size, latency_ns);
  2783. planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
  2784. pixel_size, latency_ns);
  2785. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2786. /*
  2787. * Overlay gets an aggressive default since video jitter is bad.
  2788. */
  2789. cwm = 2;
  2790. /* Calc sr entries for one plane configs */
  2791. if (HAS_FW_BLC(dev) && sr_hdisplay &&
  2792. (!planea_clock || !planeb_clock)) {
  2793. /* self-refresh has much higher latency */
  2794. static const int sr_latency_ns = 6000;
  2795. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2796. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2797. /* Use ns/us then divide to preserve precision */
  2798. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2799. pixel_size * sr_hdisplay;
  2800. sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
  2801. DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
  2802. srwm = total_size - sr_entries;
  2803. if (srwm < 0)
  2804. srwm = 1;
  2805. if (IS_I945G(dev) || IS_I945GM(dev))
  2806. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  2807. else if (IS_I915GM(dev)) {
  2808. /* 915M has a smaller SRWM field */
  2809. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  2810. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  2811. }
  2812. } else {
  2813. /* Turn off self refresh if both pipes are enabled */
  2814. if (IS_I945G(dev) || IS_I945GM(dev)) {
  2815. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2816. & ~FW_BLC_SELF_EN);
  2817. } else if (IS_I915GM(dev)) {
  2818. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  2819. }
  2820. }
  2821. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  2822. planea_wm, planeb_wm, cwm, srwm);
  2823. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  2824. fwater_hi = (cwm & 0x1f);
  2825. /* Set request length to 8 cachelines per fetch */
  2826. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  2827. fwater_hi = fwater_hi | (1 << 8);
  2828. I915_WRITE(FW_BLC, fwater_lo);
  2829. I915_WRITE(FW_BLC2, fwater_hi);
  2830. }
  2831. static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
  2832. int unused2, int unused3, int pixel_size)
  2833. {
  2834. struct drm_i915_private *dev_priv = dev->dev_private;
  2835. uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  2836. int planea_wm;
  2837. i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2838. planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
  2839. pixel_size, latency_ns);
  2840. fwater_lo |= (3<<8) | planea_wm;
  2841. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  2842. I915_WRITE(FW_BLC, fwater_lo);
  2843. }
  2844. #define ILK_LP0_PLANE_LATENCY 700
  2845. #define ILK_LP0_CURSOR_LATENCY 1300
  2846. static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
  2847. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2848. int pixel_size)
  2849. {
  2850. struct drm_i915_private *dev_priv = dev->dev_private;
  2851. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  2852. int sr_wm, cursor_wm;
  2853. unsigned long line_time_us;
  2854. int sr_clock, entries_required;
  2855. u32 reg_value;
  2856. int line_count;
  2857. int planea_htotal = 0, planeb_htotal = 0;
  2858. struct drm_crtc *crtc;
  2859. /* Need htotal for all active display plane */
  2860. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2861. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2862. if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
  2863. if (intel_crtc->plane == 0)
  2864. planea_htotal = crtc->mode.htotal;
  2865. else
  2866. planeb_htotal = crtc->mode.htotal;
  2867. }
  2868. }
  2869. /* Calculate and update the watermark for plane A */
  2870. if (planea_clock) {
  2871. entries_required = ((planea_clock / 1000) * pixel_size *
  2872. ILK_LP0_PLANE_LATENCY) / 1000;
  2873. entries_required = DIV_ROUND_UP(entries_required,
  2874. ironlake_display_wm_info.cacheline_size);
  2875. planea_wm = entries_required +
  2876. ironlake_display_wm_info.guard_size;
  2877. if (planea_wm > (int)ironlake_display_wm_info.max_wm)
  2878. planea_wm = ironlake_display_wm_info.max_wm;
  2879. /* Use the large buffer method to calculate cursor watermark */
  2880. line_time_us = (planea_htotal * 1000) / planea_clock;
  2881. /* Use ns/us then divide to preserve precision */
  2882. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2883. /* calculate the cursor watermark for cursor A */
  2884. entries_required = line_count * 64 * pixel_size;
  2885. entries_required = DIV_ROUND_UP(entries_required,
  2886. ironlake_cursor_wm_info.cacheline_size);
  2887. cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
  2888. if (cursora_wm > ironlake_cursor_wm_info.max_wm)
  2889. cursora_wm = ironlake_cursor_wm_info.max_wm;
  2890. reg_value = I915_READ(WM0_PIPEA_ILK);
  2891. reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  2892. reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
  2893. (cursora_wm & WM0_PIPE_CURSOR_MASK);
  2894. I915_WRITE(WM0_PIPEA_ILK, reg_value);
  2895. DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
  2896. "cursor: %d\n", planea_wm, cursora_wm);
  2897. }
  2898. /* Calculate and update the watermark for plane B */
  2899. if (planeb_clock) {
  2900. entries_required = ((planeb_clock / 1000) * pixel_size *
  2901. ILK_LP0_PLANE_LATENCY) / 1000;
  2902. entries_required = DIV_ROUND_UP(entries_required,
  2903. ironlake_display_wm_info.cacheline_size);
  2904. planeb_wm = entries_required +
  2905. ironlake_display_wm_info.guard_size;
  2906. if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
  2907. planeb_wm = ironlake_display_wm_info.max_wm;
  2908. /* Use the large buffer method to calculate cursor watermark */
  2909. line_time_us = (planeb_htotal * 1000) / planeb_clock;
  2910. /* Use ns/us then divide to preserve precision */
  2911. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2912. /* calculate the cursor watermark for cursor B */
  2913. entries_required = line_count * 64 * pixel_size;
  2914. entries_required = DIV_ROUND_UP(entries_required,
  2915. ironlake_cursor_wm_info.cacheline_size);
  2916. cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
  2917. if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
  2918. cursorb_wm = ironlake_cursor_wm_info.max_wm;
  2919. reg_value = I915_READ(WM0_PIPEB_ILK);
  2920. reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  2921. reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
  2922. (cursorb_wm & WM0_PIPE_CURSOR_MASK);
  2923. I915_WRITE(WM0_PIPEB_ILK, reg_value);
  2924. DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
  2925. "cursor: %d\n", planeb_wm, cursorb_wm);
  2926. }
  2927. /*
  2928. * Calculate and update the self-refresh watermark only when one
  2929. * display plane is used.
  2930. */
  2931. if (!planea_clock || !planeb_clock) {
  2932. /* Read the self-refresh latency. The unit is 0.5us */
  2933. int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
  2934. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2935. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2936. /* Use ns/us then divide to preserve precision */
  2937. line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
  2938. / 1000;
  2939. /* calculate the self-refresh watermark for display plane */
  2940. entries_required = line_count * sr_hdisplay * pixel_size;
  2941. entries_required = DIV_ROUND_UP(entries_required,
  2942. ironlake_display_srwm_info.cacheline_size);
  2943. sr_wm = entries_required +
  2944. ironlake_display_srwm_info.guard_size;
  2945. /* calculate the self-refresh watermark for display cursor */
  2946. entries_required = line_count * pixel_size * 64;
  2947. entries_required = DIV_ROUND_UP(entries_required,
  2948. ironlake_cursor_srwm_info.cacheline_size);
  2949. cursor_wm = entries_required +
  2950. ironlake_cursor_srwm_info.guard_size;
  2951. /* configure watermark and enable self-refresh */
  2952. reg_value = I915_READ(WM1_LP_ILK);
  2953. reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
  2954. WM1_LP_CURSOR_MASK);
  2955. reg_value |= (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
  2956. (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
  2957. I915_WRITE(WM1_LP_ILK, reg_value);
  2958. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2959. "cursor %d\n", sr_wm, cursor_wm);
  2960. } else {
  2961. /* Turn off self refresh if both pipes are enabled */
  2962. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  2963. }
  2964. }
  2965. /**
  2966. * intel_update_watermarks - update FIFO watermark values based on current modes
  2967. *
  2968. * Calculate watermark values for the various WM regs based on current mode
  2969. * and plane configuration.
  2970. *
  2971. * There are several cases to deal with here:
  2972. * - normal (i.e. non-self-refresh)
  2973. * - self-refresh (SR) mode
  2974. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2975. * - lines are small relative to FIFO size (buffer can hold more than 2
  2976. * lines), so need to account for TLB latency
  2977. *
  2978. * The normal calculation is:
  2979. * watermark = dotclock * bytes per pixel * latency
  2980. * where latency is platform & configuration dependent (we assume pessimal
  2981. * values here).
  2982. *
  2983. * The SR calculation is:
  2984. * watermark = (trunc(latency/line time)+1) * surface width *
  2985. * bytes per pixel
  2986. * where
  2987. * line time = htotal / dotclock
  2988. * surface width = hdisplay for normal plane and 64 for cursor
  2989. * and latency is assumed to be high, as above.
  2990. *
  2991. * The final value programmed to the register should always be rounded up,
  2992. * and include an extra 2 entries to account for clock crossings.
  2993. *
  2994. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2995. * to set the non-SR watermarks to 8.
  2996. */
  2997. static void intel_update_watermarks(struct drm_device *dev)
  2998. {
  2999. struct drm_i915_private *dev_priv = dev->dev_private;
  3000. struct drm_crtc *crtc;
  3001. int sr_hdisplay = 0;
  3002. unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
  3003. int enabled = 0, pixel_size = 0;
  3004. int sr_htotal = 0;
  3005. if (!dev_priv->display.update_wm)
  3006. return;
  3007. /* Get the clock config from both planes */
  3008. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3009. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3010. if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
  3011. enabled++;
  3012. if (intel_crtc->plane == 0) {
  3013. DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
  3014. intel_crtc->pipe, crtc->mode.clock);
  3015. planea_clock = crtc->mode.clock;
  3016. } else {
  3017. DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
  3018. intel_crtc->pipe, crtc->mode.clock);
  3019. planeb_clock = crtc->mode.clock;
  3020. }
  3021. sr_hdisplay = crtc->mode.hdisplay;
  3022. sr_clock = crtc->mode.clock;
  3023. sr_htotal = crtc->mode.htotal;
  3024. if (crtc->fb)
  3025. pixel_size = crtc->fb->bits_per_pixel / 8;
  3026. else
  3027. pixel_size = 4; /* by default */
  3028. }
  3029. }
  3030. if (enabled <= 0)
  3031. return;
  3032. dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
  3033. sr_hdisplay, sr_htotal, pixel_size);
  3034. }
  3035. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  3036. struct drm_display_mode *mode,
  3037. struct drm_display_mode *adjusted_mode,
  3038. int x, int y,
  3039. struct drm_framebuffer *old_fb)
  3040. {
  3041. struct drm_device *dev = crtc->dev;
  3042. struct drm_i915_private *dev_priv = dev->dev_private;
  3043. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3044. int pipe = intel_crtc->pipe;
  3045. int plane = intel_crtc->plane;
  3046. int fp_reg = (pipe == 0) ? FPA0 : FPB0;
  3047. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  3048. int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
  3049. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  3050. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  3051. int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  3052. int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  3053. int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  3054. int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  3055. int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  3056. int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  3057. int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
  3058. int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
  3059. int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
  3060. int refclk, num_connectors = 0;
  3061. intel_clock_t clock, reduced_clock;
  3062. u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
  3063. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  3064. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  3065. struct intel_encoder *has_edp_encoder = NULL;
  3066. struct drm_mode_config *mode_config = &dev->mode_config;
  3067. struct drm_encoder *encoder;
  3068. const intel_limit_t *limit;
  3069. int ret;
  3070. struct fdi_m_n m_n = {0};
  3071. int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
  3072. int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
  3073. int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
  3074. int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
  3075. int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
  3076. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  3077. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  3078. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  3079. int trans_dpll_sel = (pipe == 0) ? 0 : 1;
  3080. int lvds_reg = LVDS;
  3081. u32 temp;
  3082. int sdvo_pixel_multiply;
  3083. int target_clock;
  3084. drm_vblank_pre_modeset(dev, pipe);
  3085. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  3086. struct intel_encoder *intel_encoder;
  3087. if (encoder->crtc != crtc)
  3088. continue;
  3089. intel_encoder = enc_to_intel_encoder(encoder);
  3090. switch (intel_encoder->type) {
  3091. case INTEL_OUTPUT_LVDS:
  3092. is_lvds = true;
  3093. break;
  3094. case INTEL_OUTPUT_SDVO:
  3095. case INTEL_OUTPUT_HDMI:
  3096. is_sdvo = true;
  3097. if (intel_encoder->needs_tv_clock)
  3098. is_tv = true;
  3099. break;
  3100. case INTEL_OUTPUT_DVO:
  3101. is_dvo = true;
  3102. break;
  3103. case INTEL_OUTPUT_TVOUT:
  3104. is_tv = true;
  3105. break;
  3106. case INTEL_OUTPUT_ANALOG:
  3107. is_crt = true;
  3108. break;
  3109. case INTEL_OUTPUT_DISPLAYPORT:
  3110. is_dp = true;
  3111. break;
  3112. case INTEL_OUTPUT_EDP:
  3113. has_edp_encoder = intel_encoder;
  3114. break;
  3115. }
  3116. num_connectors++;
  3117. }
  3118. if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
  3119. refclk = dev_priv->lvds_ssc_freq * 1000;
  3120. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3121. refclk / 1000);
  3122. } else if (IS_I9XX(dev)) {
  3123. refclk = 96000;
  3124. if (HAS_PCH_SPLIT(dev))
  3125. refclk = 120000; /* 120Mhz refclk */
  3126. } else {
  3127. refclk = 48000;
  3128. }
  3129. /*
  3130. * Returns a set of divisors for the desired target clock with the given
  3131. * refclk, or FALSE. The returned values represent the clock equation:
  3132. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3133. */
  3134. limit = intel_limit(crtc);
  3135. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
  3136. if (!ok) {
  3137. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3138. drm_vblank_post_modeset(dev, pipe);
  3139. return -EINVAL;
  3140. }
  3141. /* Ensure that the cursor is valid for the new mode before changing... */
  3142. intel_crtc_update_cursor(crtc);
  3143. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3144. has_reduced_clock = limit->find_pll(limit, crtc,
  3145. dev_priv->lvds_downclock,
  3146. refclk,
  3147. &reduced_clock);
  3148. if (has_reduced_clock && (clock.p != reduced_clock.p)) {
  3149. /*
  3150. * If the different P is found, it means that we can't
  3151. * switch the display clock by using the FP0/FP1.
  3152. * In such case we will disable the LVDS downclock
  3153. * feature.
  3154. */
  3155. DRM_DEBUG_KMS("Different P is found for "
  3156. "LVDS clock/downclock\n");
  3157. has_reduced_clock = 0;
  3158. }
  3159. }
  3160. /* SDVO TV has fixed PLL values depend on its clock range,
  3161. this mirrors vbios setting. */
  3162. if (is_sdvo && is_tv) {
  3163. if (adjusted_mode->clock >= 100000
  3164. && adjusted_mode->clock < 140500) {
  3165. clock.p1 = 2;
  3166. clock.p2 = 10;
  3167. clock.n = 3;
  3168. clock.m1 = 16;
  3169. clock.m2 = 8;
  3170. } else if (adjusted_mode->clock >= 140500
  3171. && adjusted_mode->clock <= 200000) {
  3172. clock.p1 = 1;
  3173. clock.p2 = 10;
  3174. clock.n = 6;
  3175. clock.m1 = 12;
  3176. clock.m2 = 8;
  3177. }
  3178. }
  3179. /* FDI link */
  3180. if (HAS_PCH_SPLIT(dev)) {
  3181. int lane = 0, link_bw, bpp;
  3182. /* eDP doesn't require FDI link, so just set DP M/N
  3183. according to current link config */
  3184. if (has_edp_encoder) {
  3185. target_clock = mode->clock;
  3186. intel_edp_link_config(has_edp_encoder,
  3187. &lane, &link_bw);
  3188. } else {
  3189. /* DP over FDI requires target mode clock
  3190. instead of link clock */
  3191. if (is_dp)
  3192. target_clock = mode->clock;
  3193. else
  3194. target_clock = adjusted_mode->clock;
  3195. link_bw = 270000;
  3196. }
  3197. /* determine panel color depth */
  3198. temp = I915_READ(pipeconf_reg);
  3199. temp &= ~PIPE_BPC_MASK;
  3200. if (is_lvds) {
  3201. int lvds_reg = I915_READ(PCH_LVDS);
  3202. /* the BPC will be 6 if it is 18-bit LVDS panel */
  3203. if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
  3204. temp |= PIPE_8BPC;
  3205. else
  3206. temp |= PIPE_6BPC;
  3207. } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
  3208. switch (dev_priv->edp_bpp/3) {
  3209. case 8:
  3210. temp |= PIPE_8BPC;
  3211. break;
  3212. case 10:
  3213. temp |= PIPE_10BPC;
  3214. break;
  3215. case 6:
  3216. temp |= PIPE_6BPC;
  3217. break;
  3218. case 12:
  3219. temp |= PIPE_12BPC;
  3220. break;
  3221. }
  3222. } else
  3223. temp |= PIPE_8BPC;
  3224. I915_WRITE(pipeconf_reg, temp);
  3225. I915_READ(pipeconf_reg);
  3226. switch (temp & PIPE_BPC_MASK) {
  3227. case PIPE_8BPC:
  3228. bpp = 24;
  3229. break;
  3230. case PIPE_10BPC:
  3231. bpp = 30;
  3232. break;
  3233. case PIPE_6BPC:
  3234. bpp = 18;
  3235. break;
  3236. case PIPE_12BPC:
  3237. bpp = 36;
  3238. break;
  3239. default:
  3240. DRM_ERROR("unknown pipe bpc value\n");
  3241. bpp = 24;
  3242. }
  3243. if (!lane) {
  3244. /*
  3245. * Account for spread spectrum to avoid
  3246. * oversubscribing the link. Max center spread
  3247. * is 2.5%; use 5% for safety's sake.
  3248. */
  3249. u32 bps = target_clock * bpp * 21 / 20;
  3250. lane = bps / (link_bw * 8) + 1;
  3251. }
  3252. intel_crtc->fdi_lanes = lane;
  3253. ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
  3254. }
  3255. /* Ironlake: try to setup display ref clock before DPLL
  3256. * enabling. This is only under driver's control after
  3257. * PCH B stepping, previous chipset stepping should be
  3258. * ignoring this setting.
  3259. */
  3260. if (HAS_PCH_SPLIT(dev)) {
  3261. temp = I915_READ(PCH_DREF_CONTROL);
  3262. /* Always enable nonspread source */
  3263. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  3264. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  3265. I915_WRITE(PCH_DREF_CONTROL, temp);
  3266. POSTING_READ(PCH_DREF_CONTROL);
  3267. temp &= ~DREF_SSC_SOURCE_MASK;
  3268. temp |= DREF_SSC_SOURCE_ENABLE;
  3269. I915_WRITE(PCH_DREF_CONTROL, temp);
  3270. POSTING_READ(PCH_DREF_CONTROL);
  3271. udelay(200);
  3272. if (has_edp_encoder) {
  3273. if (dev_priv->lvds_use_ssc) {
  3274. temp |= DREF_SSC1_ENABLE;
  3275. I915_WRITE(PCH_DREF_CONTROL, temp);
  3276. POSTING_READ(PCH_DREF_CONTROL);
  3277. udelay(200);
  3278. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  3279. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  3280. I915_WRITE(PCH_DREF_CONTROL, temp);
  3281. POSTING_READ(PCH_DREF_CONTROL);
  3282. } else {
  3283. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  3284. I915_WRITE(PCH_DREF_CONTROL, temp);
  3285. POSTING_READ(PCH_DREF_CONTROL);
  3286. }
  3287. }
  3288. }
  3289. if (IS_PINEVIEW(dev)) {
  3290. fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
  3291. if (has_reduced_clock)
  3292. fp2 = (1 << reduced_clock.n) << 16 |
  3293. reduced_clock.m1 << 8 | reduced_clock.m2;
  3294. } else {
  3295. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  3296. if (has_reduced_clock)
  3297. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  3298. reduced_clock.m2;
  3299. }
  3300. if (!HAS_PCH_SPLIT(dev))
  3301. dpll = DPLL_VGA_MODE_DIS;
  3302. if (IS_I9XX(dev)) {
  3303. if (is_lvds)
  3304. dpll |= DPLLB_MODE_LVDS;
  3305. else
  3306. dpll |= DPLLB_MODE_DAC_SERIAL;
  3307. if (is_sdvo) {
  3308. dpll |= DPLL_DVO_HIGH_SPEED;
  3309. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  3310. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3311. dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  3312. else if (HAS_PCH_SPLIT(dev))
  3313. dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  3314. }
  3315. if (is_dp)
  3316. dpll |= DPLL_DVO_HIGH_SPEED;
  3317. /* compute bitmask from p1 value */
  3318. if (IS_PINEVIEW(dev))
  3319. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3320. else {
  3321. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3322. /* also FPA1 */
  3323. if (HAS_PCH_SPLIT(dev))
  3324. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3325. if (IS_G4X(dev) && has_reduced_clock)
  3326. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3327. }
  3328. switch (clock.p2) {
  3329. case 5:
  3330. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3331. break;
  3332. case 7:
  3333. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3334. break;
  3335. case 10:
  3336. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3337. break;
  3338. case 14:
  3339. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3340. break;
  3341. }
  3342. if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
  3343. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3344. } else {
  3345. if (is_lvds) {
  3346. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3347. } else {
  3348. if (clock.p1 == 2)
  3349. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3350. else
  3351. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3352. if (clock.p2 == 4)
  3353. dpll |= PLL_P2_DIVIDE_BY_4;
  3354. }
  3355. }
  3356. if (is_sdvo && is_tv)
  3357. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3358. else if (is_tv)
  3359. /* XXX: just matching BIOS for now */
  3360. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3361. dpll |= 3;
  3362. else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
  3363. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3364. else
  3365. dpll |= PLL_REF_INPUT_DREFCLK;
  3366. /* setup pipeconf */
  3367. pipeconf = I915_READ(pipeconf_reg);
  3368. /* Set up the display plane register */
  3369. dspcntr = DISPPLANE_GAMMA_ENABLE;
  3370. /* Ironlake's plane is forced to pipe, bit 24 is to
  3371. enable color space conversion */
  3372. if (!HAS_PCH_SPLIT(dev)) {
  3373. if (pipe == 0)
  3374. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  3375. else
  3376. dspcntr |= DISPPLANE_SEL_PIPE_B;
  3377. }
  3378. if (pipe == 0 && !IS_I965G(dev)) {
  3379. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3380. * core speed.
  3381. *
  3382. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3383. * pipe == 0 check?
  3384. */
  3385. if (mode->clock >
  3386. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3387. pipeconf |= PIPEACONF_DOUBLE_WIDE;
  3388. else
  3389. pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
  3390. }
  3391. dspcntr |= DISPLAY_PLANE_ENABLE;
  3392. pipeconf |= PIPEACONF_ENABLE;
  3393. dpll |= DPLL_VCO_ENABLE;
  3394. /* Disable the panel fitter if it was on our pipe */
  3395. if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
  3396. I915_WRITE(PFIT_CONTROL, 0);
  3397. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  3398. drm_mode_debug_printmodeline(mode);
  3399. /* assign to Ironlake registers */
  3400. if (HAS_PCH_SPLIT(dev)) {
  3401. fp_reg = pch_fp_reg;
  3402. dpll_reg = pch_dpll_reg;
  3403. }
  3404. if (!has_edp_encoder) {
  3405. I915_WRITE(fp_reg, fp);
  3406. I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
  3407. I915_READ(dpll_reg);
  3408. udelay(150);
  3409. }
  3410. /* enable transcoder DPLL */
  3411. if (HAS_PCH_CPT(dev)) {
  3412. temp = I915_READ(PCH_DPLL_SEL);
  3413. if (trans_dpll_sel == 0)
  3414. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  3415. else
  3416. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  3417. I915_WRITE(PCH_DPLL_SEL, temp);
  3418. I915_READ(PCH_DPLL_SEL);
  3419. udelay(150);
  3420. }
  3421. if (HAS_PCH_SPLIT(dev)) {
  3422. pipeconf &= ~PIPE_ENABLE_DITHER;
  3423. pipeconf &= ~PIPE_DITHER_TYPE_MASK;
  3424. }
  3425. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  3426. * This is an exception to the general rule that mode_set doesn't turn
  3427. * things on.
  3428. */
  3429. if (is_lvds) {
  3430. u32 lvds;
  3431. if (HAS_PCH_SPLIT(dev))
  3432. lvds_reg = PCH_LVDS;
  3433. lvds = I915_READ(lvds_reg);
  3434. lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  3435. if (pipe == 1) {
  3436. if (HAS_PCH_CPT(dev))
  3437. lvds |= PORT_TRANS_B_SEL_CPT;
  3438. else
  3439. lvds |= LVDS_PIPEB_SELECT;
  3440. } else {
  3441. if (HAS_PCH_CPT(dev))
  3442. lvds &= ~PORT_TRANS_SEL_MASK;
  3443. else
  3444. lvds &= ~LVDS_PIPEB_SELECT;
  3445. }
  3446. /* set the corresponsding LVDS_BORDER bit */
  3447. lvds |= dev_priv->lvds_border_bits;
  3448. /* Set the B0-B3 data pairs corresponding to whether we're going to
  3449. * set the DPLLs for dual-channel mode or not.
  3450. */
  3451. if (clock.p2 == 7)
  3452. lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  3453. else
  3454. lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  3455. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  3456. * appropriately here, but we need to look more thoroughly into how
  3457. * panels behave in the two modes.
  3458. */
  3459. /* set the dithering flag */
  3460. if (IS_I965G(dev)) {
  3461. if (dev_priv->lvds_dither) {
  3462. if (HAS_PCH_SPLIT(dev)) {
  3463. pipeconf |= PIPE_ENABLE_DITHER;
  3464. pipeconf |= PIPE_DITHER_TYPE_ST01;
  3465. } else
  3466. lvds |= LVDS_ENABLE_DITHER;
  3467. } else {
  3468. if (!HAS_PCH_SPLIT(dev)) {
  3469. lvds &= ~LVDS_ENABLE_DITHER;
  3470. }
  3471. }
  3472. }
  3473. I915_WRITE(lvds_reg, lvds);
  3474. I915_READ(lvds_reg);
  3475. }
  3476. if (is_dp)
  3477. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3478. else if (HAS_PCH_SPLIT(dev)) {
  3479. /* For non-DP output, clear any trans DP clock recovery setting.*/
  3480. if (pipe == 0) {
  3481. I915_WRITE(TRANSA_DATA_M1, 0);
  3482. I915_WRITE(TRANSA_DATA_N1, 0);
  3483. I915_WRITE(TRANSA_DP_LINK_M1, 0);
  3484. I915_WRITE(TRANSA_DP_LINK_N1, 0);
  3485. } else {
  3486. I915_WRITE(TRANSB_DATA_M1, 0);
  3487. I915_WRITE(TRANSB_DATA_N1, 0);
  3488. I915_WRITE(TRANSB_DP_LINK_M1, 0);
  3489. I915_WRITE(TRANSB_DP_LINK_N1, 0);
  3490. }
  3491. }
  3492. if (!has_edp_encoder) {
  3493. I915_WRITE(fp_reg, fp);
  3494. I915_WRITE(dpll_reg, dpll);
  3495. I915_READ(dpll_reg);
  3496. /* Wait for the clocks to stabilize. */
  3497. udelay(150);
  3498. if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
  3499. if (is_sdvo) {
  3500. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  3501. I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
  3502. ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
  3503. } else
  3504. I915_WRITE(dpll_md_reg, 0);
  3505. } else {
  3506. /* write it again -- the BIOS does, after all */
  3507. I915_WRITE(dpll_reg, dpll);
  3508. }
  3509. I915_READ(dpll_reg);
  3510. /* Wait for the clocks to stabilize. */
  3511. udelay(150);
  3512. }
  3513. if (is_lvds && has_reduced_clock && i915_powersave) {
  3514. I915_WRITE(fp_reg + 4, fp2);
  3515. intel_crtc->lowfreq_avail = true;
  3516. if (HAS_PIPE_CXSR(dev)) {
  3517. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  3518. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  3519. }
  3520. } else {
  3521. I915_WRITE(fp_reg + 4, fp);
  3522. intel_crtc->lowfreq_avail = false;
  3523. if (HAS_PIPE_CXSR(dev)) {
  3524. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  3525. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  3526. }
  3527. }
  3528. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3529. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  3530. /* the chip adds 2 halflines automatically */
  3531. adjusted_mode->crtc_vdisplay -= 1;
  3532. adjusted_mode->crtc_vtotal -= 1;
  3533. adjusted_mode->crtc_vblank_start -= 1;
  3534. adjusted_mode->crtc_vblank_end -= 1;
  3535. adjusted_mode->crtc_vsync_end -= 1;
  3536. adjusted_mode->crtc_vsync_start -= 1;
  3537. } else
  3538. pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
  3539. I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
  3540. ((adjusted_mode->crtc_htotal - 1) << 16));
  3541. I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
  3542. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3543. I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
  3544. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3545. I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
  3546. ((adjusted_mode->crtc_vtotal - 1) << 16));
  3547. I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
  3548. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  3549. I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
  3550. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3551. /* pipesrc and dspsize control the size that is scaled from, which should
  3552. * always be the user's requested size.
  3553. */
  3554. if (!HAS_PCH_SPLIT(dev)) {
  3555. I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
  3556. (mode->hdisplay - 1));
  3557. I915_WRITE(dsppos_reg, 0);
  3558. }
  3559. I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3560. if (HAS_PCH_SPLIT(dev)) {
  3561. I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
  3562. I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
  3563. I915_WRITE(link_m1_reg, m_n.link_m);
  3564. I915_WRITE(link_n1_reg, m_n.link_n);
  3565. if (has_edp_encoder) {
  3566. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  3567. } else {
  3568. /* enable FDI RX PLL too */
  3569. temp = I915_READ(fdi_rx_reg);
  3570. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  3571. I915_READ(fdi_rx_reg);
  3572. udelay(200);
  3573. /* enable FDI TX PLL too */
  3574. temp = I915_READ(fdi_tx_reg);
  3575. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  3576. I915_READ(fdi_tx_reg);
  3577. /* enable FDI RX PCDCLK */
  3578. temp = I915_READ(fdi_rx_reg);
  3579. I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
  3580. I915_READ(fdi_rx_reg);
  3581. udelay(200);
  3582. }
  3583. }
  3584. I915_WRITE(pipeconf_reg, pipeconf);
  3585. I915_READ(pipeconf_reg);
  3586. intel_wait_for_vblank(dev, pipe);
  3587. if (IS_IRONLAKE(dev)) {
  3588. /* enable address swizzle for tiling buffer */
  3589. temp = I915_READ(DISP_ARB_CTL);
  3590. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  3591. }
  3592. I915_WRITE(dspcntr_reg, dspcntr);
  3593. /* Flush the plane changes */
  3594. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  3595. intel_update_watermarks(dev);
  3596. drm_vblank_post_modeset(dev, pipe);
  3597. return ret;
  3598. }
  3599. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  3600. void intel_crtc_load_lut(struct drm_crtc *crtc)
  3601. {
  3602. struct drm_device *dev = crtc->dev;
  3603. struct drm_i915_private *dev_priv = dev->dev_private;
  3604. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3605. int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
  3606. int i;
  3607. /* The clocks have to be on to load the palette. */
  3608. if (!crtc->enabled)
  3609. return;
  3610. /* use legacy palette for Ironlake */
  3611. if (HAS_PCH_SPLIT(dev))
  3612. palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
  3613. LGC_PALETTE_B;
  3614. for (i = 0; i < 256; i++) {
  3615. I915_WRITE(palreg + 4 * i,
  3616. (intel_crtc->lut_r[i] << 16) |
  3617. (intel_crtc->lut_g[i] << 8) |
  3618. intel_crtc->lut_b[i]);
  3619. }
  3620. }
  3621. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  3622. {
  3623. struct drm_device *dev = crtc->dev;
  3624. struct drm_i915_private *dev_priv = dev->dev_private;
  3625. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3626. bool visible = base != 0;
  3627. u32 cntl;
  3628. if (intel_crtc->cursor_visible == visible)
  3629. return;
  3630. cntl = I915_READ(CURACNTR);
  3631. if (visible) {
  3632. /* On these chipsets we can only modify the base whilst
  3633. * the cursor is disabled.
  3634. */
  3635. I915_WRITE(CURABASE, base);
  3636. cntl &= ~(CURSOR_FORMAT_MASK);
  3637. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  3638. cntl |= CURSOR_ENABLE |
  3639. CURSOR_GAMMA_ENABLE |
  3640. CURSOR_FORMAT_ARGB;
  3641. } else
  3642. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  3643. I915_WRITE(CURACNTR, cntl);
  3644. intel_crtc->cursor_visible = visible;
  3645. }
  3646. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  3647. {
  3648. struct drm_device *dev = crtc->dev;
  3649. struct drm_i915_private *dev_priv = dev->dev_private;
  3650. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3651. int pipe = intel_crtc->pipe;
  3652. bool visible = base != 0;
  3653. if (intel_crtc->cursor_visible != visible) {
  3654. uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
  3655. if (base) {
  3656. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  3657. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  3658. cntl |= pipe << 28; /* Connect to correct pipe */
  3659. } else {
  3660. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  3661. cntl |= CURSOR_MODE_DISABLE;
  3662. }
  3663. I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
  3664. intel_crtc->cursor_visible = visible;
  3665. }
  3666. /* and commit changes on next vblank */
  3667. I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
  3668. }
  3669. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  3670. static void intel_crtc_update_cursor(struct drm_crtc *crtc)
  3671. {
  3672. struct drm_device *dev = crtc->dev;
  3673. struct drm_i915_private *dev_priv = dev->dev_private;
  3674. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3675. int pipe = intel_crtc->pipe;
  3676. int x = intel_crtc->cursor_x;
  3677. int y = intel_crtc->cursor_y;
  3678. u32 base, pos;
  3679. bool visible;
  3680. pos = 0;
  3681. if (intel_crtc->cursor_on && crtc->fb) {
  3682. base = intel_crtc->cursor_addr;
  3683. if (x > (int) crtc->fb->width)
  3684. base = 0;
  3685. if (y > (int) crtc->fb->height)
  3686. base = 0;
  3687. } else
  3688. base = 0;
  3689. if (x < 0) {
  3690. if (x + intel_crtc->cursor_width < 0)
  3691. base = 0;
  3692. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  3693. x = -x;
  3694. }
  3695. pos |= x << CURSOR_X_SHIFT;
  3696. if (y < 0) {
  3697. if (y + intel_crtc->cursor_height < 0)
  3698. base = 0;
  3699. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  3700. y = -y;
  3701. }
  3702. pos |= y << CURSOR_Y_SHIFT;
  3703. visible = base != 0;
  3704. if (!visible && !intel_crtc->cursor_visible)
  3705. return;
  3706. I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
  3707. if (IS_845G(dev) || IS_I865G(dev))
  3708. i845_update_cursor(crtc, base);
  3709. else
  3710. i9xx_update_cursor(crtc, base);
  3711. if (visible)
  3712. intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
  3713. }
  3714. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  3715. struct drm_file *file_priv,
  3716. uint32_t handle,
  3717. uint32_t width, uint32_t height)
  3718. {
  3719. struct drm_device *dev = crtc->dev;
  3720. struct drm_i915_private *dev_priv = dev->dev_private;
  3721. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3722. struct drm_gem_object *bo;
  3723. struct drm_i915_gem_object *obj_priv;
  3724. uint32_t addr;
  3725. int ret;
  3726. DRM_DEBUG_KMS("\n");
  3727. /* if we want to turn off the cursor ignore width and height */
  3728. if (!handle) {
  3729. DRM_DEBUG_KMS("cursor off\n");
  3730. addr = 0;
  3731. bo = NULL;
  3732. mutex_lock(&dev->struct_mutex);
  3733. goto finish;
  3734. }
  3735. /* Currently we only support 64x64 cursors */
  3736. if (width != 64 || height != 64) {
  3737. DRM_ERROR("we currently only support 64x64 cursors\n");
  3738. return -EINVAL;
  3739. }
  3740. bo = drm_gem_object_lookup(dev, file_priv, handle);
  3741. if (!bo)
  3742. return -ENOENT;
  3743. obj_priv = to_intel_bo(bo);
  3744. if (bo->size < width * height * 4) {
  3745. DRM_ERROR("buffer is to small\n");
  3746. ret = -ENOMEM;
  3747. goto fail;
  3748. }
  3749. /* we only need to pin inside GTT if cursor is non-phy */
  3750. mutex_lock(&dev->struct_mutex);
  3751. if (!dev_priv->info->cursor_needs_physical) {
  3752. ret = i915_gem_object_pin(bo, PAGE_SIZE);
  3753. if (ret) {
  3754. DRM_ERROR("failed to pin cursor bo\n");
  3755. goto fail_locked;
  3756. }
  3757. ret = i915_gem_object_set_to_gtt_domain(bo, 0);
  3758. if (ret) {
  3759. DRM_ERROR("failed to move cursor bo into the GTT\n");
  3760. goto fail_unpin;
  3761. }
  3762. addr = obj_priv->gtt_offset;
  3763. } else {
  3764. int align = IS_I830(dev) ? 16 * 1024 : 256;
  3765. ret = i915_gem_attach_phys_object(dev, bo,
  3766. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  3767. align);
  3768. if (ret) {
  3769. DRM_ERROR("failed to attach phys object\n");
  3770. goto fail_locked;
  3771. }
  3772. addr = obj_priv->phys_obj->handle->busaddr;
  3773. }
  3774. if (!IS_I9XX(dev))
  3775. I915_WRITE(CURSIZE, (height << 12) | width);
  3776. finish:
  3777. if (intel_crtc->cursor_bo) {
  3778. if (dev_priv->info->cursor_needs_physical) {
  3779. if (intel_crtc->cursor_bo != bo)
  3780. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  3781. } else
  3782. i915_gem_object_unpin(intel_crtc->cursor_bo);
  3783. drm_gem_object_unreference(intel_crtc->cursor_bo);
  3784. }
  3785. mutex_unlock(&dev->struct_mutex);
  3786. intel_crtc->cursor_addr = addr;
  3787. intel_crtc->cursor_bo = bo;
  3788. intel_crtc->cursor_width = width;
  3789. intel_crtc->cursor_height = height;
  3790. intel_crtc_update_cursor(crtc);
  3791. return 0;
  3792. fail_unpin:
  3793. i915_gem_object_unpin(bo);
  3794. fail_locked:
  3795. mutex_unlock(&dev->struct_mutex);
  3796. fail:
  3797. drm_gem_object_unreference_unlocked(bo);
  3798. return ret;
  3799. }
  3800. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  3801. {
  3802. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3803. intel_crtc->cursor_x = x;
  3804. intel_crtc->cursor_y = y;
  3805. intel_crtc_update_cursor(crtc);
  3806. return 0;
  3807. }
  3808. /** Sets the color ramps on behalf of RandR */
  3809. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  3810. u16 blue, int regno)
  3811. {
  3812. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3813. intel_crtc->lut_r[regno] = red >> 8;
  3814. intel_crtc->lut_g[regno] = green >> 8;
  3815. intel_crtc->lut_b[regno] = blue >> 8;
  3816. }
  3817. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  3818. u16 *blue, int regno)
  3819. {
  3820. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3821. *red = intel_crtc->lut_r[regno] << 8;
  3822. *green = intel_crtc->lut_g[regno] << 8;
  3823. *blue = intel_crtc->lut_b[regno] << 8;
  3824. }
  3825. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  3826. u16 *blue, uint32_t start, uint32_t size)
  3827. {
  3828. int end = (start + size > 256) ? 256 : start + size, i;
  3829. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3830. for (i = start; i < end; i++) {
  3831. intel_crtc->lut_r[i] = red[i] >> 8;
  3832. intel_crtc->lut_g[i] = green[i] >> 8;
  3833. intel_crtc->lut_b[i] = blue[i] >> 8;
  3834. }
  3835. intel_crtc_load_lut(crtc);
  3836. }
  3837. /**
  3838. * Get a pipe with a simple mode set on it for doing load-based monitor
  3839. * detection.
  3840. *
  3841. * It will be up to the load-detect code to adjust the pipe as appropriate for
  3842. * its requirements. The pipe will be connected to no other encoders.
  3843. *
  3844. * Currently this code will only succeed if there is a pipe with no encoders
  3845. * configured for it. In the future, it could choose to temporarily disable
  3846. * some outputs to free up a pipe for its use.
  3847. *
  3848. * \return crtc, or NULL if no pipes are available.
  3849. */
  3850. /* VESA 640x480x72Hz mode to set on the pipe */
  3851. static struct drm_display_mode load_detect_mode = {
  3852. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  3853. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  3854. };
  3855. struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  3856. struct drm_connector *connector,
  3857. struct drm_display_mode *mode,
  3858. int *dpms_mode)
  3859. {
  3860. struct intel_crtc *intel_crtc;
  3861. struct drm_crtc *possible_crtc;
  3862. struct drm_crtc *supported_crtc =NULL;
  3863. struct drm_encoder *encoder = &intel_encoder->enc;
  3864. struct drm_crtc *crtc = NULL;
  3865. struct drm_device *dev = encoder->dev;
  3866. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3867. struct drm_crtc_helper_funcs *crtc_funcs;
  3868. int i = -1;
  3869. /*
  3870. * Algorithm gets a little messy:
  3871. * - if the connector already has an assigned crtc, use it (but make
  3872. * sure it's on first)
  3873. * - try to find the first unused crtc that can drive this connector,
  3874. * and use that if we find one
  3875. * - if there are no unused crtcs available, try to use the first
  3876. * one we found that supports the connector
  3877. */
  3878. /* See if we already have a CRTC for this connector */
  3879. if (encoder->crtc) {
  3880. crtc = encoder->crtc;
  3881. /* Make sure the crtc and connector are running */
  3882. intel_crtc = to_intel_crtc(crtc);
  3883. *dpms_mode = intel_crtc->dpms_mode;
  3884. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3885. crtc_funcs = crtc->helper_private;
  3886. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3887. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  3888. }
  3889. return crtc;
  3890. }
  3891. /* Find an unused one (if possible) */
  3892. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  3893. i++;
  3894. if (!(encoder->possible_crtcs & (1 << i)))
  3895. continue;
  3896. if (!possible_crtc->enabled) {
  3897. crtc = possible_crtc;
  3898. break;
  3899. }
  3900. if (!supported_crtc)
  3901. supported_crtc = possible_crtc;
  3902. }
  3903. /*
  3904. * If we didn't find an unused CRTC, don't use any.
  3905. */
  3906. if (!crtc) {
  3907. return NULL;
  3908. }
  3909. encoder->crtc = crtc;
  3910. connector->encoder = encoder;
  3911. intel_encoder->load_detect_temp = true;
  3912. intel_crtc = to_intel_crtc(crtc);
  3913. *dpms_mode = intel_crtc->dpms_mode;
  3914. if (!crtc->enabled) {
  3915. if (!mode)
  3916. mode = &load_detect_mode;
  3917. drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
  3918. } else {
  3919. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3920. crtc_funcs = crtc->helper_private;
  3921. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3922. }
  3923. /* Add this connector to the crtc */
  3924. encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
  3925. encoder_funcs->commit(encoder);
  3926. }
  3927. /* let the connector get through one full cycle before testing */
  3928. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3929. return crtc;
  3930. }
  3931. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  3932. struct drm_connector *connector, int dpms_mode)
  3933. {
  3934. struct drm_encoder *encoder = &intel_encoder->enc;
  3935. struct drm_device *dev = encoder->dev;
  3936. struct drm_crtc *crtc = encoder->crtc;
  3937. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3938. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  3939. if (intel_encoder->load_detect_temp) {
  3940. encoder->crtc = NULL;
  3941. connector->encoder = NULL;
  3942. intel_encoder->load_detect_temp = false;
  3943. crtc->enabled = drm_helper_crtc_in_use(crtc);
  3944. drm_helper_disable_unused_functions(dev);
  3945. }
  3946. /* Switch crtc and encoder back off if necessary */
  3947. if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
  3948. if (encoder->crtc == crtc)
  3949. encoder_funcs->dpms(encoder, dpms_mode);
  3950. crtc_funcs->dpms(crtc, dpms_mode);
  3951. }
  3952. }
  3953. /* Returns the clock of the currently programmed mode of the given pipe. */
  3954. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  3955. {
  3956. struct drm_i915_private *dev_priv = dev->dev_private;
  3957. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3958. int pipe = intel_crtc->pipe;
  3959. u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
  3960. u32 fp;
  3961. intel_clock_t clock;
  3962. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  3963. fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
  3964. else
  3965. fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
  3966. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  3967. if (IS_PINEVIEW(dev)) {
  3968. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  3969. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3970. } else {
  3971. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  3972. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3973. }
  3974. if (IS_I9XX(dev)) {
  3975. if (IS_PINEVIEW(dev))
  3976. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  3977. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  3978. else
  3979. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  3980. DPLL_FPA01_P1_POST_DIV_SHIFT);
  3981. switch (dpll & DPLL_MODE_MASK) {
  3982. case DPLLB_MODE_DAC_SERIAL:
  3983. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  3984. 5 : 10;
  3985. break;
  3986. case DPLLB_MODE_LVDS:
  3987. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  3988. 7 : 14;
  3989. break;
  3990. default:
  3991. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  3992. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  3993. return 0;
  3994. }
  3995. /* XXX: Handle the 100Mhz refclk */
  3996. intel_clock(dev, 96000, &clock);
  3997. } else {
  3998. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  3999. if (is_lvds) {
  4000. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  4001. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4002. clock.p2 = 14;
  4003. if ((dpll & PLL_REF_INPUT_MASK) ==
  4004. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  4005. /* XXX: might not be 66MHz */
  4006. intel_clock(dev, 66000, &clock);
  4007. } else
  4008. intel_clock(dev, 48000, &clock);
  4009. } else {
  4010. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  4011. clock.p1 = 2;
  4012. else {
  4013. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  4014. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  4015. }
  4016. if (dpll & PLL_P2_DIVIDE_BY_4)
  4017. clock.p2 = 4;
  4018. else
  4019. clock.p2 = 2;
  4020. intel_clock(dev, 48000, &clock);
  4021. }
  4022. }
  4023. /* XXX: It would be nice to validate the clocks, but we can't reuse
  4024. * i830PllIsValid() because it relies on the xf86_config connector
  4025. * configuration being accurate, which it isn't necessarily.
  4026. */
  4027. return clock.dot;
  4028. }
  4029. /** Returns the currently programmed mode of the given pipe. */
  4030. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  4031. struct drm_crtc *crtc)
  4032. {
  4033. struct drm_i915_private *dev_priv = dev->dev_private;
  4034. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4035. int pipe = intel_crtc->pipe;
  4036. struct drm_display_mode *mode;
  4037. int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
  4038. int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
  4039. int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
  4040. int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
  4041. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  4042. if (!mode)
  4043. return NULL;
  4044. mode->clock = intel_crtc_clock_get(dev, crtc);
  4045. mode->hdisplay = (htot & 0xffff) + 1;
  4046. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  4047. mode->hsync_start = (hsync & 0xffff) + 1;
  4048. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  4049. mode->vdisplay = (vtot & 0xffff) + 1;
  4050. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  4051. mode->vsync_start = (vsync & 0xffff) + 1;
  4052. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  4053. drm_mode_set_name(mode);
  4054. drm_mode_set_crtcinfo(mode, 0);
  4055. return mode;
  4056. }
  4057. #define GPU_IDLE_TIMEOUT 500 /* ms */
  4058. /* When this timer fires, we've been idle for awhile */
  4059. static void intel_gpu_idle_timer(unsigned long arg)
  4060. {
  4061. struct drm_device *dev = (struct drm_device *)arg;
  4062. drm_i915_private_t *dev_priv = dev->dev_private;
  4063. DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
  4064. dev_priv->busy = false;
  4065. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4066. }
  4067. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  4068. static void intel_crtc_idle_timer(unsigned long arg)
  4069. {
  4070. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  4071. struct drm_crtc *crtc = &intel_crtc->base;
  4072. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  4073. DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
  4074. intel_crtc->busy = false;
  4075. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4076. }
  4077. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
  4078. {
  4079. struct drm_device *dev = crtc->dev;
  4080. drm_i915_private_t *dev_priv = dev->dev_private;
  4081. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4082. int pipe = intel_crtc->pipe;
  4083. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4084. int dpll = I915_READ(dpll_reg);
  4085. if (HAS_PCH_SPLIT(dev))
  4086. return;
  4087. if (!dev_priv->lvds_downclock_avail)
  4088. return;
  4089. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  4090. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  4091. /* Unlock panel regs */
  4092. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  4093. PANEL_UNLOCK_REGS);
  4094. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  4095. I915_WRITE(dpll_reg, dpll);
  4096. dpll = I915_READ(dpll_reg);
  4097. intel_wait_for_vblank(dev, pipe);
  4098. dpll = I915_READ(dpll_reg);
  4099. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  4100. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  4101. /* ...and lock them again */
  4102. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4103. }
  4104. /* Schedule downclock */
  4105. if (schedule)
  4106. mod_timer(&intel_crtc->idle_timer, jiffies +
  4107. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4108. }
  4109. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  4110. {
  4111. struct drm_device *dev = crtc->dev;
  4112. drm_i915_private_t *dev_priv = dev->dev_private;
  4113. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4114. int pipe = intel_crtc->pipe;
  4115. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4116. int dpll = I915_READ(dpll_reg);
  4117. if (HAS_PCH_SPLIT(dev))
  4118. return;
  4119. if (!dev_priv->lvds_downclock_avail)
  4120. return;
  4121. /*
  4122. * Since this is called by a timer, we should never get here in
  4123. * the manual case.
  4124. */
  4125. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  4126. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  4127. /* Unlock panel regs */
  4128. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  4129. PANEL_UNLOCK_REGS);
  4130. dpll |= DISPLAY_RATE_SELECT_FPA1;
  4131. I915_WRITE(dpll_reg, dpll);
  4132. dpll = I915_READ(dpll_reg);
  4133. intel_wait_for_vblank(dev, pipe);
  4134. dpll = I915_READ(dpll_reg);
  4135. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  4136. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  4137. /* ...and lock them again */
  4138. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4139. }
  4140. }
  4141. /**
  4142. * intel_idle_update - adjust clocks for idleness
  4143. * @work: work struct
  4144. *
  4145. * Either the GPU or display (or both) went idle. Check the busy status
  4146. * here and adjust the CRTC and GPU clocks as necessary.
  4147. */
  4148. static void intel_idle_update(struct work_struct *work)
  4149. {
  4150. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  4151. idle_work);
  4152. struct drm_device *dev = dev_priv->dev;
  4153. struct drm_crtc *crtc;
  4154. struct intel_crtc *intel_crtc;
  4155. int enabled = 0;
  4156. if (!i915_powersave)
  4157. return;
  4158. mutex_lock(&dev->struct_mutex);
  4159. i915_update_gfx_val(dev_priv);
  4160. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4161. /* Skip inactive CRTCs */
  4162. if (!crtc->fb)
  4163. continue;
  4164. enabled++;
  4165. intel_crtc = to_intel_crtc(crtc);
  4166. if (!intel_crtc->busy)
  4167. intel_decrease_pllclock(crtc);
  4168. }
  4169. if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
  4170. DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
  4171. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  4172. }
  4173. mutex_unlock(&dev->struct_mutex);
  4174. }
  4175. /**
  4176. * intel_mark_busy - mark the GPU and possibly the display busy
  4177. * @dev: drm device
  4178. * @obj: object we're operating on
  4179. *
  4180. * Callers can use this function to indicate that the GPU is busy processing
  4181. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  4182. * buffer), we'll also mark the display as busy, so we know to increase its
  4183. * clock frequency.
  4184. */
  4185. void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
  4186. {
  4187. drm_i915_private_t *dev_priv = dev->dev_private;
  4188. struct drm_crtc *crtc = NULL;
  4189. struct intel_framebuffer *intel_fb;
  4190. struct intel_crtc *intel_crtc;
  4191. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4192. return;
  4193. if (!dev_priv->busy) {
  4194. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4195. u32 fw_blc_self;
  4196. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4197. fw_blc_self = I915_READ(FW_BLC_SELF);
  4198. fw_blc_self &= ~FW_BLC_SELF_EN;
  4199. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4200. }
  4201. dev_priv->busy = true;
  4202. } else
  4203. mod_timer(&dev_priv->idle_timer, jiffies +
  4204. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  4205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4206. if (!crtc->fb)
  4207. continue;
  4208. intel_crtc = to_intel_crtc(crtc);
  4209. intel_fb = to_intel_framebuffer(crtc->fb);
  4210. if (intel_fb->obj == obj) {
  4211. if (!intel_crtc->busy) {
  4212. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4213. u32 fw_blc_self;
  4214. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4215. fw_blc_self = I915_READ(FW_BLC_SELF);
  4216. fw_blc_self &= ~FW_BLC_SELF_EN;
  4217. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4218. }
  4219. /* Non-busy -> busy, upclock */
  4220. intel_increase_pllclock(crtc, true);
  4221. intel_crtc->busy = true;
  4222. } else {
  4223. /* Busy -> busy, put off timer */
  4224. mod_timer(&intel_crtc->idle_timer, jiffies +
  4225. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4226. }
  4227. }
  4228. }
  4229. }
  4230. static void intel_crtc_destroy(struct drm_crtc *crtc)
  4231. {
  4232. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4233. drm_crtc_cleanup(crtc);
  4234. kfree(intel_crtc);
  4235. }
  4236. static void intel_unpin_work_fn(struct work_struct *__work)
  4237. {
  4238. struct intel_unpin_work *work =
  4239. container_of(__work, struct intel_unpin_work, work);
  4240. mutex_lock(&work->dev->struct_mutex);
  4241. i915_gem_object_unpin(work->old_fb_obj);
  4242. drm_gem_object_unreference(work->pending_flip_obj);
  4243. drm_gem_object_unreference(work->old_fb_obj);
  4244. mutex_unlock(&work->dev->struct_mutex);
  4245. kfree(work);
  4246. }
  4247. static void do_intel_finish_page_flip(struct drm_device *dev,
  4248. struct drm_crtc *crtc)
  4249. {
  4250. drm_i915_private_t *dev_priv = dev->dev_private;
  4251. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4252. struct intel_unpin_work *work;
  4253. struct drm_i915_gem_object *obj_priv;
  4254. struct drm_pending_vblank_event *e;
  4255. struct timeval now;
  4256. unsigned long flags;
  4257. /* Ignore early vblank irqs */
  4258. if (intel_crtc == NULL)
  4259. return;
  4260. spin_lock_irqsave(&dev->event_lock, flags);
  4261. work = intel_crtc->unpin_work;
  4262. if (work == NULL || !work->pending) {
  4263. spin_unlock_irqrestore(&dev->event_lock, flags);
  4264. return;
  4265. }
  4266. intel_crtc->unpin_work = NULL;
  4267. drm_vblank_put(dev, intel_crtc->pipe);
  4268. if (work->event) {
  4269. e = work->event;
  4270. do_gettimeofday(&now);
  4271. e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
  4272. e->event.tv_sec = now.tv_sec;
  4273. e->event.tv_usec = now.tv_usec;
  4274. list_add_tail(&e->base.link,
  4275. &e->base.file_priv->event_list);
  4276. wake_up_interruptible(&e->base.file_priv->event_wait);
  4277. }
  4278. spin_unlock_irqrestore(&dev->event_lock, flags);
  4279. obj_priv = to_intel_bo(work->pending_flip_obj);
  4280. /* Initial scanout buffer will have a 0 pending flip count */
  4281. if ((atomic_read(&obj_priv->pending_flip) == 0) ||
  4282. atomic_dec_and_test(&obj_priv->pending_flip))
  4283. DRM_WAKEUP(&dev_priv->pending_flip_queue);
  4284. schedule_work(&work->work);
  4285. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  4286. }
  4287. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  4288. {
  4289. drm_i915_private_t *dev_priv = dev->dev_private;
  4290. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  4291. do_intel_finish_page_flip(dev, crtc);
  4292. }
  4293. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  4294. {
  4295. drm_i915_private_t *dev_priv = dev->dev_private;
  4296. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  4297. do_intel_finish_page_flip(dev, crtc);
  4298. }
  4299. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  4300. {
  4301. drm_i915_private_t *dev_priv = dev->dev_private;
  4302. struct intel_crtc *intel_crtc =
  4303. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  4304. unsigned long flags;
  4305. spin_lock_irqsave(&dev->event_lock, flags);
  4306. if (intel_crtc->unpin_work) {
  4307. if ((++intel_crtc->unpin_work->pending) > 1)
  4308. DRM_ERROR("Prepared flip multiple times\n");
  4309. } else {
  4310. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  4311. }
  4312. spin_unlock_irqrestore(&dev->event_lock, flags);
  4313. }
  4314. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  4315. struct drm_framebuffer *fb,
  4316. struct drm_pending_vblank_event *event)
  4317. {
  4318. struct drm_device *dev = crtc->dev;
  4319. struct drm_i915_private *dev_priv = dev->dev_private;
  4320. struct intel_framebuffer *intel_fb;
  4321. struct drm_i915_gem_object *obj_priv;
  4322. struct drm_gem_object *obj;
  4323. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4324. struct intel_unpin_work *work;
  4325. unsigned long flags, offset;
  4326. int pipe = intel_crtc->pipe;
  4327. u32 pf, pipesrc;
  4328. int ret;
  4329. work = kzalloc(sizeof *work, GFP_KERNEL);
  4330. if (work == NULL)
  4331. return -ENOMEM;
  4332. work->event = event;
  4333. work->dev = crtc->dev;
  4334. intel_fb = to_intel_framebuffer(crtc->fb);
  4335. work->old_fb_obj = intel_fb->obj;
  4336. INIT_WORK(&work->work, intel_unpin_work_fn);
  4337. /* We borrow the event spin lock for protecting unpin_work */
  4338. spin_lock_irqsave(&dev->event_lock, flags);
  4339. if (intel_crtc->unpin_work) {
  4340. spin_unlock_irqrestore(&dev->event_lock, flags);
  4341. kfree(work);
  4342. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  4343. return -EBUSY;
  4344. }
  4345. intel_crtc->unpin_work = work;
  4346. spin_unlock_irqrestore(&dev->event_lock, flags);
  4347. intel_fb = to_intel_framebuffer(fb);
  4348. obj = intel_fb->obj;
  4349. mutex_lock(&dev->struct_mutex);
  4350. ret = intel_pin_and_fence_fb_obj(dev, obj);
  4351. if (ret)
  4352. goto cleanup_work;
  4353. /* Reference the objects for the scheduled work. */
  4354. drm_gem_object_reference(work->old_fb_obj);
  4355. drm_gem_object_reference(obj);
  4356. crtc->fb = fb;
  4357. ret = i915_gem_object_flush_write_domain(obj);
  4358. if (ret)
  4359. goto cleanup_objs;
  4360. ret = drm_vblank_get(dev, intel_crtc->pipe);
  4361. if (ret)
  4362. goto cleanup_objs;
  4363. obj_priv = to_intel_bo(obj);
  4364. atomic_inc(&obj_priv->pending_flip);
  4365. work->pending_flip_obj = obj;
  4366. if (IS_GEN3(dev) || IS_GEN2(dev)) {
  4367. u32 flip_mask;
  4368. if (intel_crtc->plane)
  4369. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  4370. else
  4371. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  4372. BEGIN_LP_RING(2);
  4373. OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
  4374. OUT_RING(0);
  4375. ADVANCE_LP_RING();
  4376. }
  4377. work->enable_stall_check = true;
  4378. /* Offset into the new buffer for cases of shared fbs between CRTCs */
  4379. offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
  4380. BEGIN_LP_RING(4);
  4381. switch(INTEL_INFO(dev)->gen) {
  4382. case 2:
  4383. OUT_RING(MI_DISPLAY_FLIP |
  4384. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4385. OUT_RING(fb->pitch);
  4386. OUT_RING(obj_priv->gtt_offset + offset);
  4387. OUT_RING(MI_NOOP);
  4388. break;
  4389. case 3:
  4390. OUT_RING(MI_DISPLAY_FLIP_I915 |
  4391. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4392. OUT_RING(fb->pitch);
  4393. OUT_RING(obj_priv->gtt_offset + offset);
  4394. OUT_RING(MI_NOOP);
  4395. break;
  4396. case 4:
  4397. case 5:
  4398. /* i965+ uses the linear or tiled offsets from the
  4399. * Display Registers (which do not change across a page-flip)
  4400. * so we need only reprogram the base address.
  4401. */
  4402. OUT_RING(MI_DISPLAY_FLIP |
  4403. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4404. OUT_RING(fb->pitch);
  4405. OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
  4406. /* XXX Enabling the panel-fitter across page-flip is so far
  4407. * untested on non-native modes, so ignore it for now.
  4408. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  4409. */
  4410. pf = 0;
  4411. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  4412. OUT_RING(pf | pipesrc);
  4413. break;
  4414. case 6:
  4415. OUT_RING(MI_DISPLAY_FLIP |
  4416. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4417. OUT_RING(fb->pitch | obj_priv->tiling_mode);
  4418. OUT_RING(obj_priv->gtt_offset);
  4419. pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  4420. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  4421. OUT_RING(pf | pipesrc);
  4422. break;
  4423. }
  4424. ADVANCE_LP_RING();
  4425. mutex_unlock(&dev->struct_mutex);
  4426. trace_i915_flip_request(intel_crtc->plane, obj);
  4427. return 0;
  4428. cleanup_objs:
  4429. drm_gem_object_unreference(work->old_fb_obj);
  4430. drm_gem_object_unreference(obj);
  4431. cleanup_work:
  4432. mutex_unlock(&dev->struct_mutex);
  4433. spin_lock_irqsave(&dev->event_lock, flags);
  4434. intel_crtc->unpin_work = NULL;
  4435. spin_unlock_irqrestore(&dev->event_lock, flags);
  4436. kfree(work);
  4437. return ret;
  4438. }
  4439. static const struct drm_crtc_helper_funcs intel_helper_funcs = {
  4440. .dpms = intel_crtc_dpms,
  4441. .mode_fixup = intel_crtc_mode_fixup,
  4442. .mode_set = intel_crtc_mode_set,
  4443. .mode_set_base = intel_pipe_set_base,
  4444. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  4445. .prepare = intel_crtc_prepare,
  4446. .commit = intel_crtc_commit,
  4447. .load_lut = intel_crtc_load_lut,
  4448. };
  4449. static const struct drm_crtc_funcs intel_crtc_funcs = {
  4450. .cursor_set = intel_crtc_cursor_set,
  4451. .cursor_move = intel_crtc_cursor_move,
  4452. .gamma_set = intel_crtc_gamma_set,
  4453. .set_config = drm_crtc_helper_set_config,
  4454. .destroy = intel_crtc_destroy,
  4455. .page_flip = intel_crtc_page_flip,
  4456. };
  4457. static void intel_crtc_init(struct drm_device *dev, int pipe)
  4458. {
  4459. drm_i915_private_t *dev_priv = dev->dev_private;
  4460. struct intel_crtc *intel_crtc;
  4461. int i;
  4462. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  4463. if (intel_crtc == NULL)
  4464. return;
  4465. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  4466. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  4467. intel_crtc->pipe = pipe;
  4468. intel_crtc->plane = pipe;
  4469. for (i = 0; i < 256; i++) {
  4470. intel_crtc->lut_r[i] = i;
  4471. intel_crtc->lut_g[i] = i;
  4472. intel_crtc->lut_b[i] = i;
  4473. }
  4474. /* Swap pipes & planes for FBC on pre-965 */
  4475. intel_crtc->pipe = pipe;
  4476. intel_crtc->plane = pipe;
  4477. if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
  4478. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  4479. intel_crtc->plane = ((pipe == 0) ? 1 : 0);
  4480. }
  4481. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  4482. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  4483. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  4484. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  4485. intel_crtc->cursor_addr = 0;
  4486. intel_crtc->dpms_mode = -1;
  4487. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  4488. intel_crtc->busy = false;
  4489. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  4490. (unsigned long)intel_crtc);
  4491. }
  4492. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  4493. struct drm_file *file_priv)
  4494. {
  4495. drm_i915_private_t *dev_priv = dev->dev_private;
  4496. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  4497. struct drm_mode_object *drmmode_obj;
  4498. struct intel_crtc *crtc;
  4499. if (!dev_priv) {
  4500. DRM_ERROR("called with no initialization\n");
  4501. return -EINVAL;
  4502. }
  4503. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  4504. DRM_MODE_OBJECT_CRTC);
  4505. if (!drmmode_obj) {
  4506. DRM_ERROR("no such CRTC id\n");
  4507. return -EINVAL;
  4508. }
  4509. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  4510. pipe_from_crtc_id->pipe = crtc->pipe;
  4511. return 0;
  4512. }
  4513. struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
  4514. {
  4515. struct drm_crtc *crtc = NULL;
  4516. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4517. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4518. if (intel_crtc->pipe == pipe)
  4519. break;
  4520. }
  4521. return crtc;
  4522. }
  4523. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  4524. {
  4525. int index_mask = 0;
  4526. struct drm_encoder *encoder;
  4527. int entry = 0;
  4528. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4529. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  4530. if (type_mask & intel_encoder->clone_mask)
  4531. index_mask |= (1 << entry);
  4532. entry++;
  4533. }
  4534. return index_mask;
  4535. }
  4536. static void intel_setup_outputs(struct drm_device *dev)
  4537. {
  4538. struct drm_i915_private *dev_priv = dev->dev_private;
  4539. struct drm_encoder *encoder;
  4540. bool dpd_is_edp = false;
  4541. if (IS_MOBILE(dev) && !IS_I830(dev))
  4542. intel_lvds_init(dev);
  4543. if (HAS_PCH_SPLIT(dev)) {
  4544. dpd_is_edp = intel_dpd_is_edp(dev);
  4545. if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
  4546. intel_dp_init(dev, DP_A);
  4547. if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  4548. intel_dp_init(dev, PCH_DP_D);
  4549. }
  4550. intel_crt_init(dev);
  4551. if (HAS_PCH_SPLIT(dev)) {
  4552. int found;
  4553. if (I915_READ(HDMIB) & PORT_DETECTED) {
  4554. /* PCH SDVOB multiplex with HDMIB */
  4555. found = intel_sdvo_init(dev, PCH_SDVOB);
  4556. if (!found)
  4557. intel_hdmi_init(dev, HDMIB);
  4558. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  4559. intel_dp_init(dev, PCH_DP_B);
  4560. }
  4561. if (I915_READ(HDMIC) & PORT_DETECTED)
  4562. intel_hdmi_init(dev, HDMIC);
  4563. if (I915_READ(HDMID) & PORT_DETECTED)
  4564. intel_hdmi_init(dev, HDMID);
  4565. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  4566. intel_dp_init(dev, PCH_DP_C);
  4567. if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  4568. intel_dp_init(dev, PCH_DP_D);
  4569. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  4570. bool found = false;
  4571. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4572. DRM_DEBUG_KMS("probing SDVOB\n");
  4573. found = intel_sdvo_init(dev, SDVOB);
  4574. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  4575. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  4576. intel_hdmi_init(dev, SDVOB);
  4577. }
  4578. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  4579. DRM_DEBUG_KMS("probing DP_B\n");
  4580. intel_dp_init(dev, DP_B);
  4581. }
  4582. }
  4583. /* Before G4X SDVOC doesn't have its own detect register */
  4584. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4585. DRM_DEBUG_KMS("probing SDVOC\n");
  4586. found = intel_sdvo_init(dev, SDVOC);
  4587. }
  4588. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  4589. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  4590. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  4591. intel_hdmi_init(dev, SDVOC);
  4592. }
  4593. if (SUPPORTS_INTEGRATED_DP(dev)) {
  4594. DRM_DEBUG_KMS("probing DP_C\n");
  4595. intel_dp_init(dev, DP_C);
  4596. }
  4597. }
  4598. if (SUPPORTS_INTEGRATED_DP(dev) &&
  4599. (I915_READ(DP_D) & DP_DETECTED)) {
  4600. DRM_DEBUG_KMS("probing DP_D\n");
  4601. intel_dp_init(dev, DP_D);
  4602. }
  4603. } else if (IS_GEN2(dev))
  4604. intel_dvo_init(dev);
  4605. if (SUPPORTS_TV(dev))
  4606. intel_tv_init(dev);
  4607. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4608. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  4609. encoder->possible_crtcs = intel_encoder->crtc_mask;
  4610. encoder->possible_clones = intel_encoder_clones(dev,
  4611. intel_encoder->clone_mask);
  4612. }
  4613. }
  4614. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  4615. {
  4616. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4617. drm_framebuffer_cleanup(fb);
  4618. drm_gem_object_unreference_unlocked(intel_fb->obj);
  4619. kfree(intel_fb);
  4620. }
  4621. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  4622. struct drm_file *file_priv,
  4623. unsigned int *handle)
  4624. {
  4625. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4626. struct drm_gem_object *object = intel_fb->obj;
  4627. return drm_gem_handle_create(file_priv, object, handle);
  4628. }
  4629. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  4630. .destroy = intel_user_framebuffer_destroy,
  4631. .create_handle = intel_user_framebuffer_create_handle,
  4632. };
  4633. int intel_framebuffer_init(struct drm_device *dev,
  4634. struct intel_framebuffer *intel_fb,
  4635. struct drm_mode_fb_cmd *mode_cmd,
  4636. struct drm_gem_object *obj)
  4637. {
  4638. int ret;
  4639. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  4640. if (ret) {
  4641. DRM_ERROR("framebuffer init failed %d\n", ret);
  4642. return ret;
  4643. }
  4644. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  4645. intel_fb->obj = obj;
  4646. return 0;
  4647. }
  4648. static struct drm_framebuffer *
  4649. intel_user_framebuffer_create(struct drm_device *dev,
  4650. struct drm_file *filp,
  4651. struct drm_mode_fb_cmd *mode_cmd)
  4652. {
  4653. struct drm_gem_object *obj;
  4654. struct intel_framebuffer *intel_fb;
  4655. int ret;
  4656. obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
  4657. if (!obj)
  4658. return ERR_PTR(-ENOENT);
  4659. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  4660. if (!intel_fb)
  4661. return ERR_PTR(-ENOMEM);
  4662. ret = intel_framebuffer_init(dev, intel_fb,
  4663. mode_cmd, obj);
  4664. if (ret) {
  4665. drm_gem_object_unreference_unlocked(obj);
  4666. kfree(intel_fb);
  4667. return ERR_PTR(ret);
  4668. }
  4669. return &intel_fb->base;
  4670. }
  4671. static const struct drm_mode_config_funcs intel_mode_funcs = {
  4672. .fb_create = intel_user_framebuffer_create,
  4673. .output_poll_changed = intel_fb_output_poll_changed,
  4674. };
  4675. static struct drm_gem_object *
  4676. intel_alloc_context_page(struct drm_device *dev)
  4677. {
  4678. struct drm_gem_object *ctx;
  4679. int ret;
  4680. ctx = i915_gem_alloc_object(dev, 4096);
  4681. if (!ctx) {
  4682. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  4683. return NULL;
  4684. }
  4685. mutex_lock(&dev->struct_mutex);
  4686. ret = i915_gem_object_pin(ctx, 4096);
  4687. if (ret) {
  4688. DRM_ERROR("failed to pin power context: %d\n", ret);
  4689. goto err_unref;
  4690. }
  4691. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  4692. if (ret) {
  4693. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  4694. goto err_unpin;
  4695. }
  4696. mutex_unlock(&dev->struct_mutex);
  4697. return ctx;
  4698. err_unpin:
  4699. i915_gem_object_unpin(ctx);
  4700. err_unref:
  4701. drm_gem_object_unreference(ctx);
  4702. mutex_unlock(&dev->struct_mutex);
  4703. return NULL;
  4704. }
  4705. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  4706. {
  4707. struct drm_i915_private *dev_priv = dev->dev_private;
  4708. u16 rgvswctl;
  4709. rgvswctl = I915_READ16(MEMSWCTL);
  4710. if (rgvswctl & MEMCTL_CMD_STS) {
  4711. DRM_DEBUG("gpu busy, RCS change rejected\n");
  4712. return false; /* still busy with another command */
  4713. }
  4714. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  4715. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  4716. I915_WRITE16(MEMSWCTL, rgvswctl);
  4717. POSTING_READ16(MEMSWCTL);
  4718. rgvswctl |= MEMCTL_CMD_STS;
  4719. I915_WRITE16(MEMSWCTL, rgvswctl);
  4720. return true;
  4721. }
  4722. void ironlake_enable_drps(struct drm_device *dev)
  4723. {
  4724. struct drm_i915_private *dev_priv = dev->dev_private;
  4725. u32 rgvmodectl = I915_READ(MEMMODECTL);
  4726. u8 fmax, fmin, fstart, vstart;
  4727. /* 100ms RC evaluation intervals */
  4728. I915_WRITE(RCUPEI, 100000);
  4729. I915_WRITE(RCDNEI, 100000);
  4730. /* Set max/min thresholds to 90ms and 80ms respectively */
  4731. I915_WRITE(RCBMAXAVG, 90000);
  4732. I915_WRITE(RCBMINAVG, 80000);
  4733. I915_WRITE(MEMIHYST, 1);
  4734. /* Set up min, max, and cur for interrupt handling */
  4735. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  4736. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  4737. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  4738. MEMMODE_FSTART_SHIFT;
  4739. fstart = fmax;
  4740. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  4741. PXVFREQ_PX_SHIFT;
  4742. dev_priv->fmax = fstart; /* IPS callback will increase this */
  4743. dev_priv->fstart = fstart;
  4744. dev_priv->max_delay = fmax;
  4745. dev_priv->min_delay = fmin;
  4746. dev_priv->cur_delay = fstart;
  4747. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
  4748. fstart);
  4749. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  4750. /*
  4751. * Interrupts will be enabled in ironlake_irq_postinstall
  4752. */
  4753. I915_WRITE(VIDSTART, vstart);
  4754. POSTING_READ(VIDSTART);
  4755. rgvmodectl |= MEMMODE_SWMODE_EN;
  4756. I915_WRITE(MEMMODECTL, rgvmodectl);
  4757. if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 1, 0))
  4758. DRM_ERROR("stuck trying to change perf mode\n");
  4759. msleep(1);
  4760. ironlake_set_drps(dev, fstart);
  4761. dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  4762. I915_READ(0x112e0);
  4763. dev_priv->last_time1 = jiffies_to_msecs(jiffies);
  4764. dev_priv->last_count2 = I915_READ(0x112f4);
  4765. getrawmonotonic(&dev_priv->last_time2);
  4766. }
  4767. void ironlake_disable_drps(struct drm_device *dev)
  4768. {
  4769. struct drm_i915_private *dev_priv = dev->dev_private;
  4770. u16 rgvswctl = I915_READ16(MEMSWCTL);
  4771. /* Ack interrupts, disable EFC interrupt */
  4772. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  4773. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  4774. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  4775. I915_WRITE(DEIIR, DE_PCU_EVENT);
  4776. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  4777. /* Go back to the starting frequency */
  4778. ironlake_set_drps(dev, dev_priv->fstart);
  4779. msleep(1);
  4780. rgvswctl |= MEMCTL_CMD_STS;
  4781. I915_WRITE(MEMSWCTL, rgvswctl);
  4782. msleep(1);
  4783. }
  4784. static unsigned long intel_pxfreq(u32 vidfreq)
  4785. {
  4786. unsigned long freq;
  4787. int div = (vidfreq & 0x3f0000) >> 16;
  4788. int post = (vidfreq & 0x3000) >> 12;
  4789. int pre = (vidfreq & 0x7);
  4790. if (!pre)
  4791. return 0;
  4792. freq = ((div * 133333) / ((1<<post) * pre));
  4793. return freq;
  4794. }
  4795. void intel_init_emon(struct drm_device *dev)
  4796. {
  4797. struct drm_i915_private *dev_priv = dev->dev_private;
  4798. u32 lcfuse;
  4799. u8 pxw[16];
  4800. int i;
  4801. /* Disable to program */
  4802. I915_WRITE(ECR, 0);
  4803. POSTING_READ(ECR);
  4804. /* Program energy weights for various events */
  4805. I915_WRITE(SDEW, 0x15040d00);
  4806. I915_WRITE(CSIEW0, 0x007f0000);
  4807. I915_WRITE(CSIEW1, 0x1e220004);
  4808. I915_WRITE(CSIEW2, 0x04000004);
  4809. for (i = 0; i < 5; i++)
  4810. I915_WRITE(PEW + (i * 4), 0);
  4811. for (i = 0; i < 3; i++)
  4812. I915_WRITE(DEW + (i * 4), 0);
  4813. /* Program P-state weights to account for frequency power adjustment */
  4814. for (i = 0; i < 16; i++) {
  4815. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4816. unsigned long freq = intel_pxfreq(pxvidfreq);
  4817. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4818. PXVFREQ_PX_SHIFT;
  4819. unsigned long val;
  4820. val = vid * vid;
  4821. val *= (freq / 1000);
  4822. val *= 255;
  4823. val /= (127*127*900);
  4824. if (val > 0xff)
  4825. DRM_ERROR("bad pxval: %ld\n", val);
  4826. pxw[i] = val;
  4827. }
  4828. /* Render standby states get 0 weight */
  4829. pxw[14] = 0;
  4830. pxw[15] = 0;
  4831. for (i = 0; i < 4; i++) {
  4832. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4833. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4834. I915_WRITE(PXW + (i * 4), val);
  4835. }
  4836. /* Adjust magic regs to magic values (more experimental results) */
  4837. I915_WRITE(OGW0, 0);
  4838. I915_WRITE(OGW1, 0);
  4839. I915_WRITE(EG0, 0x00007f00);
  4840. I915_WRITE(EG1, 0x0000000e);
  4841. I915_WRITE(EG2, 0x000e0000);
  4842. I915_WRITE(EG3, 0x68000300);
  4843. I915_WRITE(EG4, 0x42000000);
  4844. I915_WRITE(EG5, 0x00140031);
  4845. I915_WRITE(EG6, 0);
  4846. I915_WRITE(EG7, 0);
  4847. for (i = 0; i < 8; i++)
  4848. I915_WRITE(PXWL + (i * 4), 0);
  4849. /* Enable PMON + select events */
  4850. I915_WRITE(ECR, 0x80000019);
  4851. lcfuse = I915_READ(LCFUSE02);
  4852. dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
  4853. }
  4854. void intel_init_clock_gating(struct drm_device *dev)
  4855. {
  4856. struct drm_i915_private *dev_priv = dev->dev_private;
  4857. /*
  4858. * Disable clock gating reported to work incorrectly according to the
  4859. * specs, but enable as much else as we can.
  4860. */
  4861. if (HAS_PCH_SPLIT(dev)) {
  4862. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  4863. if (IS_IRONLAKE(dev)) {
  4864. /* Required for FBC */
  4865. dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
  4866. /* Required for CxSR */
  4867. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  4868. I915_WRITE(PCH_3DCGDIS0,
  4869. MARIUNIT_CLOCK_GATE_DISABLE |
  4870. SVSMUNIT_CLOCK_GATE_DISABLE);
  4871. }
  4872. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  4873. /*
  4874. * According to the spec the following bits should be set in
  4875. * order to enable memory self-refresh
  4876. * The bit 22/21 of 0x42004
  4877. * The bit 5 of 0x42020
  4878. * The bit 15 of 0x45000
  4879. */
  4880. if (IS_IRONLAKE(dev)) {
  4881. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4882. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4883. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4884. I915_WRITE(ILK_DSPCLK_GATE,
  4885. (I915_READ(ILK_DSPCLK_GATE) |
  4886. ILK_DPARB_CLK_GATE));
  4887. I915_WRITE(DISP_ARB_CTL,
  4888. (I915_READ(DISP_ARB_CTL) |
  4889. DISP_FBC_WM_DIS));
  4890. I915_WRITE(WM3_LP_ILK, 0);
  4891. I915_WRITE(WM2_LP_ILK, 0);
  4892. I915_WRITE(WM1_LP_ILK, 0);
  4893. }
  4894. /*
  4895. * Based on the document from hardware guys the following bits
  4896. * should be set unconditionally in order to enable FBC.
  4897. * The bit 22 of 0x42000
  4898. * The bit 22 of 0x42004
  4899. * The bit 7,8,9 of 0x42020.
  4900. */
  4901. if (IS_IRONLAKE_M(dev)) {
  4902. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4903. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4904. ILK_FBCQ_DIS);
  4905. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4906. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4907. ILK_DPARB_GATE);
  4908. I915_WRITE(ILK_DSPCLK_GATE,
  4909. I915_READ(ILK_DSPCLK_GATE) |
  4910. ILK_DPFC_DIS1 |
  4911. ILK_DPFC_DIS2 |
  4912. ILK_CLK_FBC);
  4913. }
  4914. return;
  4915. } else if (IS_G4X(dev)) {
  4916. uint32_t dspclk_gate;
  4917. I915_WRITE(RENCLK_GATE_D1, 0);
  4918. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4919. GS_UNIT_CLOCK_GATE_DISABLE |
  4920. CL_UNIT_CLOCK_GATE_DISABLE);
  4921. I915_WRITE(RAMCLK_GATE_D, 0);
  4922. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4923. OVRUNIT_CLOCK_GATE_DISABLE |
  4924. OVCUNIT_CLOCK_GATE_DISABLE;
  4925. if (IS_GM45(dev))
  4926. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4927. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4928. } else if (IS_I965GM(dev)) {
  4929. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4930. I915_WRITE(RENCLK_GATE_D2, 0);
  4931. I915_WRITE(DSPCLK_GATE_D, 0);
  4932. I915_WRITE(RAMCLK_GATE_D, 0);
  4933. I915_WRITE16(DEUC, 0);
  4934. } else if (IS_I965G(dev)) {
  4935. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4936. I965_RCC_CLOCK_GATE_DISABLE |
  4937. I965_RCPB_CLOCK_GATE_DISABLE |
  4938. I965_ISC_CLOCK_GATE_DISABLE |
  4939. I965_FBC_CLOCK_GATE_DISABLE);
  4940. I915_WRITE(RENCLK_GATE_D2, 0);
  4941. } else if (IS_I9XX(dev)) {
  4942. u32 dstate = I915_READ(D_STATE);
  4943. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4944. DSTATE_DOT_CLOCK_GATING;
  4945. I915_WRITE(D_STATE, dstate);
  4946. } else if (IS_I85X(dev) || IS_I865G(dev)) {
  4947. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4948. } else if (IS_I830(dev)) {
  4949. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4950. }
  4951. /*
  4952. * GPU can automatically power down the render unit if given a page
  4953. * to save state.
  4954. */
  4955. if (IS_IRONLAKE_M(dev)) {
  4956. if (dev_priv->renderctx == NULL)
  4957. dev_priv->renderctx = intel_alloc_context_page(dev);
  4958. if (dev_priv->renderctx) {
  4959. struct drm_i915_gem_object *obj_priv;
  4960. obj_priv = to_intel_bo(dev_priv->renderctx);
  4961. if (obj_priv) {
  4962. BEGIN_LP_RING(4);
  4963. OUT_RING(MI_SET_CONTEXT);
  4964. OUT_RING(obj_priv->gtt_offset |
  4965. MI_MM_SPACE_GTT |
  4966. MI_SAVE_EXT_STATE_EN |
  4967. MI_RESTORE_EXT_STATE_EN |
  4968. MI_RESTORE_INHIBIT);
  4969. OUT_RING(MI_NOOP);
  4970. OUT_RING(MI_FLUSH);
  4971. ADVANCE_LP_RING();
  4972. }
  4973. } else
  4974. DRM_DEBUG_KMS("Failed to allocate render context."
  4975. "Disable RC6\n");
  4976. }
  4977. if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
  4978. struct drm_i915_gem_object *obj_priv = NULL;
  4979. if (dev_priv->pwrctx) {
  4980. obj_priv = to_intel_bo(dev_priv->pwrctx);
  4981. } else {
  4982. struct drm_gem_object *pwrctx;
  4983. pwrctx = intel_alloc_context_page(dev);
  4984. if (pwrctx) {
  4985. dev_priv->pwrctx = pwrctx;
  4986. obj_priv = to_intel_bo(pwrctx);
  4987. }
  4988. }
  4989. if (obj_priv) {
  4990. I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
  4991. I915_WRITE(MCHBAR_RENDER_STANDBY,
  4992. I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
  4993. }
  4994. }
  4995. }
  4996. /* Set up chip specific display functions */
  4997. static void intel_init_display(struct drm_device *dev)
  4998. {
  4999. struct drm_i915_private *dev_priv = dev->dev_private;
  5000. /* We always want a DPMS function */
  5001. if (HAS_PCH_SPLIT(dev))
  5002. dev_priv->display.dpms = ironlake_crtc_dpms;
  5003. else
  5004. dev_priv->display.dpms = i9xx_crtc_dpms;
  5005. if (I915_HAS_FBC(dev)) {
  5006. if (IS_IRONLAKE_M(dev)) {
  5007. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5008. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5009. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5010. } else if (IS_GM45(dev)) {
  5011. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5012. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5013. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5014. } else if (IS_I965GM(dev)) {
  5015. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5016. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5017. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5018. }
  5019. /* 855GM needs testing */
  5020. }
  5021. /* Returns the core display clock speed */
  5022. if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
  5023. dev_priv->display.get_display_clock_speed =
  5024. i945_get_display_clock_speed;
  5025. else if (IS_I915G(dev))
  5026. dev_priv->display.get_display_clock_speed =
  5027. i915_get_display_clock_speed;
  5028. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  5029. dev_priv->display.get_display_clock_speed =
  5030. i9xx_misc_get_display_clock_speed;
  5031. else if (IS_I915GM(dev))
  5032. dev_priv->display.get_display_clock_speed =
  5033. i915gm_get_display_clock_speed;
  5034. else if (IS_I865G(dev))
  5035. dev_priv->display.get_display_clock_speed =
  5036. i865_get_display_clock_speed;
  5037. else if (IS_I85X(dev))
  5038. dev_priv->display.get_display_clock_speed =
  5039. i855_get_display_clock_speed;
  5040. else /* 852, 830 */
  5041. dev_priv->display.get_display_clock_speed =
  5042. i830_get_display_clock_speed;
  5043. /* For FIFO watermark updates */
  5044. if (HAS_PCH_SPLIT(dev)) {
  5045. if (IS_IRONLAKE(dev)) {
  5046. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  5047. dev_priv->display.update_wm = ironlake_update_wm;
  5048. else {
  5049. DRM_DEBUG_KMS("Failed to get proper latency. "
  5050. "Disable CxSR\n");
  5051. dev_priv->display.update_wm = NULL;
  5052. }
  5053. } else
  5054. dev_priv->display.update_wm = NULL;
  5055. } else if (IS_PINEVIEW(dev)) {
  5056. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5057. dev_priv->is_ddr3,
  5058. dev_priv->fsb_freq,
  5059. dev_priv->mem_freq)) {
  5060. DRM_INFO("failed to find known CxSR latency "
  5061. "(found ddr%s fsb freq %d, mem freq %d), "
  5062. "disabling CxSR\n",
  5063. (dev_priv->is_ddr3 == 1) ? "3": "2",
  5064. dev_priv->fsb_freq, dev_priv->mem_freq);
  5065. /* Disable CxSR and never update its watermark again */
  5066. pineview_disable_cxsr(dev);
  5067. dev_priv->display.update_wm = NULL;
  5068. } else
  5069. dev_priv->display.update_wm = pineview_update_wm;
  5070. } else if (IS_G4X(dev))
  5071. dev_priv->display.update_wm = g4x_update_wm;
  5072. else if (IS_I965G(dev))
  5073. dev_priv->display.update_wm = i965_update_wm;
  5074. else if (IS_I9XX(dev)) {
  5075. dev_priv->display.update_wm = i9xx_update_wm;
  5076. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5077. } else if (IS_I85X(dev)) {
  5078. dev_priv->display.update_wm = i9xx_update_wm;
  5079. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  5080. } else {
  5081. dev_priv->display.update_wm = i830_update_wm;
  5082. if (IS_845G(dev))
  5083. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5084. else
  5085. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5086. }
  5087. }
  5088. /*
  5089. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  5090. * resume, or other times. This quirk makes sure that's the case for
  5091. * affected systems.
  5092. */
  5093. static void quirk_pipea_force (struct drm_device *dev)
  5094. {
  5095. struct drm_i915_private *dev_priv = dev->dev_private;
  5096. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  5097. DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
  5098. }
  5099. struct intel_quirk {
  5100. int device;
  5101. int subsystem_vendor;
  5102. int subsystem_device;
  5103. void (*hook)(struct drm_device *dev);
  5104. };
  5105. struct intel_quirk intel_quirks[] = {
  5106. /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
  5107. { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
  5108. /* HP Mini needs pipe A force quirk (LP: #322104) */
  5109. { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
  5110. /* Thinkpad R31 needs pipe A force quirk */
  5111. { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
  5112. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  5113. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  5114. /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
  5115. { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
  5116. /* ThinkPad X40 needs pipe A force quirk */
  5117. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  5118. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  5119. /* 855 & before need to leave pipe A & dpll A up */
  5120. { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  5121. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  5122. };
  5123. static void intel_init_quirks(struct drm_device *dev)
  5124. {
  5125. struct pci_dev *d = dev->pdev;
  5126. int i;
  5127. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  5128. struct intel_quirk *q = &intel_quirks[i];
  5129. if (d->device == q->device &&
  5130. (d->subsystem_vendor == q->subsystem_vendor ||
  5131. q->subsystem_vendor == PCI_ANY_ID) &&
  5132. (d->subsystem_device == q->subsystem_device ||
  5133. q->subsystem_device == PCI_ANY_ID))
  5134. q->hook(dev);
  5135. }
  5136. }
  5137. /* Disable the VGA plane that we never use */
  5138. static void i915_disable_vga(struct drm_device *dev)
  5139. {
  5140. struct drm_i915_private *dev_priv = dev->dev_private;
  5141. u8 sr1;
  5142. u32 vga_reg;
  5143. if (HAS_PCH_SPLIT(dev))
  5144. vga_reg = CPU_VGACNTRL;
  5145. else
  5146. vga_reg = VGACNTRL;
  5147. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  5148. outb(1, VGA_SR_INDEX);
  5149. sr1 = inb(VGA_SR_DATA);
  5150. outb(sr1 | 1<<5, VGA_SR_DATA);
  5151. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  5152. udelay(300);
  5153. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  5154. POSTING_READ(vga_reg);
  5155. }
  5156. void intel_modeset_init(struct drm_device *dev)
  5157. {
  5158. struct drm_i915_private *dev_priv = dev->dev_private;
  5159. int i;
  5160. drm_mode_config_init(dev);
  5161. dev->mode_config.min_width = 0;
  5162. dev->mode_config.min_height = 0;
  5163. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  5164. intel_init_quirks(dev);
  5165. intel_init_display(dev);
  5166. if (IS_I965G(dev)) {
  5167. dev->mode_config.max_width = 8192;
  5168. dev->mode_config.max_height = 8192;
  5169. } else if (IS_I9XX(dev)) {
  5170. dev->mode_config.max_width = 4096;
  5171. dev->mode_config.max_height = 4096;
  5172. } else {
  5173. dev->mode_config.max_width = 2048;
  5174. dev->mode_config.max_height = 2048;
  5175. }
  5176. /* set memory base */
  5177. if (IS_I9XX(dev))
  5178. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
  5179. else
  5180. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
  5181. if (IS_MOBILE(dev) || IS_I9XX(dev))
  5182. dev_priv->num_pipe = 2;
  5183. else
  5184. dev_priv->num_pipe = 1;
  5185. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  5186. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  5187. for (i = 0; i < dev_priv->num_pipe; i++) {
  5188. intel_crtc_init(dev, i);
  5189. }
  5190. intel_setup_outputs(dev);
  5191. intel_init_clock_gating(dev);
  5192. /* Just disable it once at startup */
  5193. i915_disable_vga(dev);
  5194. if (IS_IRONLAKE_M(dev)) {
  5195. ironlake_enable_drps(dev);
  5196. intel_init_emon(dev);
  5197. }
  5198. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  5199. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  5200. (unsigned long)dev);
  5201. intel_setup_overlay(dev);
  5202. }
  5203. void intel_modeset_cleanup(struct drm_device *dev)
  5204. {
  5205. struct drm_i915_private *dev_priv = dev->dev_private;
  5206. struct drm_crtc *crtc;
  5207. struct intel_crtc *intel_crtc;
  5208. mutex_lock(&dev->struct_mutex);
  5209. drm_kms_helper_poll_fini(dev);
  5210. intel_fbdev_fini(dev);
  5211. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5212. /* Skip inactive CRTCs */
  5213. if (!crtc->fb)
  5214. continue;
  5215. intel_crtc = to_intel_crtc(crtc);
  5216. intel_increase_pllclock(crtc, false);
  5217. del_timer_sync(&intel_crtc->idle_timer);
  5218. }
  5219. del_timer_sync(&dev_priv->idle_timer);
  5220. if (dev_priv->display.disable_fbc)
  5221. dev_priv->display.disable_fbc(dev);
  5222. if (dev_priv->renderctx) {
  5223. struct drm_i915_gem_object *obj_priv;
  5224. obj_priv = to_intel_bo(dev_priv->renderctx);
  5225. I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
  5226. I915_READ(CCID);
  5227. i915_gem_object_unpin(dev_priv->renderctx);
  5228. drm_gem_object_unreference(dev_priv->renderctx);
  5229. }
  5230. if (dev_priv->pwrctx) {
  5231. struct drm_i915_gem_object *obj_priv;
  5232. obj_priv = to_intel_bo(dev_priv->pwrctx);
  5233. I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
  5234. I915_READ(PWRCTXA);
  5235. i915_gem_object_unpin(dev_priv->pwrctx);
  5236. drm_gem_object_unreference(dev_priv->pwrctx);
  5237. }
  5238. if (IS_IRONLAKE_M(dev))
  5239. ironlake_disable_drps(dev);
  5240. mutex_unlock(&dev->struct_mutex);
  5241. drm_mode_config_cleanup(dev);
  5242. }
  5243. /*
  5244. * Return which encoder is currently attached for connector.
  5245. */
  5246. struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
  5247. {
  5248. struct drm_mode_object *obj;
  5249. struct drm_encoder *encoder;
  5250. int i;
  5251. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  5252. if (connector->encoder_ids[i] == 0)
  5253. break;
  5254. obj = drm_mode_object_find(connector->dev,
  5255. connector->encoder_ids[i],
  5256. DRM_MODE_OBJECT_ENCODER);
  5257. if (!obj)
  5258. continue;
  5259. encoder = obj_to_encoder(obj);
  5260. return encoder;
  5261. }
  5262. return NULL;
  5263. }
  5264. /*
  5265. * set vga decode state - true == enable VGA decode
  5266. */
  5267. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  5268. {
  5269. struct drm_i915_private *dev_priv = dev->dev_private;
  5270. u16 gmch_ctrl;
  5271. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  5272. if (state)
  5273. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  5274. else
  5275. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  5276. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  5277. return 0;
  5278. }