rt2800lib.c 247 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  184. [EEPROM_CHIP_ID] = 0x0000,
  185. [EEPROM_VERSION] = 0x0001,
  186. [EEPROM_MAC_ADDR_0] = 0x0002,
  187. [EEPROM_MAC_ADDR_1] = 0x0003,
  188. [EEPROM_MAC_ADDR_2] = 0x0004,
  189. [EEPROM_NIC_CONF0] = 0x001a,
  190. [EEPROM_NIC_CONF1] = 0x001b,
  191. [EEPROM_FREQ] = 0x001d,
  192. [EEPROM_LED_AG_CONF] = 0x001e,
  193. [EEPROM_LED_ACT_CONF] = 0x001f,
  194. [EEPROM_LED_POLARITY] = 0x0020,
  195. [EEPROM_NIC_CONF2] = 0x0021,
  196. [EEPROM_LNA] = 0x0022,
  197. [EEPROM_RSSI_BG] = 0x0023,
  198. [EEPROM_RSSI_BG2] = 0x0024,
  199. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  200. [EEPROM_RSSI_A] = 0x0025,
  201. [EEPROM_RSSI_A2] = 0x0026,
  202. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  203. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  204. [EEPROM_TXPOWER_DELTA] = 0x0028,
  205. [EEPROM_TXPOWER_BG1] = 0x0029,
  206. [EEPROM_TXPOWER_BG2] = 0x0030,
  207. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  208. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  209. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  210. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  211. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  212. [EEPROM_TXPOWER_A1] = 0x003c,
  213. [EEPROM_TXPOWER_A2] = 0x0053,
  214. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  215. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  216. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  217. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  218. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  219. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  220. [EEPROM_BBP_START] = 0x0078,
  221. };
  222. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  223. [EEPROM_CHIP_ID] = 0x0000,
  224. [EEPROM_VERSION] = 0x0001,
  225. [EEPROM_MAC_ADDR_0] = 0x0002,
  226. [EEPROM_MAC_ADDR_1] = 0x0003,
  227. [EEPROM_MAC_ADDR_2] = 0x0004,
  228. [EEPROM_NIC_CONF0] = 0x001a,
  229. [EEPROM_NIC_CONF1] = 0x001b,
  230. [EEPROM_NIC_CONF2] = 0x001c,
  231. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  232. [EEPROM_FREQ] = 0x0022,
  233. [EEPROM_LED_AG_CONF] = 0x0023,
  234. [EEPROM_LED_ACT_CONF] = 0x0024,
  235. [EEPROM_LED_POLARITY] = 0x0025,
  236. [EEPROM_LNA] = 0x0026,
  237. [EEPROM_EXT_LNA2] = 0x0027,
  238. [EEPROM_RSSI_BG] = 0x0028,
  239. [EEPROM_RSSI_BG2] = 0x0029,
  240. [EEPROM_RSSI_A] = 0x002a,
  241. [EEPROM_RSSI_A2] = 0x002b,
  242. [EEPROM_TXPOWER_BG1] = 0x0030,
  243. [EEPROM_TXPOWER_BG2] = 0x0037,
  244. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  245. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  246. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  247. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  248. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  249. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  250. [EEPROM_TXPOWER_A1] = 0x004b,
  251. [EEPROM_TXPOWER_A2] = 0x0065,
  252. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  253. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  254. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  255. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  256. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  257. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  258. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  259. };
  260. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  261. const enum rt2800_eeprom_word word)
  262. {
  263. const unsigned int *map;
  264. unsigned int index;
  265. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  266. "%s: invalid EEPROM word %d\n",
  267. wiphy_name(rt2x00dev->hw->wiphy), word))
  268. return 0;
  269. if (rt2x00_rt(rt2x00dev, RT3593))
  270. map = rt2800_eeprom_map_ext;
  271. else
  272. map = rt2800_eeprom_map;
  273. index = map[word];
  274. /* Index 0 is valid only for EEPROM_CHIP_ID.
  275. * Otherwise it means that the offset of the
  276. * given word is not initialized in the map,
  277. * or that the field is not usable on the
  278. * actual chipset.
  279. */
  280. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  281. "%s: invalid access of EEPROM word %d\n",
  282. wiphy_name(rt2x00dev->hw->wiphy), word);
  283. return index;
  284. }
  285. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  286. const enum rt2800_eeprom_word word)
  287. {
  288. unsigned int index;
  289. index = rt2800_eeprom_word_index(rt2x00dev, word);
  290. return rt2x00_eeprom_addr(rt2x00dev, index);
  291. }
  292. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  293. const enum rt2800_eeprom_word word, u16 *data)
  294. {
  295. unsigned int index;
  296. index = rt2800_eeprom_word_index(rt2x00dev, word);
  297. rt2x00_eeprom_read(rt2x00dev, index, data);
  298. }
  299. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  300. const enum rt2800_eeprom_word word, u16 data)
  301. {
  302. unsigned int index;
  303. index = rt2800_eeprom_word_index(rt2x00dev, word);
  304. rt2x00_eeprom_write(rt2x00dev, index, data);
  305. }
  306. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  307. const enum rt2800_eeprom_word array,
  308. unsigned int offset,
  309. u16 *data)
  310. {
  311. unsigned int index;
  312. index = rt2800_eeprom_word_index(rt2x00dev, array);
  313. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  314. }
  315. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  316. {
  317. u32 reg;
  318. int i, count;
  319. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  320. if (rt2x00_get_field32(reg, WLAN_EN))
  321. return 0;
  322. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  323. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  324. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  325. rt2x00_set_field32(&reg, WLAN_EN, 1);
  326. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  327. udelay(REGISTER_BUSY_DELAY);
  328. count = 0;
  329. do {
  330. /*
  331. * Check PLL_LD & XTAL_RDY.
  332. */
  333. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  334. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  335. if (rt2x00_get_field32(reg, PLL_LD) &&
  336. rt2x00_get_field32(reg, XTAL_RDY))
  337. break;
  338. udelay(REGISTER_BUSY_DELAY);
  339. }
  340. if (i >= REGISTER_BUSY_COUNT) {
  341. if (count >= 10)
  342. return -EIO;
  343. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  344. udelay(REGISTER_BUSY_DELAY);
  345. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  346. udelay(REGISTER_BUSY_DELAY);
  347. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  348. udelay(REGISTER_BUSY_DELAY);
  349. count++;
  350. } else {
  351. count = 0;
  352. }
  353. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  354. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  355. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  356. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  357. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  358. udelay(10);
  359. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  360. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  361. udelay(10);
  362. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  363. } while (count != 0);
  364. return 0;
  365. }
  366. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  367. const u8 command, const u8 token,
  368. const u8 arg0, const u8 arg1)
  369. {
  370. u32 reg;
  371. /*
  372. * SOC devices don't support MCU requests.
  373. */
  374. if (rt2x00_is_soc(rt2x00dev))
  375. return;
  376. mutex_lock(&rt2x00dev->csr_mutex);
  377. /*
  378. * Wait until the MCU becomes available, afterwards we
  379. * can safely write the new data into the register.
  380. */
  381. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  382. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  383. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  384. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  385. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  386. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  387. reg = 0;
  388. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  389. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  390. }
  391. mutex_unlock(&rt2x00dev->csr_mutex);
  392. }
  393. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  394. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  395. {
  396. unsigned int i = 0;
  397. u32 reg;
  398. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  399. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  400. if (reg && reg != ~0)
  401. return 0;
  402. msleep(1);
  403. }
  404. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  405. return -EBUSY;
  406. }
  407. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  408. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  409. {
  410. unsigned int i;
  411. u32 reg;
  412. /*
  413. * Some devices are really slow to respond here. Wait a whole second
  414. * before timing out.
  415. */
  416. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  417. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  418. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  419. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  420. return 0;
  421. msleep(10);
  422. }
  423. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  424. return -EACCES;
  425. }
  426. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  427. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  428. {
  429. u32 reg;
  430. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  431. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  432. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  433. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  434. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  435. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  436. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  437. }
  438. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  439. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  440. unsigned short *txwi_size,
  441. unsigned short *rxwi_size)
  442. {
  443. switch (rt2x00dev->chip.rt) {
  444. case RT3593:
  445. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  446. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  447. break;
  448. case RT5592:
  449. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  450. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  451. break;
  452. default:
  453. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  454. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  455. break;
  456. }
  457. }
  458. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  459. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  460. {
  461. u16 fw_crc;
  462. u16 crc;
  463. /*
  464. * The last 2 bytes in the firmware array are the crc checksum itself,
  465. * this means that we should never pass those 2 bytes to the crc
  466. * algorithm.
  467. */
  468. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  469. /*
  470. * Use the crc ccitt algorithm.
  471. * This will return the same value as the legacy driver which
  472. * used bit ordering reversion on the both the firmware bytes
  473. * before input input as well as on the final output.
  474. * Obviously using crc ccitt directly is much more efficient.
  475. */
  476. crc = crc_ccitt(~0, data, len - 2);
  477. /*
  478. * There is a small difference between the crc-itu-t + bitrev and
  479. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  480. * will be swapped, use swab16 to convert the crc to the correct
  481. * value.
  482. */
  483. crc = swab16(crc);
  484. return fw_crc == crc;
  485. }
  486. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  487. const u8 *data, const size_t len)
  488. {
  489. size_t offset = 0;
  490. size_t fw_len;
  491. bool multiple;
  492. /*
  493. * PCI(e) & SOC devices require firmware with a length
  494. * of 8kb. USB devices require firmware files with a length
  495. * of 4kb. Certain USB chipsets however require different firmware,
  496. * which Ralink only provides attached to the original firmware
  497. * file. Thus for USB devices, firmware files have a length
  498. * which is a multiple of 4kb. The firmware for rt3290 chip also
  499. * have a length which is a multiple of 4kb.
  500. */
  501. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  502. fw_len = 4096;
  503. else
  504. fw_len = 8192;
  505. multiple = true;
  506. /*
  507. * Validate the firmware length
  508. */
  509. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  510. return FW_BAD_LENGTH;
  511. /*
  512. * Check if the chipset requires one of the upper parts
  513. * of the firmware.
  514. */
  515. if (rt2x00_is_usb(rt2x00dev) &&
  516. !rt2x00_rt(rt2x00dev, RT2860) &&
  517. !rt2x00_rt(rt2x00dev, RT2872) &&
  518. !rt2x00_rt(rt2x00dev, RT3070) &&
  519. ((len / fw_len) == 1))
  520. return FW_BAD_VERSION;
  521. /*
  522. * 8kb firmware files must be checked as if it were
  523. * 2 separate firmware files.
  524. */
  525. while (offset < len) {
  526. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  527. return FW_BAD_CRC;
  528. offset += fw_len;
  529. }
  530. return FW_OK;
  531. }
  532. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  533. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  534. const u8 *data, const size_t len)
  535. {
  536. unsigned int i;
  537. u32 reg;
  538. int retval;
  539. if (rt2x00_rt(rt2x00dev, RT3290)) {
  540. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  541. if (retval)
  542. return -EBUSY;
  543. }
  544. /*
  545. * If driver doesn't wake up firmware here,
  546. * rt2800_load_firmware will hang forever when interface is up again.
  547. */
  548. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  549. /*
  550. * Wait for stable hardware.
  551. */
  552. if (rt2800_wait_csr_ready(rt2x00dev))
  553. return -EBUSY;
  554. if (rt2x00_is_pci(rt2x00dev)) {
  555. if (rt2x00_rt(rt2x00dev, RT3290) ||
  556. rt2x00_rt(rt2x00dev, RT3572) ||
  557. rt2x00_rt(rt2x00dev, RT5390) ||
  558. rt2x00_rt(rt2x00dev, RT5392)) {
  559. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  560. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  561. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  562. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  563. }
  564. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  565. }
  566. rt2800_disable_wpdma(rt2x00dev);
  567. /*
  568. * Write firmware to the device.
  569. */
  570. rt2800_drv_write_firmware(rt2x00dev, data, len);
  571. /*
  572. * Wait for device to stabilize.
  573. */
  574. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  575. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  576. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  577. break;
  578. msleep(1);
  579. }
  580. if (i == REGISTER_BUSY_COUNT) {
  581. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  582. return -EBUSY;
  583. }
  584. /*
  585. * Disable DMA, will be reenabled later when enabling
  586. * the radio.
  587. */
  588. rt2800_disable_wpdma(rt2x00dev);
  589. /*
  590. * Initialize firmware.
  591. */
  592. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  593. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  594. if (rt2x00_is_usb(rt2x00dev)) {
  595. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  596. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  597. }
  598. msleep(1);
  599. return 0;
  600. }
  601. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  602. void rt2800_write_tx_data(struct queue_entry *entry,
  603. struct txentry_desc *txdesc)
  604. {
  605. __le32 *txwi = rt2800_drv_get_txwi(entry);
  606. u32 word;
  607. int i;
  608. /*
  609. * Initialize TX Info descriptor
  610. */
  611. rt2x00_desc_read(txwi, 0, &word);
  612. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  613. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  614. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  615. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  616. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  617. rt2x00_set_field32(&word, TXWI_W0_TS,
  618. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  619. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  620. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  621. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  622. txdesc->u.ht.mpdu_density);
  623. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  624. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  625. rt2x00_set_field32(&word, TXWI_W0_BW,
  626. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  627. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  628. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  629. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  630. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  631. rt2x00_desc_write(txwi, 0, word);
  632. rt2x00_desc_read(txwi, 1, &word);
  633. rt2x00_set_field32(&word, TXWI_W1_ACK,
  634. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  635. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  636. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  637. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  638. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  639. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  640. txdesc->key_idx : txdesc->u.ht.wcid);
  641. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  642. txdesc->length);
  643. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  644. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  645. rt2x00_desc_write(txwi, 1, word);
  646. /*
  647. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  648. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  649. * When TXD_W3_WIV is set to 1 it will use the IV data
  650. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  651. * crypto entry in the registers should be used to encrypt the frame.
  652. *
  653. * Nulify all remaining words as well, we don't know how to program them.
  654. */
  655. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  656. _rt2x00_desc_write(txwi, i, 0);
  657. }
  658. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  659. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  660. {
  661. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  662. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  663. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  664. u16 eeprom;
  665. u8 offset0;
  666. u8 offset1;
  667. u8 offset2;
  668. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  669. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  670. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  671. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  672. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  673. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  674. } else {
  675. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  676. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  677. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  678. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  679. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  680. }
  681. /*
  682. * Convert the value from the descriptor into the RSSI value
  683. * If the value in the descriptor is 0, it is considered invalid
  684. * and the default (extremely low) rssi value is assumed
  685. */
  686. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  687. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  688. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  689. /*
  690. * mac80211 only accepts a single RSSI value. Calculating the
  691. * average doesn't deliver a fair answer either since -60:-60 would
  692. * be considered equally good as -50:-70 while the second is the one
  693. * which gives less energy...
  694. */
  695. rssi0 = max(rssi0, rssi1);
  696. return (int)max(rssi0, rssi2);
  697. }
  698. void rt2800_process_rxwi(struct queue_entry *entry,
  699. struct rxdone_entry_desc *rxdesc)
  700. {
  701. __le32 *rxwi = (__le32 *) entry->skb->data;
  702. u32 word;
  703. rt2x00_desc_read(rxwi, 0, &word);
  704. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  705. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  706. rt2x00_desc_read(rxwi, 1, &word);
  707. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  708. rxdesc->flags |= RX_FLAG_SHORT_GI;
  709. if (rt2x00_get_field32(word, RXWI_W1_BW))
  710. rxdesc->flags |= RX_FLAG_40MHZ;
  711. /*
  712. * Detect RX rate, always use MCS as signal type.
  713. */
  714. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  715. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  716. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  717. /*
  718. * Mask of 0x8 bit to remove the short preamble flag.
  719. */
  720. if (rxdesc->rate_mode == RATE_MODE_CCK)
  721. rxdesc->signal &= ~0x8;
  722. rt2x00_desc_read(rxwi, 2, &word);
  723. /*
  724. * Convert descriptor AGC value to RSSI value.
  725. */
  726. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  727. /*
  728. * Remove RXWI descriptor from start of the buffer.
  729. */
  730. skb_pull(entry->skb, entry->queue->winfo_size);
  731. }
  732. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  733. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  734. {
  735. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  736. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  737. struct txdone_entry_desc txdesc;
  738. u32 word;
  739. u16 mcs, real_mcs;
  740. int aggr, ampdu;
  741. /*
  742. * Obtain the status about this packet.
  743. */
  744. txdesc.flags = 0;
  745. rt2x00_desc_read(txwi, 0, &word);
  746. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  747. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  748. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  749. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  750. /*
  751. * If a frame was meant to be sent as a single non-aggregated MPDU
  752. * but ended up in an aggregate the used tx rate doesn't correlate
  753. * with the one specified in the TXWI as the whole aggregate is sent
  754. * with the same rate.
  755. *
  756. * For example: two frames are sent to rt2x00, the first one sets
  757. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  758. * and requests MCS15. If the hw aggregates both frames into one
  759. * AMDPU the tx status for both frames will contain MCS7 although
  760. * the frame was sent successfully.
  761. *
  762. * Hence, replace the requested rate with the real tx rate to not
  763. * confuse the rate control algortihm by providing clearly wrong
  764. * data.
  765. */
  766. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  767. skbdesc->tx_rate_idx = real_mcs;
  768. mcs = real_mcs;
  769. }
  770. if (aggr == 1 || ampdu == 1)
  771. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  772. /*
  773. * Ralink has a retry mechanism using a global fallback
  774. * table. We setup this fallback table to try the immediate
  775. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  776. * always contains the MCS used for the last transmission, be
  777. * it successful or not.
  778. */
  779. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  780. /*
  781. * Transmission succeeded. The number of retries is
  782. * mcs - real_mcs
  783. */
  784. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  785. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  786. } else {
  787. /*
  788. * Transmission failed. The number of retries is
  789. * always 7 in this case (for a total number of 8
  790. * frames sent).
  791. */
  792. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  793. txdesc.retry = rt2x00dev->long_retry;
  794. }
  795. /*
  796. * the frame was retried at least once
  797. * -> hw used fallback rates
  798. */
  799. if (txdesc.retry)
  800. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  801. rt2x00lib_txdone(entry, &txdesc);
  802. }
  803. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  804. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  805. unsigned int index)
  806. {
  807. return HW_BEACON_BASE(index);
  808. }
  809. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  810. unsigned int index)
  811. {
  812. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  813. }
  814. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  815. {
  816. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  817. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  818. unsigned int beacon_base;
  819. unsigned int padding_len;
  820. u32 orig_reg, reg;
  821. const int txwi_desc_size = entry->queue->winfo_size;
  822. /*
  823. * Disable beaconing while we are reloading the beacon data,
  824. * otherwise we might be sending out invalid data.
  825. */
  826. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  827. orig_reg = reg;
  828. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  829. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  830. /*
  831. * Add space for the TXWI in front of the skb.
  832. */
  833. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  834. /*
  835. * Register descriptor details in skb frame descriptor.
  836. */
  837. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  838. skbdesc->desc = entry->skb->data;
  839. skbdesc->desc_len = txwi_desc_size;
  840. /*
  841. * Add the TXWI for the beacon to the skb.
  842. */
  843. rt2800_write_tx_data(entry, txdesc);
  844. /*
  845. * Dump beacon to userspace through debugfs.
  846. */
  847. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  848. /*
  849. * Write entire beacon with TXWI and padding to register.
  850. */
  851. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  852. if (padding_len && skb_pad(entry->skb, padding_len)) {
  853. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  854. /* skb freed by skb_pad() on failure */
  855. entry->skb = NULL;
  856. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  857. return;
  858. }
  859. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  860. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  861. entry->skb->len + padding_len);
  862. /*
  863. * Enable beaconing again.
  864. */
  865. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  866. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  867. /*
  868. * Clean up beacon skb.
  869. */
  870. dev_kfree_skb_any(entry->skb);
  871. entry->skb = NULL;
  872. }
  873. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  874. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  875. unsigned int index)
  876. {
  877. int i;
  878. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  879. unsigned int beacon_base;
  880. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  881. /*
  882. * For the Beacon base registers we only need to clear
  883. * the whole TXWI which (when set to 0) will invalidate
  884. * the entire beacon.
  885. */
  886. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  887. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  888. }
  889. void rt2800_clear_beacon(struct queue_entry *entry)
  890. {
  891. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  892. u32 reg;
  893. /*
  894. * Disable beaconing while we are reloading the beacon data,
  895. * otherwise we might be sending out invalid data.
  896. */
  897. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  898. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  899. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  900. /*
  901. * Clear beacon.
  902. */
  903. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  904. /*
  905. * Enabled beaconing again.
  906. */
  907. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  908. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  909. }
  910. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  911. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  912. const struct rt2x00debug rt2800_rt2x00debug = {
  913. .owner = THIS_MODULE,
  914. .csr = {
  915. .read = rt2800_register_read,
  916. .write = rt2800_register_write,
  917. .flags = RT2X00DEBUGFS_OFFSET,
  918. .word_base = CSR_REG_BASE,
  919. .word_size = sizeof(u32),
  920. .word_count = CSR_REG_SIZE / sizeof(u32),
  921. },
  922. .eeprom = {
  923. /* NOTE: The local EEPROM access functions can't
  924. * be used here, use the generic versions instead.
  925. */
  926. .read = rt2x00_eeprom_read,
  927. .write = rt2x00_eeprom_write,
  928. .word_base = EEPROM_BASE,
  929. .word_size = sizeof(u16),
  930. .word_count = EEPROM_SIZE / sizeof(u16),
  931. },
  932. .bbp = {
  933. .read = rt2800_bbp_read,
  934. .write = rt2800_bbp_write,
  935. .word_base = BBP_BASE,
  936. .word_size = sizeof(u8),
  937. .word_count = BBP_SIZE / sizeof(u8),
  938. },
  939. .rf = {
  940. .read = rt2x00_rf_read,
  941. .write = rt2800_rf_write,
  942. .word_base = RF_BASE,
  943. .word_size = sizeof(u32),
  944. .word_count = RF_SIZE / sizeof(u32),
  945. },
  946. .rfcsr = {
  947. .read = rt2800_rfcsr_read,
  948. .write = rt2800_rfcsr_write,
  949. .word_base = RFCSR_BASE,
  950. .word_size = sizeof(u8),
  951. .word_count = RFCSR_SIZE / sizeof(u8),
  952. },
  953. };
  954. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  955. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  956. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  957. {
  958. u32 reg;
  959. if (rt2x00_rt(rt2x00dev, RT3290)) {
  960. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  961. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  962. } else {
  963. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  964. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  965. }
  966. }
  967. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  968. #ifdef CONFIG_RT2X00_LIB_LEDS
  969. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  970. enum led_brightness brightness)
  971. {
  972. struct rt2x00_led *led =
  973. container_of(led_cdev, struct rt2x00_led, led_dev);
  974. unsigned int enabled = brightness != LED_OFF;
  975. unsigned int bg_mode =
  976. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  977. unsigned int polarity =
  978. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  979. EEPROM_FREQ_LED_POLARITY);
  980. unsigned int ledmode =
  981. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  982. EEPROM_FREQ_LED_MODE);
  983. u32 reg;
  984. /* Check for SoC (SOC devices don't support MCU requests) */
  985. if (rt2x00_is_soc(led->rt2x00dev)) {
  986. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  987. /* Set LED Polarity */
  988. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  989. /* Set LED Mode */
  990. if (led->type == LED_TYPE_RADIO) {
  991. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  992. enabled ? 3 : 0);
  993. } else if (led->type == LED_TYPE_ASSOC) {
  994. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  995. enabled ? 3 : 0);
  996. } else if (led->type == LED_TYPE_QUALITY) {
  997. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  998. enabled ? 3 : 0);
  999. }
  1000. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  1001. } else {
  1002. if (led->type == LED_TYPE_RADIO) {
  1003. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1004. enabled ? 0x20 : 0);
  1005. } else if (led->type == LED_TYPE_ASSOC) {
  1006. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1007. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1008. } else if (led->type == LED_TYPE_QUALITY) {
  1009. /*
  1010. * The brightness is divided into 6 levels (0 - 5),
  1011. * The specs tell us the following levels:
  1012. * 0, 1 ,3, 7, 15, 31
  1013. * to determine the level in a simple way we can simply
  1014. * work with bitshifting:
  1015. * (1 << level) - 1
  1016. */
  1017. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1018. (1 << brightness / (LED_FULL / 6)) - 1,
  1019. polarity);
  1020. }
  1021. }
  1022. }
  1023. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1024. struct rt2x00_led *led, enum led_type type)
  1025. {
  1026. led->rt2x00dev = rt2x00dev;
  1027. led->type = type;
  1028. led->led_dev.brightness_set = rt2800_brightness_set;
  1029. led->flags = LED_INITIALIZED;
  1030. }
  1031. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1032. /*
  1033. * Configuration handlers.
  1034. */
  1035. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1036. const u8 *address,
  1037. int wcid)
  1038. {
  1039. struct mac_wcid_entry wcid_entry;
  1040. u32 offset;
  1041. offset = MAC_WCID_ENTRY(wcid);
  1042. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1043. if (address)
  1044. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1045. rt2800_register_multiwrite(rt2x00dev, offset,
  1046. &wcid_entry, sizeof(wcid_entry));
  1047. }
  1048. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1049. {
  1050. u32 offset;
  1051. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1052. rt2800_register_write(rt2x00dev, offset, 0);
  1053. }
  1054. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1055. int wcid, u32 bssidx)
  1056. {
  1057. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1058. u32 reg;
  1059. /*
  1060. * The BSS Idx numbers is split in a main value of 3 bits,
  1061. * and a extended field for adding one additional bit to the value.
  1062. */
  1063. rt2800_register_read(rt2x00dev, offset, &reg);
  1064. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1065. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1066. (bssidx & 0x8) >> 3);
  1067. rt2800_register_write(rt2x00dev, offset, reg);
  1068. }
  1069. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1070. struct rt2x00lib_crypto *crypto,
  1071. struct ieee80211_key_conf *key)
  1072. {
  1073. struct mac_iveiv_entry iveiv_entry;
  1074. u32 offset;
  1075. u32 reg;
  1076. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1077. if (crypto->cmd == SET_KEY) {
  1078. rt2800_register_read(rt2x00dev, offset, &reg);
  1079. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1080. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1081. /*
  1082. * Both the cipher as the BSS Idx numbers are split in a main
  1083. * value of 3 bits, and a extended field for adding one additional
  1084. * bit to the value.
  1085. */
  1086. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1087. (crypto->cipher & 0x7));
  1088. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1089. (crypto->cipher & 0x8) >> 3);
  1090. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1091. rt2800_register_write(rt2x00dev, offset, reg);
  1092. } else {
  1093. /* Delete the cipher without touching the bssidx */
  1094. rt2800_register_read(rt2x00dev, offset, &reg);
  1095. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1096. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1097. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1098. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1099. rt2800_register_write(rt2x00dev, offset, reg);
  1100. }
  1101. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1102. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1103. if ((crypto->cipher == CIPHER_TKIP) ||
  1104. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1105. (crypto->cipher == CIPHER_AES))
  1106. iveiv_entry.iv[3] |= 0x20;
  1107. iveiv_entry.iv[3] |= key->keyidx << 6;
  1108. rt2800_register_multiwrite(rt2x00dev, offset,
  1109. &iveiv_entry, sizeof(iveiv_entry));
  1110. }
  1111. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1112. struct rt2x00lib_crypto *crypto,
  1113. struct ieee80211_key_conf *key)
  1114. {
  1115. struct hw_key_entry key_entry;
  1116. struct rt2x00_field32 field;
  1117. u32 offset;
  1118. u32 reg;
  1119. if (crypto->cmd == SET_KEY) {
  1120. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1121. memcpy(key_entry.key, crypto->key,
  1122. sizeof(key_entry.key));
  1123. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1124. sizeof(key_entry.tx_mic));
  1125. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1126. sizeof(key_entry.rx_mic));
  1127. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1128. rt2800_register_multiwrite(rt2x00dev, offset,
  1129. &key_entry, sizeof(key_entry));
  1130. }
  1131. /*
  1132. * The cipher types are stored over multiple registers
  1133. * starting with SHARED_KEY_MODE_BASE each word will have
  1134. * 32 bits and contains the cipher types for 2 bssidx each.
  1135. * Using the correct defines correctly will cause overhead,
  1136. * so just calculate the correct offset.
  1137. */
  1138. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1139. field.bit_mask = 0x7 << field.bit_offset;
  1140. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1141. rt2800_register_read(rt2x00dev, offset, &reg);
  1142. rt2x00_set_field32(&reg, field,
  1143. (crypto->cmd == SET_KEY) * crypto->cipher);
  1144. rt2800_register_write(rt2x00dev, offset, reg);
  1145. /*
  1146. * Update WCID information
  1147. */
  1148. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1149. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1150. crypto->bssidx);
  1151. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1152. return 0;
  1153. }
  1154. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1155. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  1156. {
  1157. struct mac_wcid_entry wcid_entry;
  1158. int idx;
  1159. u32 offset;
  1160. /*
  1161. * Search for the first free WCID entry and return the corresponding
  1162. * index.
  1163. *
  1164. * Make sure the WCID starts _after_ the last possible shared key
  1165. * entry (>32).
  1166. *
  1167. * Since parts of the pairwise key table might be shared with
  1168. * the beacon frame buffers 6 & 7 we should only write into the
  1169. * first 222 entries.
  1170. */
  1171. for (idx = 33; idx <= 222; idx++) {
  1172. offset = MAC_WCID_ENTRY(idx);
  1173. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1174. sizeof(wcid_entry));
  1175. if (is_broadcast_ether_addr(wcid_entry.mac))
  1176. return idx;
  1177. }
  1178. /*
  1179. * Use -1 to indicate that we don't have any more space in the WCID
  1180. * table.
  1181. */
  1182. return -1;
  1183. }
  1184. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1185. struct rt2x00lib_crypto *crypto,
  1186. struct ieee80211_key_conf *key)
  1187. {
  1188. struct hw_key_entry key_entry;
  1189. u32 offset;
  1190. if (crypto->cmd == SET_KEY) {
  1191. /*
  1192. * Allow key configuration only for STAs that are
  1193. * known by the hw.
  1194. */
  1195. if (crypto->wcid < 0)
  1196. return -ENOSPC;
  1197. key->hw_key_idx = crypto->wcid;
  1198. memcpy(key_entry.key, crypto->key,
  1199. sizeof(key_entry.key));
  1200. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1201. sizeof(key_entry.tx_mic));
  1202. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1203. sizeof(key_entry.rx_mic));
  1204. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1205. rt2800_register_multiwrite(rt2x00dev, offset,
  1206. &key_entry, sizeof(key_entry));
  1207. }
  1208. /*
  1209. * Update WCID information
  1210. */
  1211. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1212. return 0;
  1213. }
  1214. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1215. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1216. struct ieee80211_sta *sta)
  1217. {
  1218. int wcid;
  1219. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1220. /*
  1221. * Find next free WCID.
  1222. */
  1223. wcid = rt2800_find_wcid(rt2x00dev);
  1224. /*
  1225. * Store selected wcid even if it is invalid so that we can
  1226. * later decide if the STA is uploaded into the hw.
  1227. */
  1228. sta_priv->wcid = wcid;
  1229. /*
  1230. * No space left in the device, however, we can still communicate
  1231. * with the STA -> No error.
  1232. */
  1233. if (wcid < 0)
  1234. return 0;
  1235. /*
  1236. * Clean up WCID attributes and write STA address to the device.
  1237. */
  1238. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1239. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1240. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1241. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1242. return 0;
  1243. }
  1244. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1245. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1246. {
  1247. /*
  1248. * Remove WCID entry, no need to clean the attributes as they will
  1249. * get renewed when the WCID is reused.
  1250. */
  1251. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1252. return 0;
  1253. }
  1254. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1255. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1256. const unsigned int filter_flags)
  1257. {
  1258. u32 reg;
  1259. /*
  1260. * Start configuration steps.
  1261. * Note that the version error will always be dropped
  1262. * and broadcast frames will always be accepted since
  1263. * there is no filter for it at this time.
  1264. */
  1265. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1266. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1267. !(filter_flags & FIF_FCSFAIL));
  1268. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1269. !(filter_flags & FIF_PLCPFAIL));
  1270. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1271. !(filter_flags & FIF_PROMISC_IN_BSS));
  1272. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1273. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1274. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1275. !(filter_flags & FIF_ALLMULTI));
  1276. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1277. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1278. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1279. !(filter_flags & FIF_CONTROL));
  1280. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1281. !(filter_flags & FIF_CONTROL));
  1282. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1283. !(filter_flags & FIF_CONTROL));
  1284. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1285. !(filter_flags & FIF_CONTROL));
  1286. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1287. !(filter_flags & FIF_CONTROL));
  1288. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1289. !(filter_flags & FIF_PSPOLL));
  1290. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1291. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1292. !(filter_flags & FIF_CONTROL));
  1293. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1294. !(filter_flags & FIF_CONTROL));
  1295. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1296. }
  1297. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1298. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1299. struct rt2x00intf_conf *conf, const unsigned int flags)
  1300. {
  1301. u32 reg;
  1302. bool update_bssid = false;
  1303. if (flags & CONFIG_UPDATE_TYPE) {
  1304. /*
  1305. * Enable synchronisation.
  1306. */
  1307. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1308. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1309. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1310. if (conf->sync == TSF_SYNC_AP_NONE) {
  1311. /*
  1312. * Tune beacon queue transmit parameters for AP mode
  1313. */
  1314. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1315. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1316. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1317. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1318. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1319. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1320. } else {
  1321. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1322. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1323. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1324. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1325. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1326. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1327. }
  1328. }
  1329. if (flags & CONFIG_UPDATE_MAC) {
  1330. if (flags & CONFIG_UPDATE_TYPE &&
  1331. conf->sync == TSF_SYNC_AP_NONE) {
  1332. /*
  1333. * The BSSID register has to be set to our own mac
  1334. * address in AP mode.
  1335. */
  1336. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1337. update_bssid = true;
  1338. }
  1339. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1340. reg = le32_to_cpu(conf->mac[1]);
  1341. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1342. conf->mac[1] = cpu_to_le32(reg);
  1343. }
  1344. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1345. conf->mac, sizeof(conf->mac));
  1346. }
  1347. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1348. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1349. reg = le32_to_cpu(conf->bssid[1]);
  1350. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1351. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1352. conf->bssid[1] = cpu_to_le32(reg);
  1353. }
  1354. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1355. conf->bssid, sizeof(conf->bssid));
  1356. }
  1357. }
  1358. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1359. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1360. struct rt2x00lib_erp *erp)
  1361. {
  1362. bool any_sta_nongf = !!(erp->ht_opmode &
  1363. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1364. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1365. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1366. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1367. u32 reg;
  1368. /* default protection rate for HT20: OFDM 24M */
  1369. mm20_rate = gf20_rate = 0x4004;
  1370. /* default protection rate for HT40: duplicate OFDM 24M */
  1371. mm40_rate = gf40_rate = 0x4084;
  1372. switch (protection) {
  1373. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1374. /*
  1375. * All STAs in this BSS are HT20/40 but there might be
  1376. * STAs not supporting greenfield mode.
  1377. * => Disable protection for HT transmissions.
  1378. */
  1379. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1380. break;
  1381. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1382. /*
  1383. * All STAs in this BSS are HT20 or HT20/40 but there
  1384. * might be STAs not supporting greenfield mode.
  1385. * => Protect all HT40 transmissions.
  1386. */
  1387. mm20_mode = gf20_mode = 0;
  1388. mm40_mode = gf40_mode = 2;
  1389. break;
  1390. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1391. /*
  1392. * Nonmember protection:
  1393. * According to 802.11n we _should_ protect all
  1394. * HT transmissions (but we don't have to).
  1395. *
  1396. * But if cts_protection is enabled we _shall_ protect
  1397. * all HT transmissions using a CCK rate.
  1398. *
  1399. * And if any station is non GF we _shall_ protect
  1400. * GF transmissions.
  1401. *
  1402. * We decide to protect everything
  1403. * -> fall through to mixed mode.
  1404. */
  1405. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1406. /*
  1407. * Legacy STAs are present
  1408. * => Protect all HT transmissions.
  1409. */
  1410. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1411. /*
  1412. * If erp protection is needed we have to protect HT
  1413. * transmissions with CCK 11M long preamble.
  1414. */
  1415. if (erp->cts_protection) {
  1416. /* don't duplicate RTS/CTS in CCK mode */
  1417. mm20_rate = mm40_rate = 0x0003;
  1418. gf20_rate = gf40_rate = 0x0003;
  1419. }
  1420. break;
  1421. }
  1422. /* check for STAs not supporting greenfield mode */
  1423. if (any_sta_nongf)
  1424. gf20_mode = gf40_mode = 2;
  1425. /* Update HT protection config */
  1426. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1427. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1428. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1429. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1430. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1431. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1432. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1433. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1434. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1435. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1436. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1437. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1438. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1439. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1440. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1441. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1442. }
  1443. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1444. u32 changed)
  1445. {
  1446. u32 reg;
  1447. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1448. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1449. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1450. !!erp->short_preamble);
  1451. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1452. !!erp->short_preamble);
  1453. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1454. }
  1455. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1456. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1457. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1458. erp->cts_protection ? 2 : 0);
  1459. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1460. }
  1461. if (changed & BSS_CHANGED_BASIC_RATES) {
  1462. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1463. erp->basic_rates);
  1464. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1465. }
  1466. if (changed & BSS_CHANGED_ERP_SLOT) {
  1467. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1468. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1469. erp->slot_time);
  1470. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1471. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1472. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1473. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1474. }
  1475. if (changed & BSS_CHANGED_BEACON_INT) {
  1476. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1477. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1478. erp->beacon_int * 16);
  1479. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1480. }
  1481. if (changed & BSS_CHANGED_HT)
  1482. rt2800_config_ht_opmode(rt2x00dev, erp);
  1483. }
  1484. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1485. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1486. {
  1487. u32 reg;
  1488. u16 eeprom;
  1489. u8 led_ctrl, led_g_mode, led_r_mode;
  1490. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1491. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1492. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1493. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1494. } else {
  1495. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1496. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1497. }
  1498. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1499. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1500. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1501. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1502. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1503. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1504. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1505. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1506. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1507. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1508. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1509. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1510. } else {
  1511. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1512. (led_g_mode << 2) | led_r_mode, 1);
  1513. }
  1514. }
  1515. }
  1516. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1517. enum antenna ant)
  1518. {
  1519. u32 reg;
  1520. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1521. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1522. if (rt2x00_is_pci(rt2x00dev)) {
  1523. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1524. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1525. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1526. } else if (rt2x00_is_usb(rt2x00dev))
  1527. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1528. eesk_pin, 0);
  1529. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1530. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1531. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1532. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1533. }
  1534. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1535. {
  1536. u8 r1;
  1537. u8 r3;
  1538. u16 eeprom;
  1539. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1540. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1541. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1542. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1543. rt2800_config_3572bt_ant(rt2x00dev);
  1544. /*
  1545. * Configure the TX antenna.
  1546. */
  1547. switch (ant->tx_chain_num) {
  1548. case 1:
  1549. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1550. break;
  1551. case 2:
  1552. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1553. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1554. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1555. else
  1556. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1557. break;
  1558. case 3:
  1559. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1560. break;
  1561. }
  1562. /*
  1563. * Configure the RX antenna.
  1564. */
  1565. switch (ant->rx_chain_num) {
  1566. case 1:
  1567. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1568. rt2x00_rt(rt2x00dev, RT3090) ||
  1569. rt2x00_rt(rt2x00dev, RT3352) ||
  1570. rt2x00_rt(rt2x00dev, RT3390)) {
  1571. rt2800_eeprom_read(rt2x00dev,
  1572. EEPROM_NIC_CONF1, &eeprom);
  1573. if (rt2x00_get_field16(eeprom,
  1574. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1575. rt2800_set_ant_diversity(rt2x00dev,
  1576. rt2x00dev->default_ant.rx);
  1577. }
  1578. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1579. break;
  1580. case 2:
  1581. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1582. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1583. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1584. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1585. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1586. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1587. } else {
  1588. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1589. }
  1590. break;
  1591. case 3:
  1592. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1593. break;
  1594. }
  1595. rt2800_bbp_write(rt2x00dev, 3, r3);
  1596. rt2800_bbp_write(rt2x00dev, 1, r1);
  1597. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1598. if (ant->rx_chain_num == 1)
  1599. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1600. else
  1601. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1602. }
  1603. }
  1604. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1605. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1606. struct rt2x00lib_conf *libconf)
  1607. {
  1608. u16 eeprom;
  1609. short lna_gain;
  1610. if (libconf->rf.channel <= 14) {
  1611. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1612. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1613. } else if (libconf->rf.channel <= 64) {
  1614. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1615. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1616. } else if (libconf->rf.channel <= 128) {
  1617. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1618. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1619. lna_gain = rt2x00_get_field16(eeprom,
  1620. EEPROM_EXT_LNA2_A1);
  1621. } else {
  1622. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1623. lna_gain = rt2x00_get_field16(eeprom,
  1624. EEPROM_RSSI_BG2_LNA_A1);
  1625. }
  1626. } else {
  1627. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1628. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1629. lna_gain = rt2x00_get_field16(eeprom,
  1630. EEPROM_EXT_LNA2_A2);
  1631. } else {
  1632. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1633. lna_gain = rt2x00_get_field16(eeprom,
  1634. EEPROM_RSSI_A2_LNA_A2);
  1635. }
  1636. }
  1637. rt2x00dev->lna_gain = lna_gain;
  1638. }
  1639. #define FREQ_OFFSET_BOUND 0x5f
  1640. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1641. {
  1642. u8 freq_offset, prev_freq_offset;
  1643. u8 rfcsr, prev_rfcsr;
  1644. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  1645. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  1646. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1647. prev_rfcsr = rfcsr;
  1648. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  1649. if (rfcsr == prev_rfcsr)
  1650. return;
  1651. if (rt2x00_is_usb(rt2x00dev)) {
  1652. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  1653. freq_offset, prev_rfcsr);
  1654. return;
  1655. }
  1656. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  1657. while (prev_freq_offset != freq_offset) {
  1658. if (prev_freq_offset < freq_offset)
  1659. prev_freq_offset++;
  1660. else
  1661. prev_freq_offset--;
  1662. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  1663. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1664. usleep_range(1000, 1500);
  1665. }
  1666. }
  1667. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1668. struct ieee80211_conf *conf,
  1669. struct rf_channel *rf,
  1670. struct channel_info *info)
  1671. {
  1672. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1673. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1674. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1675. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1676. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1677. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1678. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1679. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1680. if (rf->channel > 14) {
  1681. /*
  1682. * When TX power is below 0, we should increase it by 7 to
  1683. * make it a positive value (Minimum value is -7).
  1684. * However this means that values between 0 and 7 have
  1685. * double meaning, and we should set a 7DBm boost flag.
  1686. */
  1687. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1688. (info->default_power1 >= 0));
  1689. if (info->default_power1 < 0)
  1690. info->default_power1 += 7;
  1691. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1692. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1693. (info->default_power2 >= 0));
  1694. if (info->default_power2 < 0)
  1695. info->default_power2 += 7;
  1696. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1697. } else {
  1698. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1699. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1700. }
  1701. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1702. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1703. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1704. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1705. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1706. udelay(200);
  1707. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1708. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1709. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1710. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1711. udelay(200);
  1712. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1713. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1714. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1715. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1716. }
  1717. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1718. struct ieee80211_conf *conf,
  1719. struct rf_channel *rf,
  1720. struct channel_info *info)
  1721. {
  1722. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1723. u8 rfcsr, calib_tx, calib_rx;
  1724. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1725. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1726. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1727. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1728. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1729. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1730. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1731. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1732. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1733. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1734. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1735. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1736. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1737. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1738. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1739. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1740. rt2x00dev->default_ant.rx_chain_num <= 1);
  1741. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1742. rt2x00dev->default_ant.rx_chain_num <= 2);
  1743. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1744. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1745. rt2x00dev->default_ant.tx_chain_num <= 1);
  1746. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1747. rt2x00dev->default_ant.tx_chain_num <= 2);
  1748. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1749. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1750. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1751. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1752. msleep(1);
  1753. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1754. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1755. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1756. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1757. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1758. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1759. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1760. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1761. } else {
  1762. if (conf_is_ht40(conf)) {
  1763. calib_tx = drv_data->calibration_bw40;
  1764. calib_rx = drv_data->calibration_bw40;
  1765. } else {
  1766. calib_tx = drv_data->calibration_bw20;
  1767. calib_rx = drv_data->calibration_bw20;
  1768. }
  1769. }
  1770. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1771. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1772. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1773. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1774. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1775. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1776. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1777. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1778. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1779. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1780. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1781. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1782. msleep(1);
  1783. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1784. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1785. }
  1786. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1787. struct ieee80211_conf *conf,
  1788. struct rf_channel *rf,
  1789. struct channel_info *info)
  1790. {
  1791. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1792. u8 rfcsr;
  1793. u32 reg;
  1794. if (rf->channel <= 14) {
  1795. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1796. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1797. } else {
  1798. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1799. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1800. }
  1801. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1802. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1803. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1804. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1805. if (rf->channel <= 14)
  1806. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1807. else
  1808. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1809. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1810. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1811. if (rf->channel <= 14)
  1812. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1813. else
  1814. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1815. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1816. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1817. if (rf->channel <= 14) {
  1818. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1819. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1820. info->default_power1);
  1821. } else {
  1822. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1823. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1824. (info->default_power1 & 0x3) |
  1825. ((info->default_power1 & 0xC) << 1));
  1826. }
  1827. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1828. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1829. if (rf->channel <= 14) {
  1830. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1831. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1832. info->default_power2);
  1833. } else {
  1834. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1835. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1836. (info->default_power2 & 0x3) |
  1837. ((info->default_power2 & 0xC) << 1));
  1838. }
  1839. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1840. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1841. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1842. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1843. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1844. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1845. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1846. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1847. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1848. if (rf->channel <= 14) {
  1849. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1850. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1851. }
  1852. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1853. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1854. } else {
  1855. switch (rt2x00dev->default_ant.tx_chain_num) {
  1856. case 1:
  1857. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1858. case 2:
  1859. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1860. break;
  1861. }
  1862. switch (rt2x00dev->default_ant.rx_chain_num) {
  1863. case 1:
  1864. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1865. case 2:
  1866. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1867. break;
  1868. }
  1869. }
  1870. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1871. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1872. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1873. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1874. if (conf_is_ht40(conf)) {
  1875. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1876. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1877. } else {
  1878. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1879. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1880. }
  1881. if (rf->channel <= 14) {
  1882. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1883. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1884. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1885. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1886. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1887. rfcsr = 0x4c;
  1888. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1889. drv_data->txmixer_gain_24g);
  1890. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1891. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1892. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1893. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1894. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1895. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1896. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1897. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1898. } else {
  1899. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1900. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1901. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1902. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1903. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1904. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1905. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1906. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1907. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1908. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1909. rfcsr = 0x7a;
  1910. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1911. drv_data->txmixer_gain_5g);
  1912. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1913. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1914. if (rf->channel <= 64) {
  1915. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1916. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1917. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1918. } else if (rf->channel <= 128) {
  1919. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1920. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1921. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1922. } else {
  1923. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1924. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1925. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1926. }
  1927. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1928. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1929. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1930. }
  1931. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1932. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1933. if (rf->channel <= 14)
  1934. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1935. else
  1936. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1937. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1938. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1939. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1940. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1941. }
  1942. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  1943. struct ieee80211_conf *conf,
  1944. struct rf_channel *rf,
  1945. struct channel_info *info)
  1946. {
  1947. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1948. u8 txrx_agc_fc;
  1949. u8 txrx_h20m;
  1950. u8 rfcsr;
  1951. u8 bbp;
  1952. const bool txbf_enabled = false; /* TODO */
  1953. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  1954. rt2800_bbp_read(rt2x00dev, 109, &bbp);
  1955. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  1956. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  1957. rt2800_bbp_write(rt2x00dev, 109, bbp);
  1958. rt2800_bbp_read(rt2x00dev, 110, &bbp);
  1959. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  1960. rt2800_bbp_write(rt2x00dev, 110, bbp);
  1961. if (rf->channel <= 14) {
  1962. /* Restore BBP 25 & 26 for 2.4 GHz */
  1963. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1964. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1965. } else {
  1966. /* Hard code BBP 25 & 26 for 5GHz */
  1967. /* Enable IQ Phase correction */
  1968. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1969. /* Setup IQ Phase correction value */
  1970. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1971. }
  1972. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1973. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  1974. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1975. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  1976. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1977. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1978. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  1979. if (rf->channel <= 14)
  1980. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  1981. else
  1982. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  1983. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1984. rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
  1985. if (rf->channel <= 14) {
  1986. rfcsr = 0;
  1987. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1988. info->default_power1 & 0x1f);
  1989. } else {
  1990. if (rt2x00_is_usb(rt2x00dev))
  1991. rfcsr = 0x40;
  1992. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1993. ((info->default_power1 & 0x18) << 1) |
  1994. (info->default_power1 & 7));
  1995. }
  1996. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  1997. rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
  1998. if (rf->channel <= 14) {
  1999. rfcsr = 0;
  2000. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2001. info->default_power2 & 0x1f);
  2002. } else {
  2003. if (rt2x00_is_usb(rt2x00dev))
  2004. rfcsr = 0x40;
  2005. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2006. ((info->default_power2 & 0x18) << 1) |
  2007. (info->default_power2 & 7));
  2008. }
  2009. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2010. rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
  2011. if (rf->channel <= 14) {
  2012. rfcsr = 0;
  2013. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2014. info->default_power3 & 0x1f);
  2015. } else {
  2016. if (rt2x00_is_usb(rt2x00dev))
  2017. rfcsr = 0x40;
  2018. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2019. ((info->default_power3 & 0x18) << 1) |
  2020. (info->default_power3 & 7));
  2021. }
  2022. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2023. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2024. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2025. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2026. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2027. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2028. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2029. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2030. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2031. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2032. switch (rt2x00dev->default_ant.tx_chain_num) {
  2033. case 3:
  2034. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2035. /* fallthrough */
  2036. case 2:
  2037. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2038. /* fallthrough */
  2039. case 1:
  2040. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2041. break;
  2042. }
  2043. switch (rt2x00dev->default_ant.rx_chain_num) {
  2044. case 3:
  2045. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2046. /* fallthrough */
  2047. case 2:
  2048. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2049. /* fallthrough */
  2050. case 1:
  2051. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2052. break;
  2053. }
  2054. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2055. rt2800_adjust_freq_offset(rt2x00dev);
  2056. if (conf_is_ht40(conf)) {
  2057. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2058. RFCSR24_TX_AGC_FC);
  2059. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2060. RFCSR24_TX_H20M);
  2061. } else {
  2062. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2063. RFCSR24_TX_AGC_FC);
  2064. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2065. RFCSR24_TX_H20M);
  2066. }
  2067. /* NOTE: the reference driver does not writes the new value
  2068. * back to RFCSR 32
  2069. */
  2070. rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
  2071. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2072. if (rf->channel <= 14)
  2073. rfcsr = 0xa0;
  2074. else
  2075. rfcsr = 0x80;
  2076. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2077. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2078. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2079. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2080. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2081. /* Band selection */
  2082. rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
  2083. if (rf->channel <= 14)
  2084. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2085. else
  2086. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2087. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2088. rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
  2089. if (rf->channel <= 14)
  2090. rfcsr = 0x3c;
  2091. else
  2092. rfcsr = 0x20;
  2093. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2094. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  2095. if (rf->channel <= 14)
  2096. rfcsr = 0x1a;
  2097. else
  2098. rfcsr = 0x12;
  2099. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2100. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2101. if (rf->channel >= 1 && rf->channel <= 14)
  2102. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2103. else if (rf->channel >= 36 && rf->channel <= 64)
  2104. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2105. else if (rf->channel >= 100 && rf->channel <= 128)
  2106. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2107. else
  2108. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2109. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2110. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2111. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2112. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2113. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2114. if (rf->channel <= 14) {
  2115. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2116. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2117. } else {
  2118. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2119. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2120. }
  2121. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2122. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2123. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2124. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2125. if (rf->channel <= 14) {
  2126. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2127. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2128. } else {
  2129. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2130. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2131. }
  2132. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2133. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2134. if (rf->channel <= 14)
  2135. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2136. else
  2137. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2138. if (txbf_enabled)
  2139. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2140. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2141. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2142. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2143. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2144. rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
  2145. if (rf->channel <= 14)
  2146. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2147. else
  2148. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2149. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2150. if (rf->channel <= 14) {
  2151. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2152. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2153. } else {
  2154. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2155. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2156. }
  2157. /* Initiate VCO calibration */
  2158. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2159. if (rf->channel <= 14) {
  2160. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2161. } else {
  2162. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2163. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2164. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2165. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2166. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2167. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2168. }
  2169. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2170. if (rf->channel >= 1 && rf->channel <= 14) {
  2171. rfcsr = 0x23;
  2172. if (txbf_enabled)
  2173. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2174. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2175. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2176. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2177. rfcsr = 0x36;
  2178. if (txbf_enabled)
  2179. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2180. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2181. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2182. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2183. rfcsr = 0x32;
  2184. if (txbf_enabled)
  2185. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2186. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2187. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2188. } else {
  2189. rfcsr = 0x30;
  2190. if (txbf_enabled)
  2191. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2192. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2193. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2194. }
  2195. }
  2196. #define POWER_BOUND 0x27
  2197. #define POWER_BOUND_5G 0x2b
  2198. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2199. struct ieee80211_conf *conf,
  2200. struct rf_channel *rf,
  2201. struct channel_info *info)
  2202. {
  2203. u8 rfcsr;
  2204. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2205. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2206. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2207. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2208. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2209. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2210. if (info->default_power1 > POWER_BOUND)
  2211. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2212. else
  2213. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2214. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2215. rt2800_adjust_freq_offset(rt2x00dev);
  2216. if (rf->channel <= 14) {
  2217. if (rf->channel == 6)
  2218. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2219. else
  2220. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2221. if (rf->channel >= 1 && rf->channel <= 6)
  2222. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2223. else if (rf->channel >= 7 && rf->channel <= 11)
  2224. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2225. else if (rf->channel >= 12 && rf->channel <= 14)
  2226. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2227. }
  2228. }
  2229. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2230. struct ieee80211_conf *conf,
  2231. struct rf_channel *rf,
  2232. struct channel_info *info)
  2233. {
  2234. u8 rfcsr;
  2235. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2236. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2237. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2238. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2239. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2240. if (info->default_power1 > POWER_BOUND)
  2241. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2242. else
  2243. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2244. if (info->default_power2 > POWER_BOUND)
  2245. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2246. else
  2247. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2248. rt2800_adjust_freq_offset(rt2x00dev);
  2249. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2250. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2251. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2252. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2253. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2254. else
  2255. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2256. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2257. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2258. else
  2259. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2260. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2261. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2262. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2263. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2264. }
  2265. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2266. struct ieee80211_conf *conf,
  2267. struct rf_channel *rf,
  2268. struct channel_info *info)
  2269. {
  2270. u8 rfcsr;
  2271. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2272. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2273. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2274. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2275. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2276. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2277. if (info->default_power1 > POWER_BOUND)
  2278. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2279. else
  2280. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2281. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2282. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2283. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2284. if (info->default_power1 > POWER_BOUND)
  2285. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2286. else
  2287. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2288. info->default_power2);
  2289. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2290. }
  2291. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2292. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2293. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2294. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2295. }
  2296. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2297. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2298. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2299. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2300. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2301. rt2800_adjust_freq_offset(rt2x00dev);
  2302. if (rf->channel <= 14) {
  2303. int idx = rf->channel-1;
  2304. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  2305. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2306. /* r55/r59 value array of channel 1~14 */
  2307. static const char r55_bt_rev[] = {0x83, 0x83,
  2308. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2309. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2310. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2311. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2312. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2313. rt2800_rfcsr_write(rt2x00dev, 55,
  2314. r55_bt_rev[idx]);
  2315. rt2800_rfcsr_write(rt2x00dev, 59,
  2316. r59_bt_rev[idx]);
  2317. } else {
  2318. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2319. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2320. 0x88, 0x88, 0x86, 0x85, 0x84};
  2321. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2322. }
  2323. } else {
  2324. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2325. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2326. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2327. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2328. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2329. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2330. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2331. rt2800_rfcsr_write(rt2x00dev, 55,
  2332. r55_nonbt_rev[idx]);
  2333. rt2800_rfcsr_write(rt2x00dev, 59,
  2334. r59_nonbt_rev[idx]);
  2335. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2336. rt2x00_rt(rt2x00dev, RT5392)) {
  2337. static const char r59_non_bt[] = {0x8f, 0x8f,
  2338. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2339. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2340. rt2800_rfcsr_write(rt2x00dev, 59,
  2341. r59_non_bt[idx]);
  2342. }
  2343. }
  2344. }
  2345. }
  2346. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2347. struct ieee80211_conf *conf,
  2348. struct rf_channel *rf,
  2349. struct channel_info *info)
  2350. {
  2351. u8 rfcsr, ep_reg;
  2352. u32 reg;
  2353. int power_bound;
  2354. /* TODO */
  2355. const bool is_11b = false;
  2356. const bool is_type_ep = false;
  2357. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2358. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2359. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2360. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2361. /* Order of values on rf_channel entry: N, K, mod, R */
  2362. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2363. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2364. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2365. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2366. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2367. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2368. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2369. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2370. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2371. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2372. if (rf->channel <= 14) {
  2373. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2374. /* FIXME: RF11 owerwrite ? */
  2375. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2376. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2377. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2378. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2379. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2380. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2381. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2382. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2383. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2384. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2385. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2386. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2387. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2388. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2389. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2390. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2391. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2392. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2393. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2394. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2395. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2396. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2397. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2398. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2399. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2400. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2401. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2402. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2403. /* TODO RF27 <- tssi */
  2404. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2405. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2406. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2407. if (is_11b) {
  2408. /* CCK */
  2409. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2410. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2411. if (is_type_ep)
  2412. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2413. else
  2414. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2415. } else {
  2416. /* OFDM */
  2417. if (is_type_ep)
  2418. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2419. else
  2420. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2421. }
  2422. power_bound = POWER_BOUND;
  2423. ep_reg = 0x2;
  2424. } else {
  2425. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2426. /* FIMXE: RF11 overwrite */
  2427. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2428. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2429. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2430. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2431. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2432. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2433. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2434. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2435. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2436. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2437. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2438. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2439. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2440. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2441. /* TODO RF27 <- tssi */
  2442. if (rf->channel >= 36 && rf->channel <= 64) {
  2443. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2444. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2445. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2446. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2447. if (rf->channel <= 50)
  2448. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2449. else if (rf->channel >= 52)
  2450. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2451. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2452. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2453. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2454. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2455. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2456. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2457. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2458. if (rf->channel <= 50) {
  2459. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2460. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2461. } else if (rf->channel >= 52) {
  2462. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2463. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2464. }
  2465. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2466. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2467. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2468. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2469. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2470. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2471. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2472. if (rf->channel <= 153) {
  2473. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2474. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2475. } else if (rf->channel >= 155) {
  2476. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2477. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2478. }
  2479. if (rf->channel <= 138) {
  2480. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2481. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2482. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2483. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2484. } else if (rf->channel >= 140) {
  2485. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2486. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2487. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2488. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2489. }
  2490. if (rf->channel <= 124)
  2491. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2492. else if (rf->channel >= 126)
  2493. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2494. if (rf->channel <= 138)
  2495. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2496. else if (rf->channel >= 140)
  2497. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2498. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2499. if (rf->channel <= 138)
  2500. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2501. else if (rf->channel >= 140)
  2502. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2503. if (rf->channel <= 128)
  2504. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2505. else if (rf->channel >= 130)
  2506. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2507. if (rf->channel <= 116)
  2508. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2509. else if (rf->channel >= 118)
  2510. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2511. if (rf->channel <= 138)
  2512. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2513. else if (rf->channel >= 140)
  2514. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2515. if (rf->channel <= 116)
  2516. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2517. else if (rf->channel >= 118)
  2518. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2519. }
  2520. power_bound = POWER_BOUND_5G;
  2521. ep_reg = 0x3;
  2522. }
  2523. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2524. if (info->default_power1 > power_bound)
  2525. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2526. else
  2527. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2528. if (is_type_ep)
  2529. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2530. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2531. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2532. if (info->default_power2 > power_bound)
  2533. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2534. else
  2535. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2536. if (is_type_ep)
  2537. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2538. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2539. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2540. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2541. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2542. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2543. rt2x00dev->default_ant.tx_chain_num >= 1);
  2544. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2545. rt2x00dev->default_ant.tx_chain_num == 2);
  2546. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2547. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2548. rt2x00dev->default_ant.rx_chain_num >= 1);
  2549. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2550. rt2x00dev->default_ant.rx_chain_num == 2);
  2551. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2552. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2553. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2554. if (conf_is_ht40(conf))
  2555. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2556. else
  2557. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2558. if (!is_11b) {
  2559. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2560. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2561. }
  2562. /* TODO proper frequency adjustment */
  2563. rt2800_adjust_freq_offset(rt2x00dev);
  2564. /* TODO merge with others */
  2565. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2566. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2567. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2568. /* BBP settings */
  2569. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2570. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2571. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2572. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2573. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2574. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2575. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2576. /* GLRT band configuration */
  2577. rt2800_bbp_write(rt2x00dev, 195, 128);
  2578. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2579. rt2800_bbp_write(rt2x00dev, 195, 129);
  2580. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2581. rt2800_bbp_write(rt2x00dev, 195, 130);
  2582. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2583. rt2800_bbp_write(rt2x00dev, 195, 131);
  2584. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2585. rt2800_bbp_write(rt2x00dev, 195, 133);
  2586. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2587. rt2800_bbp_write(rt2x00dev, 195, 124);
  2588. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2589. }
  2590. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2591. const unsigned int word,
  2592. const u8 value)
  2593. {
  2594. u8 chain, reg;
  2595. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2596. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2597. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2598. rt2800_bbp_write(rt2x00dev, 27, reg);
  2599. rt2800_bbp_write(rt2x00dev, word, value);
  2600. }
  2601. }
  2602. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2603. {
  2604. u8 cal;
  2605. /* TX0 IQ Gain */
  2606. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2607. if (channel <= 14)
  2608. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2609. else if (channel >= 36 && channel <= 64)
  2610. cal = rt2x00_eeprom_byte(rt2x00dev,
  2611. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2612. else if (channel >= 100 && channel <= 138)
  2613. cal = rt2x00_eeprom_byte(rt2x00dev,
  2614. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2615. else if (channel >= 140 && channel <= 165)
  2616. cal = rt2x00_eeprom_byte(rt2x00dev,
  2617. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2618. else
  2619. cal = 0;
  2620. rt2800_bbp_write(rt2x00dev, 159, cal);
  2621. /* TX0 IQ Phase */
  2622. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2623. if (channel <= 14)
  2624. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2625. else if (channel >= 36 && channel <= 64)
  2626. cal = rt2x00_eeprom_byte(rt2x00dev,
  2627. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2628. else if (channel >= 100 && channel <= 138)
  2629. cal = rt2x00_eeprom_byte(rt2x00dev,
  2630. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2631. else if (channel >= 140 && channel <= 165)
  2632. cal = rt2x00_eeprom_byte(rt2x00dev,
  2633. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2634. else
  2635. cal = 0;
  2636. rt2800_bbp_write(rt2x00dev, 159, cal);
  2637. /* TX1 IQ Gain */
  2638. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2639. if (channel <= 14)
  2640. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2641. else if (channel >= 36 && channel <= 64)
  2642. cal = rt2x00_eeprom_byte(rt2x00dev,
  2643. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2644. else if (channel >= 100 && channel <= 138)
  2645. cal = rt2x00_eeprom_byte(rt2x00dev,
  2646. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2647. else if (channel >= 140 && channel <= 165)
  2648. cal = rt2x00_eeprom_byte(rt2x00dev,
  2649. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2650. else
  2651. cal = 0;
  2652. rt2800_bbp_write(rt2x00dev, 159, cal);
  2653. /* TX1 IQ Phase */
  2654. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2655. if (channel <= 14)
  2656. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2657. else if (channel >= 36 && channel <= 64)
  2658. cal = rt2x00_eeprom_byte(rt2x00dev,
  2659. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2660. else if (channel >= 100 && channel <= 138)
  2661. cal = rt2x00_eeprom_byte(rt2x00dev,
  2662. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2663. else if (channel >= 140 && channel <= 165)
  2664. cal = rt2x00_eeprom_byte(rt2x00dev,
  2665. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2666. else
  2667. cal = 0;
  2668. rt2800_bbp_write(rt2x00dev, 159, cal);
  2669. /* FIXME: possible RX0, RX1 callibration ? */
  2670. /* RF IQ compensation control */
  2671. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2672. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2673. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2674. /* RF IQ imbalance compensation control */
  2675. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2676. cal = rt2x00_eeprom_byte(rt2x00dev,
  2677. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2678. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2679. }
  2680. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  2681. unsigned int channel,
  2682. char txpower)
  2683. {
  2684. if (rt2x00_rt(rt2x00dev, RT3593))
  2685. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  2686. if (channel <= 14)
  2687. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  2688. if (rt2x00_rt(rt2x00dev, RT3593))
  2689. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  2690. MAX_A_TXPOWER_3593);
  2691. else
  2692. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  2693. }
  2694. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2695. struct ieee80211_conf *conf,
  2696. struct rf_channel *rf,
  2697. struct channel_info *info)
  2698. {
  2699. u32 reg;
  2700. unsigned int tx_pin;
  2701. u8 bbp, rfcsr;
  2702. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2703. info->default_power1);
  2704. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2705. info->default_power2);
  2706. if (rt2x00dev->default_ant.tx_chain_num > 2)
  2707. info->default_power3 =
  2708. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2709. info->default_power3);
  2710. switch (rt2x00dev->chip.rf) {
  2711. case RF2020:
  2712. case RF3020:
  2713. case RF3021:
  2714. case RF3022:
  2715. case RF3320:
  2716. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2717. break;
  2718. case RF3052:
  2719. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2720. break;
  2721. case RF3053:
  2722. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  2723. break;
  2724. case RF3290:
  2725. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2726. break;
  2727. case RF3322:
  2728. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2729. break;
  2730. case RF3070:
  2731. case RF5360:
  2732. case RF5370:
  2733. case RF5372:
  2734. case RF5390:
  2735. case RF5392:
  2736. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2737. break;
  2738. case RF5592:
  2739. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2740. break;
  2741. default:
  2742. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2743. }
  2744. if (rt2x00_rf(rt2x00dev, RF3070) ||
  2745. rt2x00_rf(rt2x00dev, RF3290) ||
  2746. rt2x00_rf(rt2x00dev, RF3322) ||
  2747. rt2x00_rf(rt2x00dev, RF5360) ||
  2748. rt2x00_rf(rt2x00dev, RF5370) ||
  2749. rt2x00_rf(rt2x00dev, RF5372) ||
  2750. rt2x00_rf(rt2x00dev, RF5390) ||
  2751. rt2x00_rf(rt2x00dev, RF5392)) {
  2752. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2753. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2754. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2755. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2756. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2757. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2758. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2759. }
  2760. /*
  2761. * Change BBP settings
  2762. */
  2763. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2764. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2765. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2766. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2767. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2768. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  2769. if (rf->channel > 14) {
  2770. /* Disable CCK Packet detection on 5GHz */
  2771. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  2772. } else {
  2773. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2774. }
  2775. if (conf_is_ht40(conf))
  2776. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  2777. else
  2778. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  2779. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2780. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2781. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2782. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  2783. } else {
  2784. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2785. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2786. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2787. rt2800_bbp_write(rt2x00dev, 86, 0);
  2788. }
  2789. if (rf->channel <= 14) {
  2790. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2791. !rt2x00_rt(rt2x00dev, RT5392)) {
  2792. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2793. &rt2x00dev->cap_flags)) {
  2794. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2795. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2796. } else {
  2797. if (rt2x00_rt(rt2x00dev, RT3593))
  2798. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2799. else
  2800. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2801. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2802. }
  2803. if (rt2x00_rt(rt2x00dev, RT3593))
  2804. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  2805. }
  2806. } else {
  2807. if (rt2x00_rt(rt2x00dev, RT3572))
  2808. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2809. else if (rt2x00_rt(rt2x00dev, RT3593))
  2810. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  2811. else
  2812. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2813. if (rt2x00_rt(rt2x00dev, RT3593))
  2814. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  2815. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2816. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2817. else
  2818. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2819. }
  2820. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2821. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2822. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2823. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2824. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2825. if (rt2x00_rt(rt2x00dev, RT3572))
  2826. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2827. tx_pin = 0;
  2828. switch (rt2x00dev->default_ant.tx_chain_num) {
  2829. case 3:
  2830. /* Turn on tertiary PAs */
  2831. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  2832. rf->channel > 14);
  2833. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  2834. rf->channel <= 14);
  2835. /* fall-through */
  2836. case 2:
  2837. /* Turn on secondary PAs */
  2838. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2839. rf->channel > 14);
  2840. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2841. rf->channel <= 14);
  2842. /* fall-through */
  2843. case 1:
  2844. /* Turn on primary PAs */
  2845. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  2846. rf->channel > 14);
  2847. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2848. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2849. else
  2850. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2851. rf->channel <= 14);
  2852. break;
  2853. }
  2854. switch (rt2x00dev->default_ant.rx_chain_num) {
  2855. case 3:
  2856. /* Turn on tertiary LNAs */
  2857. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  2858. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  2859. /* fall-through */
  2860. case 2:
  2861. /* Turn on secondary LNAs */
  2862. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2863. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2864. /* fall-through */
  2865. case 1:
  2866. /* Turn on primary LNAs */
  2867. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2868. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2869. break;
  2870. }
  2871. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2872. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2873. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2874. if (rt2x00_rt(rt2x00dev, RT3572))
  2875. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2876. if (rt2x00_rt(rt2x00dev, RT3593)) {
  2877. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  2878. /* Band selection */
  2879. if (rt2x00_is_usb(rt2x00dev) ||
  2880. rt2x00_is_pcie(rt2x00dev)) {
  2881. /* GPIO #8 controls all paths */
  2882. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  2883. if (rf->channel <= 14)
  2884. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  2885. else
  2886. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  2887. }
  2888. /* LNA PE control. */
  2889. if (rt2x00_is_usb(rt2x00dev)) {
  2890. /* GPIO #4 controls PE0 and PE1,
  2891. * GPIO #7 controls PE2
  2892. */
  2893. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2894. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2895. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2896. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2897. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2898. /* GPIO #4 controls PE0, PE1 and PE2 */
  2899. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2900. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2901. }
  2902. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2903. /* AGC init */
  2904. if (rf->channel <= 14)
  2905. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  2906. else
  2907. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2908. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2909. usleep_range(1000, 1500);
  2910. }
  2911. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2912. rt2800_bbp_write(rt2x00dev, 195, 141);
  2913. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2914. /* AGC init */
  2915. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2916. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2917. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2918. }
  2919. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2920. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2921. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2922. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2923. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2924. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2925. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2926. if (conf_is_ht40(conf)) {
  2927. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2928. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2929. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2930. } else {
  2931. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2932. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2933. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2934. }
  2935. }
  2936. msleep(1);
  2937. /*
  2938. * Clear channel statistic counters
  2939. */
  2940. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2941. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2942. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2943. /*
  2944. * Clear update flag
  2945. */
  2946. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2947. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2948. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2949. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2950. }
  2951. }
  2952. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2953. {
  2954. u8 tssi_bounds[9];
  2955. u8 current_tssi;
  2956. u16 eeprom;
  2957. u8 step;
  2958. int i;
  2959. /*
  2960. * First check if temperature compensation is supported.
  2961. */
  2962. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2963. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  2964. return 0;
  2965. /*
  2966. * Read TSSI boundaries for temperature compensation from
  2967. * the EEPROM.
  2968. *
  2969. * Array idx 0 1 2 3 4 5 6 7 8
  2970. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2971. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2972. */
  2973. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2974. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2975. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2976. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2977. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2978. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2979. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2980. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2981. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2982. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2983. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2984. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2985. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2986. EEPROM_TSSI_BOUND_BG3_REF);
  2987. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2988. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2989. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2990. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2991. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2992. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2993. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2994. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2995. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2996. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2997. step = rt2x00_get_field16(eeprom,
  2998. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2999. } else {
  3000. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  3001. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3002. EEPROM_TSSI_BOUND_A1_MINUS4);
  3003. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3004. EEPROM_TSSI_BOUND_A1_MINUS3);
  3005. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  3006. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3007. EEPROM_TSSI_BOUND_A2_MINUS2);
  3008. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3009. EEPROM_TSSI_BOUND_A2_MINUS1);
  3010. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  3011. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3012. EEPROM_TSSI_BOUND_A3_REF);
  3013. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3014. EEPROM_TSSI_BOUND_A3_PLUS1);
  3015. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  3016. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3017. EEPROM_TSSI_BOUND_A4_PLUS2);
  3018. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3019. EEPROM_TSSI_BOUND_A4_PLUS3);
  3020. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  3021. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3022. EEPROM_TSSI_BOUND_A5_PLUS4);
  3023. step = rt2x00_get_field16(eeprom,
  3024. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3025. }
  3026. /*
  3027. * Check if temperature compensation is supported.
  3028. */
  3029. if (tssi_bounds[4] == 0xff || step == 0xff)
  3030. return 0;
  3031. /*
  3032. * Read current TSSI (BBP 49).
  3033. */
  3034. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  3035. /*
  3036. * Compare TSSI value (BBP49) with the compensation boundaries
  3037. * from the EEPROM and increase or decrease tx power.
  3038. */
  3039. for (i = 0; i <= 3; i++) {
  3040. if (current_tssi > tssi_bounds[i])
  3041. break;
  3042. }
  3043. if (i == 4) {
  3044. for (i = 8; i >= 5; i--) {
  3045. if (current_tssi < tssi_bounds[i])
  3046. break;
  3047. }
  3048. }
  3049. return (i - 4) * step;
  3050. }
  3051. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3052. enum ieee80211_band band)
  3053. {
  3054. u16 eeprom;
  3055. u8 comp_en;
  3056. u8 comp_type;
  3057. int comp_value = 0;
  3058. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  3059. /*
  3060. * HT40 compensation not required.
  3061. */
  3062. if (eeprom == 0xffff ||
  3063. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3064. return 0;
  3065. if (band == IEEE80211_BAND_2GHZ) {
  3066. comp_en = rt2x00_get_field16(eeprom,
  3067. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3068. if (comp_en) {
  3069. comp_type = rt2x00_get_field16(eeprom,
  3070. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3071. comp_value = rt2x00_get_field16(eeprom,
  3072. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3073. if (!comp_type)
  3074. comp_value = -comp_value;
  3075. }
  3076. } else {
  3077. comp_en = rt2x00_get_field16(eeprom,
  3078. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3079. if (comp_en) {
  3080. comp_type = rt2x00_get_field16(eeprom,
  3081. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3082. comp_value = rt2x00_get_field16(eeprom,
  3083. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3084. if (!comp_type)
  3085. comp_value = -comp_value;
  3086. }
  3087. }
  3088. return comp_value;
  3089. }
  3090. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3091. int power_level, int max_power)
  3092. {
  3093. int delta;
  3094. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  3095. return 0;
  3096. /*
  3097. * XXX: We don't know the maximum transmit power of our hardware since
  3098. * the EEPROM doesn't expose it. We only know that we are calibrated
  3099. * to 100% tx power.
  3100. *
  3101. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3102. * the current channel is our maximum and if we are requested to lower
  3103. * the value we just reduce our tx power accordingly.
  3104. */
  3105. delta = power_level - max_power;
  3106. return min(delta, 0);
  3107. }
  3108. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3109. enum ieee80211_band band, int power_level,
  3110. u8 txpower, int delta)
  3111. {
  3112. u16 eeprom;
  3113. u8 criterion;
  3114. u8 eirp_txpower;
  3115. u8 eirp_txpower_criterion;
  3116. u8 reg_limit;
  3117. if (rt2x00_rt(rt2x00dev, RT3593))
  3118. return min_t(u8, txpower, 0xc);
  3119. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  3120. /*
  3121. * Check if eirp txpower exceed txpower_limit.
  3122. * We use OFDM 6M as criterion and its eirp txpower
  3123. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3124. * .11b data rate need add additional 4dbm
  3125. * when calculating eirp txpower.
  3126. */
  3127. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3128. 1, &eeprom);
  3129. criterion = rt2x00_get_field16(eeprom,
  3130. EEPROM_TXPOWER_BYRATE_RATE0);
  3131. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  3132. &eeprom);
  3133. if (band == IEEE80211_BAND_2GHZ)
  3134. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3135. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3136. else
  3137. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3138. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3139. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3140. (is_rate_b ? 4 : 0) + delta;
  3141. reg_limit = (eirp_txpower > power_level) ?
  3142. (eirp_txpower - power_level) : 0;
  3143. } else
  3144. reg_limit = 0;
  3145. txpower = max(0, txpower + delta - reg_limit);
  3146. return min_t(u8, txpower, 0xc);
  3147. }
  3148. enum {
  3149. TX_PWR_CFG_0_IDX,
  3150. TX_PWR_CFG_1_IDX,
  3151. TX_PWR_CFG_2_IDX,
  3152. TX_PWR_CFG_3_IDX,
  3153. TX_PWR_CFG_4_IDX,
  3154. TX_PWR_CFG_5_IDX,
  3155. TX_PWR_CFG_6_IDX,
  3156. TX_PWR_CFG_7_IDX,
  3157. TX_PWR_CFG_8_IDX,
  3158. TX_PWR_CFG_9_IDX,
  3159. TX_PWR_CFG_0_EXT_IDX,
  3160. TX_PWR_CFG_1_EXT_IDX,
  3161. TX_PWR_CFG_2_EXT_IDX,
  3162. TX_PWR_CFG_3_EXT_IDX,
  3163. TX_PWR_CFG_4_EXT_IDX,
  3164. TX_PWR_CFG_IDX_COUNT,
  3165. };
  3166. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3167. struct ieee80211_channel *chan,
  3168. int power_level)
  3169. {
  3170. u8 txpower;
  3171. u16 eeprom;
  3172. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3173. unsigned int offset;
  3174. enum ieee80211_band band = chan->band;
  3175. int delta;
  3176. int i;
  3177. memset(regs, '\0', sizeof(regs));
  3178. /* TODO: adapt TX power reduction from the rt28xx code */
  3179. /* calculate temperature compensation delta */
  3180. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3181. if (band == IEEE80211_BAND_5GHZ)
  3182. offset = 16;
  3183. else
  3184. offset = 0;
  3185. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3186. offset += 8;
  3187. /* read the next four txpower values */
  3188. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3189. offset, &eeprom);
  3190. /* CCK 1MBS,2MBS */
  3191. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3192. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3193. txpower, delta);
  3194. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3195. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3196. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3197. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3198. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3199. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3200. /* CCK 5.5MBS,11MBS */
  3201. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3202. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3203. txpower, delta);
  3204. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3205. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3206. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3207. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3208. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3209. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3210. /* OFDM 6MBS,9MBS */
  3211. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3212. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3213. txpower, delta);
  3214. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3215. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3216. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3217. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3218. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3219. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3220. /* OFDM 12MBS,18MBS */
  3221. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3222. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3223. txpower, delta);
  3224. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3225. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3226. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3227. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3228. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3229. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3230. /* read the next four txpower values */
  3231. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3232. offset + 1, &eeprom);
  3233. /* OFDM 24MBS,36MBS */
  3234. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3235. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3236. txpower, delta);
  3237. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3238. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3239. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3240. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3241. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3242. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3243. /* OFDM 48MBS */
  3244. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3245. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3246. txpower, delta);
  3247. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3248. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3249. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3250. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3251. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3252. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3253. /* OFDM 54MBS */
  3254. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3255. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3256. txpower, delta);
  3257. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3258. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3259. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3260. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3261. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3262. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3263. /* read the next four txpower values */
  3264. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3265. offset + 2, &eeprom);
  3266. /* MCS 0,1 */
  3267. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3268. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3269. txpower, delta);
  3270. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3271. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3272. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3273. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3274. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3275. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3276. /* MCS 2,3 */
  3277. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3278. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3279. txpower, delta);
  3280. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3281. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3282. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3283. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3284. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3285. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3286. /* MCS 4,5 */
  3287. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3288. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3289. txpower, delta);
  3290. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3291. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3292. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3293. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3294. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3295. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3296. /* MCS 6 */
  3297. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3298. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3299. txpower, delta);
  3300. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3301. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3302. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3303. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3304. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3305. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3306. /* read the next four txpower values */
  3307. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3308. offset + 3, &eeprom);
  3309. /* MCS 7 */
  3310. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3311. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3312. txpower, delta);
  3313. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3314. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3315. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3316. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3317. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3318. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3319. /* MCS 8,9 */
  3320. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3321. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3322. txpower, delta);
  3323. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3324. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3325. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3326. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3327. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3328. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3329. /* MCS 10,11 */
  3330. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3331. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3332. txpower, delta);
  3333. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3334. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3335. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3336. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3337. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3338. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3339. /* MCS 12,13 */
  3340. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3341. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3342. txpower, delta);
  3343. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3344. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3345. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3346. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3347. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3348. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3349. /* read the next four txpower values */
  3350. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3351. offset + 4, &eeprom);
  3352. /* MCS 14 */
  3353. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3354. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3355. txpower, delta);
  3356. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3357. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3358. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3359. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3360. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3361. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3362. /* MCS 15 */
  3363. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3364. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3365. txpower, delta);
  3366. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3367. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3368. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3369. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3370. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3371. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3372. /* MCS 16,17 */
  3373. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3374. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3375. txpower, delta);
  3376. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3377. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3378. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3379. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3380. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3381. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3382. /* MCS 18,19 */
  3383. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3384. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3385. txpower, delta);
  3386. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3387. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3388. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3389. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3390. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3391. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3392. /* read the next four txpower values */
  3393. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3394. offset + 5, &eeprom);
  3395. /* MCS 20,21 */
  3396. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3397. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3398. txpower, delta);
  3399. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3400. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3401. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3402. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3403. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3404. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3405. /* MCS 22 */
  3406. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3407. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3408. txpower, delta);
  3409. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3410. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3411. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3412. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3413. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3414. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3415. /* MCS 23 */
  3416. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3417. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3418. txpower, delta);
  3419. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3420. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3421. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3422. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3423. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3424. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3425. /* read the next four txpower values */
  3426. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3427. offset + 6, &eeprom);
  3428. /* STBC, MCS 0,1 */
  3429. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3430. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3431. txpower, delta);
  3432. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3433. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3434. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3435. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3436. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3437. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3438. /* STBC, MCS 2,3 */
  3439. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3440. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3441. txpower, delta);
  3442. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3443. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3444. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3445. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3446. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3447. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3448. /* STBC, MCS 4,5 */
  3449. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3450. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3451. txpower, delta);
  3452. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3453. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3454. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3455. txpower);
  3456. /* STBC, MCS 6 */
  3457. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3458. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3459. txpower, delta);
  3460. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3461. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3462. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3463. txpower);
  3464. /* read the next four txpower values */
  3465. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3466. offset + 7, &eeprom);
  3467. /* STBC, MCS 7 */
  3468. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3469. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3470. txpower, delta);
  3471. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3472. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3473. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3474. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3475. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3476. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3477. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3478. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3479. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3480. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3481. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3482. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3483. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3484. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3485. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3486. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3487. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3488. regs[TX_PWR_CFG_0_EXT_IDX]);
  3489. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3490. regs[TX_PWR_CFG_1_EXT_IDX]);
  3491. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3492. regs[TX_PWR_CFG_2_EXT_IDX]);
  3493. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3494. regs[TX_PWR_CFG_3_EXT_IDX]);
  3495. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3496. regs[TX_PWR_CFG_4_EXT_IDX]);
  3497. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3498. rt2x00_dbg(rt2x00dev,
  3499. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3500. (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
  3501. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3502. '4' : '2',
  3503. (i > TX_PWR_CFG_9_IDX) ?
  3504. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3505. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3506. (unsigned long) regs[i]);
  3507. }
  3508. /*
  3509. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  3510. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  3511. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  3512. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  3513. * Reference per rate transmit power values are located in the EEPROM at
  3514. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  3515. * current conditions (i.e. band, bandwidth, temperature, user settings).
  3516. */
  3517. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  3518. struct ieee80211_channel *chan,
  3519. int power_level)
  3520. {
  3521. u8 txpower, r1;
  3522. u16 eeprom;
  3523. u32 reg, offset;
  3524. int i, is_rate_b, delta, power_ctrl;
  3525. enum ieee80211_band band = chan->band;
  3526. /*
  3527. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  3528. * value read from EEPROM (different for 2GHz and for 5GHz).
  3529. */
  3530. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3531. /*
  3532. * Calculate temperature compensation. Depends on measurement of current
  3533. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  3534. * to temperature or maybe other factors) is smaller or bigger than
  3535. * expected. We adjust it, based on TSSI reference and boundaries values
  3536. * provided in EEPROM.
  3537. */
  3538. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  3539. /*
  3540. * Decrease power according to user settings, on devices with unknown
  3541. * maximum tx power. For other devices we take user power_level into
  3542. * consideration on rt2800_compensate_txpower().
  3543. */
  3544. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  3545. chan->max_power);
  3546. /*
  3547. * BBP_R1 controls TX power for all rates, it allow to set the following
  3548. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  3549. *
  3550. * TODO: we do not use +6 dBm option to do not increase power beyond
  3551. * regulatory limit, however this could be utilized for devices with
  3552. * CAPABILITY_POWER_LIMIT.
  3553. *
  3554. * TODO: add different temperature compensation code for RT3290 & RT5390
  3555. * to allow to use BBP_R1 for those chips.
  3556. */
  3557. if (!rt2x00_rt(rt2x00dev, RT3290) &&
  3558. !rt2x00_rt(rt2x00dev, RT5390)) {
  3559. rt2800_bbp_read(rt2x00dev, 1, &r1);
  3560. if (delta <= -12) {
  3561. power_ctrl = 2;
  3562. delta += 12;
  3563. } else if (delta <= -6) {
  3564. power_ctrl = 1;
  3565. delta += 6;
  3566. } else {
  3567. power_ctrl = 0;
  3568. }
  3569. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  3570. rt2800_bbp_write(rt2x00dev, 1, r1);
  3571. }
  3572. offset = TX_PWR_CFG_0;
  3573. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  3574. /* just to be safe */
  3575. if (offset > TX_PWR_CFG_4)
  3576. break;
  3577. rt2800_register_read(rt2x00dev, offset, &reg);
  3578. /* read the next four txpower values */
  3579. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3580. i, &eeprom);
  3581. is_rate_b = i ? 0 : 1;
  3582. /*
  3583. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  3584. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  3585. * TX_PWR_CFG_4: unknown
  3586. */
  3587. txpower = rt2x00_get_field16(eeprom,
  3588. EEPROM_TXPOWER_BYRATE_RATE0);
  3589. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3590. power_level, txpower, delta);
  3591. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  3592. /*
  3593. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  3594. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  3595. * TX_PWR_CFG_4: unknown
  3596. */
  3597. txpower = rt2x00_get_field16(eeprom,
  3598. EEPROM_TXPOWER_BYRATE_RATE1);
  3599. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3600. power_level, txpower, delta);
  3601. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  3602. /*
  3603. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  3604. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  3605. * TX_PWR_CFG_4: unknown
  3606. */
  3607. txpower = rt2x00_get_field16(eeprom,
  3608. EEPROM_TXPOWER_BYRATE_RATE2);
  3609. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3610. power_level, txpower, delta);
  3611. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  3612. /*
  3613. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  3614. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  3615. * TX_PWR_CFG_4: unknown
  3616. */
  3617. txpower = rt2x00_get_field16(eeprom,
  3618. EEPROM_TXPOWER_BYRATE_RATE3);
  3619. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3620. power_level, txpower, delta);
  3621. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  3622. /* read the next four txpower values */
  3623. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3624. i + 1, &eeprom);
  3625. is_rate_b = 0;
  3626. /*
  3627. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  3628. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  3629. * TX_PWR_CFG_4: unknown
  3630. */
  3631. txpower = rt2x00_get_field16(eeprom,
  3632. EEPROM_TXPOWER_BYRATE_RATE0);
  3633. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3634. power_level, txpower, delta);
  3635. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  3636. /*
  3637. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  3638. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  3639. * TX_PWR_CFG_4: unknown
  3640. */
  3641. txpower = rt2x00_get_field16(eeprom,
  3642. EEPROM_TXPOWER_BYRATE_RATE1);
  3643. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3644. power_level, txpower, delta);
  3645. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  3646. /*
  3647. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  3648. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  3649. * TX_PWR_CFG_4: unknown
  3650. */
  3651. txpower = rt2x00_get_field16(eeprom,
  3652. EEPROM_TXPOWER_BYRATE_RATE2);
  3653. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3654. power_level, txpower, delta);
  3655. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  3656. /*
  3657. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  3658. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  3659. * TX_PWR_CFG_4: unknown
  3660. */
  3661. txpower = rt2x00_get_field16(eeprom,
  3662. EEPROM_TXPOWER_BYRATE_RATE3);
  3663. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3664. power_level, txpower, delta);
  3665. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  3666. rt2800_register_write(rt2x00dev, offset, reg);
  3667. /* next TX_PWR_CFG register */
  3668. offset += 4;
  3669. }
  3670. }
  3671. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  3672. struct ieee80211_channel *chan,
  3673. int power_level)
  3674. {
  3675. if (rt2x00_rt(rt2x00dev, RT3593))
  3676. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  3677. else
  3678. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  3679. }
  3680. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  3681. {
  3682. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  3683. rt2x00dev->tx_power);
  3684. }
  3685. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  3686. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  3687. {
  3688. u32 tx_pin;
  3689. u8 rfcsr;
  3690. /*
  3691. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  3692. * designed to be controlled in oscillation frequency by a voltage
  3693. * input. Maybe the temperature will affect the frequency of
  3694. * oscillation to be shifted. The VCO calibration will be called
  3695. * periodically to adjust the frequency to be precision.
  3696. */
  3697. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3698. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  3699. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3700. switch (rt2x00dev->chip.rf) {
  3701. case RF2020:
  3702. case RF3020:
  3703. case RF3021:
  3704. case RF3022:
  3705. case RF3320:
  3706. case RF3052:
  3707. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  3708. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  3709. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  3710. break;
  3711. case RF3053:
  3712. case RF3070:
  3713. case RF3290:
  3714. case RF5360:
  3715. case RF5370:
  3716. case RF5372:
  3717. case RF5390:
  3718. case RF5392:
  3719. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3720. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3721. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3722. break;
  3723. default:
  3724. return;
  3725. }
  3726. mdelay(1);
  3727. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3728. if (rt2x00dev->rf_channel <= 14) {
  3729. switch (rt2x00dev->default_ant.tx_chain_num) {
  3730. case 3:
  3731. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  3732. /* fall through */
  3733. case 2:
  3734. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  3735. /* fall through */
  3736. case 1:
  3737. default:
  3738. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3739. break;
  3740. }
  3741. } else {
  3742. switch (rt2x00dev->default_ant.tx_chain_num) {
  3743. case 3:
  3744. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  3745. /* fall through */
  3746. case 2:
  3747. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  3748. /* fall through */
  3749. case 1:
  3750. default:
  3751. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  3752. break;
  3753. }
  3754. }
  3755. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3756. }
  3757. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  3758. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  3759. struct rt2x00lib_conf *libconf)
  3760. {
  3761. u32 reg;
  3762. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3763. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  3764. libconf->conf->short_frame_max_tx_count);
  3765. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  3766. libconf->conf->long_frame_max_tx_count);
  3767. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3768. }
  3769. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  3770. struct rt2x00lib_conf *libconf)
  3771. {
  3772. enum dev_state state =
  3773. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  3774. STATE_SLEEP : STATE_AWAKE;
  3775. u32 reg;
  3776. if (state == STATE_SLEEP) {
  3777. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  3778. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3779. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  3780. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  3781. libconf->conf->listen_interval - 1);
  3782. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  3783. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3784. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3785. } else {
  3786. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3787. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  3788. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  3789. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  3790. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3791. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3792. }
  3793. }
  3794. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  3795. struct rt2x00lib_conf *libconf,
  3796. const unsigned int flags)
  3797. {
  3798. /* Always recalculate LNA gain before changing configuration */
  3799. rt2800_config_lna_gain(rt2x00dev, libconf);
  3800. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  3801. rt2800_config_channel(rt2x00dev, libconf->conf,
  3802. &libconf->rf, &libconf->channel);
  3803. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3804. libconf->conf->power_level);
  3805. }
  3806. if (flags & IEEE80211_CONF_CHANGE_POWER)
  3807. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3808. libconf->conf->power_level);
  3809. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3810. rt2800_config_retry_limit(rt2x00dev, libconf);
  3811. if (flags & IEEE80211_CONF_CHANGE_PS)
  3812. rt2800_config_ps(rt2x00dev, libconf);
  3813. }
  3814. EXPORT_SYMBOL_GPL(rt2800_config);
  3815. /*
  3816. * Link tuning
  3817. */
  3818. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3819. {
  3820. u32 reg;
  3821. /*
  3822. * Update FCS error count from register.
  3823. */
  3824. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3825. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  3826. }
  3827. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  3828. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  3829. {
  3830. u8 vgc;
  3831. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  3832. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3833. rt2x00_rt(rt2x00dev, RT3071) ||
  3834. rt2x00_rt(rt2x00dev, RT3090) ||
  3835. rt2x00_rt(rt2x00dev, RT3290) ||
  3836. rt2x00_rt(rt2x00dev, RT3390) ||
  3837. rt2x00_rt(rt2x00dev, RT3572) ||
  3838. rt2x00_rt(rt2x00dev, RT3593) ||
  3839. rt2x00_rt(rt2x00dev, RT5390) ||
  3840. rt2x00_rt(rt2x00dev, RT5392) ||
  3841. rt2x00_rt(rt2x00dev, RT5592))
  3842. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  3843. else
  3844. vgc = 0x2e + rt2x00dev->lna_gain;
  3845. } else { /* 5GHZ band */
  3846. if (rt2x00_rt(rt2x00dev, RT3572))
  3847. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  3848. else if (rt2x00_rt(rt2x00dev, RT3593))
  3849. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  3850. else if (rt2x00_rt(rt2x00dev, RT5592))
  3851. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  3852. else {
  3853. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3854. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  3855. else
  3856. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  3857. }
  3858. }
  3859. return vgc;
  3860. }
  3861. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  3862. struct link_qual *qual, u8 vgc_level)
  3863. {
  3864. if (qual->vgc_level != vgc_level) {
  3865. if (rt2x00_rt(rt2x00dev, RT5592)) {
  3866. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  3867. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  3868. } else
  3869. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  3870. qual->vgc_level = vgc_level;
  3871. qual->vgc_level_reg = vgc_level;
  3872. }
  3873. }
  3874. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3875. {
  3876. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  3877. }
  3878. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  3879. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  3880. const u32 count)
  3881. {
  3882. u8 vgc;
  3883. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  3884. return;
  3885. /*
  3886. * When RSSI is better then -80 increase VGC level with 0x10, except
  3887. * for rt5592 chip.
  3888. */
  3889. vgc = rt2800_get_default_vgc(rt2x00dev);
  3890. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  3891. vgc += 0x20;
  3892. else if (qual->rssi > -80)
  3893. vgc += 0x10;
  3894. rt2800_set_vgc(rt2x00dev, qual, vgc);
  3895. }
  3896. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  3897. /*
  3898. * Initialization functions.
  3899. */
  3900. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  3901. {
  3902. u32 reg;
  3903. u16 eeprom;
  3904. unsigned int i;
  3905. int ret;
  3906. rt2800_disable_wpdma(rt2x00dev);
  3907. ret = rt2800_drv_init_registers(rt2x00dev);
  3908. if (ret)
  3909. return ret;
  3910. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  3911. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0,
  3912. rt2800_get_beacon_offset(rt2x00dev, 0));
  3913. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1,
  3914. rt2800_get_beacon_offset(rt2x00dev, 1));
  3915. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2,
  3916. rt2800_get_beacon_offset(rt2x00dev, 2));
  3917. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3,
  3918. rt2800_get_beacon_offset(rt2x00dev, 3));
  3919. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  3920. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  3921. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4,
  3922. rt2800_get_beacon_offset(rt2x00dev, 4));
  3923. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5,
  3924. rt2800_get_beacon_offset(rt2x00dev, 5));
  3925. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6,
  3926. rt2800_get_beacon_offset(rt2x00dev, 6));
  3927. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7,
  3928. rt2800_get_beacon_offset(rt2x00dev, 7));
  3929. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  3930. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  3931. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  3932. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  3933. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  3934. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  3935. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  3936. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  3937. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  3938. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  3939. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  3940. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  3941. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  3942. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  3943. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  3944. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  3945. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  3946. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3947. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  3948. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  3949. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  3950. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  3951. }
  3952. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  3953. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  3954. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3955. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3956. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3957. }
  3958. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3959. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3960. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3961. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3962. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3963. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3964. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3965. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3966. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3967. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3968. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3969. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3970. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3971. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3972. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3973. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3974. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3975. }
  3976. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3977. rt2x00_rt(rt2x00dev, RT3090) ||
  3978. rt2x00_rt(rt2x00dev, RT3290) ||
  3979. rt2x00_rt(rt2x00dev, RT3390)) {
  3980. if (rt2x00_rt(rt2x00dev, RT3290))
  3981. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3982. 0x00000404);
  3983. else
  3984. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3985. 0x00000400);
  3986. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3987. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3988. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3989. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3990. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3991. &eeprom);
  3992. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3993. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3994. 0x0000002c);
  3995. else
  3996. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3997. 0x0000000f);
  3998. } else {
  3999. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4000. }
  4001. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  4002. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4003. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4004. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4005. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  4006. } else {
  4007. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4008. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4009. }
  4010. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  4011. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4012. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4013. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  4014. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  4015. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4016. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4017. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4018. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  4019. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4020. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4021. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  4022. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4023. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4024. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  4025. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4026. &eeprom);
  4027. if (rt2x00_get_field16(eeprom,
  4028. EEPROM_NIC_CONF1_DAC_TEST))
  4029. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4030. 0x0000001f);
  4031. else
  4032. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4033. 0x0000000f);
  4034. } else {
  4035. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4036. 0x00000000);
  4037. }
  4038. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  4039. rt2x00_rt(rt2x00dev, RT5392) ||
  4040. rt2x00_rt(rt2x00dev, RT5592)) {
  4041. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4042. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4043. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4044. } else {
  4045. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  4046. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4047. }
  4048. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  4049. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4050. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4051. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4052. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4053. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4054. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4055. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4056. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4057. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4058. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  4059. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4060. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4061. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4062. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4063. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  4064. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4065. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4066. rt2x00_rt(rt2x00dev, RT2883) ||
  4067. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  4068. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  4069. else
  4070. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  4071. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  4072. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  4073. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4074. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  4075. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4076. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4077. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4078. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4079. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4080. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4081. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4082. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4083. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4084. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4085. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  4086. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  4087. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4088. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4089. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4090. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4091. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4092. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  4093. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4094. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4095. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  4096. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4097. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  4098. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4099. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4100. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4101. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4102. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4103. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4104. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4105. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4106. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4107. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4108. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4109. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4110. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4111. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4112. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4113. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4114. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4115. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4116. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4117. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4118. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4119. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4120. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4121. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4122. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4123. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4124. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4125. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4126. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4127. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  4128. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4129. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4130. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4131. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4132. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4133. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4134. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4135. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4136. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4137. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4138. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4139. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  4140. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4141. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4142. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4143. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4144. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4145. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4146. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4147. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4148. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4149. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4150. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4151. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  4152. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4153. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4154. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4155. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4156. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4157. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4158. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4159. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4160. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4161. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4162. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4163. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  4164. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4165. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4166. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4167. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4168. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4169. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4170. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4171. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4172. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4173. if (rt2x00_is_usb(rt2x00dev)) {
  4174. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4175. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4176. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4177. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4178. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4179. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4180. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4181. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4182. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4183. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4184. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4185. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4186. }
  4187. /*
  4188. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4189. * although it is reserved.
  4190. */
  4191. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  4192. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4193. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4194. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4195. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4196. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4197. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4198. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4199. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4200. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4201. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4202. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4203. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4204. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4205. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4206. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  4207. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4208. IEEE80211_MAX_RTS_THRESHOLD);
  4209. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  4210. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4211. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4212. /*
  4213. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4214. * time should be set to 16. However, the original Ralink driver uses
  4215. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4216. * connection problems with 11g + CTS protection. Hence, use the same
  4217. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4218. */
  4219. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  4220. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4221. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4222. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4223. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4224. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4225. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4226. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4227. /*
  4228. * ASIC will keep garbage value after boot, clear encryption keys.
  4229. */
  4230. for (i = 0; i < 4; i++)
  4231. rt2800_register_write(rt2x00dev,
  4232. SHARED_KEY_MODE_ENTRY(i), 0);
  4233. for (i = 0; i < 256; i++) {
  4234. rt2800_config_wcid(rt2x00dev, NULL, i);
  4235. rt2800_delete_wcid_attr(rt2x00dev, i);
  4236. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4237. }
  4238. /*
  4239. * Clear all beacons
  4240. */
  4241. for (i = 0; i < 8; i++)
  4242. rt2800_clear_beacon_register(rt2x00dev, i);
  4243. if (rt2x00_is_usb(rt2x00dev)) {
  4244. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4245. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4246. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4247. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4248. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4249. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4250. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4251. }
  4252. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  4253. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4254. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4255. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4256. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4257. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4258. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4259. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4260. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4261. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4262. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  4263. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4264. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4265. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4266. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4267. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4268. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4269. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4270. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4271. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4272. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  4273. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4274. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4275. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4276. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4277. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4278. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4279. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4280. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4281. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4282. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  4283. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4284. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4285. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4286. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4287. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4288. /*
  4289. * Do not force the BA window size, we use the TXWI to set it
  4290. */
  4291. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  4292. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4293. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4294. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4295. /*
  4296. * We must clear the error counters.
  4297. * These registers are cleared on read,
  4298. * so we may pass a useless variable to store the value.
  4299. */
  4300. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4301. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  4302. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  4303. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  4304. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  4305. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  4306. /*
  4307. * Setup leadtime for pre tbtt interrupt to 6ms
  4308. */
  4309. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  4310. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4311. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4312. /*
  4313. * Set up channel statistics timer
  4314. */
  4315. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  4316. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4317. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4318. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4319. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4320. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4321. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4322. return 0;
  4323. }
  4324. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4325. {
  4326. unsigned int i;
  4327. u32 reg;
  4328. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4329. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  4330. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4331. return 0;
  4332. udelay(REGISTER_BUSY_DELAY);
  4333. }
  4334. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4335. return -EACCES;
  4336. }
  4337. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4338. {
  4339. unsigned int i;
  4340. u8 value;
  4341. /*
  4342. * BBP was enabled after firmware was loaded,
  4343. * but we need to reactivate it now.
  4344. */
  4345. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4346. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4347. msleep(1);
  4348. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4349. rt2800_bbp_read(rt2x00dev, 0, &value);
  4350. if ((value != 0xff) && (value != 0x00))
  4351. return 0;
  4352. udelay(REGISTER_BUSY_DELAY);
  4353. }
  4354. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4355. return -EACCES;
  4356. }
  4357. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4358. {
  4359. u8 value;
  4360. rt2800_bbp_read(rt2x00dev, 4, &value);
  4361. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4362. rt2800_bbp_write(rt2x00dev, 4, value);
  4363. }
  4364. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4365. {
  4366. rt2800_bbp_write(rt2x00dev, 142, 1);
  4367. rt2800_bbp_write(rt2x00dev, 143, 57);
  4368. }
  4369. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4370. {
  4371. const u8 glrt_table[] = {
  4372. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4373. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4374. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4375. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4376. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4377. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4378. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4379. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4380. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4381. };
  4382. int i;
  4383. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4384. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4385. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4386. }
  4387. };
  4388. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4389. {
  4390. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4391. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4392. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4393. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4394. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4395. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4396. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4397. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4398. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4399. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4400. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4401. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4402. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4403. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4404. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4405. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4406. }
  4407. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4408. {
  4409. u16 eeprom;
  4410. u8 value;
  4411. rt2800_bbp_read(rt2x00dev, 138, &value);
  4412. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4413. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4414. value |= 0x20;
  4415. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4416. value &= ~0x02;
  4417. rt2800_bbp_write(rt2x00dev, 138, value);
  4418. }
  4419. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  4420. {
  4421. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4422. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4423. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4424. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4425. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4426. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4427. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4428. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4429. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4430. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4431. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4432. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4433. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4434. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4435. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4436. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  4437. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4438. }
  4439. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  4440. {
  4441. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4442. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4443. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  4444. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  4445. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  4446. } else {
  4447. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4448. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4449. }
  4450. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4451. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4452. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4453. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4454. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  4455. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4456. else
  4457. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4458. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4459. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4460. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4461. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4462. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4463. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4464. }
  4465. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  4466. {
  4467. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4468. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4469. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4470. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4471. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4472. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4473. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4474. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4475. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4476. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4477. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4478. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4479. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4480. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4481. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  4482. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  4483. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  4484. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4485. else
  4486. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4487. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4488. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4489. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4490. rt2x00_rt(rt2x00dev, RT3090))
  4491. rt2800_disable_unused_dac_adc(rt2x00dev);
  4492. }
  4493. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  4494. {
  4495. u8 value;
  4496. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4497. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4498. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4499. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4500. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4501. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4502. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4503. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4504. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4505. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  4506. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4507. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  4508. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  4509. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  4510. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4511. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4512. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4513. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4514. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4515. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4516. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4517. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4518. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4519. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  4520. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4521. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4522. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  4523. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  4524. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  4525. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  4526. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  4527. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  4528. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  4529. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  4530. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  4531. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  4532. rt2800_bbp_read(rt2x00dev, 47, &value);
  4533. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  4534. rt2800_bbp_write(rt2x00dev, 47, value);
  4535. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  4536. rt2800_bbp_read(rt2x00dev, 3, &value);
  4537. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  4538. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  4539. rt2800_bbp_write(rt2x00dev, 3, value);
  4540. }
  4541. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  4542. {
  4543. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  4544. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  4545. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4546. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  4547. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4548. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4549. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4550. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4551. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4552. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4553. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4554. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4555. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4556. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4557. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4558. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4559. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4560. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4561. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4562. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4563. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4564. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4565. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4566. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4567. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4568. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  4569. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  4570. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  4571. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4572. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  4573. /* Set ITxBF timeout to 0x9c40=1000msec */
  4574. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  4575. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  4576. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  4577. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  4578. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  4579. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  4580. /* Reprogram the inband interface to put right values in RXWI */
  4581. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  4582. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  4583. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  4584. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  4585. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  4586. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  4587. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  4588. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  4589. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  4590. }
  4591. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  4592. {
  4593. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4594. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4595. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4596. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4597. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4598. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4599. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4600. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4601. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4602. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4603. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4604. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4605. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4606. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4607. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  4608. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4609. else
  4610. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4611. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4612. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4613. rt2800_disable_unused_dac_adc(rt2x00dev);
  4614. }
  4615. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  4616. {
  4617. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4618. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4619. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4620. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4621. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4622. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4623. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4624. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4625. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4626. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4627. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4628. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4629. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4630. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4631. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4632. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4633. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4634. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4635. rt2800_disable_unused_dac_adc(rt2x00dev);
  4636. }
  4637. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  4638. {
  4639. rt2800_init_bbp_early(rt2x00dev);
  4640. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4641. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4642. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4643. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4644. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4645. /* Enable DC filter */
  4646. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  4647. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4648. }
  4649. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  4650. {
  4651. int ant, div_mode;
  4652. u16 eeprom;
  4653. u8 value;
  4654. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4655. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4656. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4657. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4658. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4659. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4660. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4661. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4662. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4663. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4664. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4665. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4666. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4667. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4668. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4669. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4670. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4671. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4672. if (rt2x00_rt(rt2x00dev, RT5392))
  4673. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4674. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4675. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4676. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4677. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4678. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4679. }
  4680. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4681. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4682. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  4683. if (rt2x00_rt(rt2x00dev, RT5390))
  4684. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4685. else if (rt2x00_rt(rt2x00dev, RT5392))
  4686. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  4687. else
  4688. WARN_ON(1);
  4689. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4690. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4691. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  4692. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  4693. }
  4694. rt2800_disable_unused_dac_adc(rt2x00dev);
  4695. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4696. div_mode = rt2x00_get_field16(eeprom,
  4697. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4698. ant = (div_mode == 3) ? 1 : 0;
  4699. /* check if this is a Bluetooth combo card */
  4700. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  4701. u32 reg;
  4702. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4703. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  4704. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  4705. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  4706. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  4707. if (ant == 0)
  4708. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  4709. else if (ant == 1)
  4710. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  4711. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4712. }
  4713. /* This chip has hardware antenna diversity*/
  4714. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4715. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  4716. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  4717. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  4718. }
  4719. rt2800_bbp_read(rt2x00dev, 152, &value);
  4720. if (ant == 0)
  4721. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4722. else
  4723. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4724. rt2800_bbp_write(rt2x00dev, 152, value);
  4725. rt2800_init_freq_calibration(rt2x00dev);
  4726. }
  4727. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  4728. {
  4729. int ant, div_mode;
  4730. u16 eeprom;
  4731. u8 value;
  4732. rt2800_init_bbp_early(rt2x00dev);
  4733. rt2800_bbp_read(rt2x00dev, 105, &value);
  4734. rt2x00_set_field8(&value, BBP105_MLD,
  4735. rt2x00dev->default_ant.rx_chain_num == 2);
  4736. rt2800_bbp_write(rt2x00dev, 105, value);
  4737. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4738. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  4739. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4740. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4741. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  4742. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  4743. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  4744. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4745. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  4746. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  4747. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4748. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4749. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  4750. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4751. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4752. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4753. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4754. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4755. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4756. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  4757. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4758. /* FIXME BBP105 owerwrite */
  4759. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  4760. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4761. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4762. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  4763. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  4764. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  4765. /* Initialize GLRT (Generalized Likehood Radio Test) */
  4766. rt2800_init_bbp_5592_glrt(rt2x00dev);
  4767. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4768. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4769. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4770. ant = (div_mode == 3) ? 1 : 0;
  4771. rt2800_bbp_read(rt2x00dev, 152, &value);
  4772. if (ant == 0) {
  4773. /* Main antenna */
  4774. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4775. } else {
  4776. /* Auxiliary antenna */
  4777. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4778. }
  4779. rt2800_bbp_write(rt2x00dev, 152, value);
  4780. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  4781. rt2800_bbp_read(rt2x00dev, 254, &value);
  4782. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  4783. rt2800_bbp_write(rt2x00dev, 254, value);
  4784. }
  4785. rt2800_init_freq_calibration(rt2x00dev);
  4786. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4787. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4788. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4789. }
  4790. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  4791. {
  4792. unsigned int i;
  4793. u16 eeprom;
  4794. u8 reg_id;
  4795. u8 value;
  4796. if (rt2800_is_305x_soc(rt2x00dev))
  4797. rt2800_init_bbp_305x_soc(rt2x00dev);
  4798. switch (rt2x00dev->chip.rt) {
  4799. case RT2860:
  4800. case RT2872:
  4801. case RT2883:
  4802. rt2800_init_bbp_28xx(rt2x00dev);
  4803. break;
  4804. case RT3070:
  4805. case RT3071:
  4806. case RT3090:
  4807. rt2800_init_bbp_30xx(rt2x00dev);
  4808. break;
  4809. case RT3290:
  4810. rt2800_init_bbp_3290(rt2x00dev);
  4811. break;
  4812. case RT3352:
  4813. rt2800_init_bbp_3352(rt2x00dev);
  4814. break;
  4815. case RT3390:
  4816. rt2800_init_bbp_3390(rt2x00dev);
  4817. break;
  4818. case RT3572:
  4819. rt2800_init_bbp_3572(rt2x00dev);
  4820. break;
  4821. case RT3593:
  4822. rt2800_init_bbp_3593(rt2x00dev);
  4823. return;
  4824. case RT5390:
  4825. case RT5392:
  4826. rt2800_init_bbp_53xx(rt2x00dev);
  4827. break;
  4828. case RT5592:
  4829. rt2800_init_bbp_5592(rt2x00dev);
  4830. return;
  4831. }
  4832. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  4833. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  4834. &eeprom);
  4835. if (eeprom != 0xffff && eeprom != 0x0000) {
  4836. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  4837. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  4838. rt2800_bbp_write(rt2x00dev, reg_id, value);
  4839. }
  4840. }
  4841. }
  4842. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  4843. {
  4844. u32 reg;
  4845. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4846. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4847. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4848. }
  4849. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  4850. u8 filter_target)
  4851. {
  4852. unsigned int i;
  4853. u8 bbp;
  4854. u8 rfcsr;
  4855. u8 passband;
  4856. u8 stopband;
  4857. u8 overtuned = 0;
  4858. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  4859. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4860. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4861. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  4862. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4863. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  4864. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  4865. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  4866. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4867. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  4868. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4869. /*
  4870. * Set power & frequency of passband test tone
  4871. */
  4872. rt2800_bbp_write(rt2x00dev, 24, 0);
  4873. for (i = 0; i < 100; i++) {
  4874. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4875. msleep(1);
  4876. rt2800_bbp_read(rt2x00dev, 55, &passband);
  4877. if (passband)
  4878. break;
  4879. }
  4880. /*
  4881. * Set power & frequency of stopband test tone
  4882. */
  4883. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  4884. for (i = 0; i < 100; i++) {
  4885. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4886. msleep(1);
  4887. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  4888. if ((passband - stopband) <= filter_target) {
  4889. rfcsr24++;
  4890. overtuned += ((passband - stopband) == filter_target);
  4891. } else
  4892. break;
  4893. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4894. }
  4895. rfcsr24 -= !!overtuned;
  4896. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4897. return rfcsr24;
  4898. }
  4899. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  4900. const unsigned int rf_reg)
  4901. {
  4902. u8 rfcsr;
  4903. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  4904. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  4905. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4906. msleep(1);
  4907. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  4908. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4909. }
  4910. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  4911. {
  4912. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4913. u8 filter_tgt_bw20;
  4914. u8 filter_tgt_bw40;
  4915. u8 rfcsr, bbp;
  4916. /*
  4917. * TODO: sync filter_tgt values with vendor driver
  4918. */
  4919. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4920. filter_tgt_bw20 = 0x16;
  4921. filter_tgt_bw40 = 0x19;
  4922. } else {
  4923. filter_tgt_bw20 = 0x13;
  4924. filter_tgt_bw40 = 0x15;
  4925. }
  4926. drv_data->calibration_bw20 =
  4927. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  4928. drv_data->calibration_bw40 =
  4929. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  4930. /*
  4931. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  4932. */
  4933. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4934. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4935. /*
  4936. * Set back to initial state
  4937. */
  4938. rt2800_bbp_write(rt2x00dev, 24, 0);
  4939. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4940. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4941. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4942. /*
  4943. * Set BBP back to BW20
  4944. */
  4945. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4946. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4947. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4948. }
  4949. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  4950. {
  4951. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4952. u8 min_gain, rfcsr, bbp;
  4953. u16 eeprom;
  4954. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4955. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4956. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4957. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4958. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4959. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4960. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
  4961. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4962. }
  4963. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4964. if (drv_data->txmixer_gain_24g >= min_gain) {
  4965. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4966. drv_data->txmixer_gain_24g);
  4967. }
  4968. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4969. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4970. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4971. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4972. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4973. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4974. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4975. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4976. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4977. rt2800_bbp_write(rt2x00dev, 138, bbp);
  4978. }
  4979. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4980. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  4981. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  4982. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  4983. else
  4984. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  4985. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  4986. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  4987. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  4988. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  4989. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4990. rt2x00_rt(rt2x00dev, RT3090) ||
  4991. rt2x00_rt(rt2x00dev, RT3390)) {
  4992. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4993. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4994. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  4995. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  4996. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  4997. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  4998. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4999. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  5000. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  5001. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  5002. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  5003. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  5004. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  5005. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  5006. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  5007. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  5008. }
  5009. }
  5010. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  5011. {
  5012. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5013. u8 rfcsr;
  5014. u8 tx_gain;
  5015. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  5016. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  5017. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  5018. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  5019. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  5020. RFCSR17_TXMIXER_GAIN);
  5021. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  5022. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  5023. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  5024. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  5025. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  5026. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  5027. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  5028. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  5029. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5030. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5031. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  5032. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5033. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  5034. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  5035. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  5036. /* TODO: enable stream mode */
  5037. }
  5038. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  5039. {
  5040. u8 reg;
  5041. u16 eeprom;
  5042. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5043. rt2800_bbp_read(rt2x00dev, 138, &reg);
  5044. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5045. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5046. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5047. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5048. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5049. rt2800_bbp_write(rt2x00dev, 138, reg);
  5050. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  5051. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5052. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5053. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  5054. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5055. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5056. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5057. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  5058. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5059. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5060. }
  5061. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5062. {
  5063. rt2800_rf_init_calibration(rt2x00dev, 30);
  5064. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5065. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5066. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5067. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5068. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5069. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5070. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5071. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5072. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5073. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5074. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5075. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5076. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5077. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5078. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5079. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5080. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5081. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5082. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5083. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5084. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5085. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5086. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5087. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5088. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5089. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5090. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5091. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5092. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5093. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5094. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5095. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5096. }
  5097. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5098. {
  5099. u8 rfcsr;
  5100. u16 eeprom;
  5101. u32 reg;
  5102. /* XXX vendor driver do this only for 3070 */
  5103. rt2800_rf_init_calibration(rt2x00dev, 30);
  5104. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5105. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5106. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5107. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5108. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5109. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5110. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5111. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5112. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5113. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5114. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5115. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5116. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5117. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5118. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5119. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5120. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5121. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  5122. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5123. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5124. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5125. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5126. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5127. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5128. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5129. rt2x00_rt(rt2x00dev, RT3090)) {
  5130. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5131. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5132. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5133. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5134. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5135. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5136. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5137. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5138. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  5139. &eeprom);
  5140. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5141. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5142. else
  5143. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5144. }
  5145. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5146. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5147. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5148. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5149. }
  5150. rt2800_rx_filter_calibration(rt2x00dev);
  5151. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5152. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5153. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5154. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5155. rt2800_led_open_drain_enable(rt2x00dev);
  5156. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5157. }
  5158. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5159. {
  5160. u8 rfcsr;
  5161. rt2800_rf_init_calibration(rt2x00dev, 2);
  5162. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5163. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5164. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5165. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5166. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5167. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5168. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5169. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5170. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5171. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5172. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5173. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  5174. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5175. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  5176. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5177. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5178. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5179. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5180. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5181. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5182. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5183. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  5184. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5185. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5186. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5187. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5188. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5189. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5190. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5191. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  5192. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5193. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5194. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5195. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5196. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5197. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  5198. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5199. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5200. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5201. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5202. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  5203. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5204. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5205. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  5206. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5207. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  5208. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  5209. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  5210. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  5211. rt2800_led_open_drain_enable(rt2x00dev);
  5212. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5213. }
  5214. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  5215. {
  5216. rt2800_rf_init_calibration(rt2x00dev, 30);
  5217. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  5218. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  5219. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  5220. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  5221. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5222. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5223. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  5224. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5225. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5226. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5227. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  5228. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  5229. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  5230. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  5231. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  5232. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5233. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  5234. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  5235. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5236. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5237. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5238. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5239. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5240. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5241. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5242. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5243. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5244. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  5245. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  5246. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5247. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5248. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5249. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5250. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  5251. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  5252. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  5253. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  5254. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  5255. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  5256. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  5257. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  5258. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  5259. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  5260. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  5261. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  5262. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  5263. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  5264. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  5265. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  5266. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  5267. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  5268. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  5269. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  5270. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  5271. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  5272. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  5273. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  5274. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  5275. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  5276. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  5277. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  5278. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5279. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5280. rt2800_rx_filter_calibration(rt2x00dev);
  5281. rt2800_led_open_drain_enable(rt2x00dev);
  5282. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5283. }
  5284. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  5285. {
  5286. u32 reg;
  5287. rt2800_rf_init_calibration(rt2x00dev, 30);
  5288. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  5289. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  5290. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5291. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  5292. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5293. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  5294. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  5295. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  5296. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  5297. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  5298. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  5299. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5300. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  5301. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  5302. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5303. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5304. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  5305. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  5306. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  5307. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  5308. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  5309. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  5310. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5311. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  5312. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5313. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  5314. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5315. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5316. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  5317. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  5318. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  5319. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  5320. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5321. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5322. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5323. rt2800_rx_filter_calibration(rt2x00dev);
  5324. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  5325. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5326. rt2800_led_open_drain_enable(rt2x00dev);
  5327. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5328. }
  5329. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  5330. {
  5331. u8 rfcsr;
  5332. u32 reg;
  5333. rt2800_rf_init_calibration(rt2x00dev, 30);
  5334. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  5335. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  5336. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5337. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  5338. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  5339. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  5340. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  5341. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  5342. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  5343. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  5344. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  5345. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  5346. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  5347. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  5348. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5349. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  5350. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  5351. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  5352. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  5353. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  5354. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  5355. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5356. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  5357. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5358. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  5359. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5360. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5361. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5362. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  5363. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  5364. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  5365. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5366. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5367. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5368. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5369. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5370. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5371. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5372. msleep(1);
  5373. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5374. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5375. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5376. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5377. rt2800_rx_filter_calibration(rt2x00dev);
  5378. rt2800_led_open_drain_enable(rt2x00dev);
  5379. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5380. }
  5381. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  5382. {
  5383. u8 bbp;
  5384. bool txbf_enabled = false; /* FIXME */
  5385. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  5386. if (rt2x00dev->default_ant.rx_chain_num == 1)
  5387. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  5388. else
  5389. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  5390. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5391. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5392. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5393. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  5394. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5395. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5396. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5397. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5398. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5399. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5400. if (txbf_enabled)
  5401. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5402. else
  5403. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5404. /* SNR mapping */
  5405. rt2800_bbp_write(rt2x00dev, 142, 6);
  5406. rt2800_bbp_write(rt2x00dev, 143, 160);
  5407. rt2800_bbp_write(rt2x00dev, 142, 7);
  5408. rt2800_bbp_write(rt2x00dev, 143, 161);
  5409. rt2800_bbp_write(rt2x00dev, 142, 8);
  5410. rt2800_bbp_write(rt2x00dev, 143, 162);
  5411. /* ADC/DAC control */
  5412. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5413. /* RX AGC energy lower bound in log2 */
  5414. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5415. /* FIXME: BBP 105 owerwrite? */
  5416. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  5417. }
  5418. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  5419. {
  5420. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5421. u32 reg;
  5422. u8 rfcsr;
  5423. /* Disable GPIO #4 and #7 function for LAN PE control */
  5424. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5425. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  5426. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  5427. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5428. /* Initialize default register values */
  5429. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  5430. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  5431. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5432. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  5433. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5434. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5435. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  5436. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  5437. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  5438. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  5439. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  5440. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5441. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5442. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5443. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  5444. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  5445. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  5446. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  5447. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  5448. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  5449. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  5450. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  5451. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  5452. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  5453. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  5454. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  5455. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  5456. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  5457. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  5458. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  5459. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  5460. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  5461. /* Initiate calibration */
  5462. /* TODO: use rt2800_rf_init_calibration ? */
  5463. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  5464. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  5465. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  5466. rt2800_adjust_freq_offset(rt2x00dev);
  5467. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  5468. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  5469. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  5470. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5471. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5472. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5473. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5474. usleep_range(1000, 1500);
  5475. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5476. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5477. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5478. /* Set initial values for RX filter calibration */
  5479. drv_data->calibration_bw20 = 0x1f;
  5480. drv_data->calibration_bw40 = 0x2f;
  5481. /* Save BBP 25 & 26 values for later use in channel switching */
  5482. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5483. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5484. rt2800_led_open_drain_enable(rt2x00dev);
  5485. rt2800_normal_mode_setup_3593(rt2x00dev);
  5486. rt3593_post_bbp_init(rt2x00dev);
  5487. /* TODO: enable stream mode support */
  5488. }
  5489. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  5490. {
  5491. rt2800_rf_init_calibration(rt2x00dev, 2);
  5492. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5493. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5494. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5495. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5496. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5497. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5498. else
  5499. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5500. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5501. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5502. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5503. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  5504. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5505. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5506. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5507. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5508. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5509. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  5510. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5511. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5512. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5513. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5514. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5515. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5516. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5517. else
  5518. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  5519. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5520. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5521. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5522. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5523. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5524. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5525. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5526. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5527. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5528. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5529. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5530. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5531. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5532. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5533. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5534. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5535. else
  5536. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  5537. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5538. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  5539. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  5540. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5541. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5542. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5543. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5544. else
  5545. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  5546. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5547. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5548. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5549. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5550. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5551. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5552. else
  5553. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  5554. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5555. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  5556. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  5557. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5558. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5559. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  5560. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5561. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5562. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  5563. else
  5564. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  5565. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5566. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5567. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5568. rt2800_led_open_drain_enable(rt2x00dev);
  5569. }
  5570. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  5571. {
  5572. rt2800_rf_init_calibration(rt2x00dev, 2);
  5573. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  5574. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5575. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5576. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5577. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5578. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5579. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5580. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5581. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5582. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5583. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5584. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5585. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5586. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5587. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  5588. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5589. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  5590. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5591. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  5592. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  5593. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5594. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5595. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5596. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5597. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5598. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5599. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5600. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  5601. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5602. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5603. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5604. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5605. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5606. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  5607. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5608. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  5609. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5610. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5611. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  5612. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5613. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5614. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5615. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  5616. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5617. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5618. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  5619. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  5620. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  5621. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  5622. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  5623. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5624. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  5625. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  5626. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  5627. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  5628. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5629. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  5630. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  5631. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5632. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5633. rt2800_led_open_drain_enable(rt2x00dev);
  5634. }
  5635. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  5636. {
  5637. rt2800_rf_init_calibration(rt2x00dev, 30);
  5638. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  5639. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5640. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5641. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5642. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  5643. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5644. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5645. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5646. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5647. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5648. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  5649. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  5650. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  5651. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5652. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5653. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5654. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5655. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5656. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5657. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  5658. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  5659. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5660. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5661. msleep(1);
  5662. rt2800_adjust_freq_offset(rt2x00dev);
  5663. /* Enable DC filter */
  5664. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5665. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5666. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5667. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  5668. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5669. rt2800_led_open_drain_enable(rt2x00dev);
  5670. }
  5671. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  5672. {
  5673. if (rt2800_is_305x_soc(rt2x00dev)) {
  5674. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  5675. return;
  5676. }
  5677. switch (rt2x00dev->chip.rt) {
  5678. case RT3070:
  5679. case RT3071:
  5680. case RT3090:
  5681. rt2800_init_rfcsr_30xx(rt2x00dev);
  5682. break;
  5683. case RT3290:
  5684. rt2800_init_rfcsr_3290(rt2x00dev);
  5685. break;
  5686. case RT3352:
  5687. rt2800_init_rfcsr_3352(rt2x00dev);
  5688. break;
  5689. case RT3390:
  5690. rt2800_init_rfcsr_3390(rt2x00dev);
  5691. break;
  5692. case RT3572:
  5693. rt2800_init_rfcsr_3572(rt2x00dev);
  5694. break;
  5695. case RT3593:
  5696. rt2800_init_rfcsr_3593(rt2x00dev);
  5697. break;
  5698. case RT5390:
  5699. rt2800_init_rfcsr_5390(rt2x00dev);
  5700. break;
  5701. case RT5392:
  5702. rt2800_init_rfcsr_5392(rt2x00dev);
  5703. break;
  5704. case RT5592:
  5705. rt2800_init_rfcsr_5592(rt2x00dev);
  5706. break;
  5707. }
  5708. }
  5709. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  5710. {
  5711. u32 reg;
  5712. u16 word;
  5713. /*
  5714. * Initialize MAC registers.
  5715. */
  5716. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  5717. rt2800_init_registers(rt2x00dev)))
  5718. return -EIO;
  5719. /*
  5720. * Wait BBP/RF to wake up.
  5721. */
  5722. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
  5723. return -EIO;
  5724. /*
  5725. * Send signal during boot time to initialize firmware.
  5726. */
  5727. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  5728. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  5729. if (rt2x00_is_usb(rt2x00dev))
  5730. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  5731. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  5732. msleep(1);
  5733. /*
  5734. * Make sure BBP is up and running.
  5735. */
  5736. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  5737. return -EIO;
  5738. /*
  5739. * Initialize BBP/RF registers.
  5740. */
  5741. rt2800_init_bbp(rt2x00dev);
  5742. rt2800_init_rfcsr(rt2x00dev);
  5743. if (rt2x00_is_usb(rt2x00dev) &&
  5744. (rt2x00_rt(rt2x00dev, RT3070) ||
  5745. rt2x00_rt(rt2x00dev, RT3071) ||
  5746. rt2x00_rt(rt2x00dev, RT3572))) {
  5747. udelay(200);
  5748. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  5749. udelay(10);
  5750. }
  5751. /*
  5752. * Enable RX.
  5753. */
  5754. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5755. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5756. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5757. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5758. udelay(50);
  5759. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  5760. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  5761. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  5762. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  5763. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  5764. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5765. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5766. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5767. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  5768. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5769. /*
  5770. * Initialize LED control
  5771. */
  5772. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  5773. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  5774. word & 0xff, (word >> 8) & 0xff);
  5775. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  5776. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  5777. word & 0xff, (word >> 8) & 0xff);
  5778. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  5779. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  5780. word & 0xff, (word >> 8) & 0xff);
  5781. return 0;
  5782. }
  5783. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  5784. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  5785. {
  5786. u32 reg;
  5787. rt2800_disable_wpdma(rt2x00dev);
  5788. /* Wait for DMA, ignore error */
  5789. rt2800_wait_wpdma_ready(rt2x00dev);
  5790. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5791. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  5792. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5793. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5794. }
  5795. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  5796. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  5797. {
  5798. u32 reg;
  5799. u16 efuse_ctrl_reg;
  5800. if (rt2x00_rt(rt2x00dev, RT3290))
  5801. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5802. else
  5803. efuse_ctrl_reg = EFUSE_CTRL;
  5804. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  5805. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  5806. }
  5807. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  5808. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  5809. {
  5810. u32 reg;
  5811. u16 efuse_ctrl_reg;
  5812. u16 efuse_data0_reg;
  5813. u16 efuse_data1_reg;
  5814. u16 efuse_data2_reg;
  5815. u16 efuse_data3_reg;
  5816. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5817. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5818. efuse_data0_reg = EFUSE_DATA0_3290;
  5819. efuse_data1_reg = EFUSE_DATA1_3290;
  5820. efuse_data2_reg = EFUSE_DATA2_3290;
  5821. efuse_data3_reg = EFUSE_DATA3_3290;
  5822. } else {
  5823. efuse_ctrl_reg = EFUSE_CTRL;
  5824. efuse_data0_reg = EFUSE_DATA0;
  5825. efuse_data1_reg = EFUSE_DATA1;
  5826. efuse_data2_reg = EFUSE_DATA2;
  5827. efuse_data3_reg = EFUSE_DATA3;
  5828. }
  5829. mutex_lock(&rt2x00dev->csr_mutex);
  5830. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  5831. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  5832. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  5833. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  5834. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  5835. /* Wait until the EEPROM has been loaded */
  5836. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  5837. /* Apparently the data is read from end to start */
  5838. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  5839. /* The returned value is in CPU order, but eeprom is le */
  5840. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  5841. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  5842. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  5843. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  5844. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  5845. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  5846. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  5847. mutex_unlock(&rt2x00dev->csr_mutex);
  5848. }
  5849. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  5850. {
  5851. unsigned int i;
  5852. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  5853. rt2800_efuse_read(rt2x00dev, i);
  5854. return 0;
  5855. }
  5856. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  5857. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  5858. {
  5859. u16 word;
  5860. if (rt2x00_rt(rt2x00dev, RT3593))
  5861. return 0;
  5862. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  5863. if ((word & 0x00ff) != 0x00ff)
  5864. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  5865. return 0;
  5866. }
  5867. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  5868. {
  5869. u16 word;
  5870. if (rt2x00_rt(rt2x00dev, RT3593))
  5871. return 0;
  5872. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  5873. if ((word & 0x00ff) != 0x00ff)
  5874. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  5875. return 0;
  5876. }
  5877. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  5878. {
  5879. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5880. u16 word;
  5881. u8 *mac;
  5882. u8 default_lna_gain;
  5883. int retval;
  5884. /*
  5885. * Read the EEPROM.
  5886. */
  5887. retval = rt2800_read_eeprom(rt2x00dev);
  5888. if (retval)
  5889. return retval;
  5890. /*
  5891. * Start validation of the data that has been read.
  5892. */
  5893. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  5894. if (!is_valid_ether_addr(mac)) {
  5895. eth_random_addr(mac);
  5896. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  5897. }
  5898. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  5899. if (word == 0xffff) {
  5900. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5901. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  5902. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  5903. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5904. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  5905. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  5906. rt2x00_rt(rt2x00dev, RT2872)) {
  5907. /*
  5908. * There is a max of 2 RX streams for RT28x0 series
  5909. */
  5910. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  5911. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5912. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5913. }
  5914. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  5915. if (word == 0xffff) {
  5916. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  5917. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  5918. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  5919. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  5920. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  5921. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  5922. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  5923. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  5924. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  5925. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  5926. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  5927. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  5928. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  5929. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  5930. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  5931. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  5932. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  5933. }
  5934. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  5935. if ((word & 0x00ff) == 0x00ff) {
  5936. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  5937. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5938. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  5939. }
  5940. if ((word & 0xff00) == 0xff00) {
  5941. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  5942. LED_MODE_TXRX_ACTIVITY);
  5943. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  5944. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5945. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  5946. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  5947. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  5948. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  5949. }
  5950. /*
  5951. * During the LNA validation we are going to use
  5952. * lna0 as correct value. Note that EEPROM_LNA
  5953. * is never validated.
  5954. */
  5955. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  5956. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  5957. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  5958. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  5959. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  5960. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  5961. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  5962. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  5963. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  5964. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  5965. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  5966. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  5967. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5968. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  5969. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  5970. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  5971. default_lna_gain);
  5972. }
  5973. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  5974. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  5975. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  5976. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  5977. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  5978. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  5979. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  5980. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  5981. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  5982. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  5983. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  5984. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5985. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  5986. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  5987. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  5988. default_lna_gain);
  5989. }
  5990. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  5991. if (rt2x00_rt(rt2x00dev, RT3593)) {
  5992. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
  5993. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  5994. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  5995. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  5996. default_lna_gain);
  5997. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  5998. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  5999. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  6000. default_lna_gain);
  6001. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  6002. }
  6003. return 0;
  6004. }
  6005. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  6006. {
  6007. u16 value;
  6008. u16 eeprom;
  6009. u16 rf;
  6010. /*
  6011. * Read EEPROM word for configuration.
  6012. */
  6013. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6014. /*
  6015. * Identify RF chipset by EEPROM value
  6016. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  6017. * RT53xx: defined in "EEPROM_CHIP_ID" field
  6018. */
  6019. if (rt2x00_rt(rt2x00dev, RT3290) ||
  6020. rt2x00_rt(rt2x00dev, RT5390) ||
  6021. rt2x00_rt(rt2x00dev, RT5392))
  6022. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  6023. else
  6024. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  6025. switch (rf) {
  6026. case RF2820:
  6027. case RF2850:
  6028. case RF2720:
  6029. case RF2750:
  6030. case RF3020:
  6031. case RF2020:
  6032. case RF3021:
  6033. case RF3022:
  6034. case RF3052:
  6035. case RF3053:
  6036. case RF3070:
  6037. case RF3290:
  6038. case RF3320:
  6039. case RF3322:
  6040. case RF5360:
  6041. case RF5370:
  6042. case RF5372:
  6043. case RF5390:
  6044. case RF5392:
  6045. case RF5592:
  6046. break;
  6047. default:
  6048. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  6049. rf);
  6050. return -ENODEV;
  6051. }
  6052. rt2x00_set_rf(rt2x00dev, rf);
  6053. /*
  6054. * Identify default antenna configuration.
  6055. */
  6056. rt2x00dev->default_ant.tx_chain_num =
  6057. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  6058. rt2x00dev->default_ant.rx_chain_num =
  6059. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  6060. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  6061. if (rt2x00_rt(rt2x00dev, RT3070) ||
  6062. rt2x00_rt(rt2x00dev, RT3090) ||
  6063. rt2x00_rt(rt2x00dev, RT3352) ||
  6064. rt2x00_rt(rt2x00dev, RT3390)) {
  6065. value = rt2x00_get_field16(eeprom,
  6066. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  6067. switch (value) {
  6068. case 0:
  6069. case 1:
  6070. case 2:
  6071. rt2x00dev->default_ant.tx = ANTENNA_A;
  6072. rt2x00dev->default_ant.rx = ANTENNA_A;
  6073. break;
  6074. case 3:
  6075. rt2x00dev->default_ant.tx = ANTENNA_A;
  6076. rt2x00dev->default_ant.rx = ANTENNA_B;
  6077. break;
  6078. }
  6079. } else {
  6080. rt2x00dev->default_ant.tx = ANTENNA_A;
  6081. rt2x00dev->default_ant.rx = ANTENNA_A;
  6082. }
  6083. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  6084. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  6085. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  6086. }
  6087. /*
  6088. * Determine external LNA informations.
  6089. */
  6090. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  6091. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  6092. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  6093. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  6094. /*
  6095. * Detect if this device has an hardware controlled radio.
  6096. */
  6097. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  6098. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  6099. /*
  6100. * Detect if this device has Bluetooth co-existence.
  6101. */
  6102. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  6103. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  6104. /*
  6105. * Read frequency offset and RF programming sequence.
  6106. */
  6107. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  6108. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  6109. /*
  6110. * Store led settings, for correct led behaviour.
  6111. */
  6112. #ifdef CONFIG_RT2X00_LIB_LEDS
  6113. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  6114. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  6115. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  6116. rt2x00dev->led_mcu_reg = eeprom;
  6117. #endif /* CONFIG_RT2X00_LIB_LEDS */
  6118. /*
  6119. * Check if support EIRP tx power limit feature.
  6120. */
  6121. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  6122. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  6123. EIRP_MAX_TX_POWER_LIMIT)
  6124. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  6125. return 0;
  6126. }
  6127. /*
  6128. * RF value list for rt28xx
  6129. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  6130. */
  6131. static const struct rf_channel rf_vals[] = {
  6132. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  6133. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  6134. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  6135. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  6136. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  6137. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  6138. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  6139. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  6140. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  6141. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  6142. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  6143. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  6144. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  6145. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  6146. /* 802.11 UNI / HyperLan 2 */
  6147. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  6148. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  6149. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  6150. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  6151. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  6152. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  6153. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  6154. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  6155. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  6156. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  6157. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  6158. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  6159. /* 802.11 HyperLan 2 */
  6160. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  6161. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  6162. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  6163. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  6164. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  6165. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  6166. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  6167. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  6168. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  6169. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  6170. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  6171. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  6172. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  6173. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  6174. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  6175. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  6176. /* 802.11 UNII */
  6177. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  6178. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  6179. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  6180. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  6181. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  6182. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  6183. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  6184. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  6185. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  6186. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  6187. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  6188. /* 802.11 Japan */
  6189. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  6190. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  6191. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  6192. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  6193. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  6194. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  6195. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  6196. };
  6197. /*
  6198. * RF value list for rt3xxx
  6199. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  6200. */
  6201. static const struct rf_channel rf_vals_3x[] = {
  6202. {1, 241, 2, 2 },
  6203. {2, 241, 2, 7 },
  6204. {3, 242, 2, 2 },
  6205. {4, 242, 2, 7 },
  6206. {5, 243, 2, 2 },
  6207. {6, 243, 2, 7 },
  6208. {7, 244, 2, 2 },
  6209. {8, 244, 2, 7 },
  6210. {9, 245, 2, 2 },
  6211. {10, 245, 2, 7 },
  6212. {11, 246, 2, 2 },
  6213. {12, 246, 2, 7 },
  6214. {13, 247, 2, 2 },
  6215. {14, 248, 2, 4 },
  6216. /* 802.11 UNI / HyperLan 2 */
  6217. {36, 0x56, 0, 4},
  6218. {38, 0x56, 0, 6},
  6219. {40, 0x56, 0, 8},
  6220. {44, 0x57, 0, 0},
  6221. {46, 0x57, 0, 2},
  6222. {48, 0x57, 0, 4},
  6223. {52, 0x57, 0, 8},
  6224. {54, 0x57, 0, 10},
  6225. {56, 0x58, 0, 0},
  6226. {60, 0x58, 0, 4},
  6227. {62, 0x58, 0, 6},
  6228. {64, 0x58, 0, 8},
  6229. /* 802.11 HyperLan 2 */
  6230. {100, 0x5b, 0, 8},
  6231. {102, 0x5b, 0, 10},
  6232. {104, 0x5c, 0, 0},
  6233. {108, 0x5c, 0, 4},
  6234. {110, 0x5c, 0, 6},
  6235. {112, 0x5c, 0, 8},
  6236. {116, 0x5d, 0, 0},
  6237. {118, 0x5d, 0, 2},
  6238. {120, 0x5d, 0, 4},
  6239. {124, 0x5d, 0, 8},
  6240. {126, 0x5d, 0, 10},
  6241. {128, 0x5e, 0, 0},
  6242. {132, 0x5e, 0, 4},
  6243. {134, 0x5e, 0, 6},
  6244. {136, 0x5e, 0, 8},
  6245. {140, 0x5f, 0, 0},
  6246. /* 802.11 UNII */
  6247. {149, 0x5f, 0, 9},
  6248. {151, 0x5f, 0, 11},
  6249. {153, 0x60, 0, 1},
  6250. {157, 0x60, 0, 5},
  6251. {159, 0x60, 0, 7},
  6252. {161, 0x60, 0, 9},
  6253. {165, 0x61, 0, 1},
  6254. {167, 0x61, 0, 3},
  6255. {169, 0x61, 0, 5},
  6256. {171, 0x61, 0, 7},
  6257. {173, 0x61, 0, 9},
  6258. };
  6259. static const struct rf_channel rf_vals_5592_xtal20[] = {
  6260. /* Channel, N, K, mod, R */
  6261. {1, 482, 4, 10, 3},
  6262. {2, 483, 4, 10, 3},
  6263. {3, 484, 4, 10, 3},
  6264. {4, 485, 4, 10, 3},
  6265. {5, 486, 4, 10, 3},
  6266. {6, 487, 4, 10, 3},
  6267. {7, 488, 4, 10, 3},
  6268. {8, 489, 4, 10, 3},
  6269. {9, 490, 4, 10, 3},
  6270. {10, 491, 4, 10, 3},
  6271. {11, 492, 4, 10, 3},
  6272. {12, 493, 4, 10, 3},
  6273. {13, 494, 4, 10, 3},
  6274. {14, 496, 8, 10, 3},
  6275. {36, 172, 8, 12, 1},
  6276. {38, 173, 0, 12, 1},
  6277. {40, 173, 4, 12, 1},
  6278. {42, 173, 8, 12, 1},
  6279. {44, 174, 0, 12, 1},
  6280. {46, 174, 4, 12, 1},
  6281. {48, 174, 8, 12, 1},
  6282. {50, 175, 0, 12, 1},
  6283. {52, 175, 4, 12, 1},
  6284. {54, 175, 8, 12, 1},
  6285. {56, 176, 0, 12, 1},
  6286. {58, 176, 4, 12, 1},
  6287. {60, 176, 8, 12, 1},
  6288. {62, 177, 0, 12, 1},
  6289. {64, 177, 4, 12, 1},
  6290. {100, 183, 4, 12, 1},
  6291. {102, 183, 8, 12, 1},
  6292. {104, 184, 0, 12, 1},
  6293. {106, 184, 4, 12, 1},
  6294. {108, 184, 8, 12, 1},
  6295. {110, 185, 0, 12, 1},
  6296. {112, 185, 4, 12, 1},
  6297. {114, 185, 8, 12, 1},
  6298. {116, 186, 0, 12, 1},
  6299. {118, 186, 4, 12, 1},
  6300. {120, 186, 8, 12, 1},
  6301. {122, 187, 0, 12, 1},
  6302. {124, 187, 4, 12, 1},
  6303. {126, 187, 8, 12, 1},
  6304. {128, 188, 0, 12, 1},
  6305. {130, 188, 4, 12, 1},
  6306. {132, 188, 8, 12, 1},
  6307. {134, 189, 0, 12, 1},
  6308. {136, 189, 4, 12, 1},
  6309. {138, 189, 8, 12, 1},
  6310. {140, 190, 0, 12, 1},
  6311. {149, 191, 6, 12, 1},
  6312. {151, 191, 10, 12, 1},
  6313. {153, 192, 2, 12, 1},
  6314. {155, 192, 6, 12, 1},
  6315. {157, 192, 10, 12, 1},
  6316. {159, 193, 2, 12, 1},
  6317. {161, 193, 6, 12, 1},
  6318. {165, 194, 2, 12, 1},
  6319. {184, 164, 0, 12, 1},
  6320. {188, 164, 4, 12, 1},
  6321. {192, 165, 8, 12, 1},
  6322. {196, 166, 0, 12, 1},
  6323. };
  6324. static const struct rf_channel rf_vals_5592_xtal40[] = {
  6325. /* Channel, N, K, mod, R */
  6326. {1, 241, 2, 10, 3},
  6327. {2, 241, 7, 10, 3},
  6328. {3, 242, 2, 10, 3},
  6329. {4, 242, 7, 10, 3},
  6330. {5, 243, 2, 10, 3},
  6331. {6, 243, 7, 10, 3},
  6332. {7, 244, 2, 10, 3},
  6333. {8, 244, 7, 10, 3},
  6334. {9, 245, 2, 10, 3},
  6335. {10, 245, 7, 10, 3},
  6336. {11, 246, 2, 10, 3},
  6337. {12, 246, 7, 10, 3},
  6338. {13, 247, 2, 10, 3},
  6339. {14, 248, 4, 10, 3},
  6340. {36, 86, 4, 12, 1},
  6341. {38, 86, 6, 12, 1},
  6342. {40, 86, 8, 12, 1},
  6343. {42, 86, 10, 12, 1},
  6344. {44, 87, 0, 12, 1},
  6345. {46, 87, 2, 12, 1},
  6346. {48, 87, 4, 12, 1},
  6347. {50, 87, 6, 12, 1},
  6348. {52, 87, 8, 12, 1},
  6349. {54, 87, 10, 12, 1},
  6350. {56, 88, 0, 12, 1},
  6351. {58, 88, 2, 12, 1},
  6352. {60, 88, 4, 12, 1},
  6353. {62, 88, 6, 12, 1},
  6354. {64, 88, 8, 12, 1},
  6355. {100, 91, 8, 12, 1},
  6356. {102, 91, 10, 12, 1},
  6357. {104, 92, 0, 12, 1},
  6358. {106, 92, 2, 12, 1},
  6359. {108, 92, 4, 12, 1},
  6360. {110, 92, 6, 12, 1},
  6361. {112, 92, 8, 12, 1},
  6362. {114, 92, 10, 12, 1},
  6363. {116, 93, 0, 12, 1},
  6364. {118, 93, 2, 12, 1},
  6365. {120, 93, 4, 12, 1},
  6366. {122, 93, 6, 12, 1},
  6367. {124, 93, 8, 12, 1},
  6368. {126, 93, 10, 12, 1},
  6369. {128, 94, 0, 12, 1},
  6370. {130, 94, 2, 12, 1},
  6371. {132, 94, 4, 12, 1},
  6372. {134, 94, 6, 12, 1},
  6373. {136, 94, 8, 12, 1},
  6374. {138, 94, 10, 12, 1},
  6375. {140, 95, 0, 12, 1},
  6376. {149, 95, 9, 12, 1},
  6377. {151, 95, 11, 12, 1},
  6378. {153, 96, 1, 12, 1},
  6379. {155, 96, 3, 12, 1},
  6380. {157, 96, 5, 12, 1},
  6381. {159, 96, 7, 12, 1},
  6382. {161, 96, 9, 12, 1},
  6383. {165, 97, 1, 12, 1},
  6384. {184, 82, 0, 12, 1},
  6385. {188, 82, 4, 12, 1},
  6386. {192, 82, 8, 12, 1},
  6387. {196, 83, 0, 12, 1},
  6388. };
  6389. static const struct rf_channel rf_vals_3053[] = {
  6390. /* Channel, N, R, K */
  6391. {1, 241, 2, 2},
  6392. {2, 241, 2, 7},
  6393. {3, 242, 2, 2},
  6394. {4, 242, 2, 7},
  6395. {5, 243, 2, 2},
  6396. {6, 243, 2, 7},
  6397. {7, 244, 2, 2},
  6398. {8, 244, 2, 7},
  6399. {9, 245, 2, 2},
  6400. {10, 245, 2, 7},
  6401. {11, 246, 2, 2},
  6402. {12, 246, 2, 7},
  6403. {13, 247, 2, 2},
  6404. {14, 248, 2, 4},
  6405. {36, 0x56, 0, 4},
  6406. {38, 0x56, 0, 6},
  6407. {40, 0x56, 0, 8},
  6408. {44, 0x57, 0, 0},
  6409. {46, 0x57, 0, 2},
  6410. {48, 0x57, 0, 4},
  6411. {52, 0x57, 0, 8},
  6412. {54, 0x57, 0, 10},
  6413. {56, 0x58, 0, 0},
  6414. {60, 0x58, 0, 4},
  6415. {62, 0x58, 0, 6},
  6416. {64, 0x58, 0, 8},
  6417. {100, 0x5B, 0, 8},
  6418. {102, 0x5B, 0, 10},
  6419. {104, 0x5C, 0, 0},
  6420. {108, 0x5C, 0, 4},
  6421. {110, 0x5C, 0, 6},
  6422. {112, 0x5C, 0, 8},
  6423. /* NOTE: Channel 114 has been removed intentionally.
  6424. * The EEPROM contains no TX power values for that,
  6425. * and it is disabled in the vendor driver as well.
  6426. */
  6427. {116, 0x5D, 0, 0},
  6428. {118, 0x5D, 0, 2},
  6429. {120, 0x5D, 0, 4},
  6430. {124, 0x5D, 0, 8},
  6431. {126, 0x5D, 0, 10},
  6432. {128, 0x5E, 0, 0},
  6433. {132, 0x5E, 0, 4},
  6434. {134, 0x5E, 0, 6},
  6435. {136, 0x5E, 0, 8},
  6436. {140, 0x5F, 0, 0},
  6437. {149, 0x5F, 0, 9},
  6438. {151, 0x5F, 0, 11},
  6439. {153, 0x60, 0, 1},
  6440. {157, 0x60, 0, 5},
  6441. {159, 0x60, 0, 7},
  6442. {161, 0x60, 0, 9},
  6443. {165, 0x61, 0, 1},
  6444. {167, 0x61, 0, 3},
  6445. {169, 0x61, 0, 5},
  6446. {171, 0x61, 0, 7},
  6447. {173, 0x61, 0, 9},
  6448. };
  6449. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  6450. {
  6451. struct hw_mode_spec *spec = &rt2x00dev->spec;
  6452. struct channel_info *info;
  6453. char *default_power1;
  6454. char *default_power2;
  6455. char *default_power3;
  6456. unsigned int i;
  6457. u16 eeprom;
  6458. u32 reg;
  6459. /*
  6460. * Disable powersaving as default on PCI devices.
  6461. */
  6462. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  6463. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  6464. /*
  6465. * Initialize all hw fields.
  6466. */
  6467. rt2x00dev->hw->flags =
  6468. IEEE80211_HW_SIGNAL_DBM |
  6469. IEEE80211_HW_SUPPORTS_PS |
  6470. IEEE80211_HW_PS_NULLFUNC_STACK |
  6471. IEEE80211_HW_AMPDU_AGGREGATION |
  6472. IEEE80211_HW_REPORTS_TX_ACK_STATUS |
  6473. IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
  6474. /*
  6475. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  6476. * unless we are capable of sending the buffered frames out after the
  6477. * DTIM transmission using rt2x00lib_beacondone. This will send out
  6478. * multicast and broadcast traffic immediately instead of buffering it
  6479. * infinitly and thus dropping it after some time.
  6480. */
  6481. if (!rt2x00_is_usb(rt2x00dev))
  6482. rt2x00dev->hw->flags |=
  6483. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  6484. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  6485. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  6486. rt2800_eeprom_addr(rt2x00dev,
  6487. EEPROM_MAC_ADDR_0));
  6488. /*
  6489. * As rt2800 has a global fallback table we cannot specify
  6490. * more then one tx rate per frame but since the hw will
  6491. * try several rates (based on the fallback table) we should
  6492. * initialize max_report_rates to the maximum number of rates
  6493. * we are going to try. Otherwise mac80211 will truncate our
  6494. * reported tx rates and the rc algortihm will end up with
  6495. * incorrect data.
  6496. */
  6497. rt2x00dev->hw->max_rates = 1;
  6498. rt2x00dev->hw->max_report_rates = 7;
  6499. rt2x00dev->hw->max_rate_tries = 1;
  6500. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6501. /*
  6502. * Initialize hw_mode information.
  6503. */
  6504. spec->supported_bands = SUPPORT_BAND_2GHZ;
  6505. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  6506. if (rt2x00_rf(rt2x00dev, RF2820) ||
  6507. rt2x00_rf(rt2x00dev, RF2720)) {
  6508. spec->num_channels = 14;
  6509. spec->channels = rf_vals;
  6510. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  6511. rt2x00_rf(rt2x00dev, RF2750)) {
  6512. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6513. spec->num_channels = ARRAY_SIZE(rf_vals);
  6514. spec->channels = rf_vals;
  6515. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  6516. rt2x00_rf(rt2x00dev, RF2020) ||
  6517. rt2x00_rf(rt2x00dev, RF3021) ||
  6518. rt2x00_rf(rt2x00dev, RF3022) ||
  6519. rt2x00_rf(rt2x00dev, RF3070) ||
  6520. rt2x00_rf(rt2x00dev, RF3290) ||
  6521. rt2x00_rf(rt2x00dev, RF3320) ||
  6522. rt2x00_rf(rt2x00dev, RF3322) ||
  6523. rt2x00_rf(rt2x00dev, RF5360) ||
  6524. rt2x00_rf(rt2x00dev, RF5370) ||
  6525. rt2x00_rf(rt2x00dev, RF5372) ||
  6526. rt2x00_rf(rt2x00dev, RF5390) ||
  6527. rt2x00_rf(rt2x00dev, RF5392)) {
  6528. spec->num_channels = 14;
  6529. spec->channels = rf_vals_3x;
  6530. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  6531. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6532. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  6533. spec->channels = rf_vals_3x;
  6534. } else if (rt2x00_rf(rt2x00dev, RF3053)) {
  6535. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6536. spec->num_channels = ARRAY_SIZE(rf_vals_3053);
  6537. spec->channels = rf_vals_3053;
  6538. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  6539. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6540. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  6541. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  6542. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  6543. spec->channels = rf_vals_5592_xtal40;
  6544. } else {
  6545. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  6546. spec->channels = rf_vals_5592_xtal20;
  6547. }
  6548. }
  6549. if (WARN_ON_ONCE(!spec->channels))
  6550. return -ENODEV;
  6551. /*
  6552. * Initialize HT information.
  6553. */
  6554. if (!rt2x00_rf(rt2x00dev, RF2020))
  6555. spec->ht.ht_supported = true;
  6556. else
  6557. spec->ht.ht_supported = false;
  6558. spec->ht.cap =
  6559. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  6560. IEEE80211_HT_CAP_GRN_FLD |
  6561. IEEE80211_HT_CAP_SGI_20 |
  6562. IEEE80211_HT_CAP_SGI_40;
  6563. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  6564. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  6565. spec->ht.cap |=
  6566. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  6567. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  6568. spec->ht.ampdu_factor = 3;
  6569. spec->ht.ampdu_density = 4;
  6570. spec->ht.mcs.tx_params =
  6571. IEEE80211_HT_MCS_TX_DEFINED |
  6572. IEEE80211_HT_MCS_TX_RX_DIFF |
  6573. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  6574. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  6575. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  6576. case 3:
  6577. spec->ht.mcs.rx_mask[2] = 0xff;
  6578. case 2:
  6579. spec->ht.mcs.rx_mask[1] = 0xff;
  6580. case 1:
  6581. spec->ht.mcs.rx_mask[0] = 0xff;
  6582. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  6583. break;
  6584. }
  6585. /*
  6586. * Create channel information array
  6587. */
  6588. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  6589. if (!info)
  6590. return -ENOMEM;
  6591. spec->channels_info = info;
  6592. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  6593. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  6594. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6595. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  6596. EEPROM_EXT_TXPOWER_BG3);
  6597. else
  6598. default_power3 = NULL;
  6599. for (i = 0; i < 14; i++) {
  6600. info[i].default_power1 = default_power1[i];
  6601. info[i].default_power2 = default_power2[i];
  6602. if (default_power3)
  6603. info[i].default_power3 = default_power3[i];
  6604. }
  6605. if (spec->num_channels > 14) {
  6606. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  6607. EEPROM_TXPOWER_A1);
  6608. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  6609. EEPROM_TXPOWER_A2);
  6610. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6611. default_power3 =
  6612. rt2800_eeprom_addr(rt2x00dev,
  6613. EEPROM_EXT_TXPOWER_A3);
  6614. else
  6615. default_power3 = NULL;
  6616. for (i = 14; i < spec->num_channels; i++) {
  6617. info[i].default_power1 = default_power1[i - 14];
  6618. info[i].default_power2 = default_power2[i - 14];
  6619. if (default_power3)
  6620. info[i].default_power3 = default_power3[i - 14];
  6621. }
  6622. }
  6623. switch (rt2x00dev->chip.rf) {
  6624. case RF2020:
  6625. case RF3020:
  6626. case RF3021:
  6627. case RF3022:
  6628. case RF3320:
  6629. case RF3052:
  6630. case RF3053:
  6631. case RF3070:
  6632. case RF3290:
  6633. case RF5360:
  6634. case RF5370:
  6635. case RF5372:
  6636. case RF5390:
  6637. case RF5392:
  6638. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  6639. break;
  6640. }
  6641. return 0;
  6642. }
  6643. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  6644. {
  6645. u32 reg;
  6646. u32 rt;
  6647. u32 rev;
  6648. if (rt2x00_rt(rt2x00dev, RT3290))
  6649. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  6650. else
  6651. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  6652. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  6653. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  6654. switch (rt) {
  6655. case RT2860:
  6656. case RT2872:
  6657. case RT2883:
  6658. case RT3070:
  6659. case RT3071:
  6660. case RT3090:
  6661. case RT3290:
  6662. case RT3352:
  6663. case RT3390:
  6664. case RT3572:
  6665. case RT3593:
  6666. case RT5390:
  6667. case RT5392:
  6668. case RT5592:
  6669. break;
  6670. default:
  6671. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  6672. rt, rev);
  6673. return -ENODEV;
  6674. }
  6675. rt2x00_set_rt(rt2x00dev, rt, rev);
  6676. return 0;
  6677. }
  6678. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  6679. {
  6680. int retval;
  6681. u32 reg;
  6682. retval = rt2800_probe_rt(rt2x00dev);
  6683. if (retval)
  6684. return retval;
  6685. /*
  6686. * Allocate eeprom data.
  6687. */
  6688. retval = rt2800_validate_eeprom(rt2x00dev);
  6689. if (retval)
  6690. return retval;
  6691. retval = rt2800_init_eeprom(rt2x00dev);
  6692. if (retval)
  6693. return retval;
  6694. /*
  6695. * Enable rfkill polling by setting GPIO direction of the
  6696. * rfkill switch GPIO pin correctly.
  6697. */
  6698. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  6699. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  6700. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  6701. /*
  6702. * Initialize hw specifications.
  6703. */
  6704. retval = rt2800_probe_hw_mode(rt2x00dev);
  6705. if (retval)
  6706. return retval;
  6707. /*
  6708. * Set device capabilities.
  6709. */
  6710. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  6711. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  6712. if (!rt2x00_is_usb(rt2x00dev))
  6713. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  6714. /*
  6715. * Set device requirements.
  6716. */
  6717. if (!rt2x00_is_soc(rt2x00dev))
  6718. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  6719. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  6720. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  6721. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  6722. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  6723. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  6724. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  6725. if (rt2x00_is_usb(rt2x00dev))
  6726. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  6727. else {
  6728. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  6729. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  6730. }
  6731. /*
  6732. * Set the rssi offset.
  6733. */
  6734. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  6735. return 0;
  6736. }
  6737. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  6738. /*
  6739. * IEEE80211 stack callback functions.
  6740. */
  6741. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  6742. u16 *iv16)
  6743. {
  6744. struct rt2x00_dev *rt2x00dev = hw->priv;
  6745. struct mac_iveiv_entry iveiv_entry;
  6746. u32 offset;
  6747. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  6748. rt2800_register_multiread(rt2x00dev, offset,
  6749. &iveiv_entry, sizeof(iveiv_entry));
  6750. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  6751. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  6752. }
  6753. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  6754. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  6755. {
  6756. struct rt2x00_dev *rt2x00dev = hw->priv;
  6757. u32 reg;
  6758. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  6759. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  6760. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  6761. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  6762. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  6763. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  6764. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  6765. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  6766. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  6767. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  6768. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  6769. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  6770. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  6771. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  6772. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  6773. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  6774. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  6775. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  6776. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  6777. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  6778. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  6779. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  6780. return 0;
  6781. }
  6782. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  6783. int rt2800_conf_tx(struct ieee80211_hw *hw,
  6784. struct ieee80211_vif *vif, u16 queue_idx,
  6785. const struct ieee80211_tx_queue_params *params)
  6786. {
  6787. struct rt2x00_dev *rt2x00dev = hw->priv;
  6788. struct data_queue *queue;
  6789. struct rt2x00_field32 field;
  6790. int retval;
  6791. u32 reg;
  6792. u32 offset;
  6793. /*
  6794. * First pass the configuration through rt2x00lib, that will
  6795. * update the queue settings and validate the input. After that
  6796. * we are free to update the registers based on the value
  6797. * in the queue parameter.
  6798. */
  6799. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  6800. if (retval)
  6801. return retval;
  6802. /*
  6803. * We only need to perform additional register initialization
  6804. * for WMM queues/
  6805. */
  6806. if (queue_idx >= 4)
  6807. return 0;
  6808. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  6809. /* Update WMM TXOP register */
  6810. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  6811. field.bit_offset = (queue_idx & 1) * 16;
  6812. field.bit_mask = 0xffff << field.bit_offset;
  6813. rt2800_register_read(rt2x00dev, offset, &reg);
  6814. rt2x00_set_field32(&reg, field, queue->txop);
  6815. rt2800_register_write(rt2x00dev, offset, reg);
  6816. /* Update WMM registers */
  6817. field.bit_offset = queue_idx * 4;
  6818. field.bit_mask = 0xf << field.bit_offset;
  6819. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  6820. rt2x00_set_field32(&reg, field, queue->aifs);
  6821. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  6822. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  6823. rt2x00_set_field32(&reg, field, queue->cw_min);
  6824. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  6825. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  6826. rt2x00_set_field32(&reg, field, queue->cw_max);
  6827. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  6828. /* Update EDCA registers */
  6829. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  6830. rt2800_register_read(rt2x00dev, offset, &reg);
  6831. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  6832. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  6833. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  6834. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  6835. rt2800_register_write(rt2x00dev, offset, reg);
  6836. return 0;
  6837. }
  6838. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  6839. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  6840. {
  6841. struct rt2x00_dev *rt2x00dev = hw->priv;
  6842. u64 tsf;
  6843. u32 reg;
  6844. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  6845. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  6846. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  6847. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  6848. return tsf;
  6849. }
  6850. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  6851. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  6852. enum ieee80211_ampdu_mlme_action action,
  6853. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  6854. u8 buf_size)
  6855. {
  6856. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  6857. int ret = 0;
  6858. /*
  6859. * Don't allow aggregation for stations the hardware isn't aware
  6860. * of because tx status reports for frames to an unknown station
  6861. * always contain wcid=255 and thus we can't distinguish between
  6862. * multiple stations which leads to unwanted situations when the
  6863. * hw reorders frames due to aggregation.
  6864. */
  6865. if (sta_priv->wcid < 0)
  6866. return 1;
  6867. switch (action) {
  6868. case IEEE80211_AMPDU_RX_START:
  6869. case IEEE80211_AMPDU_RX_STOP:
  6870. /*
  6871. * The hw itself takes care of setting up BlockAck mechanisms.
  6872. * So, we only have to allow mac80211 to nagotiate a BlockAck
  6873. * agreement. Once that is done, the hw will BlockAck incoming
  6874. * AMPDUs without further setup.
  6875. */
  6876. break;
  6877. case IEEE80211_AMPDU_TX_START:
  6878. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6879. break;
  6880. case IEEE80211_AMPDU_TX_STOP_CONT:
  6881. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  6882. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  6883. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6884. break;
  6885. case IEEE80211_AMPDU_TX_OPERATIONAL:
  6886. break;
  6887. default:
  6888. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  6889. "Unknown AMPDU action\n");
  6890. }
  6891. return ret;
  6892. }
  6893. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  6894. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  6895. struct survey_info *survey)
  6896. {
  6897. struct rt2x00_dev *rt2x00dev = hw->priv;
  6898. struct ieee80211_conf *conf = &hw->conf;
  6899. u32 idle, busy, busy_ext;
  6900. if (idx != 0)
  6901. return -ENOENT;
  6902. survey->channel = conf->chandef.chan;
  6903. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  6904. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  6905. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  6906. if (idle || busy) {
  6907. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  6908. SURVEY_INFO_CHANNEL_TIME_BUSY |
  6909. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  6910. survey->channel_time = (idle + busy) / 1000;
  6911. survey->channel_time_busy = busy / 1000;
  6912. survey->channel_time_ext_busy = busy_ext / 1000;
  6913. }
  6914. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  6915. survey->filled |= SURVEY_INFO_IN_USE;
  6916. return 0;
  6917. }
  6918. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  6919. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  6920. MODULE_VERSION(DRV_VERSION);
  6921. MODULE_DESCRIPTION("Ralink RT2800 library");
  6922. MODULE_LICENSE("GPL");