hardware.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * arch/arm/mach-pxa/include/mach/hardware.h
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_HARDWARE_H
  13. #define __ASM_ARCH_HARDWARE_H
  14. /*
  15. * We requires absolute addresses.
  16. */
  17. #define PCIO_BASE 0
  18. /*
  19. * Workarounds for at least 2 errata so far require this.
  20. * The mapping is set in mach-pxa/generic.c.
  21. */
  22. #define UNCACHED_PHYS_0 0xff000000
  23. #define UNCACHED_ADDR UNCACHED_PHYS_0
  24. /*
  25. * Intel PXA2xx internal register mapping:
  26. *
  27. * 0x40000000 - 0x41ffffff <--> 0xf2000000 - 0xf3ffffff
  28. * 0x44000000 - 0x45ffffff <--> 0xf4000000 - 0xf5ffffff
  29. * 0x48000000 - 0x49ffffff <--> 0xf6000000 - 0xf7ffffff
  30. * 0x4c000000 - 0x4dffffff <--> 0xf8000000 - 0xf9ffffff
  31. * 0x50000000 - 0x51ffffff <--> 0xfa000000 - 0xfbffffff
  32. * 0x54000000 - 0x55ffffff <--> 0xfc000000 - 0xfdffffff
  33. * 0x58000000 - 0x59ffffff <--> 0xfe000000 - 0xffffffff
  34. *
  35. * Note that not all PXA2xx chips implement all those addresses, and the
  36. * kernel only maps the minimum needed range of this mapping.
  37. */
  38. #define io_p2v(x) (0xf2000000 + ((x) & 0x01ffffff) + (((x) & 0x1c000000) >> 1))
  39. #define io_v2p(x) (0x3c000000 + ((x) & 0x01ffffff) + (((x) & 0x0e000000) << 1))
  40. #ifndef __ASSEMBLY__
  41. # define __REG(x) (*((volatile u32 *)io_p2v(x)))
  42. /* With indexed regs we don't want to feed the index through io_p2v()
  43. especially if it is a variable, otherwise horrible code will result. */
  44. # define __REG2(x,y) \
  45. (*(volatile u32 *)((u32)&__REG(x) + (y)))
  46. # define __PREG(x) (io_v2p((u32)&(x)))
  47. #else
  48. # define __REG(x) io_p2v(x)
  49. # define __PREG(x) io_v2p(x)
  50. #endif
  51. #ifndef __ASSEMBLY__
  52. /*
  53. * CPU Stepping CPU_ID JTAG_ID
  54. *
  55. * PXA210 B0 0x69052922 0x2926C013
  56. * PXA210 B1 0x69052923 0x3926C013
  57. * PXA210 B2 0x69052924 0x4926C013
  58. * PXA210 C0 0x69052D25 0x5926C013
  59. *
  60. * PXA250 A0 0x69052100 0x09264013
  61. * PXA250 A1 0x69052101 0x19264013
  62. * PXA250 B0 0x69052902 0x29264013
  63. * PXA250 B1 0x69052903 0x39264013
  64. * PXA250 B2 0x69052904 0x49264013
  65. * PXA250 C0 0x69052D05 0x59264013
  66. *
  67. * PXA255 A0 0x69052D06 0x69264013
  68. *
  69. * PXA26x A0 0x69052903 0x39264013
  70. * PXA26x B0 0x69052D05 0x59264013
  71. *
  72. * PXA27x A0 0x69054110 0x09265013
  73. * PXA27x A1 0x69054111 0x19265013
  74. * PXA27x B0 0x69054112 0x29265013
  75. * PXA27x B1 0x69054113 0x39265013
  76. * PXA27x C0 0x69054114 0x49265013
  77. * PXA27x C5 0x69054117 0x79265013
  78. *
  79. * PXA30x A0 0x69056880 0x0E648013
  80. * PXA30x A1 0x69056881 0x1E648013
  81. * PXA31x A0 0x69056890 0x0E649013
  82. * PXA31x A1 0x69056891 0x1E649013
  83. * PXA31x A2 0x69056892 0x2E649013
  84. * PXA32x B1 0x69056825 0x5E642013
  85. * PXA32x B2 0x69056826 0x6E642013
  86. *
  87. * PXA930 B0 0x69056835 0x5E643013
  88. * PXA930 B1 0x69056837 0x7E643013
  89. * PXA930 B2 0x69056838 0x8E643013
  90. */
  91. #ifdef CONFIG_PXA25x
  92. #define __cpu_is_pxa210(id) \
  93. ({ \
  94. unsigned int _id = (id) & 0xf3f0; \
  95. _id == 0x2120; \
  96. })
  97. #define __cpu_is_pxa250(id) \
  98. ({ \
  99. unsigned int _id = (id) & 0xf3ff; \
  100. _id <= 0x2105; \
  101. })
  102. #define __cpu_is_pxa255(id) \
  103. ({ \
  104. unsigned int _id = (id) & 0xffff; \
  105. _id == 0x2d06; \
  106. })
  107. #define __cpu_is_pxa25x(id) \
  108. ({ \
  109. unsigned int _id = (id) & 0xf300; \
  110. _id == 0x2100; \
  111. })
  112. #else
  113. #define __cpu_is_pxa210(id) (0)
  114. #define __cpu_is_pxa250(id) (0)
  115. #define __cpu_is_pxa255(id) (0)
  116. #define __cpu_is_pxa25x(id) (0)
  117. #endif
  118. #ifdef CONFIG_PXA27x
  119. #define __cpu_is_pxa27x(id) \
  120. ({ \
  121. unsigned int _id = (id) >> 4 & 0xfff; \
  122. _id == 0x411; \
  123. })
  124. #else
  125. #define __cpu_is_pxa27x(id) (0)
  126. #endif
  127. #ifdef CONFIG_CPU_PXA300
  128. #define __cpu_is_pxa300(id) \
  129. ({ \
  130. unsigned int _id = (id) >> 4 & 0xfff; \
  131. _id == 0x688; \
  132. })
  133. #else
  134. #define __cpu_is_pxa300(id) (0)
  135. #endif
  136. #ifdef CONFIG_CPU_PXA310
  137. #define __cpu_is_pxa310(id) \
  138. ({ \
  139. unsigned int _id = (id) >> 4 & 0xfff; \
  140. _id == 0x689; \
  141. })
  142. #else
  143. #define __cpu_is_pxa310(id) (0)
  144. #endif
  145. #ifdef CONFIG_CPU_PXA320
  146. #define __cpu_is_pxa320(id) \
  147. ({ \
  148. unsigned int _id = (id) >> 4 & 0xfff; \
  149. _id == 0x603 || _id == 0x682; \
  150. })
  151. #else
  152. #define __cpu_is_pxa320(id) (0)
  153. #endif
  154. #ifdef CONFIG_CPU_PXA930
  155. #define __cpu_is_pxa930(id) \
  156. ({ \
  157. unsigned int _id = (id) >> 4 & 0xfff; \
  158. _id == 0x683; \
  159. })
  160. #else
  161. #define __cpu_is_pxa930(id) (0)
  162. #endif
  163. #define cpu_is_pxa210() \
  164. ({ \
  165. __cpu_is_pxa210(read_cpuid_id()); \
  166. })
  167. #define cpu_is_pxa250() \
  168. ({ \
  169. __cpu_is_pxa250(read_cpuid_id()); \
  170. })
  171. #define cpu_is_pxa255() \
  172. ({ \
  173. __cpu_is_pxa255(read_cpuid_id()); \
  174. })
  175. #define cpu_is_pxa25x() \
  176. ({ \
  177. __cpu_is_pxa25x(read_cpuid_id()); \
  178. })
  179. #define cpu_is_pxa27x() \
  180. ({ \
  181. __cpu_is_pxa27x(read_cpuid_id()); \
  182. })
  183. #define cpu_is_pxa300() \
  184. ({ \
  185. __cpu_is_pxa300(read_cpuid_id()); \
  186. })
  187. #define cpu_is_pxa310() \
  188. ({ \
  189. __cpu_is_pxa310(read_cpuid_id()); \
  190. })
  191. #define cpu_is_pxa320() \
  192. ({ \
  193. __cpu_is_pxa320(read_cpuid_id()); \
  194. })
  195. #define cpu_is_pxa930() \
  196. ({ \
  197. unsigned int id = read_cpuid(CPUID_ID); \
  198. __cpu_is_pxa930(id); \
  199. })
  200. /*
  201. * CPUID Core Generation Bit
  202. * <= 0x2 for pxa21x/pxa25x/pxa26x/pxa27x
  203. * == 0x3 for pxa300/pxa310/pxa320
  204. */
  205. #define __cpu_is_pxa2xx(id) \
  206. ({ \
  207. unsigned int _id = (id) >> 13 & 0x7; \
  208. _id <= 0x2; \
  209. })
  210. #define __cpu_is_pxa3xx(id) \
  211. ({ \
  212. unsigned int _id = (id) >> 13 & 0x7; \
  213. _id == 0x3; \
  214. })
  215. #define cpu_is_pxa2xx() \
  216. ({ \
  217. __cpu_is_pxa2xx(read_cpuid_id()); \
  218. })
  219. #define cpu_is_pxa3xx() \
  220. ({ \
  221. __cpu_is_pxa3xx(read_cpuid_id()); \
  222. })
  223. /*
  224. * Handy routine to set GPIO alternate functions
  225. */
  226. extern int pxa_gpio_mode( int gpio_mode );
  227. /*
  228. * Return GPIO level, nonzero means high, zero is low
  229. */
  230. extern int pxa_gpio_get_value(unsigned gpio);
  231. /*
  232. * Set output GPIO level
  233. */
  234. extern void pxa_gpio_set_value(unsigned gpio, int value);
  235. /*
  236. * return current memory and LCD clock frequency in units of 10kHz
  237. */
  238. extern unsigned int get_memclk_frequency_10khz(void);
  239. #endif
  240. #if defined(CONFIG_MACH_ARMCORE) && defined(CONFIG_PCI)
  241. #define PCIBIOS_MIN_IO 0
  242. #define PCIBIOS_MIN_MEM 0
  243. #define pcibios_assign_all_busses() 1
  244. #endif
  245. #endif /* _ASM_ARCH_HARDWARE_H */