i915_irq.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i965[] = {
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  75. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  81. };
  82. /* For display hotplug interrupt */
  83. static void
  84. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  85. {
  86. if ((dev_priv->irq_mask & mask) != 0) {
  87. dev_priv->irq_mask &= ~mask;
  88. I915_WRITE(DEIMR, dev_priv->irq_mask);
  89. POSTING_READ(DEIMR);
  90. }
  91. }
  92. static void
  93. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  94. {
  95. if ((dev_priv->irq_mask & mask) != mask) {
  96. dev_priv->irq_mask |= mask;
  97. I915_WRITE(DEIMR, dev_priv->irq_mask);
  98. POSTING_READ(DEIMR);
  99. }
  100. }
  101. void
  102. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  103. {
  104. u32 reg = PIPESTAT(pipe);
  105. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  106. if ((pipestat & mask) == mask)
  107. return;
  108. /* Enable the interrupt, clear any pending status */
  109. pipestat |= mask | (mask >> 16);
  110. I915_WRITE(reg, pipestat);
  111. POSTING_READ(reg);
  112. }
  113. void
  114. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  115. {
  116. u32 reg = PIPESTAT(pipe);
  117. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  118. if ((pipestat & mask) == 0)
  119. return;
  120. pipestat &= ~mask;
  121. I915_WRITE(reg, pipestat);
  122. POSTING_READ(reg);
  123. }
  124. /**
  125. * intel_enable_asle - enable ASLE interrupt for OpRegion
  126. */
  127. void intel_enable_asle(struct drm_device *dev)
  128. {
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. unsigned long irqflags;
  131. /* FIXME: opregion/asle for VLV */
  132. if (IS_VALLEYVIEW(dev))
  133. return;
  134. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  135. if (HAS_PCH_SPLIT(dev))
  136. ironlake_enable_display_irq(dev_priv, DE_GSE);
  137. else {
  138. i915_enable_pipestat(dev_priv, 1,
  139. PIPE_LEGACY_BLC_EVENT_ENABLE);
  140. if (INTEL_INFO(dev)->gen >= 4)
  141. i915_enable_pipestat(dev_priv, 0,
  142. PIPE_LEGACY_BLC_EVENT_ENABLE);
  143. }
  144. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  145. }
  146. /**
  147. * i915_pipe_enabled - check if a pipe is enabled
  148. * @dev: DRM device
  149. * @pipe: pipe to check
  150. *
  151. * Reading certain registers when the pipe is disabled can hang the chip.
  152. * Use this routine to make sure the PLL is running and the pipe is active
  153. * before reading such registers if unsure.
  154. */
  155. static int
  156. i915_pipe_enabled(struct drm_device *dev, int pipe)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  160. pipe);
  161. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  162. }
  163. /* Called from drm generic code, passed a 'crtc', which
  164. * we use as a pipe index
  165. */
  166. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  167. {
  168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  169. unsigned long high_frame;
  170. unsigned long low_frame;
  171. u32 high1, high2, low;
  172. if (!i915_pipe_enabled(dev, pipe)) {
  173. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  174. "pipe %c\n", pipe_name(pipe));
  175. return 0;
  176. }
  177. high_frame = PIPEFRAME(pipe);
  178. low_frame = PIPEFRAMEPIXEL(pipe);
  179. /*
  180. * High & low register fields aren't synchronized, so make sure
  181. * we get a low value that's stable across two reads of the high
  182. * register.
  183. */
  184. do {
  185. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  186. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  187. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  188. } while (high1 != high2);
  189. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  190. low >>= PIPE_FRAME_LOW_SHIFT;
  191. return (high1 << 8) | low;
  192. }
  193. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  194. {
  195. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  196. int reg = PIPE_FRMCOUNT_GM45(pipe);
  197. if (!i915_pipe_enabled(dev, pipe)) {
  198. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  199. "pipe %c\n", pipe_name(pipe));
  200. return 0;
  201. }
  202. return I915_READ(reg);
  203. }
  204. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  205. int *vpos, int *hpos)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. u32 vbl = 0, position = 0;
  209. int vbl_start, vbl_end, htotal, vtotal;
  210. bool in_vbl = true;
  211. int ret = 0;
  212. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  213. pipe);
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  216. "pipe %c\n", pipe_name(pipe));
  217. return 0;
  218. }
  219. /* Get vtotal. */
  220. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  221. if (INTEL_INFO(dev)->gen >= 4) {
  222. /* No obvious pixelcount register. Only query vertical
  223. * scanout position from Display scan line register.
  224. */
  225. position = I915_READ(PIPEDSL(pipe));
  226. /* Decode into vertical scanout position. Don't have
  227. * horizontal scanout position.
  228. */
  229. *vpos = position & 0x1fff;
  230. *hpos = 0;
  231. } else {
  232. /* Have access to pixelcount since start of frame.
  233. * We can split this into vertical and horizontal
  234. * scanout position.
  235. */
  236. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  237. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  238. *vpos = position / htotal;
  239. *hpos = position - (*vpos * htotal);
  240. }
  241. /* Query vblank area. */
  242. vbl = I915_READ(VBLANK(cpu_transcoder));
  243. /* Test position against vblank region. */
  244. vbl_start = vbl & 0x1fff;
  245. vbl_end = (vbl >> 16) & 0x1fff;
  246. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  247. in_vbl = false;
  248. /* Inside "upper part" of vblank area? Apply corrective offset: */
  249. if (in_vbl && (*vpos >= vbl_start))
  250. *vpos = *vpos - vtotal;
  251. /* Readouts valid? */
  252. if (vbl > 0)
  253. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  254. /* In vblank? */
  255. if (in_vbl)
  256. ret |= DRM_SCANOUTPOS_INVBL;
  257. return ret;
  258. }
  259. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  260. int *max_error,
  261. struct timeval *vblank_time,
  262. unsigned flags)
  263. {
  264. struct drm_crtc *crtc;
  265. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  266. DRM_ERROR("Invalid crtc %d\n", pipe);
  267. return -EINVAL;
  268. }
  269. /* Get drm_crtc to timestamp: */
  270. crtc = intel_get_crtc_for_pipe(dev, pipe);
  271. if (crtc == NULL) {
  272. DRM_ERROR("Invalid crtc %d\n", pipe);
  273. return -EINVAL;
  274. }
  275. if (!crtc->enabled) {
  276. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  277. return -EBUSY;
  278. }
  279. /* Helper routine in DRM core does all the work: */
  280. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  281. vblank_time, flags,
  282. crtc);
  283. }
  284. /*
  285. * Handle hotplug events outside the interrupt handler proper.
  286. */
  287. static void i915_hotplug_work_func(struct work_struct *work)
  288. {
  289. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  290. hotplug_work);
  291. struct drm_device *dev = dev_priv->dev;
  292. struct drm_mode_config *mode_config = &dev->mode_config;
  293. struct intel_encoder *encoder;
  294. /* HPD irq before everything is fully set up. */
  295. if (!dev_priv->enable_hotplug_processing)
  296. return;
  297. mutex_lock(&mode_config->mutex);
  298. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  299. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  300. if (encoder->hot_plug)
  301. encoder->hot_plug(encoder);
  302. mutex_unlock(&mode_config->mutex);
  303. /* Just fire off a uevent and let userspace tell us what to do */
  304. drm_helper_hpd_irq_event(dev);
  305. }
  306. static void ironlake_handle_rps_change(struct drm_device *dev)
  307. {
  308. drm_i915_private_t *dev_priv = dev->dev_private;
  309. u32 busy_up, busy_down, max_avg, min_avg;
  310. u8 new_delay;
  311. unsigned long flags;
  312. spin_lock_irqsave(&mchdev_lock, flags);
  313. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  314. new_delay = dev_priv->ips.cur_delay;
  315. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  316. busy_up = I915_READ(RCPREVBSYTUPAVG);
  317. busy_down = I915_READ(RCPREVBSYTDNAVG);
  318. max_avg = I915_READ(RCBMAXAVG);
  319. min_avg = I915_READ(RCBMINAVG);
  320. /* Handle RCS change request from hw */
  321. if (busy_up > max_avg) {
  322. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  323. new_delay = dev_priv->ips.cur_delay - 1;
  324. if (new_delay < dev_priv->ips.max_delay)
  325. new_delay = dev_priv->ips.max_delay;
  326. } else if (busy_down < min_avg) {
  327. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  328. new_delay = dev_priv->ips.cur_delay + 1;
  329. if (new_delay > dev_priv->ips.min_delay)
  330. new_delay = dev_priv->ips.min_delay;
  331. }
  332. if (ironlake_set_drps(dev, new_delay))
  333. dev_priv->ips.cur_delay = new_delay;
  334. spin_unlock_irqrestore(&mchdev_lock, flags);
  335. return;
  336. }
  337. static void notify_ring(struct drm_device *dev,
  338. struct intel_ring_buffer *ring)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. if (ring->obj == NULL)
  342. return;
  343. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  344. wake_up_all(&ring->irq_queue);
  345. if (i915_enable_hangcheck) {
  346. dev_priv->gpu_error.hangcheck_count = 0;
  347. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  348. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  349. }
  350. }
  351. static void gen6_pm_rps_work(struct work_struct *work)
  352. {
  353. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  354. rps.work);
  355. u32 pm_iir, pm_imr;
  356. u8 new_delay;
  357. spin_lock_irq(&dev_priv->rps.lock);
  358. pm_iir = dev_priv->rps.pm_iir;
  359. dev_priv->rps.pm_iir = 0;
  360. pm_imr = I915_READ(GEN6_PMIMR);
  361. I915_WRITE(GEN6_PMIMR, 0);
  362. spin_unlock_irq(&dev_priv->rps.lock);
  363. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  364. return;
  365. mutex_lock(&dev_priv->rps.hw_lock);
  366. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  367. new_delay = dev_priv->rps.cur_delay + 1;
  368. else
  369. new_delay = dev_priv->rps.cur_delay - 1;
  370. /* sysfs frequency interfaces may have snuck in while servicing the
  371. * interrupt
  372. */
  373. if (!(new_delay > dev_priv->rps.max_delay ||
  374. new_delay < dev_priv->rps.min_delay)) {
  375. gen6_set_rps(dev_priv->dev, new_delay);
  376. }
  377. mutex_unlock(&dev_priv->rps.hw_lock);
  378. }
  379. /**
  380. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  381. * occurred.
  382. * @work: workqueue struct
  383. *
  384. * Doesn't actually do anything except notify userspace. As a consequence of
  385. * this event, userspace should try to remap the bad rows since statistically
  386. * it is likely the same row is more likely to go bad again.
  387. */
  388. static void ivybridge_parity_work(struct work_struct *work)
  389. {
  390. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  391. l3_parity.error_work);
  392. u32 error_status, row, bank, subbank;
  393. char *parity_event[5];
  394. uint32_t misccpctl;
  395. unsigned long flags;
  396. /* We must turn off DOP level clock gating to access the L3 registers.
  397. * In order to prevent a get/put style interface, acquire struct mutex
  398. * any time we access those registers.
  399. */
  400. mutex_lock(&dev_priv->dev->struct_mutex);
  401. misccpctl = I915_READ(GEN7_MISCCPCTL);
  402. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  403. POSTING_READ(GEN7_MISCCPCTL);
  404. error_status = I915_READ(GEN7_L3CDERRST1);
  405. row = GEN7_PARITY_ERROR_ROW(error_status);
  406. bank = GEN7_PARITY_ERROR_BANK(error_status);
  407. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  408. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  409. GEN7_L3CDERRST1_ENABLE);
  410. POSTING_READ(GEN7_L3CDERRST1);
  411. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  412. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  413. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  414. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  415. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  416. mutex_unlock(&dev_priv->dev->struct_mutex);
  417. parity_event[0] = "L3_PARITY_ERROR=1";
  418. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  419. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  420. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  421. parity_event[4] = NULL;
  422. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  423. KOBJ_CHANGE, parity_event);
  424. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  425. row, bank, subbank);
  426. kfree(parity_event[3]);
  427. kfree(parity_event[2]);
  428. kfree(parity_event[1]);
  429. }
  430. static void ivybridge_handle_parity_error(struct drm_device *dev)
  431. {
  432. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  433. unsigned long flags;
  434. if (!HAS_L3_GPU_CACHE(dev))
  435. return;
  436. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  437. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  438. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  439. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  440. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  441. }
  442. static void snb_gt_irq_handler(struct drm_device *dev,
  443. struct drm_i915_private *dev_priv,
  444. u32 gt_iir)
  445. {
  446. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  447. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  448. notify_ring(dev, &dev_priv->ring[RCS]);
  449. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  450. notify_ring(dev, &dev_priv->ring[VCS]);
  451. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  452. notify_ring(dev, &dev_priv->ring[BCS]);
  453. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  454. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  455. GT_RENDER_CS_ERROR_INTERRUPT)) {
  456. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  457. i915_handle_error(dev, false);
  458. }
  459. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  460. ivybridge_handle_parity_error(dev);
  461. }
  462. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  463. u32 pm_iir)
  464. {
  465. unsigned long flags;
  466. /*
  467. * IIR bits should never already be set because IMR should
  468. * prevent an interrupt from being shown in IIR. The warning
  469. * displays a case where we've unsafely cleared
  470. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  471. * type is not a problem, it displays a problem in the logic.
  472. *
  473. * The mask bit in IMR is cleared by dev_priv->rps.work.
  474. */
  475. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  476. dev_priv->rps.pm_iir |= pm_iir;
  477. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  478. POSTING_READ(GEN6_PMIMR);
  479. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  480. queue_work(dev_priv->wq, &dev_priv->rps.work);
  481. }
  482. static void gmbus_irq_handler(struct drm_device *dev)
  483. {
  484. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  485. wake_up_all(&dev_priv->gmbus_wait_queue);
  486. }
  487. static void dp_aux_irq_handler(struct drm_device *dev)
  488. {
  489. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  490. wake_up_all(&dev_priv->gmbus_wait_queue);
  491. }
  492. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  493. {
  494. struct drm_device *dev = (struct drm_device *) arg;
  495. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  496. u32 iir, gt_iir, pm_iir;
  497. irqreturn_t ret = IRQ_NONE;
  498. unsigned long irqflags;
  499. int pipe;
  500. u32 pipe_stats[I915_MAX_PIPES];
  501. atomic_inc(&dev_priv->irq_received);
  502. while (true) {
  503. iir = I915_READ(VLV_IIR);
  504. gt_iir = I915_READ(GTIIR);
  505. pm_iir = I915_READ(GEN6_PMIIR);
  506. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  507. goto out;
  508. ret = IRQ_HANDLED;
  509. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  510. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  511. for_each_pipe(pipe) {
  512. int reg = PIPESTAT(pipe);
  513. pipe_stats[pipe] = I915_READ(reg);
  514. /*
  515. * Clear the PIPE*STAT regs before the IIR
  516. */
  517. if (pipe_stats[pipe] & 0x8000ffff) {
  518. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  519. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  520. pipe_name(pipe));
  521. I915_WRITE(reg, pipe_stats[pipe]);
  522. }
  523. }
  524. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  525. for_each_pipe(pipe) {
  526. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  527. drm_handle_vblank(dev, pipe);
  528. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  529. intel_prepare_page_flip(dev, pipe);
  530. intel_finish_page_flip(dev, pipe);
  531. }
  532. }
  533. /* Consume port. Then clear IIR or we'll miss events */
  534. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  535. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  536. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  537. hotplug_status);
  538. if (hotplug_status & HOTPLUG_INT_STATUS_I915)
  539. queue_work(dev_priv->wq,
  540. &dev_priv->hotplug_work);
  541. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  542. I915_READ(PORT_HOTPLUG_STAT);
  543. }
  544. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  545. gmbus_irq_handler(dev);
  546. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  547. gen6_queue_rps_work(dev_priv, pm_iir);
  548. I915_WRITE(GTIIR, gt_iir);
  549. I915_WRITE(GEN6_PMIIR, pm_iir);
  550. I915_WRITE(VLV_IIR, iir);
  551. }
  552. out:
  553. return ret;
  554. }
  555. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  556. {
  557. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  558. int pipe;
  559. if (pch_iir & SDE_HOTPLUG_MASK)
  560. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  561. if (pch_iir & SDE_AUDIO_POWER_MASK)
  562. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  563. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  564. SDE_AUDIO_POWER_SHIFT);
  565. if (pch_iir & SDE_AUX_MASK)
  566. dp_aux_irq_handler(dev);
  567. if (pch_iir & SDE_GMBUS)
  568. gmbus_irq_handler(dev);
  569. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  570. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  571. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  572. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  573. if (pch_iir & SDE_POISON)
  574. DRM_ERROR("PCH poison interrupt\n");
  575. if (pch_iir & SDE_FDI_MASK)
  576. for_each_pipe(pipe)
  577. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  578. pipe_name(pipe),
  579. I915_READ(FDI_RX_IIR(pipe)));
  580. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  581. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  582. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  583. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  584. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  585. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  586. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  587. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  588. }
  589. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  590. {
  591. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  592. int pipe;
  593. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  594. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  595. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  596. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  597. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  598. SDE_AUDIO_POWER_SHIFT_CPT);
  599. if (pch_iir & SDE_AUX_MASK_CPT)
  600. dp_aux_irq_handler(dev);
  601. if (pch_iir & SDE_GMBUS_CPT)
  602. gmbus_irq_handler(dev);
  603. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  604. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  605. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  606. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  607. if (pch_iir & SDE_FDI_MASK_CPT)
  608. for_each_pipe(pipe)
  609. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  610. pipe_name(pipe),
  611. I915_READ(FDI_RX_IIR(pipe)));
  612. }
  613. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  614. {
  615. struct drm_device *dev = (struct drm_device *) arg;
  616. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  617. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  618. irqreturn_t ret = IRQ_NONE;
  619. int i;
  620. atomic_inc(&dev_priv->irq_received);
  621. /* disable master interrupt before clearing iir */
  622. de_ier = I915_READ(DEIER);
  623. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  624. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  625. * interrupts will will be stored on its back queue, and then we'll be
  626. * able to process them after we restore SDEIER (as soon as we restore
  627. * it, we'll get an interrupt if SDEIIR still has something to process
  628. * due to its back queue). */
  629. sde_ier = I915_READ(SDEIER);
  630. I915_WRITE(SDEIER, 0);
  631. POSTING_READ(SDEIER);
  632. gt_iir = I915_READ(GTIIR);
  633. if (gt_iir) {
  634. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  635. I915_WRITE(GTIIR, gt_iir);
  636. ret = IRQ_HANDLED;
  637. }
  638. de_iir = I915_READ(DEIIR);
  639. if (de_iir) {
  640. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  641. dp_aux_irq_handler(dev);
  642. if (de_iir & DE_GSE_IVB)
  643. intel_opregion_gse_intr(dev);
  644. for (i = 0; i < 3; i++) {
  645. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  646. drm_handle_vblank(dev, i);
  647. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  648. intel_prepare_page_flip(dev, i);
  649. intel_finish_page_flip_plane(dev, i);
  650. }
  651. }
  652. /* check event from PCH */
  653. if (de_iir & DE_PCH_EVENT_IVB) {
  654. u32 pch_iir = I915_READ(SDEIIR);
  655. cpt_irq_handler(dev, pch_iir);
  656. /* clear PCH hotplug event before clear CPU irq */
  657. I915_WRITE(SDEIIR, pch_iir);
  658. }
  659. I915_WRITE(DEIIR, de_iir);
  660. ret = IRQ_HANDLED;
  661. }
  662. pm_iir = I915_READ(GEN6_PMIIR);
  663. if (pm_iir) {
  664. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  665. gen6_queue_rps_work(dev_priv, pm_iir);
  666. I915_WRITE(GEN6_PMIIR, pm_iir);
  667. ret = IRQ_HANDLED;
  668. }
  669. I915_WRITE(DEIER, de_ier);
  670. POSTING_READ(DEIER);
  671. I915_WRITE(SDEIER, sde_ier);
  672. POSTING_READ(SDEIER);
  673. return ret;
  674. }
  675. static void ilk_gt_irq_handler(struct drm_device *dev,
  676. struct drm_i915_private *dev_priv,
  677. u32 gt_iir)
  678. {
  679. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  680. notify_ring(dev, &dev_priv->ring[RCS]);
  681. if (gt_iir & GT_BSD_USER_INTERRUPT)
  682. notify_ring(dev, &dev_priv->ring[VCS]);
  683. }
  684. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  685. {
  686. struct drm_device *dev = (struct drm_device *) arg;
  687. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  688. int ret = IRQ_NONE;
  689. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  690. atomic_inc(&dev_priv->irq_received);
  691. /* disable master interrupt before clearing iir */
  692. de_ier = I915_READ(DEIER);
  693. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  694. POSTING_READ(DEIER);
  695. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  696. * interrupts will will be stored on its back queue, and then we'll be
  697. * able to process them after we restore SDEIER (as soon as we restore
  698. * it, we'll get an interrupt if SDEIIR still has something to process
  699. * due to its back queue). */
  700. sde_ier = I915_READ(SDEIER);
  701. I915_WRITE(SDEIER, 0);
  702. POSTING_READ(SDEIER);
  703. de_iir = I915_READ(DEIIR);
  704. gt_iir = I915_READ(GTIIR);
  705. pm_iir = I915_READ(GEN6_PMIIR);
  706. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  707. goto done;
  708. ret = IRQ_HANDLED;
  709. if (IS_GEN5(dev))
  710. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  711. else
  712. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  713. if (de_iir & DE_AUX_CHANNEL_A)
  714. dp_aux_irq_handler(dev);
  715. if (de_iir & DE_GSE)
  716. intel_opregion_gse_intr(dev);
  717. if (de_iir & DE_PIPEA_VBLANK)
  718. drm_handle_vblank(dev, 0);
  719. if (de_iir & DE_PIPEB_VBLANK)
  720. drm_handle_vblank(dev, 1);
  721. if (de_iir & DE_PLANEA_FLIP_DONE) {
  722. intel_prepare_page_flip(dev, 0);
  723. intel_finish_page_flip_plane(dev, 0);
  724. }
  725. if (de_iir & DE_PLANEB_FLIP_DONE) {
  726. intel_prepare_page_flip(dev, 1);
  727. intel_finish_page_flip_plane(dev, 1);
  728. }
  729. /* check event from PCH */
  730. if (de_iir & DE_PCH_EVENT) {
  731. u32 pch_iir = I915_READ(SDEIIR);
  732. if (HAS_PCH_CPT(dev))
  733. cpt_irq_handler(dev, pch_iir);
  734. else
  735. ibx_irq_handler(dev, pch_iir);
  736. /* should clear PCH hotplug event before clear CPU irq */
  737. I915_WRITE(SDEIIR, pch_iir);
  738. }
  739. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  740. ironlake_handle_rps_change(dev);
  741. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  742. gen6_queue_rps_work(dev_priv, pm_iir);
  743. I915_WRITE(GTIIR, gt_iir);
  744. I915_WRITE(DEIIR, de_iir);
  745. I915_WRITE(GEN6_PMIIR, pm_iir);
  746. done:
  747. I915_WRITE(DEIER, de_ier);
  748. POSTING_READ(DEIER);
  749. I915_WRITE(SDEIER, sde_ier);
  750. POSTING_READ(SDEIER);
  751. return ret;
  752. }
  753. /**
  754. * i915_error_work_func - do process context error handling work
  755. * @work: work struct
  756. *
  757. * Fire an error uevent so userspace can see that a hang or error
  758. * was detected.
  759. */
  760. static void i915_error_work_func(struct work_struct *work)
  761. {
  762. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  763. work);
  764. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  765. gpu_error);
  766. struct drm_device *dev = dev_priv->dev;
  767. struct intel_ring_buffer *ring;
  768. char *error_event[] = { "ERROR=1", NULL };
  769. char *reset_event[] = { "RESET=1", NULL };
  770. char *reset_done_event[] = { "ERROR=0", NULL };
  771. int i, ret;
  772. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  773. /*
  774. * Note that there's only one work item which does gpu resets, so we
  775. * need not worry about concurrent gpu resets potentially incrementing
  776. * error->reset_counter twice. We only need to take care of another
  777. * racing irq/hangcheck declaring the gpu dead for a second time. A
  778. * quick check for that is good enough: schedule_work ensures the
  779. * correct ordering between hang detection and this work item, and since
  780. * the reset in-progress bit is only ever set by code outside of this
  781. * work we don't need to worry about any other races.
  782. */
  783. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  784. DRM_DEBUG_DRIVER("resetting chip\n");
  785. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  786. reset_event);
  787. ret = i915_reset(dev);
  788. if (ret == 0) {
  789. /*
  790. * After all the gem state is reset, increment the reset
  791. * counter and wake up everyone waiting for the reset to
  792. * complete.
  793. *
  794. * Since unlock operations are a one-sided barrier only,
  795. * we need to insert a barrier here to order any seqno
  796. * updates before
  797. * the counter increment.
  798. */
  799. smp_mb__before_atomic_inc();
  800. atomic_inc(&dev_priv->gpu_error.reset_counter);
  801. kobject_uevent_env(&dev->primary->kdev.kobj,
  802. KOBJ_CHANGE, reset_done_event);
  803. } else {
  804. atomic_set(&error->reset_counter, I915_WEDGED);
  805. }
  806. for_each_ring(ring, dev_priv, i)
  807. wake_up_all(&ring->irq_queue);
  808. intel_display_handle_reset(dev);
  809. wake_up_all(&dev_priv->gpu_error.reset_queue);
  810. }
  811. }
  812. /* NB: please notice the memset */
  813. static void i915_get_extra_instdone(struct drm_device *dev,
  814. uint32_t *instdone)
  815. {
  816. struct drm_i915_private *dev_priv = dev->dev_private;
  817. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  818. switch(INTEL_INFO(dev)->gen) {
  819. case 2:
  820. case 3:
  821. instdone[0] = I915_READ(INSTDONE);
  822. break;
  823. case 4:
  824. case 5:
  825. case 6:
  826. instdone[0] = I915_READ(INSTDONE_I965);
  827. instdone[1] = I915_READ(INSTDONE1);
  828. break;
  829. default:
  830. WARN_ONCE(1, "Unsupported platform\n");
  831. case 7:
  832. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  833. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  834. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  835. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  836. break;
  837. }
  838. }
  839. #ifdef CONFIG_DEBUG_FS
  840. static struct drm_i915_error_object *
  841. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  842. struct drm_i915_gem_object *src,
  843. const int num_pages)
  844. {
  845. struct drm_i915_error_object *dst;
  846. int i;
  847. u32 reloc_offset;
  848. if (src == NULL || src->pages == NULL)
  849. return NULL;
  850. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  851. if (dst == NULL)
  852. return NULL;
  853. reloc_offset = src->gtt_offset;
  854. for (i = 0; i < num_pages; i++) {
  855. unsigned long flags;
  856. void *d;
  857. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  858. if (d == NULL)
  859. goto unwind;
  860. local_irq_save(flags);
  861. if (reloc_offset < dev_priv->gtt.mappable_end &&
  862. src->has_global_gtt_mapping) {
  863. void __iomem *s;
  864. /* Simply ignore tiling or any overlapping fence.
  865. * It's part of the error state, and this hopefully
  866. * captures what the GPU read.
  867. */
  868. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  869. reloc_offset);
  870. memcpy_fromio(d, s, PAGE_SIZE);
  871. io_mapping_unmap_atomic(s);
  872. } else if (src->stolen) {
  873. unsigned long offset;
  874. offset = dev_priv->mm.stolen_base;
  875. offset += src->stolen->start;
  876. offset += i << PAGE_SHIFT;
  877. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  878. } else {
  879. struct page *page;
  880. void *s;
  881. page = i915_gem_object_get_page(src, i);
  882. drm_clflush_pages(&page, 1);
  883. s = kmap_atomic(page);
  884. memcpy(d, s, PAGE_SIZE);
  885. kunmap_atomic(s);
  886. drm_clflush_pages(&page, 1);
  887. }
  888. local_irq_restore(flags);
  889. dst->pages[i] = d;
  890. reloc_offset += PAGE_SIZE;
  891. }
  892. dst->page_count = num_pages;
  893. dst->gtt_offset = src->gtt_offset;
  894. return dst;
  895. unwind:
  896. while (i--)
  897. kfree(dst->pages[i]);
  898. kfree(dst);
  899. return NULL;
  900. }
  901. #define i915_error_object_create(dev_priv, src) \
  902. i915_error_object_create_sized((dev_priv), (src), \
  903. (src)->base.size>>PAGE_SHIFT)
  904. static void
  905. i915_error_object_free(struct drm_i915_error_object *obj)
  906. {
  907. int page;
  908. if (obj == NULL)
  909. return;
  910. for (page = 0; page < obj->page_count; page++)
  911. kfree(obj->pages[page]);
  912. kfree(obj);
  913. }
  914. void
  915. i915_error_state_free(struct kref *error_ref)
  916. {
  917. struct drm_i915_error_state *error = container_of(error_ref,
  918. typeof(*error), ref);
  919. int i;
  920. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  921. i915_error_object_free(error->ring[i].batchbuffer);
  922. i915_error_object_free(error->ring[i].ringbuffer);
  923. kfree(error->ring[i].requests);
  924. }
  925. kfree(error->active_bo);
  926. kfree(error->overlay);
  927. kfree(error);
  928. }
  929. static void capture_bo(struct drm_i915_error_buffer *err,
  930. struct drm_i915_gem_object *obj)
  931. {
  932. err->size = obj->base.size;
  933. err->name = obj->base.name;
  934. err->rseqno = obj->last_read_seqno;
  935. err->wseqno = obj->last_write_seqno;
  936. err->gtt_offset = obj->gtt_offset;
  937. err->read_domains = obj->base.read_domains;
  938. err->write_domain = obj->base.write_domain;
  939. err->fence_reg = obj->fence_reg;
  940. err->pinned = 0;
  941. if (obj->pin_count > 0)
  942. err->pinned = 1;
  943. if (obj->user_pin_count > 0)
  944. err->pinned = -1;
  945. err->tiling = obj->tiling_mode;
  946. err->dirty = obj->dirty;
  947. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  948. err->ring = obj->ring ? obj->ring->id : -1;
  949. err->cache_level = obj->cache_level;
  950. }
  951. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  952. int count, struct list_head *head)
  953. {
  954. struct drm_i915_gem_object *obj;
  955. int i = 0;
  956. list_for_each_entry(obj, head, mm_list) {
  957. capture_bo(err++, obj);
  958. if (++i == count)
  959. break;
  960. }
  961. return i;
  962. }
  963. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  964. int count, struct list_head *head)
  965. {
  966. struct drm_i915_gem_object *obj;
  967. int i = 0;
  968. list_for_each_entry(obj, head, gtt_list) {
  969. if (obj->pin_count == 0)
  970. continue;
  971. capture_bo(err++, obj);
  972. if (++i == count)
  973. break;
  974. }
  975. return i;
  976. }
  977. static void i915_gem_record_fences(struct drm_device *dev,
  978. struct drm_i915_error_state *error)
  979. {
  980. struct drm_i915_private *dev_priv = dev->dev_private;
  981. int i;
  982. /* Fences */
  983. switch (INTEL_INFO(dev)->gen) {
  984. case 7:
  985. case 6:
  986. for (i = 0; i < 16; i++)
  987. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  988. break;
  989. case 5:
  990. case 4:
  991. for (i = 0; i < 16; i++)
  992. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  993. break;
  994. case 3:
  995. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  996. for (i = 0; i < 8; i++)
  997. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  998. case 2:
  999. for (i = 0; i < 8; i++)
  1000. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1001. break;
  1002. default:
  1003. BUG();
  1004. }
  1005. }
  1006. static struct drm_i915_error_object *
  1007. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1008. struct intel_ring_buffer *ring)
  1009. {
  1010. struct drm_i915_gem_object *obj;
  1011. u32 seqno;
  1012. if (!ring->get_seqno)
  1013. return NULL;
  1014. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1015. u32 acthd = I915_READ(ACTHD);
  1016. if (WARN_ON(ring->id != RCS))
  1017. return NULL;
  1018. obj = ring->private;
  1019. if (acthd >= obj->gtt_offset &&
  1020. acthd < obj->gtt_offset + obj->base.size)
  1021. return i915_error_object_create(dev_priv, obj);
  1022. }
  1023. seqno = ring->get_seqno(ring, false);
  1024. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1025. if (obj->ring != ring)
  1026. continue;
  1027. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1028. continue;
  1029. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1030. continue;
  1031. /* We need to copy these to an anonymous buffer as the simplest
  1032. * method to avoid being overwritten by userspace.
  1033. */
  1034. return i915_error_object_create(dev_priv, obj);
  1035. }
  1036. return NULL;
  1037. }
  1038. static void i915_record_ring_state(struct drm_device *dev,
  1039. struct drm_i915_error_state *error,
  1040. struct intel_ring_buffer *ring)
  1041. {
  1042. struct drm_i915_private *dev_priv = dev->dev_private;
  1043. if (INTEL_INFO(dev)->gen >= 6) {
  1044. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1045. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1046. error->semaphore_mboxes[ring->id][0]
  1047. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1048. error->semaphore_mboxes[ring->id][1]
  1049. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1050. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1051. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1052. }
  1053. if (INTEL_INFO(dev)->gen >= 4) {
  1054. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1055. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1056. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1057. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1058. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1059. if (ring->id == RCS)
  1060. error->bbaddr = I915_READ64(BB_ADDR);
  1061. } else {
  1062. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1063. error->ipeir[ring->id] = I915_READ(IPEIR);
  1064. error->ipehr[ring->id] = I915_READ(IPEHR);
  1065. error->instdone[ring->id] = I915_READ(INSTDONE);
  1066. }
  1067. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1068. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1069. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1070. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1071. error->head[ring->id] = I915_READ_HEAD(ring);
  1072. error->tail[ring->id] = I915_READ_TAIL(ring);
  1073. error->ctl[ring->id] = I915_READ_CTL(ring);
  1074. error->cpu_ring_head[ring->id] = ring->head;
  1075. error->cpu_ring_tail[ring->id] = ring->tail;
  1076. }
  1077. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1078. struct drm_i915_error_state *error,
  1079. struct drm_i915_error_ring *ering)
  1080. {
  1081. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1082. struct drm_i915_gem_object *obj;
  1083. /* Currently render ring is the only HW context user */
  1084. if (ring->id != RCS || !error->ccid)
  1085. return;
  1086. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1087. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1088. ering->ctx = i915_error_object_create_sized(dev_priv,
  1089. obj, 1);
  1090. }
  1091. }
  1092. }
  1093. static void i915_gem_record_rings(struct drm_device *dev,
  1094. struct drm_i915_error_state *error)
  1095. {
  1096. struct drm_i915_private *dev_priv = dev->dev_private;
  1097. struct intel_ring_buffer *ring;
  1098. struct drm_i915_gem_request *request;
  1099. int i, count;
  1100. for_each_ring(ring, dev_priv, i) {
  1101. i915_record_ring_state(dev, error, ring);
  1102. error->ring[i].batchbuffer =
  1103. i915_error_first_batchbuffer(dev_priv, ring);
  1104. error->ring[i].ringbuffer =
  1105. i915_error_object_create(dev_priv, ring->obj);
  1106. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1107. count = 0;
  1108. list_for_each_entry(request, &ring->request_list, list)
  1109. count++;
  1110. error->ring[i].num_requests = count;
  1111. error->ring[i].requests =
  1112. kmalloc(count*sizeof(struct drm_i915_error_request),
  1113. GFP_ATOMIC);
  1114. if (error->ring[i].requests == NULL) {
  1115. error->ring[i].num_requests = 0;
  1116. continue;
  1117. }
  1118. count = 0;
  1119. list_for_each_entry(request, &ring->request_list, list) {
  1120. struct drm_i915_error_request *erq;
  1121. erq = &error->ring[i].requests[count++];
  1122. erq->seqno = request->seqno;
  1123. erq->jiffies = request->emitted_jiffies;
  1124. erq->tail = request->tail;
  1125. }
  1126. }
  1127. }
  1128. /**
  1129. * i915_capture_error_state - capture an error record for later analysis
  1130. * @dev: drm device
  1131. *
  1132. * Should be called when an error is detected (either a hang or an error
  1133. * interrupt) to capture error state from the time of the error. Fills
  1134. * out a structure which becomes available in debugfs for user level tools
  1135. * to pick up.
  1136. */
  1137. static void i915_capture_error_state(struct drm_device *dev)
  1138. {
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. struct drm_i915_gem_object *obj;
  1141. struct drm_i915_error_state *error;
  1142. unsigned long flags;
  1143. int i, pipe;
  1144. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1145. error = dev_priv->gpu_error.first_error;
  1146. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1147. if (error)
  1148. return;
  1149. /* Account for pipe specific data like PIPE*STAT */
  1150. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1151. if (!error) {
  1152. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1153. return;
  1154. }
  1155. DRM_INFO("capturing error event; look for more information in "
  1156. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1157. dev->primary->index);
  1158. kref_init(&error->ref);
  1159. error->eir = I915_READ(EIR);
  1160. error->pgtbl_er = I915_READ(PGTBL_ER);
  1161. if (HAS_HW_CONTEXTS(dev))
  1162. error->ccid = I915_READ(CCID);
  1163. if (HAS_PCH_SPLIT(dev))
  1164. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1165. else if (IS_VALLEYVIEW(dev))
  1166. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1167. else if (IS_GEN2(dev))
  1168. error->ier = I915_READ16(IER);
  1169. else
  1170. error->ier = I915_READ(IER);
  1171. if (INTEL_INFO(dev)->gen >= 6)
  1172. error->derrmr = I915_READ(DERRMR);
  1173. if (IS_VALLEYVIEW(dev))
  1174. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1175. else if (INTEL_INFO(dev)->gen >= 7)
  1176. error->forcewake = I915_READ(FORCEWAKE_MT);
  1177. else if (INTEL_INFO(dev)->gen == 6)
  1178. error->forcewake = I915_READ(FORCEWAKE);
  1179. if (!HAS_PCH_SPLIT(dev))
  1180. for_each_pipe(pipe)
  1181. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1182. if (INTEL_INFO(dev)->gen >= 6) {
  1183. error->error = I915_READ(ERROR_GEN6);
  1184. error->done_reg = I915_READ(DONE_REG);
  1185. }
  1186. if (INTEL_INFO(dev)->gen == 7)
  1187. error->err_int = I915_READ(GEN7_ERR_INT);
  1188. i915_get_extra_instdone(dev, error->extra_instdone);
  1189. i915_gem_record_fences(dev, error);
  1190. i915_gem_record_rings(dev, error);
  1191. /* Record buffers on the active and pinned lists. */
  1192. error->active_bo = NULL;
  1193. error->pinned_bo = NULL;
  1194. i = 0;
  1195. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1196. i++;
  1197. error->active_bo_count = i;
  1198. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1199. if (obj->pin_count)
  1200. i++;
  1201. error->pinned_bo_count = i - error->active_bo_count;
  1202. error->active_bo = NULL;
  1203. error->pinned_bo = NULL;
  1204. if (i) {
  1205. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1206. GFP_ATOMIC);
  1207. if (error->active_bo)
  1208. error->pinned_bo =
  1209. error->active_bo + error->active_bo_count;
  1210. }
  1211. if (error->active_bo)
  1212. error->active_bo_count =
  1213. capture_active_bo(error->active_bo,
  1214. error->active_bo_count,
  1215. &dev_priv->mm.active_list);
  1216. if (error->pinned_bo)
  1217. error->pinned_bo_count =
  1218. capture_pinned_bo(error->pinned_bo,
  1219. error->pinned_bo_count,
  1220. &dev_priv->mm.bound_list);
  1221. do_gettimeofday(&error->time);
  1222. error->overlay = intel_overlay_capture_error_state(dev);
  1223. error->display = intel_display_capture_error_state(dev);
  1224. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1225. if (dev_priv->gpu_error.first_error == NULL) {
  1226. dev_priv->gpu_error.first_error = error;
  1227. error = NULL;
  1228. }
  1229. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1230. if (error)
  1231. i915_error_state_free(&error->ref);
  1232. }
  1233. void i915_destroy_error_state(struct drm_device *dev)
  1234. {
  1235. struct drm_i915_private *dev_priv = dev->dev_private;
  1236. struct drm_i915_error_state *error;
  1237. unsigned long flags;
  1238. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1239. error = dev_priv->gpu_error.first_error;
  1240. dev_priv->gpu_error.first_error = NULL;
  1241. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1242. if (error)
  1243. kref_put(&error->ref, i915_error_state_free);
  1244. }
  1245. #else
  1246. #define i915_capture_error_state(x)
  1247. #endif
  1248. static void i915_report_and_clear_eir(struct drm_device *dev)
  1249. {
  1250. struct drm_i915_private *dev_priv = dev->dev_private;
  1251. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1252. u32 eir = I915_READ(EIR);
  1253. int pipe, i;
  1254. if (!eir)
  1255. return;
  1256. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1257. i915_get_extra_instdone(dev, instdone);
  1258. if (IS_G4X(dev)) {
  1259. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1260. u32 ipeir = I915_READ(IPEIR_I965);
  1261. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1262. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1263. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1264. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1265. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1266. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1267. I915_WRITE(IPEIR_I965, ipeir);
  1268. POSTING_READ(IPEIR_I965);
  1269. }
  1270. if (eir & GM45_ERROR_PAGE_TABLE) {
  1271. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1272. pr_err("page table error\n");
  1273. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1274. I915_WRITE(PGTBL_ER, pgtbl_err);
  1275. POSTING_READ(PGTBL_ER);
  1276. }
  1277. }
  1278. if (!IS_GEN2(dev)) {
  1279. if (eir & I915_ERROR_PAGE_TABLE) {
  1280. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1281. pr_err("page table error\n");
  1282. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1283. I915_WRITE(PGTBL_ER, pgtbl_err);
  1284. POSTING_READ(PGTBL_ER);
  1285. }
  1286. }
  1287. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1288. pr_err("memory refresh error:\n");
  1289. for_each_pipe(pipe)
  1290. pr_err("pipe %c stat: 0x%08x\n",
  1291. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1292. /* pipestat has already been acked */
  1293. }
  1294. if (eir & I915_ERROR_INSTRUCTION) {
  1295. pr_err("instruction error\n");
  1296. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1297. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1298. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1299. if (INTEL_INFO(dev)->gen < 4) {
  1300. u32 ipeir = I915_READ(IPEIR);
  1301. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1302. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1303. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1304. I915_WRITE(IPEIR, ipeir);
  1305. POSTING_READ(IPEIR);
  1306. } else {
  1307. u32 ipeir = I915_READ(IPEIR_I965);
  1308. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1309. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1310. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1311. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1312. I915_WRITE(IPEIR_I965, ipeir);
  1313. POSTING_READ(IPEIR_I965);
  1314. }
  1315. }
  1316. I915_WRITE(EIR, eir);
  1317. POSTING_READ(EIR);
  1318. eir = I915_READ(EIR);
  1319. if (eir) {
  1320. /*
  1321. * some errors might have become stuck,
  1322. * mask them.
  1323. */
  1324. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1325. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1326. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1327. }
  1328. }
  1329. /**
  1330. * i915_handle_error - handle an error interrupt
  1331. * @dev: drm device
  1332. *
  1333. * Do some basic checking of regsiter state at error interrupt time and
  1334. * dump it to the syslog. Also call i915_capture_error_state() to make
  1335. * sure we get a record and make it available in debugfs. Fire a uevent
  1336. * so userspace knows something bad happened (should trigger collection
  1337. * of a ring dump etc.).
  1338. */
  1339. void i915_handle_error(struct drm_device *dev, bool wedged)
  1340. {
  1341. struct drm_i915_private *dev_priv = dev->dev_private;
  1342. struct intel_ring_buffer *ring;
  1343. int i;
  1344. i915_capture_error_state(dev);
  1345. i915_report_and_clear_eir(dev);
  1346. if (wedged) {
  1347. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1348. &dev_priv->gpu_error.reset_counter);
  1349. /*
  1350. * Wakeup waiting processes so that the reset work item
  1351. * doesn't deadlock trying to grab various locks.
  1352. */
  1353. for_each_ring(ring, dev_priv, i)
  1354. wake_up_all(&ring->irq_queue);
  1355. }
  1356. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1357. }
  1358. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1359. {
  1360. drm_i915_private_t *dev_priv = dev->dev_private;
  1361. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1362. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1363. struct drm_i915_gem_object *obj;
  1364. struct intel_unpin_work *work;
  1365. unsigned long flags;
  1366. bool stall_detected;
  1367. /* Ignore early vblank irqs */
  1368. if (intel_crtc == NULL)
  1369. return;
  1370. spin_lock_irqsave(&dev->event_lock, flags);
  1371. work = intel_crtc->unpin_work;
  1372. if (work == NULL ||
  1373. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1374. !work->enable_stall_check) {
  1375. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1376. spin_unlock_irqrestore(&dev->event_lock, flags);
  1377. return;
  1378. }
  1379. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1380. obj = work->pending_flip_obj;
  1381. if (INTEL_INFO(dev)->gen >= 4) {
  1382. int dspsurf = DSPSURF(intel_crtc->plane);
  1383. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1384. obj->gtt_offset;
  1385. } else {
  1386. int dspaddr = DSPADDR(intel_crtc->plane);
  1387. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1388. crtc->y * crtc->fb->pitches[0] +
  1389. crtc->x * crtc->fb->bits_per_pixel/8);
  1390. }
  1391. spin_unlock_irqrestore(&dev->event_lock, flags);
  1392. if (stall_detected) {
  1393. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1394. intel_prepare_page_flip(dev, intel_crtc->plane);
  1395. }
  1396. }
  1397. /* Called from drm generic code, passed 'crtc' which
  1398. * we use as a pipe index
  1399. */
  1400. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1401. {
  1402. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1403. unsigned long irqflags;
  1404. if (!i915_pipe_enabled(dev, pipe))
  1405. return -EINVAL;
  1406. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1407. if (INTEL_INFO(dev)->gen >= 4)
  1408. i915_enable_pipestat(dev_priv, pipe,
  1409. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1410. else
  1411. i915_enable_pipestat(dev_priv, pipe,
  1412. PIPE_VBLANK_INTERRUPT_ENABLE);
  1413. /* maintain vblank delivery even in deep C-states */
  1414. if (dev_priv->info->gen == 3)
  1415. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1416. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1417. return 0;
  1418. }
  1419. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1420. {
  1421. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1422. unsigned long irqflags;
  1423. if (!i915_pipe_enabled(dev, pipe))
  1424. return -EINVAL;
  1425. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1426. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1427. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1428. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1429. return 0;
  1430. }
  1431. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1432. {
  1433. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1434. unsigned long irqflags;
  1435. if (!i915_pipe_enabled(dev, pipe))
  1436. return -EINVAL;
  1437. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1438. ironlake_enable_display_irq(dev_priv,
  1439. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1440. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1441. return 0;
  1442. }
  1443. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1444. {
  1445. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1446. unsigned long irqflags;
  1447. u32 imr;
  1448. if (!i915_pipe_enabled(dev, pipe))
  1449. return -EINVAL;
  1450. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1451. imr = I915_READ(VLV_IMR);
  1452. if (pipe == 0)
  1453. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1454. else
  1455. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1456. I915_WRITE(VLV_IMR, imr);
  1457. i915_enable_pipestat(dev_priv, pipe,
  1458. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1459. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1460. return 0;
  1461. }
  1462. /* Called from drm generic code, passed 'crtc' which
  1463. * we use as a pipe index
  1464. */
  1465. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1466. {
  1467. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1468. unsigned long irqflags;
  1469. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1470. if (dev_priv->info->gen == 3)
  1471. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1472. i915_disable_pipestat(dev_priv, pipe,
  1473. PIPE_VBLANK_INTERRUPT_ENABLE |
  1474. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1475. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1476. }
  1477. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1478. {
  1479. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1480. unsigned long irqflags;
  1481. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1482. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1483. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1484. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1485. }
  1486. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1487. {
  1488. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1489. unsigned long irqflags;
  1490. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1491. ironlake_disable_display_irq(dev_priv,
  1492. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1493. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1494. }
  1495. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1496. {
  1497. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1498. unsigned long irqflags;
  1499. u32 imr;
  1500. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1501. i915_disable_pipestat(dev_priv, pipe,
  1502. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1503. imr = I915_READ(VLV_IMR);
  1504. if (pipe == 0)
  1505. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1506. else
  1507. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1508. I915_WRITE(VLV_IMR, imr);
  1509. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1510. }
  1511. static u32
  1512. ring_last_seqno(struct intel_ring_buffer *ring)
  1513. {
  1514. return list_entry(ring->request_list.prev,
  1515. struct drm_i915_gem_request, list)->seqno;
  1516. }
  1517. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1518. {
  1519. if (list_empty(&ring->request_list) ||
  1520. i915_seqno_passed(ring->get_seqno(ring, false),
  1521. ring_last_seqno(ring))) {
  1522. /* Issue a wake-up to catch stuck h/w. */
  1523. if (waitqueue_active(&ring->irq_queue)) {
  1524. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1525. ring->name);
  1526. wake_up_all(&ring->irq_queue);
  1527. *err = true;
  1528. }
  1529. return true;
  1530. }
  1531. return false;
  1532. }
  1533. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1534. {
  1535. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1536. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1537. struct intel_ring_buffer *signaller;
  1538. u32 cmd, ipehr, acthd_min;
  1539. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1540. if ((ipehr & ~(0x3 << 16)) !=
  1541. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1542. return false;
  1543. /* ACTHD is likely pointing to the dword after the actual command,
  1544. * so scan backwards until we find the MBOX.
  1545. */
  1546. acthd_min = max((int)acthd - 3 * 4, 0);
  1547. do {
  1548. cmd = ioread32(ring->virtual_start + acthd);
  1549. if (cmd == ipehr)
  1550. break;
  1551. acthd -= 4;
  1552. if (acthd < acthd_min)
  1553. return false;
  1554. } while (1);
  1555. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1556. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1557. ioread32(ring->virtual_start+acthd+4)+1);
  1558. }
  1559. static bool kick_ring(struct intel_ring_buffer *ring)
  1560. {
  1561. struct drm_device *dev = ring->dev;
  1562. struct drm_i915_private *dev_priv = dev->dev_private;
  1563. u32 tmp = I915_READ_CTL(ring);
  1564. if (tmp & RING_WAIT) {
  1565. DRM_ERROR("Kicking stuck wait on %s\n",
  1566. ring->name);
  1567. I915_WRITE_CTL(ring, tmp);
  1568. return true;
  1569. }
  1570. if (INTEL_INFO(dev)->gen >= 6 &&
  1571. tmp & RING_WAIT_SEMAPHORE &&
  1572. semaphore_passed(ring)) {
  1573. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1574. ring->name);
  1575. I915_WRITE_CTL(ring, tmp);
  1576. return true;
  1577. }
  1578. return false;
  1579. }
  1580. static bool i915_hangcheck_hung(struct drm_device *dev)
  1581. {
  1582. drm_i915_private_t *dev_priv = dev->dev_private;
  1583. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1584. bool hung = true;
  1585. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1586. i915_handle_error(dev, true);
  1587. if (!IS_GEN2(dev)) {
  1588. struct intel_ring_buffer *ring;
  1589. int i;
  1590. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1591. * If so we can simply poke the RB_WAIT bit
  1592. * and break the hang. This should work on
  1593. * all but the second generation chipsets.
  1594. */
  1595. for_each_ring(ring, dev_priv, i)
  1596. hung &= !kick_ring(ring);
  1597. }
  1598. return hung;
  1599. }
  1600. return false;
  1601. }
  1602. /**
  1603. * This is called when the chip hasn't reported back with completed
  1604. * batchbuffers in a long time. The first time this is called we simply record
  1605. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1606. * again, we assume the chip is wedged and try to fix it.
  1607. */
  1608. void i915_hangcheck_elapsed(unsigned long data)
  1609. {
  1610. struct drm_device *dev = (struct drm_device *)data;
  1611. drm_i915_private_t *dev_priv = dev->dev_private;
  1612. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1613. struct intel_ring_buffer *ring;
  1614. bool err = false, idle;
  1615. int i;
  1616. if (!i915_enable_hangcheck)
  1617. return;
  1618. memset(acthd, 0, sizeof(acthd));
  1619. idle = true;
  1620. for_each_ring(ring, dev_priv, i) {
  1621. idle &= i915_hangcheck_ring_idle(ring, &err);
  1622. acthd[i] = intel_ring_get_active_head(ring);
  1623. }
  1624. /* If all work is done then ACTHD clearly hasn't advanced. */
  1625. if (idle) {
  1626. if (err) {
  1627. if (i915_hangcheck_hung(dev))
  1628. return;
  1629. goto repeat;
  1630. }
  1631. dev_priv->gpu_error.hangcheck_count = 0;
  1632. return;
  1633. }
  1634. i915_get_extra_instdone(dev, instdone);
  1635. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1636. sizeof(acthd)) == 0 &&
  1637. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1638. sizeof(instdone)) == 0) {
  1639. if (i915_hangcheck_hung(dev))
  1640. return;
  1641. } else {
  1642. dev_priv->gpu_error.hangcheck_count = 0;
  1643. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1644. sizeof(acthd));
  1645. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1646. sizeof(instdone));
  1647. }
  1648. repeat:
  1649. /* Reset timer case chip hangs without another request being added */
  1650. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1651. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1652. }
  1653. /* drm_dma.h hooks
  1654. */
  1655. static void ironlake_irq_preinstall(struct drm_device *dev)
  1656. {
  1657. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1658. atomic_set(&dev_priv->irq_received, 0);
  1659. I915_WRITE(HWSTAM, 0xeffe);
  1660. /* XXX hotplug from PCH */
  1661. I915_WRITE(DEIMR, 0xffffffff);
  1662. I915_WRITE(DEIER, 0x0);
  1663. POSTING_READ(DEIER);
  1664. /* and GT */
  1665. I915_WRITE(GTIMR, 0xffffffff);
  1666. I915_WRITE(GTIER, 0x0);
  1667. POSTING_READ(GTIER);
  1668. /* south display irq */
  1669. I915_WRITE(SDEIMR, 0xffffffff);
  1670. /*
  1671. * SDEIER is also touched by the interrupt handler to work around missed
  1672. * PCH interrupts. Hence we can't update it after the interrupt handler
  1673. * is enabled - instead we unconditionally enable all PCH interrupt
  1674. * sources here, but then only unmask them as needed with SDEIMR.
  1675. */
  1676. I915_WRITE(SDEIER, 0xffffffff);
  1677. POSTING_READ(SDEIER);
  1678. }
  1679. static void valleyview_irq_preinstall(struct drm_device *dev)
  1680. {
  1681. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1682. int pipe;
  1683. atomic_set(&dev_priv->irq_received, 0);
  1684. /* VLV magic */
  1685. I915_WRITE(VLV_IMR, 0);
  1686. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1687. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1688. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1689. /* and GT */
  1690. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1691. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1692. I915_WRITE(GTIMR, 0xffffffff);
  1693. I915_WRITE(GTIER, 0x0);
  1694. POSTING_READ(GTIER);
  1695. I915_WRITE(DPINVGTT, 0xff);
  1696. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1697. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1698. for_each_pipe(pipe)
  1699. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1700. I915_WRITE(VLV_IIR, 0xffffffff);
  1701. I915_WRITE(VLV_IMR, 0xffffffff);
  1702. I915_WRITE(VLV_IER, 0x0);
  1703. POSTING_READ(VLV_IER);
  1704. }
  1705. static void ibx_hpd_irq_setup(struct drm_device *dev)
  1706. {
  1707. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1708. struct drm_mode_config *mode_config = &dev->mode_config;
  1709. struct intel_encoder *intel_encoder;
  1710. u32 mask = ~I915_READ(SDEIMR);
  1711. u32 hotplug;
  1712. if (HAS_PCH_IBX(dev)) {
  1713. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1714. mask |= hpd_ibx[intel_encoder->hpd_pin];
  1715. } else {
  1716. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1717. mask |= hpd_cpt[intel_encoder->hpd_pin];
  1718. }
  1719. I915_WRITE(SDEIMR, ~mask);
  1720. /*
  1721. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1722. * duration to 2ms (which is the minimum in the Display Port spec)
  1723. *
  1724. * This register is the same on all known PCH chips.
  1725. */
  1726. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1727. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1728. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1729. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1730. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1731. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1732. }
  1733. static void ibx_irq_postinstall(struct drm_device *dev)
  1734. {
  1735. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1736. u32 mask;
  1737. if (HAS_PCH_IBX(dev))
  1738. mask = SDE_GMBUS | SDE_AUX_MASK;
  1739. else
  1740. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  1741. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1742. I915_WRITE(SDEIMR, ~mask);
  1743. }
  1744. static int ironlake_irq_postinstall(struct drm_device *dev)
  1745. {
  1746. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1747. /* enable kind of interrupts always enabled */
  1748. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1749. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1750. DE_AUX_CHANNEL_A;
  1751. u32 render_irqs;
  1752. dev_priv->irq_mask = ~display_mask;
  1753. /* should always can generate irq */
  1754. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1755. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1756. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1757. POSTING_READ(DEIER);
  1758. dev_priv->gt_irq_mask = ~0;
  1759. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1760. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1761. if (IS_GEN6(dev))
  1762. render_irqs =
  1763. GT_USER_INTERRUPT |
  1764. GEN6_BSD_USER_INTERRUPT |
  1765. GEN6_BLITTER_USER_INTERRUPT;
  1766. else
  1767. render_irqs =
  1768. GT_USER_INTERRUPT |
  1769. GT_PIPE_NOTIFY |
  1770. GT_BSD_USER_INTERRUPT;
  1771. I915_WRITE(GTIER, render_irqs);
  1772. POSTING_READ(GTIER);
  1773. ibx_irq_postinstall(dev);
  1774. if (IS_IRONLAKE_M(dev)) {
  1775. /* Clear & enable PCU event interrupts */
  1776. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1777. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1778. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1779. }
  1780. return 0;
  1781. }
  1782. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1783. {
  1784. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1785. /* enable kind of interrupts always enabled */
  1786. u32 display_mask =
  1787. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1788. DE_PLANEC_FLIP_DONE_IVB |
  1789. DE_PLANEB_FLIP_DONE_IVB |
  1790. DE_PLANEA_FLIP_DONE_IVB |
  1791. DE_AUX_CHANNEL_A_IVB;
  1792. u32 render_irqs;
  1793. dev_priv->irq_mask = ~display_mask;
  1794. /* should always can generate irq */
  1795. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1796. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1797. I915_WRITE(DEIER,
  1798. display_mask |
  1799. DE_PIPEC_VBLANK_IVB |
  1800. DE_PIPEB_VBLANK_IVB |
  1801. DE_PIPEA_VBLANK_IVB);
  1802. POSTING_READ(DEIER);
  1803. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1804. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1805. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1806. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1807. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1808. I915_WRITE(GTIER, render_irqs);
  1809. POSTING_READ(GTIER);
  1810. ibx_irq_postinstall(dev);
  1811. return 0;
  1812. }
  1813. static int valleyview_irq_postinstall(struct drm_device *dev)
  1814. {
  1815. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1816. u32 enable_mask;
  1817. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1818. u32 render_irqs;
  1819. u16 msid;
  1820. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1821. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1822. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1823. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1824. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1825. /*
  1826. *Leave vblank interrupts masked initially. enable/disable will
  1827. * toggle them based on usage.
  1828. */
  1829. dev_priv->irq_mask = (~enable_mask) |
  1830. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1831. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1832. /* Hack for broken MSIs on VLV */
  1833. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1834. pci_read_config_word(dev->pdev, 0x98, &msid);
  1835. msid &= 0xff; /* mask out delivery bits */
  1836. msid |= (1<<14);
  1837. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1838. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1839. POSTING_READ(PORT_HOTPLUG_EN);
  1840. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1841. I915_WRITE(VLV_IER, enable_mask);
  1842. I915_WRITE(VLV_IIR, 0xffffffff);
  1843. I915_WRITE(PIPESTAT(0), 0xffff);
  1844. I915_WRITE(PIPESTAT(1), 0xffff);
  1845. POSTING_READ(VLV_IER);
  1846. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1847. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1848. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1849. I915_WRITE(VLV_IIR, 0xffffffff);
  1850. I915_WRITE(VLV_IIR, 0xffffffff);
  1851. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1852. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1853. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1854. GEN6_BLITTER_USER_INTERRUPT;
  1855. I915_WRITE(GTIER, render_irqs);
  1856. POSTING_READ(GTIER);
  1857. /* ack & enable invalid PTE error interrupts */
  1858. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1859. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1860. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1861. #endif
  1862. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1863. return 0;
  1864. }
  1865. static void valleyview_irq_uninstall(struct drm_device *dev)
  1866. {
  1867. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1868. int pipe;
  1869. if (!dev_priv)
  1870. return;
  1871. for_each_pipe(pipe)
  1872. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1873. I915_WRITE(HWSTAM, 0xffffffff);
  1874. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1875. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1876. for_each_pipe(pipe)
  1877. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1878. I915_WRITE(VLV_IIR, 0xffffffff);
  1879. I915_WRITE(VLV_IMR, 0xffffffff);
  1880. I915_WRITE(VLV_IER, 0x0);
  1881. POSTING_READ(VLV_IER);
  1882. }
  1883. static void ironlake_irq_uninstall(struct drm_device *dev)
  1884. {
  1885. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1886. if (!dev_priv)
  1887. return;
  1888. I915_WRITE(HWSTAM, 0xffffffff);
  1889. I915_WRITE(DEIMR, 0xffffffff);
  1890. I915_WRITE(DEIER, 0x0);
  1891. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1892. I915_WRITE(GTIMR, 0xffffffff);
  1893. I915_WRITE(GTIER, 0x0);
  1894. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1895. I915_WRITE(SDEIMR, 0xffffffff);
  1896. I915_WRITE(SDEIER, 0x0);
  1897. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1898. }
  1899. static void i8xx_irq_preinstall(struct drm_device * dev)
  1900. {
  1901. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1902. int pipe;
  1903. atomic_set(&dev_priv->irq_received, 0);
  1904. for_each_pipe(pipe)
  1905. I915_WRITE(PIPESTAT(pipe), 0);
  1906. I915_WRITE16(IMR, 0xffff);
  1907. I915_WRITE16(IER, 0x0);
  1908. POSTING_READ16(IER);
  1909. }
  1910. static int i8xx_irq_postinstall(struct drm_device *dev)
  1911. {
  1912. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1913. I915_WRITE16(EMR,
  1914. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1915. /* Unmask the interrupts that we always want on. */
  1916. dev_priv->irq_mask =
  1917. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1918. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1919. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1920. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1921. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1922. I915_WRITE16(IMR, dev_priv->irq_mask);
  1923. I915_WRITE16(IER,
  1924. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1925. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1926. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1927. I915_USER_INTERRUPT);
  1928. POSTING_READ16(IER);
  1929. return 0;
  1930. }
  1931. /*
  1932. * Returns true when a page flip has completed.
  1933. */
  1934. static bool i8xx_handle_vblank(struct drm_device *dev,
  1935. int pipe, u16 iir)
  1936. {
  1937. drm_i915_private_t *dev_priv = dev->dev_private;
  1938. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  1939. if (!drm_handle_vblank(dev, pipe))
  1940. return false;
  1941. if ((iir & flip_pending) == 0)
  1942. return false;
  1943. intel_prepare_page_flip(dev, pipe);
  1944. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  1945. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  1946. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  1947. * the flip is completed (no longer pending). Since this doesn't raise
  1948. * an interrupt per se, we watch for the change at vblank.
  1949. */
  1950. if (I915_READ16(ISR) & flip_pending)
  1951. return false;
  1952. intel_finish_page_flip(dev, pipe);
  1953. return true;
  1954. }
  1955. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  1956. {
  1957. struct drm_device *dev = (struct drm_device *) arg;
  1958. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1959. u16 iir, new_iir;
  1960. u32 pipe_stats[2];
  1961. unsigned long irqflags;
  1962. int irq_received;
  1963. int pipe;
  1964. u16 flip_mask =
  1965. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1966. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1967. atomic_inc(&dev_priv->irq_received);
  1968. iir = I915_READ16(IIR);
  1969. if (iir == 0)
  1970. return IRQ_NONE;
  1971. while (iir & ~flip_mask) {
  1972. /* Can't rely on pipestat interrupt bit in iir as it might
  1973. * have been cleared after the pipestat interrupt was received.
  1974. * It doesn't set the bit in iir again, but it still produces
  1975. * interrupts (for non-MSI).
  1976. */
  1977. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1978. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1979. i915_handle_error(dev, false);
  1980. for_each_pipe(pipe) {
  1981. int reg = PIPESTAT(pipe);
  1982. pipe_stats[pipe] = I915_READ(reg);
  1983. /*
  1984. * Clear the PIPE*STAT regs before the IIR
  1985. */
  1986. if (pipe_stats[pipe] & 0x8000ffff) {
  1987. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1988. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1989. pipe_name(pipe));
  1990. I915_WRITE(reg, pipe_stats[pipe]);
  1991. irq_received = 1;
  1992. }
  1993. }
  1994. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1995. I915_WRITE16(IIR, iir & ~flip_mask);
  1996. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1997. i915_update_dri1_breadcrumb(dev);
  1998. if (iir & I915_USER_INTERRUPT)
  1999. notify_ring(dev, &dev_priv->ring[RCS]);
  2000. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2001. i8xx_handle_vblank(dev, 0, iir))
  2002. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2003. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2004. i8xx_handle_vblank(dev, 1, iir))
  2005. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2006. iir = new_iir;
  2007. }
  2008. return IRQ_HANDLED;
  2009. }
  2010. static void i8xx_irq_uninstall(struct drm_device * dev)
  2011. {
  2012. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2013. int pipe;
  2014. for_each_pipe(pipe) {
  2015. /* Clear enable bits; then clear status bits */
  2016. I915_WRITE(PIPESTAT(pipe), 0);
  2017. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2018. }
  2019. I915_WRITE16(IMR, 0xffff);
  2020. I915_WRITE16(IER, 0x0);
  2021. I915_WRITE16(IIR, I915_READ16(IIR));
  2022. }
  2023. static void i915_irq_preinstall(struct drm_device * dev)
  2024. {
  2025. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2026. int pipe;
  2027. atomic_set(&dev_priv->irq_received, 0);
  2028. if (I915_HAS_HOTPLUG(dev)) {
  2029. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2030. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2031. }
  2032. I915_WRITE16(HWSTAM, 0xeffe);
  2033. for_each_pipe(pipe)
  2034. I915_WRITE(PIPESTAT(pipe), 0);
  2035. I915_WRITE(IMR, 0xffffffff);
  2036. I915_WRITE(IER, 0x0);
  2037. POSTING_READ(IER);
  2038. }
  2039. static int i915_irq_postinstall(struct drm_device *dev)
  2040. {
  2041. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2042. u32 enable_mask;
  2043. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2044. /* Unmask the interrupts that we always want on. */
  2045. dev_priv->irq_mask =
  2046. ~(I915_ASLE_INTERRUPT |
  2047. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2048. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2049. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2050. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2051. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2052. enable_mask =
  2053. I915_ASLE_INTERRUPT |
  2054. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2055. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2056. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2057. I915_USER_INTERRUPT;
  2058. if (I915_HAS_HOTPLUG(dev)) {
  2059. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2060. POSTING_READ(PORT_HOTPLUG_EN);
  2061. /* Enable in IER... */
  2062. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2063. /* and unmask in IMR */
  2064. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2065. }
  2066. I915_WRITE(IMR, dev_priv->irq_mask);
  2067. I915_WRITE(IER, enable_mask);
  2068. POSTING_READ(IER);
  2069. intel_opregion_enable_asle(dev);
  2070. return 0;
  2071. }
  2072. /*
  2073. * Returns true when a page flip has completed.
  2074. */
  2075. static bool i915_handle_vblank(struct drm_device *dev,
  2076. int plane, int pipe, u32 iir)
  2077. {
  2078. drm_i915_private_t *dev_priv = dev->dev_private;
  2079. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2080. if (!drm_handle_vblank(dev, pipe))
  2081. return false;
  2082. if ((iir & flip_pending) == 0)
  2083. return false;
  2084. intel_prepare_page_flip(dev, plane);
  2085. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2086. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2087. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2088. * the flip is completed (no longer pending). Since this doesn't raise
  2089. * an interrupt per se, we watch for the change at vblank.
  2090. */
  2091. if (I915_READ(ISR) & flip_pending)
  2092. return false;
  2093. intel_finish_page_flip(dev, pipe);
  2094. return true;
  2095. }
  2096. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2097. {
  2098. struct drm_device *dev = (struct drm_device *) arg;
  2099. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2100. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2101. unsigned long irqflags;
  2102. u32 flip_mask =
  2103. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2104. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2105. int pipe, ret = IRQ_NONE;
  2106. atomic_inc(&dev_priv->irq_received);
  2107. iir = I915_READ(IIR);
  2108. do {
  2109. bool irq_received = (iir & ~flip_mask) != 0;
  2110. bool blc_event = false;
  2111. /* Can't rely on pipestat interrupt bit in iir as it might
  2112. * have been cleared after the pipestat interrupt was received.
  2113. * It doesn't set the bit in iir again, but it still produces
  2114. * interrupts (for non-MSI).
  2115. */
  2116. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2117. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2118. i915_handle_error(dev, false);
  2119. for_each_pipe(pipe) {
  2120. int reg = PIPESTAT(pipe);
  2121. pipe_stats[pipe] = I915_READ(reg);
  2122. /* Clear the PIPE*STAT regs before the IIR */
  2123. if (pipe_stats[pipe] & 0x8000ffff) {
  2124. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2125. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2126. pipe_name(pipe));
  2127. I915_WRITE(reg, pipe_stats[pipe]);
  2128. irq_received = true;
  2129. }
  2130. }
  2131. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2132. if (!irq_received)
  2133. break;
  2134. /* Consume port. Then clear IIR or we'll miss events */
  2135. if ((I915_HAS_HOTPLUG(dev)) &&
  2136. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2137. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2138. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2139. hotplug_status);
  2140. if (hotplug_status & HOTPLUG_INT_STATUS_I915)
  2141. queue_work(dev_priv->wq,
  2142. &dev_priv->hotplug_work);
  2143. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2144. POSTING_READ(PORT_HOTPLUG_STAT);
  2145. }
  2146. I915_WRITE(IIR, iir & ~flip_mask);
  2147. new_iir = I915_READ(IIR); /* Flush posted writes */
  2148. if (iir & I915_USER_INTERRUPT)
  2149. notify_ring(dev, &dev_priv->ring[RCS]);
  2150. for_each_pipe(pipe) {
  2151. int plane = pipe;
  2152. if (IS_MOBILE(dev))
  2153. plane = !plane;
  2154. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2155. i915_handle_vblank(dev, plane, pipe, iir))
  2156. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2157. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2158. blc_event = true;
  2159. }
  2160. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2161. intel_opregion_asle_intr(dev);
  2162. /* With MSI, interrupts are only generated when iir
  2163. * transitions from zero to nonzero. If another bit got
  2164. * set while we were handling the existing iir bits, then
  2165. * we would never get another interrupt.
  2166. *
  2167. * This is fine on non-MSI as well, as if we hit this path
  2168. * we avoid exiting the interrupt handler only to generate
  2169. * another one.
  2170. *
  2171. * Note that for MSI this could cause a stray interrupt report
  2172. * if an interrupt landed in the time between writing IIR and
  2173. * the posting read. This should be rare enough to never
  2174. * trigger the 99% of 100,000 interrupts test for disabling
  2175. * stray interrupts.
  2176. */
  2177. ret = IRQ_HANDLED;
  2178. iir = new_iir;
  2179. } while (iir & ~flip_mask);
  2180. i915_update_dri1_breadcrumb(dev);
  2181. return ret;
  2182. }
  2183. static void i915_irq_uninstall(struct drm_device * dev)
  2184. {
  2185. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2186. int pipe;
  2187. if (I915_HAS_HOTPLUG(dev)) {
  2188. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2189. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2190. }
  2191. I915_WRITE16(HWSTAM, 0xffff);
  2192. for_each_pipe(pipe) {
  2193. /* Clear enable bits; then clear status bits */
  2194. I915_WRITE(PIPESTAT(pipe), 0);
  2195. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2196. }
  2197. I915_WRITE(IMR, 0xffffffff);
  2198. I915_WRITE(IER, 0x0);
  2199. I915_WRITE(IIR, I915_READ(IIR));
  2200. }
  2201. static void i965_irq_preinstall(struct drm_device * dev)
  2202. {
  2203. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2204. int pipe;
  2205. atomic_set(&dev_priv->irq_received, 0);
  2206. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2207. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2208. I915_WRITE(HWSTAM, 0xeffe);
  2209. for_each_pipe(pipe)
  2210. I915_WRITE(PIPESTAT(pipe), 0);
  2211. I915_WRITE(IMR, 0xffffffff);
  2212. I915_WRITE(IER, 0x0);
  2213. POSTING_READ(IER);
  2214. }
  2215. static int i965_irq_postinstall(struct drm_device *dev)
  2216. {
  2217. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2218. u32 enable_mask;
  2219. u32 error_mask;
  2220. /* Unmask the interrupts that we always want on. */
  2221. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2222. I915_DISPLAY_PORT_INTERRUPT |
  2223. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2224. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2225. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2226. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2227. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2228. enable_mask = ~dev_priv->irq_mask;
  2229. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2230. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2231. enable_mask |= I915_USER_INTERRUPT;
  2232. if (IS_G4X(dev))
  2233. enable_mask |= I915_BSD_USER_INTERRUPT;
  2234. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2235. /*
  2236. * Enable some error detection, note the instruction error mask
  2237. * bit is reserved, so we leave it masked.
  2238. */
  2239. if (IS_G4X(dev)) {
  2240. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2241. GM45_ERROR_MEM_PRIV |
  2242. GM45_ERROR_CP_PRIV |
  2243. I915_ERROR_MEMORY_REFRESH);
  2244. } else {
  2245. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2246. I915_ERROR_MEMORY_REFRESH);
  2247. }
  2248. I915_WRITE(EMR, error_mask);
  2249. I915_WRITE(IMR, dev_priv->irq_mask);
  2250. I915_WRITE(IER, enable_mask);
  2251. POSTING_READ(IER);
  2252. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2253. POSTING_READ(PORT_HOTPLUG_EN);
  2254. intel_opregion_enable_asle(dev);
  2255. return 0;
  2256. }
  2257. static void i915_hpd_irq_setup(struct drm_device *dev)
  2258. {
  2259. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2260. struct drm_mode_config *mode_config = &dev->mode_config;
  2261. struct intel_encoder *encoder;
  2262. u32 hotplug_en;
  2263. if (I915_HAS_HOTPLUG(dev)) {
  2264. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2265. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2266. /* Note HDMI and DP share hotplug bits */
  2267. /* enable bits are the same for all generations */
  2268. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  2269. hotplug_en |= hpd_mask_i915[encoder->hpd_pin];
  2270. /* Programming the CRT detection parameters tends
  2271. to generate a spurious hotplug event about three
  2272. seconds later. So just do it once.
  2273. */
  2274. if (IS_G4X(dev))
  2275. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2276. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2277. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2278. /* Ignore TV since it's buggy */
  2279. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2280. }
  2281. }
  2282. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2283. {
  2284. struct drm_device *dev = (struct drm_device *) arg;
  2285. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2286. u32 iir, new_iir;
  2287. u32 pipe_stats[I915_MAX_PIPES];
  2288. unsigned long irqflags;
  2289. int irq_received;
  2290. int ret = IRQ_NONE, pipe;
  2291. u32 flip_mask =
  2292. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2293. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2294. atomic_inc(&dev_priv->irq_received);
  2295. iir = I915_READ(IIR);
  2296. for (;;) {
  2297. bool blc_event = false;
  2298. irq_received = (iir & ~flip_mask) != 0;
  2299. /* Can't rely on pipestat interrupt bit in iir as it might
  2300. * have been cleared after the pipestat interrupt was received.
  2301. * It doesn't set the bit in iir again, but it still produces
  2302. * interrupts (for non-MSI).
  2303. */
  2304. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2305. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2306. i915_handle_error(dev, false);
  2307. for_each_pipe(pipe) {
  2308. int reg = PIPESTAT(pipe);
  2309. pipe_stats[pipe] = I915_READ(reg);
  2310. /*
  2311. * Clear the PIPE*STAT regs before the IIR
  2312. */
  2313. if (pipe_stats[pipe] & 0x8000ffff) {
  2314. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2315. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2316. pipe_name(pipe));
  2317. I915_WRITE(reg, pipe_stats[pipe]);
  2318. irq_received = 1;
  2319. }
  2320. }
  2321. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2322. if (!irq_received)
  2323. break;
  2324. ret = IRQ_HANDLED;
  2325. /* Consume port. Then clear IIR or we'll miss events */
  2326. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2327. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2328. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2329. hotplug_status);
  2330. if (hotplug_status & (IS_G4X(dev) ?
  2331. HOTPLUG_INT_STATUS_G4X :
  2332. HOTPLUG_INT_STATUS_I965))
  2333. queue_work(dev_priv->wq,
  2334. &dev_priv->hotplug_work);
  2335. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2336. I915_READ(PORT_HOTPLUG_STAT);
  2337. }
  2338. I915_WRITE(IIR, iir & ~flip_mask);
  2339. new_iir = I915_READ(IIR); /* Flush posted writes */
  2340. if (iir & I915_USER_INTERRUPT)
  2341. notify_ring(dev, &dev_priv->ring[RCS]);
  2342. if (iir & I915_BSD_USER_INTERRUPT)
  2343. notify_ring(dev, &dev_priv->ring[VCS]);
  2344. for_each_pipe(pipe) {
  2345. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2346. i915_handle_vblank(dev, pipe, pipe, iir))
  2347. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2348. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2349. blc_event = true;
  2350. }
  2351. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2352. intel_opregion_asle_intr(dev);
  2353. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2354. gmbus_irq_handler(dev);
  2355. /* With MSI, interrupts are only generated when iir
  2356. * transitions from zero to nonzero. If another bit got
  2357. * set while we were handling the existing iir bits, then
  2358. * we would never get another interrupt.
  2359. *
  2360. * This is fine on non-MSI as well, as if we hit this path
  2361. * we avoid exiting the interrupt handler only to generate
  2362. * another one.
  2363. *
  2364. * Note that for MSI this could cause a stray interrupt report
  2365. * if an interrupt landed in the time between writing IIR and
  2366. * the posting read. This should be rare enough to never
  2367. * trigger the 99% of 100,000 interrupts test for disabling
  2368. * stray interrupts.
  2369. */
  2370. iir = new_iir;
  2371. }
  2372. i915_update_dri1_breadcrumb(dev);
  2373. return ret;
  2374. }
  2375. static void i965_irq_uninstall(struct drm_device * dev)
  2376. {
  2377. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2378. int pipe;
  2379. if (!dev_priv)
  2380. return;
  2381. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2382. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2383. I915_WRITE(HWSTAM, 0xffffffff);
  2384. for_each_pipe(pipe)
  2385. I915_WRITE(PIPESTAT(pipe), 0);
  2386. I915_WRITE(IMR, 0xffffffff);
  2387. I915_WRITE(IER, 0x0);
  2388. for_each_pipe(pipe)
  2389. I915_WRITE(PIPESTAT(pipe),
  2390. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2391. I915_WRITE(IIR, I915_READ(IIR));
  2392. }
  2393. void intel_irq_init(struct drm_device *dev)
  2394. {
  2395. struct drm_i915_private *dev_priv = dev->dev_private;
  2396. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2397. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2398. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2399. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2400. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2401. i915_hangcheck_elapsed,
  2402. (unsigned long) dev);
  2403. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2404. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2405. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2406. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2407. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2408. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2409. }
  2410. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2411. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2412. else
  2413. dev->driver->get_vblank_timestamp = NULL;
  2414. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2415. if (IS_VALLEYVIEW(dev)) {
  2416. dev->driver->irq_handler = valleyview_irq_handler;
  2417. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2418. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2419. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2420. dev->driver->enable_vblank = valleyview_enable_vblank;
  2421. dev->driver->disable_vblank = valleyview_disable_vblank;
  2422. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2423. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2424. /* Share pre & uninstall handlers with ILK/SNB */
  2425. dev->driver->irq_handler = ivybridge_irq_handler;
  2426. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2427. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2428. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2429. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2430. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2431. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2432. } else if (HAS_PCH_SPLIT(dev)) {
  2433. dev->driver->irq_handler = ironlake_irq_handler;
  2434. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2435. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2436. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2437. dev->driver->enable_vblank = ironlake_enable_vblank;
  2438. dev->driver->disable_vblank = ironlake_disable_vblank;
  2439. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2440. } else {
  2441. if (INTEL_INFO(dev)->gen == 2) {
  2442. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2443. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2444. dev->driver->irq_handler = i8xx_irq_handler;
  2445. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2446. } else if (INTEL_INFO(dev)->gen == 3) {
  2447. dev->driver->irq_preinstall = i915_irq_preinstall;
  2448. dev->driver->irq_postinstall = i915_irq_postinstall;
  2449. dev->driver->irq_uninstall = i915_irq_uninstall;
  2450. dev->driver->irq_handler = i915_irq_handler;
  2451. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2452. } else {
  2453. dev->driver->irq_preinstall = i965_irq_preinstall;
  2454. dev->driver->irq_postinstall = i965_irq_postinstall;
  2455. dev->driver->irq_uninstall = i965_irq_uninstall;
  2456. dev->driver->irq_handler = i965_irq_handler;
  2457. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2458. }
  2459. dev->driver->enable_vblank = i915_enable_vblank;
  2460. dev->driver->disable_vblank = i915_disable_vblank;
  2461. }
  2462. }
  2463. void intel_hpd_init(struct drm_device *dev)
  2464. {
  2465. struct drm_i915_private *dev_priv = dev->dev_private;
  2466. if (dev_priv->display.hpd_irq_setup)
  2467. dev_priv->display.hpd_irq_setup(dev);
  2468. }