x86.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/intel-iommu.h>
  36. #include <asm/uaccess.h>
  37. #include <asm/msr.h>
  38. #include <asm/desc.h>
  39. #include <asm/mtrr.h>
  40. #define MAX_IO_MSRS 256
  41. #define CR0_RESERVED_BITS \
  42. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  43. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  44. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  45. #define CR4_RESERVED_BITS \
  46. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  47. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  48. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  49. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  50. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  51. /* EFER defaults:
  52. * - enable syscall per default because its emulated by KVM
  53. * - enable LME and LMA per default on 64 bit KVM
  54. */
  55. #ifdef CONFIG_X86_64
  56. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  57. #else
  58. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  59. #endif
  60. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  61. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  62. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  63. struct kvm_cpuid_entry2 __user *entries);
  64. struct kvm_x86_ops *kvm_x86_ops;
  65. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  66. struct kvm_stats_debugfs_item debugfs_entries[] = {
  67. { "pf_fixed", VCPU_STAT(pf_fixed) },
  68. { "pf_guest", VCPU_STAT(pf_guest) },
  69. { "tlb_flush", VCPU_STAT(tlb_flush) },
  70. { "invlpg", VCPU_STAT(invlpg) },
  71. { "exits", VCPU_STAT(exits) },
  72. { "io_exits", VCPU_STAT(io_exits) },
  73. { "mmio_exits", VCPU_STAT(mmio_exits) },
  74. { "signal_exits", VCPU_STAT(signal_exits) },
  75. { "irq_window", VCPU_STAT(irq_window_exits) },
  76. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  77. { "halt_exits", VCPU_STAT(halt_exits) },
  78. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  79. { "hypercalls", VCPU_STAT(hypercalls) },
  80. { "request_irq", VCPU_STAT(request_irq_exits) },
  81. { "request_nmi", VCPU_STAT(request_nmi_exits) },
  82. { "irq_exits", VCPU_STAT(irq_exits) },
  83. { "host_state_reload", VCPU_STAT(host_state_reload) },
  84. { "efer_reload", VCPU_STAT(efer_reload) },
  85. { "fpu_reload", VCPU_STAT(fpu_reload) },
  86. { "insn_emulation", VCPU_STAT(insn_emulation) },
  87. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  88. { "irq_injections", VCPU_STAT(irq_injections) },
  89. { "nmi_injections", VCPU_STAT(nmi_injections) },
  90. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  91. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  92. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  93. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  94. { "mmu_flooded", VM_STAT(mmu_flooded) },
  95. { "mmu_recycled", VM_STAT(mmu_recycled) },
  96. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  97. { "mmu_unsync", VM_STAT(mmu_unsync) },
  98. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  99. { "largepages", VM_STAT(lpages) },
  100. { NULL }
  101. };
  102. unsigned long segment_base(u16 selector)
  103. {
  104. struct descriptor_table gdt;
  105. struct desc_struct *d;
  106. unsigned long table_base;
  107. unsigned long v;
  108. if (selector == 0)
  109. return 0;
  110. asm("sgdt %0" : "=m"(gdt));
  111. table_base = gdt.base;
  112. if (selector & 4) { /* from ldt */
  113. u16 ldt_selector;
  114. asm("sldt %0" : "=g"(ldt_selector));
  115. table_base = segment_base(ldt_selector);
  116. }
  117. d = (struct desc_struct *)(table_base + (selector & ~7));
  118. v = d->base0 | ((unsigned long)d->base1 << 16) |
  119. ((unsigned long)d->base2 << 24);
  120. #ifdef CONFIG_X86_64
  121. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  122. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  123. #endif
  124. return v;
  125. }
  126. EXPORT_SYMBOL_GPL(segment_base);
  127. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  128. {
  129. if (irqchip_in_kernel(vcpu->kvm))
  130. return vcpu->arch.apic_base;
  131. else
  132. return vcpu->arch.apic_base;
  133. }
  134. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  135. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  136. {
  137. /* TODO: reserve bits check */
  138. if (irqchip_in_kernel(vcpu->kvm))
  139. kvm_lapic_set_base(vcpu, data);
  140. else
  141. vcpu->arch.apic_base = data;
  142. }
  143. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  144. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  145. {
  146. WARN_ON(vcpu->arch.exception.pending);
  147. vcpu->arch.exception.pending = true;
  148. vcpu->arch.exception.has_error_code = false;
  149. vcpu->arch.exception.nr = nr;
  150. }
  151. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  152. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  153. u32 error_code)
  154. {
  155. ++vcpu->stat.pf_guest;
  156. if (vcpu->arch.exception.pending) {
  157. if (vcpu->arch.exception.nr == PF_VECTOR) {
  158. printk(KERN_DEBUG "kvm: inject_page_fault:"
  159. " double fault 0x%lx\n", addr);
  160. vcpu->arch.exception.nr = DF_VECTOR;
  161. vcpu->arch.exception.error_code = 0;
  162. } else if (vcpu->arch.exception.nr == DF_VECTOR) {
  163. /* triple fault -> shutdown */
  164. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  165. }
  166. return;
  167. }
  168. vcpu->arch.cr2 = addr;
  169. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  170. }
  171. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  172. {
  173. vcpu->arch.nmi_pending = 1;
  174. }
  175. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  176. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  177. {
  178. WARN_ON(vcpu->arch.exception.pending);
  179. vcpu->arch.exception.pending = true;
  180. vcpu->arch.exception.has_error_code = true;
  181. vcpu->arch.exception.nr = nr;
  182. vcpu->arch.exception.error_code = error_code;
  183. }
  184. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  185. static void __queue_exception(struct kvm_vcpu *vcpu)
  186. {
  187. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  188. vcpu->arch.exception.has_error_code,
  189. vcpu->arch.exception.error_code);
  190. }
  191. /*
  192. * Load the pae pdptrs. Return true is they are all valid.
  193. */
  194. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  195. {
  196. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  197. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  198. int i;
  199. int ret;
  200. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  201. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  202. offset * sizeof(u64), sizeof(pdpte));
  203. if (ret < 0) {
  204. ret = 0;
  205. goto out;
  206. }
  207. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  208. if ((pdpte[i] & 1) && (pdpte[i] & 0xfffffff0000001e6ull)) {
  209. ret = 0;
  210. goto out;
  211. }
  212. }
  213. ret = 1;
  214. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  215. out:
  216. return ret;
  217. }
  218. EXPORT_SYMBOL_GPL(load_pdptrs);
  219. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  220. {
  221. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  222. bool changed = true;
  223. int r;
  224. if (is_long_mode(vcpu) || !is_pae(vcpu))
  225. return false;
  226. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  227. if (r < 0)
  228. goto out;
  229. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  230. out:
  231. return changed;
  232. }
  233. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  234. {
  235. if (cr0 & CR0_RESERVED_BITS) {
  236. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  237. cr0, vcpu->arch.cr0);
  238. kvm_inject_gp(vcpu, 0);
  239. return;
  240. }
  241. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  242. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  243. kvm_inject_gp(vcpu, 0);
  244. return;
  245. }
  246. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  247. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  248. "and a clear PE flag\n");
  249. kvm_inject_gp(vcpu, 0);
  250. return;
  251. }
  252. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  253. #ifdef CONFIG_X86_64
  254. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  255. int cs_db, cs_l;
  256. if (!is_pae(vcpu)) {
  257. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  258. "in long mode while PAE is disabled\n");
  259. kvm_inject_gp(vcpu, 0);
  260. return;
  261. }
  262. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  263. if (cs_l) {
  264. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  265. "in long mode while CS.L == 1\n");
  266. kvm_inject_gp(vcpu, 0);
  267. return;
  268. }
  269. } else
  270. #endif
  271. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  272. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  273. "reserved bits\n");
  274. kvm_inject_gp(vcpu, 0);
  275. return;
  276. }
  277. }
  278. kvm_x86_ops->set_cr0(vcpu, cr0);
  279. vcpu->arch.cr0 = cr0;
  280. kvm_mmu_reset_context(vcpu);
  281. return;
  282. }
  283. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  284. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  285. {
  286. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  287. KVMTRACE_1D(LMSW, vcpu,
  288. (u32)((vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f)),
  289. handler);
  290. }
  291. EXPORT_SYMBOL_GPL(kvm_lmsw);
  292. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  293. {
  294. if (cr4 & CR4_RESERVED_BITS) {
  295. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  296. kvm_inject_gp(vcpu, 0);
  297. return;
  298. }
  299. if (is_long_mode(vcpu)) {
  300. if (!(cr4 & X86_CR4_PAE)) {
  301. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  302. "in long mode\n");
  303. kvm_inject_gp(vcpu, 0);
  304. return;
  305. }
  306. } else if (is_paging(vcpu) && !is_pae(vcpu) && (cr4 & X86_CR4_PAE)
  307. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  308. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  309. kvm_inject_gp(vcpu, 0);
  310. return;
  311. }
  312. if (cr4 & X86_CR4_VMXE) {
  313. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  314. kvm_inject_gp(vcpu, 0);
  315. return;
  316. }
  317. kvm_x86_ops->set_cr4(vcpu, cr4);
  318. vcpu->arch.cr4 = cr4;
  319. kvm_mmu_reset_context(vcpu);
  320. }
  321. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  322. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  323. {
  324. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  325. kvm_mmu_sync_roots(vcpu);
  326. kvm_mmu_flush_tlb(vcpu);
  327. return;
  328. }
  329. if (is_long_mode(vcpu)) {
  330. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  331. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  332. kvm_inject_gp(vcpu, 0);
  333. return;
  334. }
  335. } else {
  336. if (is_pae(vcpu)) {
  337. if (cr3 & CR3_PAE_RESERVED_BITS) {
  338. printk(KERN_DEBUG
  339. "set_cr3: #GP, reserved bits\n");
  340. kvm_inject_gp(vcpu, 0);
  341. return;
  342. }
  343. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  344. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  345. "reserved bits\n");
  346. kvm_inject_gp(vcpu, 0);
  347. return;
  348. }
  349. }
  350. /*
  351. * We don't check reserved bits in nonpae mode, because
  352. * this isn't enforced, and VMware depends on this.
  353. */
  354. }
  355. /*
  356. * Does the new cr3 value map to physical memory? (Note, we
  357. * catch an invalid cr3 even in real-mode, because it would
  358. * cause trouble later on when we turn on paging anyway.)
  359. *
  360. * A real CPU would silently accept an invalid cr3 and would
  361. * attempt to use it - with largely undefined (and often hard
  362. * to debug) behavior on the guest side.
  363. */
  364. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  365. kvm_inject_gp(vcpu, 0);
  366. else {
  367. vcpu->arch.cr3 = cr3;
  368. vcpu->arch.mmu.new_cr3(vcpu);
  369. }
  370. }
  371. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  372. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  373. {
  374. if (cr8 & CR8_RESERVED_BITS) {
  375. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  376. kvm_inject_gp(vcpu, 0);
  377. return;
  378. }
  379. if (irqchip_in_kernel(vcpu->kvm))
  380. kvm_lapic_set_tpr(vcpu, cr8);
  381. else
  382. vcpu->arch.cr8 = cr8;
  383. }
  384. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  385. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  386. {
  387. if (irqchip_in_kernel(vcpu->kvm))
  388. return kvm_lapic_get_cr8(vcpu);
  389. else
  390. return vcpu->arch.cr8;
  391. }
  392. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  393. /*
  394. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  395. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  396. *
  397. * This list is modified at module load time to reflect the
  398. * capabilities of the host cpu.
  399. */
  400. static u32 msrs_to_save[] = {
  401. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  402. MSR_K6_STAR,
  403. #ifdef CONFIG_X86_64
  404. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  405. #endif
  406. MSR_IA32_TIME_STAMP_COUNTER, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  407. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT
  408. };
  409. static unsigned num_msrs_to_save;
  410. static u32 emulated_msrs[] = {
  411. MSR_IA32_MISC_ENABLE,
  412. };
  413. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  414. {
  415. if (efer & efer_reserved_bits) {
  416. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  417. efer);
  418. kvm_inject_gp(vcpu, 0);
  419. return;
  420. }
  421. if (is_paging(vcpu)
  422. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  423. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  424. kvm_inject_gp(vcpu, 0);
  425. return;
  426. }
  427. kvm_x86_ops->set_efer(vcpu, efer);
  428. efer &= ~EFER_LMA;
  429. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  430. vcpu->arch.shadow_efer = efer;
  431. }
  432. void kvm_enable_efer_bits(u64 mask)
  433. {
  434. efer_reserved_bits &= ~mask;
  435. }
  436. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  437. /*
  438. * Writes msr value into into the appropriate "register".
  439. * Returns 0 on success, non-0 otherwise.
  440. * Assumes vcpu_load() was already called.
  441. */
  442. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  443. {
  444. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  445. }
  446. /*
  447. * Adapt set_msr() to msr_io()'s calling convention
  448. */
  449. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  450. {
  451. return kvm_set_msr(vcpu, index, *data);
  452. }
  453. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  454. {
  455. static int version;
  456. struct pvclock_wall_clock wc;
  457. struct timespec now, sys, boot;
  458. if (!wall_clock)
  459. return;
  460. version++;
  461. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  462. /*
  463. * The guest calculates current wall clock time by adding
  464. * system time (updated by kvm_write_guest_time below) to the
  465. * wall clock specified here. guest system time equals host
  466. * system time for us, thus we must fill in host boot time here.
  467. */
  468. now = current_kernel_time();
  469. ktime_get_ts(&sys);
  470. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  471. wc.sec = boot.tv_sec;
  472. wc.nsec = boot.tv_nsec;
  473. wc.version = version;
  474. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  475. version++;
  476. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  477. }
  478. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  479. {
  480. uint32_t quotient, remainder;
  481. /* Don't try to replace with do_div(), this one calculates
  482. * "(dividend << 32) / divisor" */
  483. __asm__ ( "divl %4"
  484. : "=a" (quotient), "=d" (remainder)
  485. : "0" (0), "1" (dividend), "r" (divisor) );
  486. return quotient;
  487. }
  488. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  489. {
  490. uint64_t nsecs = 1000000000LL;
  491. int32_t shift = 0;
  492. uint64_t tps64;
  493. uint32_t tps32;
  494. tps64 = tsc_khz * 1000LL;
  495. while (tps64 > nsecs*2) {
  496. tps64 >>= 1;
  497. shift--;
  498. }
  499. tps32 = (uint32_t)tps64;
  500. while (tps32 <= (uint32_t)nsecs) {
  501. tps32 <<= 1;
  502. shift++;
  503. }
  504. hv_clock->tsc_shift = shift;
  505. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  506. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  507. __func__, tsc_khz, hv_clock->tsc_shift,
  508. hv_clock->tsc_to_system_mul);
  509. }
  510. static void kvm_write_guest_time(struct kvm_vcpu *v)
  511. {
  512. struct timespec ts;
  513. unsigned long flags;
  514. struct kvm_vcpu_arch *vcpu = &v->arch;
  515. void *shared_kaddr;
  516. if ((!vcpu->time_page))
  517. return;
  518. if (unlikely(vcpu->hv_clock_tsc_khz != tsc_khz)) {
  519. kvm_set_time_scale(tsc_khz, &vcpu->hv_clock);
  520. vcpu->hv_clock_tsc_khz = tsc_khz;
  521. }
  522. /* Keep irq disabled to prevent changes to the clock */
  523. local_irq_save(flags);
  524. kvm_get_msr(v, MSR_IA32_TIME_STAMP_COUNTER,
  525. &vcpu->hv_clock.tsc_timestamp);
  526. ktime_get_ts(&ts);
  527. local_irq_restore(flags);
  528. /* With all the info we got, fill in the values */
  529. vcpu->hv_clock.system_time = ts.tv_nsec +
  530. (NSEC_PER_SEC * (u64)ts.tv_sec);
  531. /*
  532. * The interface expects us to write an even number signaling that the
  533. * update is finished. Since the guest won't see the intermediate
  534. * state, we just increase by 2 at the end.
  535. */
  536. vcpu->hv_clock.version += 2;
  537. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  538. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  539. sizeof(vcpu->hv_clock));
  540. kunmap_atomic(shared_kaddr, KM_USER0);
  541. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  542. }
  543. static bool msr_mtrr_valid(unsigned msr)
  544. {
  545. switch (msr) {
  546. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  547. case MSR_MTRRfix64K_00000:
  548. case MSR_MTRRfix16K_80000:
  549. case MSR_MTRRfix16K_A0000:
  550. case MSR_MTRRfix4K_C0000:
  551. case MSR_MTRRfix4K_C8000:
  552. case MSR_MTRRfix4K_D0000:
  553. case MSR_MTRRfix4K_D8000:
  554. case MSR_MTRRfix4K_E0000:
  555. case MSR_MTRRfix4K_E8000:
  556. case MSR_MTRRfix4K_F0000:
  557. case MSR_MTRRfix4K_F8000:
  558. case MSR_MTRRdefType:
  559. case MSR_IA32_CR_PAT:
  560. return true;
  561. case 0x2f8:
  562. return true;
  563. }
  564. return false;
  565. }
  566. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  567. {
  568. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  569. if (!msr_mtrr_valid(msr))
  570. return 1;
  571. if (msr == MSR_MTRRdefType) {
  572. vcpu->arch.mtrr_state.def_type = data;
  573. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  574. } else if (msr == MSR_MTRRfix64K_00000)
  575. p[0] = data;
  576. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  577. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  578. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  579. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  580. else if (msr == MSR_IA32_CR_PAT)
  581. vcpu->arch.pat = data;
  582. else { /* Variable MTRRs */
  583. int idx, is_mtrr_mask;
  584. u64 *pt;
  585. idx = (msr - 0x200) / 2;
  586. is_mtrr_mask = msr - 0x200 - 2 * idx;
  587. if (!is_mtrr_mask)
  588. pt =
  589. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  590. else
  591. pt =
  592. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  593. *pt = data;
  594. }
  595. kvm_mmu_reset_context(vcpu);
  596. return 0;
  597. }
  598. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  599. {
  600. switch (msr) {
  601. case MSR_EFER:
  602. set_efer(vcpu, data);
  603. break;
  604. case MSR_IA32_MC0_STATUS:
  605. pr_unimpl(vcpu, "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n",
  606. __func__, data);
  607. break;
  608. case MSR_IA32_MCG_STATUS:
  609. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_STATUS 0x%llx, nop\n",
  610. __func__, data);
  611. break;
  612. case MSR_IA32_MCG_CTL:
  613. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_CTL 0x%llx, nop\n",
  614. __func__, data);
  615. break;
  616. case MSR_IA32_DEBUGCTLMSR:
  617. if (!data) {
  618. /* We support the non-activated case already */
  619. break;
  620. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  621. /* Values other than LBR and BTF are vendor-specific,
  622. thus reserved and should throw a #GP */
  623. return 1;
  624. }
  625. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  626. __func__, data);
  627. break;
  628. case MSR_IA32_UCODE_REV:
  629. case MSR_IA32_UCODE_WRITE:
  630. break;
  631. case 0x200 ... 0x2ff:
  632. return set_msr_mtrr(vcpu, msr, data);
  633. case MSR_IA32_APICBASE:
  634. kvm_set_apic_base(vcpu, data);
  635. break;
  636. case MSR_IA32_MISC_ENABLE:
  637. vcpu->arch.ia32_misc_enable_msr = data;
  638. break;
  639. case MSR_KVM_WALL_CLOCK:
  640. vcpu->kvm->arch.wall_clock = data;
  641. kvm_write_wall_clock(vcpu->kvm, data);
  642. break;
  643. case MSR_KVM_SYSTEM_TIME: {
  644. if (vcpu->arch.time_page) {
  645. kvm_release_page_dirty(vcpu->arch.time_page);
  646. vcpu->arch.time_page = NULL;
  647. }
  648. vcpu->arch.time = data;
  649. /* we verify if the enable bit is set... */
  650. if (!(data & 1))
  651. break;
  652. /* ...but clean it before doing the actual write */
  653. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  654. vcpu->arch.time_page =
  655. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  656. if (is_error_page(vcpu->arch.time_page)) {
  657. kvm_release_page_clean(vcpu->arch.time_page);
  658. vcpu->arch.time_page = NULL;
  659. }
  660. kvm_write_guest_time(vcpu);
  661. break;
  662. }
  663. default:
  664. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  665. return 1;
  666. }
  667. return 0;
  668. }
  669. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  670. /*
  671. * Reads an msr value (of 'msr_index') into 'pdata'.
  672. * Returns 0 on success, non-0 otherwise.
  673. * Assumes vcpu_load() was already called.
  674. */
  675. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  676. {
  677. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  678. }
  679. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  680. {
  681. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  682. if (!msr_mtrr_valid(msr))
  683. return 1;
  684. if (msr == MSR_MTRRdefType)
  685. *pdata = vcpu->arch.mtrr_state.def_type +
  686. (vcpu->arch.mtrr_state.enabled << 10);
  687. else if (msr == MSR_MTRRfix64K_00000)
  688. *pdata = p[0];
  689. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  690. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  691. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  692. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  693. else if (msr == MSR_IA32_CR_PAT)
  694. *pdata = vcpu->arch.pat;
  695. else { /* Variable MTRRs */
  696. int idx, is_mtrr_mask;
  697. u64 *pt;
  698. idx = (msr - 0x200) / 2;
  699. is_mtrr_mask = msr - 0x200 - 2 * idx;
  700. if (!is_mtrr_mask)
  701. pt =
  702. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  703. else
  704. pt =
  705. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  706. *pdata = *pt;
  707. }
  708. return 0;
  709. }
  710. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  711. {
  712. u64 data;
  713. switch (msr) {
  714. case 0xc0010010: /* SYSCFG */
  715. case 0xc0010015: /* HWCR */
  716. case MSR_IA32_PLATFORM_ID:
  717. case MSR_IA32_P5_MC_ADDR:
  718. case MSR_IA32_P5_MC_TYPE:
  719. case MSR_IA32_MC0_CTL:
  720. case MSR_IA32_MCG_STATUS:
  721. case MSR_IA32_MCG_CAP:
  722. case MSR_IA32_MCG_CTL:
  723. case MSR_IA32_MC0_MISC:
  724. case MSR_IA32_MC0_MISC+4:
  725. case MSR_IA32_MC0_MISC+8:
  726. case MSR_IA32_MC0_MISC+12:
  727. case MSR_IA32_MC0_MISC+16:
  728. case MSR_IA32_MC0_MISC+20:
  729. case MSR_IA32_UCODE_REV:
  730. case MSR_IA32_EBL_CR_POWERON:
  731. case MSR_IA32_DEBUGCTLMSR:
  732. case MSR_IA32_LASTBRANCHFROMIP:
  733. case MSR_IA32_LASTBRANCHTOIP:
  734. case MSR_IA32_LASTINTFROMIP:
  735. case MSR_IA32_LASTINTTOIP:
  736. data = 0;
  737. break;
  738. case MSR_MTRRcap:
  739. data = 0x500 | KVM_NR_VAR_MTRR;
  740. break;
  741. case 0x200 ... 0x2ff:
  742. return get_msr_mtrr(vcpu, msr, pdata);
  743. case 0xcd: /* fsb frequency */
  744. data = 3;
  745. break;
  746. case MSR_IA32_APICBASE:
  747. data = kvm_get_apic_base(vcpu);
  748. break;
  749. case MSR_IA32_MISC_ENABLE:
  750. data = vcpu->arch.ia32_misc_enable_msr;
  751. break;
  752. case MSR_IA32_PERF_STATUS:
  753. /* TSC increment by tick */
  754. data = 1000ULL;
  755. /* CPU multiplier */
  756. data |= (((uint64_t)4ULL) << 40);
  757. break;
  758. case MSR_EFER:
  759. data = vcpu->arch.shadow_efer;
  760. break;
  761. case MSR_KVM_WALL_CLOCK:
  762. data = vcpu->kvm->arch.wall_clock;
  763. break;
  764. case MSR_KVM_SYSTEM_TIME:
  765. data = vcpu->arch.time;
  766. break;
  767. default:
  768. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  769. return 1;
  770. }
  771. *pdata = data;
  772. return 0;
  773. }
  774. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  775. /*
  776. * Read or write a bunch of msrs. All parameters are kernel addresses.
  777. *
  778. * @return number of msrs set successfully.
  779. */
  780. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  781. struct kvm_msr_entry *entries,
  782. int (*do_msr)(struct kvm_vcpu *vcpu,
  783. unsigned index, u64 *data))
  784. {
  785. int i;
  786. vcpu_load(vcpu);
  787. down_read(&vcpu->kvm->slots_lock);
  788. for (i = 0; i < msrs->nmsrs; ++i)
  789. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  790. break;
  791. up_read(&vcpu->kvm->slots_lock);
  792. vcpu_put(vcpu);
  793. return i;
  794. }
  795. /*
  796. * Read or write a bunch of msrs. Parameters are user addresses.
  797. *
  798. * @return number of msrs set successfully.
  799. */
  800. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  801. int (*do_msr)(struct kvm_vcpu *vcpu,
  802. unsigned index, u64 *data),
  803. int writeback)
  804. {
  805. struct kvm_msrs msrs;
  806. struct kvm_msr_entry *entries;
  807. int r, n;
  808. unsigned size;
  809. r = -EFAULT;
  810. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  811. goto out;
  812. r = -E2BIG;
  813. if (msrs.nmsrs >= MAX_IO_MSRS)
  814. goto out;
  815. r = -ENOMEM;
  816. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  817. entries = vmalloc(size);
  818. if (!entries)
  819. goto out;
  820. r = -EFAULT;
  821. if (copy_from_user(entries, user_msrs->entries, size))
  822. goto out_free;
  823. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  824. if (r < 0)
  825. goto out_free;
  826. r = -EFAULT;
  827. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  828. goto out_free;
  829. r = n;
  830. out_free:
  831. vfree(entries);
  832. out:
  833. return r;
  834. }
  835. int kvm_dev_ioctl_check_extension(long ext)
  836. {
  837. int r;
  838. switch (ext) {
  839. case KVM_CAP_IRQCHIP:
  840. case KVM_CAP_HLT:
  841. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  842. case KVM_CAP_USER_MEMORY:
  843. case KVM_CAP_SET_TSS_ADDR:
  844. case KVM_CAP_EXT_CPUID:
  845. case KVM_CAP_CLOCKSOURCE:
  846. case KVM_CAP_PIT:
  847. case KVM_CAP_NOP_IO_DELAY:
  848. case KVM_CAP_MP_STATE:
  849. case KVM_CAP_SYNC_MMU:
  850. r = 1;
  851. break;
  852. case KVM_CAP_COALESCED_MMIO:
  853. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  854. break;
  855. case KVM_CAP_VAPIC:
  856. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  857. break;
  858. case KVM_CAP_NR_VCPUS:
  859. r = KVM_MAX_VCPUS;
  860. break;
  861. case KVM_CAP_NR_MEMSLOTS:
  862. r = KVM_MEMORY_SLOTS;
  863. break;
  864. case KVM_CAP_PV_MMU:
  865. r = !tdp_enabled;
  866. break;
  867. case KVM_CAP_IOMMU:
  868. r = intel_iommu_found();
  869. break;
  870. default:
  871. r = 0;
  872. break;
  873. }
  874. return r;
  875. }
  876. long kvm_arch_dev_ioctl(struct file *filp,
  877. unsigned int ioctl, unsigned long arg)
  878. {
  879. void __user *argp = (void __user *)arg;
  880. long r;
  881. switch (ioctl) {
  882. case KVM_GET_MSR_INDEX_LIST: {
  883. struct kvm_msr_list __user *user_msr_list = argp;
  884. struct kvm_msr_list msr_list;
  885. unsigned n;
  886. r = -EFAULT;
  887. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  888. goto out;
  889. n = msr_list.nmsrs;
  890. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  891. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  892. goto out;
  893. r = -E2BIG;
  894. if (n < num_msrs_to_save)
  895. goto out;
  896. r = -EFAULT;
  897. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  898. num_msrs_to_save * sizeof(u32)))
  899. goto out;
  900. if (copy_to_user(user_msr_list->indices
  901. + num_msrs_to_save * sizeof(u32),
  902. &emulated_msrs,
  903. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  904. goto out;
  905. r = 0;
  906. break;
  907. }
  908. case KVM_GET_SUPPORTED_CPUID: {
  909. struct kvm_cpuid2 __user *cpuid_arg = argp;
  910. struct kvm_cpuid2 cpuid;
  911. r = -EFAULT;
  912. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  913. goto out;
  914. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  915. cpuid_arg->entries);
  916. if (r)
  917. goto out;
  918. r = -EFAULT;
  919. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  920. goto out;
  921. r = 0;
  922. break;
  923. }
  924. default:
  925. r = -EINVAL;
  926. }
  927. out:
  928. return r;
  929. }
  930. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  931. {
  932. kvm_x86_ops->vcpu_load(vcpu, cpu);
  933. kvm_write_guest_time(vcpu);
  934. }
  935. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  936. {
  937. kvm_x86_ops->vcpu_put(vcpu);
  938. kvm_put_guest_fpu(vcpu);
  939. }
  940. static int is_efer_nx(void)
  941. {
  942. u64 efer;
  943. rdmsrl(MSR_EFER, efer);
  944. return efer & EFER_NX;
  945. }
  946. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  947. {
  948. int i;
  949. struct kvm_cpuid_entry2 *e, *entry;
  950. entry = NULL;
  951. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  952. e = &vcpu->arch.cpuid_entries[i];
  953. if (e->function == 0x80000001) {
  954. entry = e;
  955. break;
  956. }
  957. }
  958. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  959. entry->edx &= ~(1 << 20);
  960. printk(KERN_INFO "kvm: guest NX capability removed\n");
  961. }
  962. }
  963. /* when an old userspace process fills a new kernel module */
  964. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  965. struct kvm_cpuid *cpuid,
  966. struct kvm_cpuid_entry __user *entries)
  967. {
  968. int r, i;
  969. struct kvm_cpuid_entry *cpuid_entries;
  970. r = -E2BIG;
  971. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  972. goto out;
  973. r = -ENOMEM;
  974. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  975. if (!cpuid_entries)
  976. goto out;
  977. r = -EFAULT;
  978. if (copy_from_user(cpuid_entries, entries,
  979. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  980. goto out_free;
  981. for (i = 0; i < cpuid->nent; i++) {
  982. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  983. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  984. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  985. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  986. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  987. vcpu->arch.cpuid_entries[i].index = 0;
  988. vcpu->arch.cpuid_entries[i].flags = 0;
  989. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  990. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  991. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  992. }
  993. vcpu->arch.cpuid_nent = cpuid->nent;
  994. cpuid_fix_nx_cap(vcpu);
  995. r = 0;
  996. out_free:
  997. vfree(cpuid_entries);
  998. out:
  999. return r;
  1000. }
  1001. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1002. struct kvm_cpuid2 *cpuid,
  1003. struct kvm_cpuid_entry2 __user *entries)
  1004. {
  1005. int r;
  1006. r = -E2BIG;
  1007. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1008. goto out;
  1009. r = -EFAULT;
  1010. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1011. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1012. goto out;
  1013. vcpu->arch.cpuid_nent = cpuid->nent;
  1014. return 0;
  1015. out:
  1016. return r;
  1017. }
  1018. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1019. struct kvm_cpuid2 *cpuid,
  1020. struct kvm_cpuid_entry2 __user *entries)
  1021. {
  1022. int r;
  1023. r = -E2BIG;
  1024. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1025. goto out;
  1026. r = -EFAULT;
  1027. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1028. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1029. goto out;
  1030. return 0;
  1031. out:
  1032. cpuid->nent = vcpu->arch.cpuid_nent;
  1033. return r;
  1034. }
  1035. static inline u32 bit(int bitno)
  1036. {
  1037. return 1 << (bitno & 31);
  1038. }
  1039. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1040. u32 index)
  1041. {
  1042. entry->function = function;
  1043. entry->index = index;
  1044. cpuid_count(entry->function, entry->index,
  1045. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1046. entry->flags = 0;
  1047. }
  1048. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1049. u32 index, int *nent, int maxnent)
  1050. {
  1051. const u32 kvm_supported_word0_x86_features = bit(X86_FEATURE_FPU) |
  1052. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  1053. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  1054. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  1055. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  1056. bit(X86_FEATURE_SEP) | bit(X86_FEATURE_PGE) |
  1057. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  1058. bit(X86_FEATURE_CLFLSH) | bit(X86_FEATURE_MMX) |
  1059. bit(X86_FEATURE_FXSR) | bit(X86_FEATURE_XMM) |
  1060. bit(X86_FEATURE_XMM2) | bit(X86_FEATURE_SELFSNOOP);
  1061. const u32 kvm_supported_word1_x86_features = bit(X86_FEATURE_FPU) |
  1062. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  1063. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  1064. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  1065. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  1066. bit(X86_FEATURE_PGE) |
  1067. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  1068. bit(X86_FEATURE_MMX) | bit(X86_FEATURE_FXSR) |
  1069. bit(X86_FEATURE_SYSCALL) |
  1070. (bit(X86_FEATURE_NX) && is_efer_nx()) |
  1071. #ifdef CONFIG_X86_64
  1072. bit(X86_FEATURE_LM) |
  1073. #endif
  1074. bit(X86_FEATURE_MMXEXT) |
  1075. bit(X86_FEATURE_3DNOWEXT) |
  1076. bit(X86_FEATURE_3DNOW);
  1077. const u32 kvm_supported_word3_x86_features =
  1078. bit(X86_FEATURE_XMM3) | bit(X86_FEATURE_CX16);
  1079. const u32 kvm_supported_word6_x86_features =
  1080. bit(X86_FEATURE_LAHF_LM) | bit(X86_FEATURE_CMP_LEGACY);
  1081. /* all func 2 cpuid_count() should be called on the same cpu */
  1082. get_cpu();
  1083. do_cpuid_1_ent(entry, function, index);
  1084. ++*nent;
  1085. switch (function) {
  1086. case 0:
  1087. entry->eax = min(entry->eax, (u32)0xb);
  1088. break;
  1089. case 1:
  1090. entry->edx &= kvm_supported_word0_x86_features;
  1091. entry->ecx &= kvm_supported_word3_x86_features;
  1092. break;
  1093. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1094. * may return different values. This forces us to get_cpu() before
  1095. * issuing the first command, and also to emulate this annoying behavior
  1096. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1097. case 2: {
  1098. int t, times = entry->eax & 0xff;
  1099. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1100. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1101. for (t = 1; t < times && *nent < maxnent; ++t) {
  1102. do_cpuid_1_ent(&entry[t], function, 0);
  1103. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1104. ++*nent;
  1105. }
  1106. break;
  1107. }
  1108. /* function 4 and 0xb have additional index. */
  1109. case 4: {
  1110. int i, cache_type;
  1111. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1112. /* read more entries until cache_type is zero */
  1113. for (i = 1; *nent < maxnent; ++i) {
  1114. cache_type = entry[i - 1].eax & 0x1f;
  1115. if (!cache_type)
  1116. break;
  1117. do_cpuid_1_ent(&entry[i], function, i);
  1118. entry[i].flags |=
  1119. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1120. ++*nent;
  1121. }
  1122. break;
  1123. }
  1124. case 0xb: {
  1125. int i, level_type;
  1126. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1127. /* read more entries until level_type is zero */
  1128. for (i = 1; *nent < maxnent; ++i) {
  1129. level_type = entry[i - 1].ecx & 0xff00;
  1130. if (!level_type)
  1131. break;
  1132. do_cpuid_1_ent(&entry[i], function, i);
  1133. entry[i].flags |=
  1134. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1135. ++*nent;
  1136. }
  1137. break;
  1138. }
  1139. case 0x80000000:
  1140. entry->eax = min(entry->eax, 0x8000001a);
  1141. break;
  1142. case 0x80000001:
  1143. entry->edx &= kvm_supported_word1_x86_features;
  1144. entry->ecx &= kvm_supported_word6_x86_features;
  1145. break;
  1146. }
  1147. put_cpu();
  1148. }
  1149. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1150. struct kvm_cpuid_entry2 __user *entries)
  1151. {
  1152. struct kvm_cpuid_entry2 *cpuid_entries;
  1153. int limit, nent = 0, r = -E2BIG;
  1154. u32 func;
  1155. if (cpuid->nent < 1)
  1156. goto out;
  1157. r = -ENOMEM;
  1158. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1159. if (!cpuid_entries)
  1160. goto out;
  1161. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1162. limit = cpuid_entries[0].eax;
  1163. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1164. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1165. &nent, cpuid->nent);
  1166. r = -E2BIG;
  1167. if (nent >= cpuid->nent)
  1168. goto out_free;
  1169. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1170. limit = cpuid_entries[nent - 1].eax;
  1171. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1172. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1173. &nent, cpuid->nent);
  1174. r = -EFAULT;
  1175. if (copy_to_user(entries, cpuid_entries,
  1176. nent * sizeof(struct kvm_cpuid_entry2)))
  1177. goto out_free;
  1178. cpuid->nent = nent;
  1179. r = 0;
  1180. out_free:
  1181. vfree(cpuid_entries);
  1182. out:
  1183. return r;
  1184. }
  1185. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1186. struct kvm_lapic_state *s)
  1187. {
  1188. vcpu_load(vcpu);
  1189. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1190. vcpu_put(vcpu);
  1191. return 0;
  1192. }
  1193. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1194. struct kvm_lapic_state *s)
  1195. {
  1196. vcpu_load(vcpu);
  1197. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1198. kvm_apic_post_state_restore(vcpu);
  1199. vcpu_put(vcpu);
  1200. return 0;
  1201. }
  1202. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1203. struct kvm_interrupt *irq)
  1204. {
  1205. if (irq->irq < 0 || irq->irq >= 256)
  1206. return -EINVAL;
  1207. if (irqchip_in_kernel(vcpu->kvm))
  1208. return -ENXIO;
  1209. vcpu_load(vcpu);
  1210. set_bit(irq->irq, vcpu->arch.irq_pending);
  1211. set_bit(irq->irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1212. vcpu_put(vcpu);
  1213. return 0;
  1214. }
  1215. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1216. {
  1217. vcpu_load(vcpu);
  1218. kvm_inject_nmi(vcpu);
  1219. vcpu_put(vcpu);
  1220. return 0;
  1221. }
  1222. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1223. struct kvm_tpr_access_ctl *tac)
  1224. {
  1225. if (tac->flags)
  1226. return -EINVAL;
  1227. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1228. return 0;
  1229. }
  1230. long kvm_arch_vcpu_ioctl(struct file *filp,
  1231. unsigned int ioctl, unsigned long arg)
  1232. {
  1233. struct kvm_vcpu *vcpu = filp->private_data;
  1234. void __user *argp = (void __user *)arg;
  1235. int r;
  1236. struct kvm_lapic_state *lapic = NULL;
  1237. switch (ioctl) {
  1238. case KVM_GET_LAPIC: {
  1239. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1240. r = -ENOMEM;
  1241. if (!lapic)
  1242. goto out;
  1243. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1244. if (r)
  1245. goto out;
  1246. r = -EFAULT;
  1247. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1248. goto out;
  1249. r = 0;
  1250. break;
  1251. }
  1252. case KVM_SET_LAPIC: {
  1253. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1254. r = -ENOMEM;
  1255. if (!lapic)
  1256. goto out;
  1257. r = -EFAULT;
  1258. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1259. goto out;
  1260. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1261. if (r)
  1262. goto out;
  1263. r = 0;
  1264. break;
  1265. }
  1266. case KVM_INTERRUPT: {
  1267. struct kvm_interrupt irq;
  1268. r = -EFAULT;
  1269. if (copy_from_user(&irq, argp, sizeof irq))
  1270. goto out;
  1271. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1272. if (r)
  1273. goto out;
  1274. r = 0;
  1275. break;
  1276. }
  1277. case KVM_NMI: {
  1278. r = kvm_vcpu_ioctl_nmi(vcpu);
  1279. if (r)
  1280. goto out;
  1281. r = 0;
  1282. break;
  1283. }
  1284. case KVM_SET_CPUID: {
  1285. struct kvm_cpuid __user *cpuid_arg = argp;
  1286. struct kvm_cpuid cpuid;
  1287. r = -EFAULT;
  1288. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1289. goto out;
  1290. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1291. if (r)
  1292. goto out;
  1293. break;
  1294. }
  1295. case KVM_SET_CPUID2: {
  1296. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1297. struct kvm_cpuid2 cpuid;
  1298. r = -EFAULT;
  1299. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1300. goto out;
  1301. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1302. cpuid_arg->entries);
  1303. if (r)
  1304. goto out;
  1305. break;
  1306. }
  1307. case KVM_GET_CPUID2: {
  1308. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1309. struct kvm_cpuid2 cpuid;
  1310. r = -EFAULT;
  1311. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1312. goto out;
  1313. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1314. cpuid_arg->entries);
  1315. if (r)
  1316. goto out;
  1317. r = -EFAULT;
  1318. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1319. goto out;
  1320. r = 0;
  1321. break;
  1322. }
  1323. case KVM_GET_MSRS:
  1324. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1325. break;
  1326. case KVM_SET_MSRS:
  1327. r = msr_io(vcpu, argp, do_set_msr, 0);
  1328. break;
  1329. case KVM_TPR_ACCESS_REPORTING: {
  1330. struct kvm_tpr_access_ctl tac;
  1331. r = -EFAULT;
  1332. if (copy_from_user(&tac, argp, sizeof tac))
  1333. goto out;
  1334. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1335. if (r)
  1336. goto out;
  1337. r = -EFAULT;
  1338. if (copy_to_user(argp, &tac, sizeof tac))
  1339. goto out;
  1340. r = 0;
  1341. break;
  1342. };
  1343. case KVM_SET_VAPIC_ADDR: {
  1344. struct kvm_vapic_addr va;
  1345. r = -EINVAL;
  1346. if (!irqchip_in_kernel(vcpu->kvm))
  1347. goto out;
  1348. r = -EFAULT;
  1349. if (copy_from_user(&va, argp, sizeof va))
  1350. goto out;
  1351. r = 0;
  1352. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1353. break;
  1354. }
  1355. default:
  1356. r = -EINVAL;
  1357. }
  1358. out:
  1359. if (lapic)
  1360. kfree(lapic);
  1361. return r;
  1362. }
  1363. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1364. {
  1365. int ret;
  1366. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1367. return -1;
  1368. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1369. return ret;
  1370. }
  1371. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1372. u32 kvm_nr_mmu_pages)
  1373. {
  1374. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1375. return -EINVAL;
  1376. down_write(&kvm->slots_lock);
  1377. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1378. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1379. up_write(&kvm->slots_lock);
  1380. return 0;
  1381. }
  1382. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1383. {
  1384. return kvm->arch.n_alloc_mmu_pages;
  1385. }
  1386. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1387. {
  1388. int i;
  1389. struct kvm_mem_alias *alias;
  1390. for (i = 0; i < kvm->arch.naliases; ++i) {
  1391. alias = &kvm->arch.aliases[i];
  1392. if (gfn >= alias->base_gfn
  1393. && gfn < alias->base_gfn + alias->npages)
  1394. return alias->target_gfn + gfn - alias->base_gfn;
  1395. }
  1396. return gfn;
  1397. }
  1398. /*
  1399. * Set a new alias region. Aliases map a portion of physical memory into
  1400. * another portion. This is useful for memory windows, for example the PC
  1401. * VGA region.
  1402. */
  1403. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1404. struct kvm_memory_alias *alias)
  1405. {
  1406. int r, n;
  1407. struct kvm_mem_alias *p;
  1408. r = -EINVAL;
  1409. /* General sanity checks */
  1410. if (alias->memory_size & (PAGE_SIZE - 1))
  1411. goto out;
  1412. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1413. goto out;
  1414. if (alias->slot >= KVM_ALIAS_SLOTS)
  1415. goto out;
  1416. if (alias->guest_phys_addr + alias->memory_size
  1417. < alias->guest_phys_addr)
  1418. goto out;
  1419. if (alias->target_phys_addr + alias->memory_size
  1420. < alias->target_phys_addr)
  1421. goto out;
  1422. down_write(&kvm->slots_lock);
  1423. spin_lock(&kvm->mmu_lock);
  1424. p = &kvm->arch.aliases[alias->slot];
  1425. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1426. p->npages = alias->memory_size >> PAGE_SHIFT;
  1427. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1428. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1429. if (kvm->arch.aliases[n - 1].npages)
  1430. break;
  1431. kvm->arch.naliases = n;
  1432. spin_unlock(&kvm->mmu_lock);
  1433. kvm_mmu_zap_all(kvm);
  1434. up_write(&kvm->slots_lock);
  1435. return 0;
  1436. out:
  1437. return r;
  1438. }
  1439. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1440. {
  1441. int r;
  1442. r = 0;
  1443. switch (chip->chip_id) {
  1444. case KVM_IRQCHIP_PIC_MASTER:
  1445. memcpy(&chip->chip.pic,
  1446. &pic_irqchip(kvm)->pics[0],
  1447. sizeof(struct kvm_pic_state));
  1448. break;
  1449. case KVM_IRQCHIP_PIC_SLAVE:
  1450. memcpy(&chip->chip.pic,
  1451. &pic_irqchip(kvm)->pics[1],
  1452. sizeof(struct kvm_pic_state));
  1453. break;
  1454. case KVM_IRQCHIP_IOAPIC:
  1455. memcpy(&chip->chip.ioapic,
  1456. ioapic_irqchip(kvm),
  1457. sizeof(struct kvm_ioapic_state));
  1458. break;
  1459. default:
  1460. r = -EINVAL;
  1461. break;
  1462. }
  1463. return r;
  1464. }
  1465. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1466. {
  1467. int r;
  1468. r = 0;
  1469. switch (chip->chip_id) {
  1470. case KVM_IRQCHIP_PIC_MASTER:
  1471. memcpy(&pic_irqchip(kvm)->pics[0],
  1472. &chip->chip.pic,
  1473. sizeof(struct kvm_pic_state));
  1474. break;
  1475. case KVM_IRQCHIP_PIC_SLAVE:
  1476. memcpy(&pic_irqchip(kvm)->pics[1],
  1477. &chip->chip.pic,
  1478. sizeof(struct kvm_pic_state));
  1479. break;
  1480. case KVM_IRQCHIP_IOAPIC:
  1481. memcpy(ioapic_irqchip(kvm),
  1482. &chip->chip.ioapic,
  1483. sizeof(struct kvm_ioapic_state));
  1484. break;
  1485. default:
  1486. r = -EINVAL;
  1487. break;
  1488. }
  1489. kvm_pic_update_irq(pic_irqchip(kvm));
  1490. return r;
  1491. }
  1492. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1493. {
  1494. int r = 0;
  1495. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1496. return r;
  1497. }
  1498. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1499. {
  1500. int r = 0;
  1501. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1502. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1503. return r;
  1504. }
  1505. /*
  1506. * Get (and clear) the dirty memory log for a memory slot.
  1507. */
  1508. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1509. struct kvm_dirty_log *log)
  1510. {
  1511. int r;
  1512. int n;
  1513. struct kvm_memory_slot *memslot;
  1514. int is_dirty = 0;
  1515. down_write(&kvm->slots_lock);
  1516. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1517. if (r)
  1518. goto out;
  1519. /* If nothing is dirty, don't bother messing with page tables. */
  1520. if (is_dirty) {
  1521. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1522. kvm_flush_remote_tlbs(kvm);
  1523. memslot = &kvm->memslots[log->slot];
  1524. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1525. memset(memslot->dirty_bitmap, 0, n);
  1526. }
  1527. r = 0;
  1528. out:
  1529. up_write(&kvm->slots_lock);
  1530. return r;
  1531. }
  1532. long kvm_arch_vm_ioctl(struct file *filp,
  1533. unsigned int ioctl, unsigned long arg)
  1534. {
  1535. struct kvm *kvm = filp->private_data;
  1536. void __user *argp = (void __user *)arg;
  1537. int r = -EINVAL;
  1538. /*
  1539. * This union makes it completely explicit to gcc-3.x
  1540. * that these two variables' stack usage should be
  1541. * combined, not added together.
  1542. */
  1543. union {
  1544. struct kvm_pit_state ps;
  1545. struct kvm_memory_alias alias;
  1546. } u;
  1547. switch (ioctl) {
  1548. case KVM_SET_TSS_ADDR:
  1549. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1550. if (r < 0)
  1551. goto out;
  1552. break;
  1553. case KVM_SET_MEMORY_REGION: {
  1554. struct kvm_memory_region kvm_mem;
  1555. struct kvm_userspace_memory_region kvm_userspace_mem;
  1556. r = -EFAULT;
  1557. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1558. goto out;
  1559. kvm_userspace_mem.slot = kvm_mem.slot;
  1560. kvm_userspace_mem.flags = kvm_mem.flags;
  1561. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1562. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1563. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1564. if (r)
  1565. goto out;
  1566. break;
  1567. }
  1568. case KVM_SET_NR_MMU_PAGES:
  1569. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1570. if (r)
  1571. goto out;
  1572. break;
  1573. case KVM_GET_NR_MMU_PAGES:
  1574. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1575. break;
  1576. case KVM_SET_MEMORY_ALIAS:
  1577. r = -EFAULT;
  1578. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1579. goto out;
  1580. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1581. if (r)
  1582. goto out;
  1583. break;
  1584. case KVM_CREATE_IRQCHIP:
  1585. r = -ENOMEM;
  1586. kvm->arch.vpic = kvm_create_pic(kvm);
  1587. if (kvm->arch.vpic) {
  1588. r = kvm_ioapic_init(kvm);
  1589. if (r) {
  1590. kfree(kvm->arch.vpic);
  1591. kvm->arch.vpic = NULL;
  1592. goto out;
  1593. }
  1594. } else
  1595. goto out;
  1596. break;
  1597. case KVM_CREATE_PIT:
  1598. r = -ENOMEM;
  1599. kvm->arch.vpit = kvm_create_pit(kvm);
  1600. if (kvm->arch.vpit)
  1601. r = 0;
  1602. break;
  1603. case KVM_IRQ_LINE: {
  1604. struct kvm_irq_level irq_event;
  1605. r = -EFAULT;
  1606. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1607. goto out;
  1608. if (irqchip_in_kernel(kvm)) {
  1609. mutex_lock(&kvm->lock);
  1610. kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  1611. irq_event.irq, irq_event.level);
  1612. mutex_unlock(&kvm->lock);
  1613. r = 0;
  1614. }
  1615. break;
  1616. }
  1617. case KVM_GET_IRQCHIP: {
  1618. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1619. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1620. r = -ENOMEM;
  1621. if (!chip)
  1622. goto out;
  1623. r = -EFAULT;
  1624. if (copy_from_user(chip, argp, sizeof *chip))
  1625. goto get_irqchip_out;
  1626. r = -ENXIO;
  1627. if (!irqchip_in_kernel(kvm))
  1628. goto get_irqchip_out;
  1629. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  1630. if (r)
  1631. goto get_irqchip_out;
  1632. r = -EFAULT;
  1633. if (copy_to_user(argp, chip, sizeof *chip))
  1634. goto get_irqchip_out;
  1635. r = 0;
  1636. get_irqchip_out:
  1637. kfree(chip);
  1638. if (r)
  1639. goto out;
  1640. break;
  1641. }
  1642. case KVM_SET_IRQCHIP: {
  1643. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1644. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1645. r = -ENOMEM;
  1646. if (!chip)
  1647. goto out;
  1648. r = -EFAULT;
  1649. if (copy_from_user(chip, argp, sizeof *chip))
  1650. goto set_irqchip_out;
  1651. r = -ENXIO;
  1652. if (!irqchip_in_kernel(kvm))
  1653. goto set_irqchip_out;
  1654. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  1655. if (r)
  1656. goto set_irqchip_out;
  1657. r = 0;
  1658. set_irqchip_out:
  1659. kfree(chip);
  1660. if (r)
  1661. goto out;
  1662. break;
  1663. }
  1664. case KVM_GET_PIT: {
  1665. r = -EFAULT;
  1666. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  1667. goto out;
  1668. r = -ENXIO;
  1669. if (!kvm->arch.vpit)
  1670. goto out;
  1671. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  1672. if (r)
  1673. goto out;
  1674. r = -EFAULT;
  1675. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  1676. goto out;
  1677. r = 0;
  1678. break;
  1679. }
  1680. case KVM_SET_PIT: {
  1681. r = -EFAULT;
  1682. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  1683. goto out;
  1684. r = -ENXIO;
  1685. if (!kvm->arch.vpit)
  1686. goto out;
  1687. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  1688. if (r)
  1689. goto out;
  1690. r = 0;
  1691. break;
  1692. }
  1693. default:
  1694. ;
  1695. }
  1696. out:
  1697. return r;
  1698. }
  1699. static void kvm_init_msr_list(void)
  1700. {
  1701. u32 dummy[2];
  1702. unsigned i, j;
  1703. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1704. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  1705. continue;
  1706. if (j < i)
  1707. msrs_to_save[j] = msrs_to_save[i];
  1708. j++;
  1709. }
  1710. num_msrs_to_save = j;
  1711. }
  1712. /*
  1713. * Only apic need an MMIO device hook, so shortcut now..
  1714. */
  1715. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  1716. gpa_t addr, int len,
  1717. int is_write)
  1718. {
  1719. struct kvm_io_device *dev;
  1720. if (vcpu->arch.apic) {
  1721. dev = &vcpu->arch.apic->dev;
  1722. if (dev->in_range(dev, addr, len, is_write))
  1723. return dev;
  1724. }
  1725. return NULL;
  1726. }
  1727. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  1728. gpa_t addr, int len,
  1729. int is_write)
  1730. {
  1731. struct kvm_io_device *dev;
  1732. dev = vcpu_find_pervcpu_dev(vcpu, addr, len, is_write);
  1733. if (dev == NULL)
  1734. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr, len,
  1735. is_write);
  1736. return dev;
  1737. }
  1738. int emulator_read_std(unsigned long addr,
  1739. void *val,
  1740. unsigned int bytes,
  1741. struct kvm_vcpu *vcpu)
  1742. {
  1743. void *data = val;
  1744. int r = X86EMUL_CONTINUE;
  1745. while (bytes) {
  1746. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1747. unsigned offset = addr & (PAGE_SIZE-1);
  1748. unsigned tocopy = min(bytes, (unsigned)PAGE_SIZE - offset);
  1749. int ret;
  1750. if (gpa == UNMAPPED_GVA) {
  1751. r = X86EMUL_PROPAGATE_FAULT;
  1752. goto out;
  1753. }
  1754. ret = kvm_read_guest(vcpu->kvm, gpa, data, tocopy);
  1755. if (ret < 0) {
  1756. r = X86EMUL_UNHANDLEABLE;
  1757. goto out;
  1758. }
  1759. bytes -= tocopy;
  1760. data += tocopy;
  1761. addr += tocopy;
  1762. }
  1763. out:
  1764. return r;
  1765. }
  1766. EXPORT_SYMBOL_GPL(emulator_read_std);
  1767. static int emulator_read_emulated(unsigned long addr,
  1768. void *val,
  1769. unsigned int bytes,
  1770. struct kvm_vcpu *vcpu)
  1771. {
  1772. struct kvm_io_device *mmio_dev;
  1773. gpa_t gpa;
  1774. if (vcpu->mmio_read_completed) {
  1775. memcpy(val, vcpu->mmio_data, bytes);
  1776. vcpu->mmio_read_completed = 0;
  1777. return X86EMUL_CONTINUE;
  1778. }
  1779. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1780. /* For APIC access vmexit */
  1781. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1782. goto mmio;
  1783. if (emulator_read_std(addr, val, bytes, vcpu)
  1784. == X86EMUL_CONTINUE)
  1785. return X86EMUL_CONTINUE;
  1786. if (gpa == UNMAPPED_GVA)
  1787. return X86EMUL_PROPAGATE_FAULT;
  1788. mmio:
  1789. /*
  1790. * Is this MMIO handled locally?
  1791. */
  1792. mutex_lock(&vcpu->kvm->lock);
  1793. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 0);
  1794. if (mmio_dev) {
  1795. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  1796. mutex_unlock(&vcpu->kvm->lock);
  1797. return X86EMUL_CONTINUE;
  1798. }
  1799. mutex_unlock(&vcpu->kvm->lock);
  1800. vcpu->mmio_needed = 1;
  1801. vcpu->mmio_phys_addr = gpa;
  1802. vcpu->mmio_size = bytes;
  1803. vcpu->mmio_is_write = 0;
  1804. return X86EMUL_UNHANDLEABLE;
  1805. }
  1806. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1807. const void *val, int bytes)
  1808. {
  1809. int ret;
  1810. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  1811. if (ret < 0)
  1812. return 0;
  1813. kvm_mmu_pte_write(vcpu, gpa, val, bytes);
  1814. return 1;
  1815. }
  1816. static int emulator_write_emulated_onepage(unsigned long addr,
  1817. const void *val,
  1818. unsigned int bytes,
  1819. struct kvm_vcpu *vcpu)
  1820. {
  1821. struct kvm_io_device *mmio_dev;
  1822. gpa_t gpa;
  1823. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1824. if (gpa == UNMAPPED_GVA) {
  1825. kvm_inject_page_fault(vcpu, addr, 2);
  1826. return X86EMUL_PROPAGATE_FAULT;
  1827. }
  1828. /* For APIC access vmexit */
  1829. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1830. goto mmio;
  1831. if (emulator_write_phys(vcpu, gpa, val, bytes))
  1832. return X86EMUL_CONTINUE;
  1833. mmio:
  1834. /*
  1835. * Is this MMIO handled locally?
  1836. */
  1837. mutex_lock(&vcpu->kvm->lock);
  1838. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 1);
  1839. if (mmio_dev) {
  1840. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  1841. mutex_unlock(&vcpu->kvm->lock);
  1842. return X86EMUL_CONTINUE;
  1843. }
  1844. mutex_unlock(&vcpu->kvm->lock);
  1845. vcpu->mmio_needed = 1;
  1846. vcpu->mmio_phys_addr = gpa;
  1847. vcpu->mmio_size = bytes;
  1848. vcpu->mmio_is_write = 1;
  1849. memcpy(vcpu->mmio_data, val, bytes);
  1850. return X86EMUL_CONTINUE;
  1851. }
  1852. int emulator_write_emulated(unsigned long addr,
  1853. const void *val,
  1854. unsigned int bytes,
  1855. struct kvm_vcpu *vcpu)
  1856. {
  1857. /* Crossing a page boundary? */
  1858. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  1859. int rc, now;
  1860. now = -addr & ~PAGE_MASK;
  1861. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  1862. if (rc != X86EMUL_CONTINUE)
  1863. return rc;
  1864. addr += now;
  1865. val += now;
  1866. bytes -= now;
  1867. }
  1868. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  1869. }
  1870. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  1871. static int emulator_cmpxchg_emulated(unsigned long addr,
  1872. const void *old,
  1873. const void *new,
  1874. unsigned int bytes,
  1875. struct kvm_vcpu *vcpu)
  1876. {
  1877. static int reported;
  1878. if (!reported) {
  1879. reported = 1;
  1880. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  1881. }
  1882. #ifndef CONFIG_X86_64
  1883. /* guests cmpxchg8b have to be emulated atomically */
  1884. if (bytes == 8) {
  1885. gpa_t gpa;
  1886. struct page *page;
  1887. char *kaddr;
  1888. u64 val;
  1889. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1890. if (gpa == UNMAPPED_GVA ||
  1891. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1892. goto emul_write;
  1893. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  1894. goto emul_write;
  1895. val = *(u64 *)new;
  1896. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1897. kaddr = kmap_atomic(page, KM_USER0);
  1898. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  1899. kunmap_atomic(kaddr, KM_USER0);
  1900. kvm_release_page_dirty(page);
  1901. }
  1902. emul_write:
  1903. #endif
  1904. return emulator_write_emulated(addr, new, bytes, vcpu);
  1905. }
  1906. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1907. {
  1908. return kvm_x86_ops->get_segment_base(vcpu, seg);
  1909. }
  1910. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  1911. {
  1912. kvm_mmu_invlpg(vcpu, address);
  1913. return X86EMUL_CONTINUE;
  1914. }
  1915. int emulate_clts(struct kvm_vcpu *vcpu)
  1916. {
  1917. KVMTRACE_0D(CLTS, vcpu, handler);
  1918. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  1919. return X86EMUL_CONTINUE;
  1920. }
  1921. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  1922. {
  1923. struct kvm_vcpu *vcpu = ctxt->vcpu;
  1924. switch (dr) {
  1925. case 0 ... 3:
  1926. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  1927. return X86EMUL_CONTINUE;
  1928. default:
  1929. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  1930. return X86EMUL_UNHANDLEABLE;
  1931. }
  1932. }
  1933. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  1934. {
  1935. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  1936. int exception;
  1937. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  1938. if (exception) {
  1939. /* FIXME: better handling */
  1940. return X86EMUL_UNHANDLEABLE;
  1941. }
  1942. return X86EMUL_CONTINUE;
  1943. }
  1944. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  1945. {
  1946. u8 opcodes[4];
  1947. unsigned long rip = kvm_rip_read(vcpu);
  1948. unsigned long rip_linear;
  1949. if (!printk_ratelimit())
  1950. return;
  1951. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  1952. emulator_read_std(rip_linear, (void *)opcodes, 4, vcpu);
  1953. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  1954. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  1955. }
  1956. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  1957. static struct x86_emulate_ops emulate_ops = {
  1958. .read_std = emulator_read_std,
  1959. .read_emulated = emulator_read_emulated,
  1960. .write_emulated = emulator_write_emulated,
  1961. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  1962. };
  1963. static void cache_all_regs(struct kvm_vcpu *vcpu)
  1964. {
  1965. kvm_register_read(vcpu, VCPU_REGS_RAX);
  1966. kvm_register_read(vcpu, VCPU_REGS_RSP);
  1967. kvm_register_read(vcpu, VCPU_REGS_RIP);
  1968. vcpu->arch.regs_dirty = ~0;
  1969. }
  1970. int emulate_instruction(struct kvm_vcpu *vcpu,
  1971. struct kvm_run *run,
  1972. unsigned long cr2,
  1973. u16 error_code,
  1974. int emulation_type)
  1975. {
  1976. int r;
  1977. struct decode_cache *c;
  1978. kvm_clear_exception_queue(vcpu);
  1979. vcpu->arch.mmio_fault_cr2 = cr2;
  1980. /*
  1981. * TODO: fix x86_emulate.c to use guest_read/write_register
  1982. * instead of direct ->regs accesses, can save hundred cycles
  1983. * on Intel for instructions that don't read/change RSP, for
  1984. * for example.
  1985. */
  1986. cache_all_regs(vcpu);
  1987. vcpu->mmio_is_write = 0;
  1988. vcpu->arch.pio.string = 0;
  1989. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  1990. int cs_db, cs_l;
  1991. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  1992. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  1993. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  1994. vcpu->arch.emulate_ctxt.mode =
  1995. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  1996. ? X86EMUL_MODE_REAL : cs_l
  1997. ? X86EMUL_MODE_PROT64 : cs_db
  1998. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  1999. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2000. /* Reject the instructions other than VMCALL/VMMCALL when
  2001. * try to emulate invalid opcode */
  2002. c = &vcpu->arch.emulate_ctxt.decode;
  2003. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  2004. (!(c->twobyte && c->b == 0x01 &&
  2005. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  2006. c->modrm_mod == 3 && c->modrm_rm == 1)))
  2007. return EMULATE_FAIL;
  2008. ++vcpu->stat.insn_emulation;
  2009. if (r) {
  2010. ++vcpu->stat.insn_emulation_fail;
  2011. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2012. return EMULATE_DONE;
  2013. return EMULATE_FAIL;
  2014. }
  2015. }
  2016. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2017. if (vcpu->arch.pio.string)
  2018. return EMULATE_DO_MMIO;
  2019. if ((r || vcpu->mmio_is_write) && run) {
  2020. run->exit_reason = KVM_EXIT_MMIO;
  2021. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2022. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2023. run->mmio.len = vcpu->mmio_size;
  2024. run->mmio.is_write = vcpu->mmio_is_write;
  2025. }
  2026. if (r) {
  2027. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2028. return EMULATE_DONE;
  2029. if (!vcpu->mmio_needed) {
  2030. kvm_report_emulation_failure(vcpu, "mmio");
  2031. return EMULATE_FAIL;
  2032. }
  2033. return EMULATE_DO_MMIO;
  2034. }
  2035. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2036. if (vcpu->mmio_is_write) {
  2037. vcpu->mmio_needed = 0;
  2038. return EMULATE_DO_MMIO;
  2039. }
  2040. return EMULATE_DONE;
  2041. }
  2042. EXPORT_SYMBOL_GPL(emulate_instruction);
  2043. static void free_pio_guest_pages(struct kvm_vcpu *vcpu)
  2044. {
  2045. int i;
  2046. for (i = 0; i < ARRAY_SIZE(vcpu->arch.pio.guest_pages); ++i)
  2047. if (vcpu->arch.pio.guest_pages[i]) {
  2048. kvm_release_page_dirty(vcpu->arch.pio.guest_pages[i]);
  2049. vcpu->arch.pio.guest_pages[i] = NULL;
  2050. }
  2051. }
  2052. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2053. {
  2054. void *p = vcpu->arch.pio_data;
  2055. void *q;
  2056. unsigned bytes;
  2057. int nr_pages = vcpu->arch.pio.guest_pages[1] ? 2 : 1;
  2058. q = vmap(vcpu->arch.pio.guest_pages, nr_pages, VM_READ|VM_WRITE,
  2059. PAGE_KERNEL);
  2060. if (!q) {
  2061. free_pio_guest_pages(vcpu);
  2062. return -ENOMEM;
  2063. }
  2064. q += vcpu->arch.pio.guest_page_offset;
  2065. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2066. if (vcpu->arch.pio.in)
  2067. memcpy(q, p, bytes);
  2068. else
  2069. memcpy(p, q, bytes);
  2070. q -= vcpu->arch.pio.guest_page_offset;
  2071. vunmap(q);
  2072. free_pio_guest_pages(vcpu);
  2073. return 0;
  2074. }
  2075. int complete_pio(struct kvm_vcpu *vcpu)
  2076. {
  2077. struct kvm_pio_request *io = &vcpu->arch.pio;
  2078. long delta;
  2079. int r;
  2080. unsigned long val;
  2081. if (!io->string) {
  2082. if (io->in) {
  2083. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2084. memcpy(&val, vcpu->arch.pio_data, io->size);
  2085. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2086. }
  2087. } else {
  2088. if (io->in) {
  2089. r = pio_copy_data(vcpu);
  2090. if (r)
  2091. return r;
  2092. }
  2093. delta = 1;
  2094. if (io->rep) {
  2095. delta *= io->cur_count;
  2096. /*
  2097. * The size of the register should really depend on
  2098. * current address size.
  2099. */
  2100. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2101. val -= delta;
  2102. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2103. }
  2104. if (io->down)
  2105. delta = -delta;
  2106. delta *= io->size;
  2107. if (io->in) {
  2108. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2109. val += delta;
  2110. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2111. } else {
  2112. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2113. val += delta;
  2114. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2115. }
  2116. }
  2117. io->count -= io->cur_count;
  2118. io->cur_count = 0;
  2119. return 0;
  2120. }
  2121. static void kernel_pio(struct kvm_io_device *pio_dev,
  2122. struct kvm_vcpu *vcpu,
  2123. void *pd)
  2124. {
  2125. /* TODO: String I/O for in kernel device */
  2126. mutex_lock(&vcpu->kvm->lock);
  2127. if (vcpu->arch.pio.in)
  2128. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  2129. vcpu->arch.pio.size,
  2130. pd);
  2131. else
  2132. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  2133. vcpu->arch.pio.size,
  2134. pd);
  2135. mutex_unlock(&vcpu->kvm->lock);
  2136. }
  2137. static void pio_string_write(struct kvm_io_device *pio_dev,
  2138. struct kvm_vcpu *vcpu)
  2139. {
  2140. struct kvm_pio_request *io = &vcpu->arch.pio;
  2141. void *pd = vcpu->arch.pio_data;
  2142. int i;
  2143. mutex_lock(&vcpu->kvm->lock);
  2144. for (i = 0; i < io->cur_count; i++) {
  2145. kvm_iodevice_write(pio_dev, io->port,
  2146. io->size,
  2147. pd);
  2148. pd += io->size;
  2149. }
  2150. mutex_unlock(&vcpu->kvm->lock);
  2151. }
  2152. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  2153. gpa_t addr, int len,
  2154. int is_write)
  2155. {
  2156. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr, len, is_write);
  2157. }
  2158. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2159. int size, unsigned port)
  2160. {
  2161. struct kvm_io_device *pio_dev;
  2162. unsigned long val;
  2163. vcpu->run->exit_reason = KVM_EXIT_IO;
  2164. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2165. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2166. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2167. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2168. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2169. vcpu->arch.pio.in = in;
  2170. vcpu->arch.pio.string = 0;
  2171. vcpu->arch.pio.down = 0;
  2172. vcpu->arch.pio.guest_page_offset = 0;
  2173. vcpu->arch.pio.rep = 0;
  2174. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2175. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2176. handler);
  2177. else
  2178. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2179. handler);
  2180. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2181. memcpy(vcpu->arch.pio_data, &val, 4);
  2182. pio_dev = vcpu_find_pio_dev(vcpu, port, size, !in);
  2183. if (pio_dev) {
  2184. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2185. complete_pio(vcpu);
  2186. return 1;
  2187. }
  2188. return 0;
  2189. }
  2190. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2191. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2192. int size, unsigned long count, int down,
  2193. gva_t address, int rep, unsigned port)
  2194. {
  2195. unsigned now, in_page;
  2196. int i, ret = 0;
  2197. int nr_pages = 1;
  2198. struct page *page;
  2199. struct kvm_io_device *pio_dev;
  2200. vcpu->run->exit_reason = KVM_EXIT_IO;
  2201. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2202. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2203. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2204. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2205. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2206. vcpu->arch.pio.in = in;
  2207. vcpu->arch.pio.string = 1;
  2208. vcpu->arch.pio.down = down;
  2209. vcpu->arch.pio.guest_page_offset = offset_in_page(address);
  2210. vcpu->arch.pio.rep = rep;
  2211. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2212. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2213. handler);
  2214. else
  2215. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2216. handler);
  2217. if (!count) {
  2218. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2219. return 1;
  2220. }
  2221. if (!down)
  2222. in_page = PAGE_SIZE - offset_in_page(address);
  2223. else
  2224. in_page = offset_in_page(address) + size;
  2225. now = min(count, (unsigned long)in_page / size);
  2226. if (!now) {
  2227. /*
  2228. * String I/O straddles page boundary. Pin two guest pages
  2229. * so that we satisfy atomicity constraints. Do just one
  2230. * transaction to avoid complexity.
  2231. */
  2232. nr_pages = 2;
  2233. now = 1;
  2234. }
  2235. if (down) {
  2236. /*
  2237. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2238. */
  2239. pr_unimpl(vcpu, "guest string pio down\n");
  2240. kvm_inject_gp(vcpu, 0);
  2241. return 1;
  2242. }
  2243. vcpu->run->io.count = now;
  2244. vcpu->arch.pio.cur_count = now;
  2245. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2246. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2247. for (i = 0; i < nr_pages; ++i) {
  2248. page = gva_to_page(vcpu, address + i * PAGE_SIZE);
  2249. vcpu->arch.pio.guest_pages[i] = page;
  2250. if (!page) {
  2251. kvm_inject_gp(vcpu, 0);
  2252. free_pio_guest_pages(vcpu);
  2253. return 1;
  2254. }
  2255. }
  2256. pio_dev = vcpu_find_pio_dev(vcpu, port,
  2257. vcpu->arch.pio.cur_count,
  2258. !vcpu->arch.pio.in);
  2259. if (!vcpu->arch.pio.in) {
  2260. /* string PIO write */
  2261. ret = pio_copy_data(vcpu);
  2262. if (ret >= 0 && pio_dev) {
  2263. pio_string_write(pio_dev, vcpu);
  2264. complete_pio(vcpu);
  2265. if (vcpu->arch.pio.count == 0)
  2266. ret = 1;
  2267. }
  2268. } else if (pio_dev)
  2269. pr_unimpl(vcpu, "no string pio read support yet, "
  2270. "port %x size %d count %ld\n",
  2271. port, size, count);
  2272. return ret;
  2273. }
  2274. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2275. int kvm_arch_init(void *opaque)
  2276. {
  2277. int r;
  2278. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2279. if (kvm_x86_ops) {
  2280. printk(KERN_ERR "kvm: already loaded the other module\n");
  2281. r = -EEXIST;
  2282. goto out;
  2283. }
  2284. if (!ops->cpu_has_kvm_support()) {
  2285. printk(KERN_ERR "kvm: no hardware support\n");
  2286. r = -EOPNOTSUPP;
  2287. goto out;
  2288. }
  2289. if (ops->disabled_by_bios()) {
  2290. printk(KERN_ERR "kvm: disabled by bios\n");
  2291. r = -EOPNOTSUPP;
  2292. goto out;
  2293. }
  2294. r = kvm_mmu_module_init();
  2295. if (r)
  2296. goto out;
  2297. kvm_init_msr_list();
  2298. kvm_x86_ops = ops;
  2299. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2300. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2301. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2302. PT_DIRTY_MASK, PT64_NX_MASK, 0, 0);
  2303. return 0;
  2304. out:
  2305. return r;
  2306. }
  2307. void kvm_arch_exit(void)
  2308. {
  2309. kvm_x86_ops = NULL;
  2310. kvm_mmu_module_exit();
  2311. }
  2312. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2313. {
  2314. ++vcpu->stat.halt_exits;
  2315. KVMTRACE_0D(HLT, vcpu, handler);
  2316. if (irqchip_in_kernel(vcpu->kvm)) {
  2317. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2318. return 1;
  2319. } else {
  2320. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2321. return 0;
  2322. }
  2323. }
  2324. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2325. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2326. unsigned long a1)
  2327. {
  2328. if (is_long_mode(vcpu))
  2329. return a0;
  2330. else
  2331. return a0 | ((gpa_t)a1 << 32);
  2332. }
  2333. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2334. {
  2335. unsigned long nr, a0, a1, a2, a3, ret;
  2336. int r = 1;
  2337. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2338. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2339. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2340. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2341. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2342. KVMTRACE_1D(VMMCALL, vcpu, (u32)nr, handler);
  2343. if (!is_long_mode(vcpu)) {
  2344. nr &= 0xFFFFFFFF;
  2345. a0 &= 0xFFFFFFFF;
  2346. a1 &= 0xFFFFFFFF;
  2347. a2 &= 0xFFFFFFFF;
  2348. a3 &= 0xFFFFFFFF;
  2349. }
  2350. switch (nr) {
  2351. case KVM_HC_VAPIC_POLL_IRQ:
  2352. ret = 0;
  2353. break;
  2354. case KVM_HC_MMU_OP:
  2355. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2356. break;
  2357. default:
  2358. ret = -KVM_ENOSYS;
  2359. break;
  2360. }
  2361. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2362. ++vcpu->stat.hypercalls;
  2363. return r;
  2364. }
  2365. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2366. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2367. {
  2368. char instruction[3];
  2369. int ret = 0;
  2370. unsigned long rip = kvm_rip_read(vcpu);
  2371. /*
  2372. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2373. * to ensure that the updated hypercall appears atomically across all
  2374. * VCPUs.
  2375. */
  2376. kvm_mmu_zap_all(vcpu->kvm);
  2377. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2378. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2379. != X86EMUL_CONTINUE)
  2380. ret = -EFAULT;
  2381. return ret;
  2382. }
  2383. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2384. {
  2385. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2386. }
  2387. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2388. {
  2389. struct descriptor_table dt = { limit, base };
  2390. kvm_x86_ops->set_gdt(vcpu, &dt);
  2391. }
  2392. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2393. {
  2394. struct descriptor_table dt = { limit, base };
  2395. kvm_x86_ops->set_idt(vcpu, &dt);
  2396. }
  2397. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2398. unsigned long *rflags)
  2399. {
  2400. kvm_lmsw(vcpu, msw);
  2401. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2402. }
  2403. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2404. {
  2405. unsigned long value;
  2406. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2407. switch (cr) {
  2408. case 0:
  2409. value = vcpu->arch.cr0;
  2410. break;
  2411. case 2:
  2412. value = vcpu->arch.cr2;
  2413. break;
  2414. case 3:
  2415. value = vcpu->arch.cr3;
  2416. break;
  2417. case 4:
  2418. value = vcpu->arch.cr4;
  2419. break;
  2420. case 8:
  2421. value = kvm_get_cr8(vcpu);
  2422. break;
  2423. default:
  2424. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2425. return 0;
  2426. }
  2427. KVMTRACE_3D(CR_READ, vcpu, (u32)cr, (u32)value,
  2428. (u32)((u64)value >> 32), handler);
  2429. return value;
  2430. }
  2431. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2432. unsigned long *rflags)
  2433. {
  2434. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)val,
  2435. (u32)((u64)val >> 32), handler);
  2436. switch (cr) {
  2437. case 0:
  2438. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2439. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2440. break;
  2441. case 2:
  2442. vcpu->arch.cr2 = val;
  2443. break;
  2444. case 3:
  2445. kvm_set_cr3(vcpu, val);
  2446. break;
  2447. case 4:
  2448. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2449. break;
  2450. case 8:
  2451. kvm_set_cr8(vcpu, val & 0xfUL);
  2452. break;
  2453. default:
  2454. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2455. }
  2456. }
  2457. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2458. {
  2459. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2460. int j, nent = vcpu->arch.cpuid_nent;
  2461. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2462. /* when no next entry is found, the current entry[i] is reselected */
  2463. for (j = i + 1; ; j = (j + 1) % nent) {
  2464. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2465. if (ej->function == e->function) {
  2466. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2467. return j;
  2468. }
  2469. }
  2470. return 0; /* silence gcc, even though control never reaches here */
  2471. }
  2472. /* find an entry with matching function, matching index (if needed), and that
  2473. * should be read next (if it's stateful) */
  2474. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2475. u32 function, u32 index)
  2476. {
  2477. if (e->function != function)
  2478. return 0;
  2479. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2480. return 0;
  2481. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2482. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2483. return 0;
  2484. return 1;
  2485. }
  2486. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2487. {
  2488. int i;
  2489. u32 function, index;
  2490. struct kvm_cpuid_entry2 *e, *best;
  2491. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2492. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2493. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  2494. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  2495. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  2496. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  2497. best = NULL;
  2498. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2499. e = &vcpu->arch.cpuid_entries[i];
  2500. if (is_matching_cpuid_entry(e, function, index)) {
  2501. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2502. move_to_next_stateful_cpuid_entry(vcpu, i);
  2503. best = e;
  2504. break;
  2505. }
  2506. /*
  2507. * Both basic or both extended?
  2508. */
  2509. if (((e->function ^ function) & 0x80000000) == 0)
  2510. if (!best || e->function > best->function)
  2511. best = e;
  2512. }
  2513. if (best) {
  2514. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  2515. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  2516. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  2517. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  2518. }
  2519. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2520. KVMTRACE_5D(CPUID, vcpu, function,
  2521. (u32)kvm_register_read(vcpu, VCPU_REGS_RAX),
  2522. (u32)kvm_register_read(vcpu, VCPU_REGS_RBX),
  2523. (u32)kvm_register_read(vcpu, VCPU_REGS_RCX),
  2524. (u32)kvm_register_read(vcpu, VCPU_REGS_RDX), handler);
  2525. }
  2526. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2527. /*
  2528. * Check if userspace requested an interrupt window, and that the
  2529. * interrupt window is open.
  2530. *
  2531. * No need to exit to userspace if we already have an interrupt queued.
  2532. */
  2533. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2534. struct kvm_run *kvm_run)
  2535. {
  2536. return (!vcpu->arch.irq_summary &&
  2537. kvm_run->request_interrupt_window &&
  2538. vcpu->arch.interrupt_window_open &&
  2539. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF));
  2540. }
  2541. /*
  2542. * Check if userspace requested a NMI window, and that the NMI window
  2543. * is open.
  2544. *
  2545. * No need to exit to userspace if we already have a NMI queued.
  2546. */
  2547. static int dm_request_for_nmi_injection(struct kvm_vcpu *vcpu,
  2548. struct kvm_run *kvm_run)
  2549. {
  2550. return (!vcpu->arch.nmi_pending &&
  2551. kvm_run->request_nmi_window &&
  2552. vcpu->arch.nmi_window_open);
  2553. }
  2554. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2555. struct kvm_run *kvm_run)
  2556. {
  2557. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2558. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2559. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2560. if (irqchip_in_kernel(vcpu->kvm)) {
  2561. kvm_run->ready_for_interrupt_injection = 1;
  2562. kvm_run->ready_for_nmi_injection = 1;
  2563. } else {
  2564. kvm_run->ready_for_interrupt_injection =
  2565. (vcpu->arch.interrupt_window_open &&
  2566. vcpu->arch.irq_summary == 0);
  2567. kvm_run->ready_for_nmi_injection =
  2568. (vcpu->arch.nmi_window_open &&
  2569. vcpu->arch.nmi_pending == 0);
  2570. }
  2571. }
  2572. static void vapic_enter(struct kvm_vcpu *vcpu)
  2573. {
  2574. struct kvm_lapic *apic = vcpu->arch.apic;
  2575. struct page *page;
  2576. if (!apic || !apic->vapic_addr)
  2577. return;
  2578. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2579. vcpu->arch.apic->vapic_page = page;
  2580. }
  2581. static void vapic_exit(struct kvm_vcpu *vcpu)
  2582. {
  2583. struct kvm_lapic *apic = vcpu->arch.apic;
  2584. if (!apic || !apic->vapic_addr)
  2585. return;
  2586. down_read(&vcpu->kvm->slots_lock);
  2587. kvm_release_page_dirty(apic->vapic_page);
  2588. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2589. up_read(&vcpu->kvm->slots_lock);
  2590. }
  2591. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2592. {
  2593. int r;
  2594. if (vcpu->requests)
  2595. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  2596. kvm_mmu_unload(vcpu);
  2597. r = kvm_mmu_reload(vcpu);
  2598. if (unlikely(r))
  2599. goto out;
  2600. if (vcpu->requests) {
  2601. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2602. __kvm_migrate_timers(vcpu);
  2603. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  2604. kvm_mmu_sync_roots(vcpu);
  2605. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  2606. kvm_x86_ops->tlb_flush(vcpu);
  2607. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  2608. &vcpu->requests)) {
  2609. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  2610. r = 0;
  2611. goto out;
  2612. }
  2613. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  2614. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2615. r = 0;
  2616. goto out;
  2617. }
  2618. }
  2619. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  2620. kvm_inject_pending_timer_irqs(vcpu);
  2621. preempt_disable();
  2622. kvm_x86_ops->prepare_guest_switch(vcpu);
  2623. kvm_load_guest_fpu(vcpu);
  2624. local_irq_disable();
  2625. if (vcpu->requests || need_resched() || signal_pending(current)) {
  2626. local_irq_enable();
  2627. preempt_enable();
  2628. r = 1;
  2629. goto out;
  2630. }
  2631. if (vcpu->guest_debug.enabled)
  2632. kvm_x86_ops->guest_debug_pre(vcpu);
  2633. vcpu->guest_mode = 1;
  2634. /*
  2635. * Make sure that guest_mode assignment won't happen after
  2636. * testing the pending IRQ vector bitmap.
  2637. */
  2638. smp_wmb();
  2639. if (vcpu->arch.exception.pending)
  2640. __queue_exception(vcpu);
  2641. else if (irqchip_in_kernel(vcpu->kvm))
  2642. kvm_x86_ops->inject_pending_irq(vcpu);
  2643. else
  2644. kvm_x86_ops->inject_pending_vectors(vcpu, kvm_run);
  2645. kvm_lapic_sync_to_vapic(vcpu);
  2646. up_read(&vcpu->kvm->slots_lock);
  2647. kvm_guest_enter();
  2648. KVMTRACE_0D(VMENTRY, vcpu, entryexit);
  2649. kvm_x86_ops->run(vcpu, kvm_run);
  2650. vcpu->guest_mode = 0;
  2651. local_irq_enable();
  2652. ++vcpu->stat.exits;
  2653. /*
  2654. * We must have an instruction between local_irq_enable() and
  2655. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  2656. * the interrupt shadow. The stat.exits increment will do nicely.
  2657. * But we need to prevent reordering, hence this barrier():
  2658. */
  2659. barrier();
  2660. kvm_guest_exit();
  2661. preempt_enable();
  2662. down_read(&vcpu->kvm->slots_lock);
  2663. /*
  2664. * Profile KVM exit RIPs:
  2665. */
  2666. if (unlikely(prof_on == KVM_PROFILING)) {
  2667. unsigned long rip = kvm_rip_read(vcpu);
  2668. profile_hit(KVM_PROFILING, (void *)rip);
  2669. }
  2670. if (vcpu->arch.exception.pending && kvm_x86_ops->exception_injected(vcpu))
  2671. vcpu->arch.exception.pending = false;
  2672. kvm_lapic_sync_from_vapic(vcpu);
  2673. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  2674. out:
  2675. return r;
  2676. }
  2677. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2678. {
  2679. int r;
  2680. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  2681. pr_debug("vcpu %d received sipi with vector # %x\n",
  2682. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  2683. kvm_lapic_reset(vcpu);
  2684. r = kvm_arch_vcpu_reset(vcpu);
  2685. if (r)
  2686. return r;
  2687. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  2688. }
  2689. down_read(&vcpu->kvm->slots_lock);
  2690. vapic_enter(vcpu);
  2691. r = 1;
  2692. while (r > 0) {
  2693. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  2694. r = vcpu_enter_guest(vcpu, kvm_run);
  2695. else {
  2696. up_read(&vcpu->kvm->slots_lock);
  2697. kvm_vcpu_block(vcpu);
  2698. down_read(&vcpu->kvm->slots_lock);
  2699. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  2700. if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
  2701. vcpu->arch.mp_state =
  2702. KVM_MP_STATE_RUNNABLE;
  2703. if (vcpu->arch.mp_state != KVM_MP_STATE_RUNNABLE)
  2704. r = -EINTR;
  2705. }
  2706. if (r > 0) {
  2707. if (dm_request_for_nmi_injection(vcpu, kvm_run)) {
  2708. r = -EINTR;
  2709. kvm_run->exit_reason = KVM_EXIT_NMI;
  2710. ++vcpu->stat.request_nmi_exits;
  2711. }
  2712. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  2713. r = -EINTR;
  2714. kvm_run->exit_reason = KVM_EXIT_INTR;
  2715. ++vcpu->stat.request_irq_exits;
  2716. }
  2717. if (signal_pending(current)) {
  2718. r = -EINTR;
  2719. kvm_run->exit_reason = KVM_EXIT_INTR;
  2720. ++vcpu->stat.signal_exits;
  2721. }
  2722. if (need_resched()) {
  2723. up_read(&vcpu->kvm->slots_lock);
  2724. kvm_resched(vcpu);
  2725. down_read(&vcpu->kvm->slots_lock);
  2726. }
  2727. }
  2728. }
  2729. up_read(&vcpu->kvm->slots_lock);
  2730. post_kvm_run_save(vcpu, kvm_run);
  2731. vapic_exit(vcpu);
  2732. return r;
  2733. }
  2734. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2735. {
  2736. int r;
  2737. sigset_t sigsaved;
  2738. vcpu_load(vcpu);
  2739. if (vcpu->sigset_active)
  2740. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  2741. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  2742. kvm_vcpu_block(vcpu);
  2743. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  2744. r = -EAGAIN;
  2745. goto out;
  2746. }
  2747. /* re-sync apic's tpr */
  2748. if (!irqchip_in_kernel(vcpu->kvm))
  2749. kvm_set_cr8(vcpu, kvm_run->cr8);
  2750. if (vcpu->arch.pio.cur_count) {
  2751. r = complete_pio(vcpu);
  2752. if (r)
  2753. goto out;
  2754. }
  2755. #if CONFIG_HAS_IOMEM
  2756. if (vcpu->mmio_needed) {
  2757. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  2758. vcpu->mmio_read_completed = 1;
  2759. vcpu->mmio_needed = 0;
  2760. down_read(&vcpu->kvm->slots_lock);
  2761. r = emulate_instruction(vcpu, kvm_run,
  2762. vcpu->arch.mmio_fault_cr2, 0,
  2763. EMULTYPE_NO_DECODE);
  2764. up_read(&vcpu->kvm->slots_lock);
  2765. if (r == EMULATE_DO_MMIO) {
  2766. /*
  2767. * Read-modify-write. Back to userspace.
  2768. */
  2769. r = 0;
  2770. goto out;
  2771. }
  2772. }
  2773. #endif
  2774. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  2775. kvm_register_write(vcpu, VCPU_REGS_RAX,
  2776. kvm_run->hypercall.ret);
  2777. r = __vcpu_run(vcpu, kvm_run);
  2778. out:
  2779. if (vcpu->sigset_active)
  2780. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  2781. vcpu_put(vcpu);
  2782. return r;
  2783. }
  2784. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2785. {
  2786. vcpu_load(vcpu);
  2787. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2788. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2789. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2790. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2791. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2792. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2793. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  2794. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  2795. #ifdef CONFIG_X86_64
  2796. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  2797. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  2798. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  2799. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  2800. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  2801. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  2802. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  2803. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  2804. #endif
  2805. regs->rip = kvm_rip_read(vcpu);
  2806. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  2807. /*
  2808. * Don't leak debug flags in case they were set for guest debugging
  2809. */
  2810. if (vcpu->guest_debug.enabled && vcpu->guest_debug.singlestep)
  2811. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  2812. vcpu_put(vcpu);
  2813. return 0;
  2814. }
  2815. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2816. {
  2817. vcpu_load(vcpu);
  2818. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  2819. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  2820. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  2821. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  2822. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  2823. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  2824. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  2825. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  2826. #ifdef CONFIG_X86_64
  2827. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  2828. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  2829. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  2830. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  2831. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  2832. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  2833. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  2834. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  2835. #endif
  2836. kvm_rip_write(vcpu, regs->rip);
  2837. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  2838. vcpu->arch.exception.pending = false;
  2839. vcpu_put(vcpu);
  2840. return 0;
  2841. }
  2842. void kvm_get_segment(struct kvm_vcpu *vcpu,
  2843. struct kvm_segment *var, int seg)
  2844. {
  2845. kvm_x86_ops->get_segment(vcpu, var, seg);
  2846. }
  2847. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2848. {
  2849. struct kvm_segment cs;
  2850. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2851. *db = cs.db;
  2852. *l = cs.l;
  2853. }
  2854. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  2855. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  2856. struct kvm_sregs *sregs)
  2857. {
  2858. struct descriptor_table dt;
  2859. int pending_vec;
  2860. vcpu_load(vcpu);
  2861. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  2862. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  2863. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  2864. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  2865. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  2866. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  2867. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  2868. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  2869. kvm_x86_ops->get_idt(vcpu, &dt);
  2870. sregs->idt.limit = dt.limit;
  2871. sregs->idt.base = dt.base;
  2872. kvm_x86_ops->get_gdt(vcpu, &dt);
  2873. sregs->gdt.limit = dt.limit;
  2874. sregs->gdt.base = dt.base;
  2875. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2876. sregs->cr0 = vcpu->arch.cr0;
  2877. sregs->cr2 = vcpu->arch.cr2;
  2878. sregs->cr3 = vcpu->arch.cr3;
  2879. sregs->cr4 = vcpu->arch.cr4;
  2880. sregs->cr8 = kvm_get_cr8(vcpu);
  2881. sregs->efer = vcpu->arch.shadow_efer;
  2882. sregs->apic_base = kvm_get_apic_base(vcpu);
  2883. if (irqchip_in_kernel(vcpu->kvm)) {
  2884. memset(sregs->interrupt_bitmap, 0,
  2885. sizeof sregs->interrupt_bitmap);
  2886. pending_vec = kvm_x86_ops->get_irq(vcpu);
  2887. if (pending_vec >= 0)
  2888. set_bit(pending_vec,
  2889. (unsigned long *)sregs->interrupt_bitmap);
  2890. } else
  2891. memcpy(sregs->interrupt_bitmap, vcpu->arch.irq_pending,
  2892. sizeof sregs->interrupt_bitmap);
  2893. vcpu_put(vcpu);
  2894. return 0;
  2895. }
  2896. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  2897. struct kvm_mp_state *mp_state)
  2898. {
  2899. vcpu_load(vcpu);
  2900. mp_state->mp_state = vcpu->arch.mp_state;
  2901. vcpu_put(vcpu);
  2902. return 0;
  2903. }
  2904. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  2905. struct kvm_mp_state *mp_state)
  2906. {
  2907. vcpu_load(vcpu);
  2908. vcpu->arch.mp_state = mp_state->mp_state;
  2909. vcpu_put(vcpu);
  2910. return 0;
  2911. }
  2912. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  2913. struct kvm_segment *var, int seg)
  2914. {
  2915. kvm_x86_ops->set_segment(vcpu, var, seg);
  2916. }
  2917. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  2918. struct kvm_segment *kvm_desct)
  2919. {
  2920. kvm_desct->base = seg_desc->base0;
  2921. kvm_desct->base |= seg_desc->base1 << 16;
  2922. kvm_desct->base |= seg_desc->base2 << 24;
  2923. kvm_desct->limit = seg_desc->limit0;
  2924. kvm_desct->limit |= seg_desc->limit << 16;
  2925. if (seg_desc->g) {
  2926. kvm_desct->limit <<= 12;
  2927. kvm_desct->limit |= 0xfff;
  2928. }
  2929. kvm_desct->selector = selector;
  2930. kvm_desct->type = seg_desc->type;
  2931. kvm_desct->present = seg_desc->p;
  2932. kvm_desct->dpl = seg_desc->dpl;
  2933. kvm_desct->db = seg_desc->d;
  2934. kvm_desct->s = seg_desc->s;
  2935. kvm_desct->l = seg_desc->l;
  2936. kvm_desct->g = seg_desc->g;
  2937. kvm_desct->avl = seg_desc->avl;
  2938. if (!selector)
  2939. kvm_desct->unusable = 1;
  2940. else
  2941. kvm_desct->unusable = 0;
  2942. kvm_desct->padding = 0;
  2943. }
  2944. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  2945. u16 selector,
  2946. struct descriptor_table *dtable)
  2947. {
  2948. if (selector & 1 << 2) {
  2949. struct kvm_segment kvm_seg;
  2950. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  2951. if (kvm_seg.unusable)
  2952. dtable->limit = 0;
  2953. else
  2954. dtable->limit = kvm_seg.limit;
  2955. dtable->base = kvm_seg.base;
  2956. }
  2957. else
  2958. kvm_x86_ops->get_gdt(vcpu, dtable);
  2959. }
  2960. /* allowed just for 8 bytes segments */
  2961. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2962. struct desc_struct *seg_desc)
  2963. {
  2964. gpa_t gpa;
  2965. struct descriptor_table dtable;
  2966. u16 index = selector >> 3;
  2967. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  2968. if (dtable.limit < index * 8 + 7) {
  2969. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  2970. return 1;
  2971. }
  2972. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  2973. gpa += index * 8;
  2974. return kvm_read_guest(vcpu->kvm, gpa, seg_desc, 8);
  2975. }
  2976. /* allowed just for 8 bytes segments */
  2977. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2978. struct desc_struct *seg_desc)
  2979. {
  2980. gpa_t gpa;
  2981. struct descriptor_table dtable;
  2982. u16 index = selector >> 3;
  2983. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  2984. if (dtable.limit < index * 8 + 7)
  2985. return 1;
  2986. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  2987. gpa += index * 8;
  2988. return kvm_write_guest(vcpu->kvm, gpa, seg_desc, 8);
  2989. }
  2990. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  2991. struct desc_struct *seg_desc)
  2992. {
  2993. u32 base_addr;
  2994. base_addr = seg_desc->base0;
  2995. base_addr |= (seg_desc->base1 << 16);
  2996. base_addr |= (seg_desc->base2 << 24);
  2997. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  2998. }
  2999. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3000. {
  3001. struct kvm_segment kvm_seg;
  3002. kvm_get_segment(vcpu, &kvm_seg, seg);
  3003. return kvm_seg.selector;
  3004. }
  3005. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3006. u16 selector,
  3007. struct kvm_segment *kvm_seg)
  3008. {
  3009. struct desc_struct seg_desc;
  3010. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3011. return 1;
  3012. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3013. return 0;
  3014. }
  3015. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3016. {
  3017. struct kvm_segment segvar = {
  3018. .base = selector << 4,
  3019. .limit = 0xffff,
  3020. .selector = selector,
  3021. .type = 3,
  3022. .present = 1,
  3023. .dpl = 3,
  3024. .db = 0,
  3025. .s = 1,
  3026. .l = 0,
  3027. .g = 0,
  3028. .avl = 0,
  3029. .unusable = 0,
  3030. };
  3031. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3032. return 0;
  3033. }
  3034. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3035. int type_bits, int seg)
  3036. {
  3037. struct kvm_segment kvm_seg;
  3038. if (!(vcpu->arch.cr0 & X86_CR0_PE))
  3039. return kvm_load_realmode_segment(vcpu, selector, seg);
  3040. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3041. return 1;
  3042. kvm_seg.type |= type_bits;
  3043. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3044. seg != VCPU_SREG_LDTR)
  3045. if (!kvm_seg.s)
  3046. kvm_seg.unusable = 1;
  3047. kvm_set_segment(vcpu, &kvm_seg, seg);
  3048. return 0;
  3049. }
  3050. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3051. struct tss_segment_32 *tss)
  3052. {
  3053. tss->cr3 = vcpu->arch.cr3;
  3054. tss->eip = kvm_rip_read(vcpu);
  3055. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3056. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3057. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3058. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3059. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3060. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3061. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3062. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3063. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3064. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3065. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3066. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3067. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3068. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3069. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3070. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3071. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3072. }
  3073. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3074. struct tss_segment_32 *tss)
  3075. {
  3076. kvm_set_cr3(vcpu, tss->cr3);
  3077. kvm_rip_write(vcpu, tss->eip);
  3078. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3079. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3080. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3081. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3082. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3083. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3084. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3085. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3086. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3087. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3088. return 1;
  3089. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3090. return 1;
  3091. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3092. return 1;
  3093. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3094. return 1;
  3095. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3096. return 1;
  3097. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3098. return 1;
  3099. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3100. return 1;
  3101. return 0;
  3102. }
  3103. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3104. struct tss_segment_16 *tss)
  3105. {
  3106. tss->ip = kvm_rip_read(vcpu);
  3107. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3108. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3109. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3110. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3111. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3112. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3113. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3114. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3115. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3116. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3117. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3118. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3119. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3120. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3121. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3122. }
  3123. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3124. struct tss_segment_16 *tss)
  3125. {
  3126. kvm_rip_write(vcpu, tss->ip);
  3127. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3128. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3129. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3130. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3131. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3132. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3133. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3134. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3135. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3136. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3137. return 1;
  3138. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3139. return 1;
  3140. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3141. return 1;
  3142. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3143. return 1;
  3144. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3145. return 1;
  3146. return 0;
  3147. }
  3148. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3149. u32 old_tss_base,
  3150. struct desc_struct *nseg_desc)
  3151. {
  3152. struct tss_segment_16 tss_segment_16;
  3153. int ret = 0;
  3154. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3155. sizeof tss_segment_16))
  3156. goto out;
  3157. save_state_to_tss16(vcpu, &tss_segment_16);
  3158. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3159. sizeof tss_segment_16))
  3160. goto out;
  3161. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3162. &tss_segment_16, sizeof tss_segment_16))
  3163. goto out;
  3164. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3165. goto out;
  3166. ret = 1;
  3167. out:
  3168. return ret;
  3169. }
  3170. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3171. u32 old_tss_base,
  3172. struct desc_struct *nseg_desc)
  3173. {
  3174. struct tss_segment_32 tss_segment_32;
  3175. int ret = 0;
  3176. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3177. sizeof tss_segment_32))
  3178. goto out;
  3179. save_state_to_tss32(vcpu, &tss_segment_32);
  3180. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3181. sizeof tss_segment_32))
  3182. goto out;
  3183. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3184. &tss_segment_32, sizeof tss_segment_32))
  3185. goto out;
  3186. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3187. goto out;
  3188. ret = 1;
  3189. out:
  3190. return ret;
  3191. }
  3192. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3193. {
  3194. struct kvm_segment tr_seg;
  3195. struct desc_struct cseg_desc;
  3196. struct desc_struct nseg_desc;
  3197. int ret = 0;
  3198. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3199. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3200. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3201. /* FIXME: Handle errors. Failure to read either TSS or their
  3202. * descriptors should generate a pagefault.
  3203. */
  3204. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3205. goto out;
  3206. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3207. goto out;
  3208. if (reason != TASK_SWITCH_IRET) {
  3209. int cpl;
  3210. cpl = kvm_x86_ops->get_cpl(vcpu);
  3211. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3212. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3213. return 1;
  3214. }
  3215. }
  3216. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3217. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3218. return 1;
  3219. }
  3220. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3221. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3222. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3223. }
  3224. if (reason == TASK_SWITCH_IRET) {
  3225. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3226. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3227. }
  3228. kvm_x86_ops->skip_emulated_instruction(vcpu);
  3229. if (nseg_desc.type & 8)
  3230. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_base,
  3231. &nseg_desc);
  3232. else
  3233. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_base,
  3234. &nseg_desc);
  3235. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3236. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3237. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3238. }
  3239. if (reason != TASK_SWITCH_IRET) {
  3240. nseg_desc.type |= (1 << 1);
  3241. save_guest_segment_descriptor(vcpu, tss_selector,
  3242. &nseg_desc);
  3243. }
  3244. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3245. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3246. tr_seg.type = 11;
  3247. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3248. out:
  3249. return ret;
  3250. }
  3251. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3252. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3253. struct kvm_sregs *sregs)
  3254. {
  3255. int mmu_reset_needed = 0;
  3256. int i, pending_vec, max_bits;
  3257. struct descriptor_table dt;
  3258. vcpu_load(vcpu);
  3259. dt.limit = sregs->idt.limit;
  3260. dt.base = sregs->idt.base;
  3261. kvm_x86_ops->set_idt(vcpu, &dt);
  3262. dt.limit = sregs->gdt.limit;
  3263. dt.base = sregs->gdt.base;
  3264. kvm_x86_ops->set_gdt(vcpu, &dt);
  3265. vcpu->arch.cr2 = sregs->cr2;
  3266. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3267. vcpu->arch.cr3 = sregs->cr3;
  3268. kvm_set_cr8(vcpu, sregs->cr8);
  3269. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3270. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3271. kvm_set_apic_base(vcpu, sregs->apic_base);
  3272. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3273. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3274. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3275. vcpu->arch.cr0 = sregs->cr0;
  3276. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3277. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3278. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3279. load_pdptrs(vcpu, vcpu->arch.cr3);
  3280. if (mmu_reset_needed)
  3281. kvm_mmu_reset_context(vcpu);
  3282. if (!irqchip_in_kernel(vcpu->kvm)) {
  3283. memcpy(vcpu->arch.irq_pending, sregs->interrupt_bitmap,
  3284. sizeof vcpu->arch.irq_pending);
  3285. vcpu->arch.irq_summary = 0;
  3286. for (i = 0; i < ARRAY_SIZE(vcpu->arch.irq_pending); ++i)
  3287. if (vcpu->arch.irq_pending[i])
  3288. __set_bit(i, &vcpu->arch.irq_summary);
  3289. } else {
  3290. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3291. pending_vec = find_first_bit(
  3292. (const unsigned long *)sregs->interrupt_bitmap,
  3293. max_bits);
  3294. /* Only pending external irq is handled here */
  3295. if (pending_vec < max_bits) {
  3296. kvm_x86_ops->set_irq(vcpu, pending_vec);
  3297. pr_debug("Set back pending irq %d\n",
  3298. pending_vec);
  3299. }
  3300. kvm_pic_clear_isr_ack(vcpu->kvm);
  3301. }
  3302. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3303. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3304. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3305. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3306. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3307. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3308. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3309. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3310. /* Older userspace won't unhalt the vcpu on reset. */
  3311. if (vcpu->vcpu_id == 0 && kvm_rip_read(vcpu) == 0xfff0 &&
  3312. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3313. !(vcpu->arch.cr0 & X86_CR0_PE))
  3314. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3315. vcpu_put(vcpu);
  3316. return 0;
  3317. }
  3318. int kvm_arch_vcpu_ioctl_debug_guest(struct kvm_vcpu *vcpu,
  3319. struct kvm_debug_guest *dbg)
  3320. {
  3321. int r;
  3322. vcpu_load(vcpu);
  3323. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3324. vcpu_put(vcpu);
  3325. return r;
  3326. }
  3327. /*
  3328. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3329. * we have asm/x86/processor.h
  3330. */
  3331. struct fxsave {
  3332. u16 cwd;
  3333. u16 swd;
  3334. u16 twd;
  3335. u16 fop;
  3336. u64 rip;
  3337. u64 rdp;
  3338. u32 mxcsr;
  3339. u32 mxcsr_mask;
  3340. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3341. #ifdef CONFIG_X86_64
  3342. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3343. #else
  3344. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3345. #endif
  3346. };
  3347. /*
  3348. * Translate a guest virtual address to a guest physical address.
  3349. */
  3350. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3351. struct kvm_translation *tr)
  3352. {
  3353. unsigned long vaddr = tr->linear_address;
  3354. gpa_t gpa;
  3355. vcpu_load(vcpu);
  3356. down_read(&vcpu->kvm->slots_lock);
  3357. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3358. up_read(&vcpu->kvm->slots_lock);
  3359. tr->physical_address = gpa;
  3360. tr->valid = gpa != UNMAPPED_GVA;
  3361. tr->writeable = 1;
  3362. tr->usermode = 0;
  3363. vcpu_put(vcpu);
  3364. return 0;
  3365. }
  3366. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3367. {
  3368. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3369. vcpu_load(vcpu);
  3370. memcpy(fpu->fpr, fxsave->st_space, 128);
  3371. fpu->fcw = fxsave->cwd;
  3372. fpu->fsw = fxsave->swd;
  3373. fpu->ftwx = fxsave->twd;
  3374. fpu->last_opcode = fxsave->fop;
  3375. fpu->last_ip = fxsave->rip;
  3376. fpu->last_dp = fxsave->rdp;
  3377. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3378. vcpu_put(vcpu);
  3379. return 0;
  3380. }
  3381. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3382. {
  3383. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3384. vcpu_load(vcpu);
  3385. memcpy(fxsave->st_space, fpu->fpr, 128);
  3386. fxsave->cwd = fpu->fcw;
  3387. fxsave->swd = fpu->fsw;
  3388. fxsave->twd = fpu->ftwx;
  3389. fxsave->fop = fpu->last_opcode;
  3390. fxsave->rip = fpu->last_ip;
  3391. fxsave->rdp = fpu->last_dp;
  3392. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3393. vcpu_put(vcpu);
  3394. return 0;
  3395. }
  3396. void fx_init(struct kvm_vcpu *vcpu)
  3397. {
  3398. unsigned after_mxcsr_mask;
  3399. /*
  3400. * Touch the fpu the first time in non atomic context as if
  3401. * this is the first fpu instruction the exception handler
  3402. * will fire before the instruction returns and it'll have to
  3403. * allocate ram with GFP_KERNEL.
  3404. */
  3405. if (!used_math())
  3406. kvm_fx_save(&vcpu->arch.host_fx_image);
  3407. /* Initialize guest FPU by resetting ours and saving into guest's */
  3408. preempt_disable();
  3409. kvm_fx_save(&vcpu->arch.host_fx_image);
  3410. kvm_fx_finit();
  3411. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3412. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3413. preempt_enable();
  3414. vcpu->arch.cr0 |= X86_CR0_ET;
  3415. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3416. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3417. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3418. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3419. }
  3420. EXPORT_SYMBOL_GPL(fx_init);
  3421. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3422. {
  3423. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3424. return;
  3425. vcpu->guest_fpu_loaded = 1;
  3426. kvm_fx_save(&vcpu->arch.host_fx_image);
  3427. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  3428. }
  3429. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3430. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3431. {
  3432. if (!vcpu->guest_fpu_loaded)
  3433. return;
  3434. vcpu->guest_fpu_loaded = 0;
  3435. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3436. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3437. ++vcpu->stat.fpu_reload;
  3438. }
  3439. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3440. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3441. {
  3442. kvm_x86_ops->vcpu_free(vcpu);
  3443. }
  3444. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3445. unsigned int id)
  3446. {
  3447. return kvm_x86_ops->vcpu_create(kvm, id);
  3448. }
  3449. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3450. {
  3451. int r;
  3452. /* We do fxsave: this must be aligned. */
  3453. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3454. vcpu->arch.mtrr_state.have_fixed = 1;
  3455. vcpu_load(vcpu);
  3456. r = kvm_arch_vcpu_reset(vcpu);
  3457. if (r == 0)
  3458. r = kvm_mmu_setup(vcpu);
  3459. vcpu_put(vcpu);
  3460. if (r < 0)
  3461. goto free_vcpu;
  3462. return 0;
  3463. free_vcpu:
  3464. kvm_x86_ops->vcpu_free(vcpu);
  3465. return r;
  3466. }
  3467. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3468. {
  3469. vcpu_load(vcpu);
  3470. kvm_mmu_unload(vcpu);
  3471. vcpu_put(vcpu);
  3472. kvm_x86_ops->vcpu_free(vcpu);
  3473. }
  3474. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3475. {
  3476. vcpu->arch.nmi_pending = false;
  3477. vcpu->arch.nmi_injected = false;
  3478. return kvm_x86_ops->vcpu_reset(vcpu);
  3479. }
  3480. void kvm_arch_hardware_enable(void *garbage)
  3481. {
  3482. kvm_x86_ops->hardware_enable(garbage);
  3483. }
  3484. void kvm_arch_hardware_disable(void *garbage)
  3485. {
  3486. kvm_x86_ops->hardware_disable(garbage);
  3487. }
  3488. int kvm_arch_hardware_setup(void)
  3489. {
  3490. return kvm_x86_ops->hardware_setup();
  3491. }
  3492. void kvm_arch_hardware_unsetup(void)
  3493. {
  3494. kvm_x86_ops->hardware_unsetup();
  3495. }
  3496. void kvm_arch_check_processor_compat(void *rtn)
  3497. {
  3498. kvm_x86_ops->check_processor_compatibility(rtn);
  3499. }
  3500. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  3501. {
  3502. struct page *page;
  3503. struct kvm *kvm;
  3504. int r;
  3505. BUG_ON(vcpu->kvm == NULL);
  3506. kvm = vcpu->kvm;
  3507. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3508. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  3509. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3510. else
  3511. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  3512. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  3513. if (!page) {
  3514. r = -ENOMEM;
  3515. goto fail;
  3516. }
  3517. vcpu->arch.pio_data = page_address(page);
  3518. r = kvm_mmu_create(vcpu);
  3519. if (r < 0)
  3520. goto fail_free_pio_data;
  3521. if (irqchip_in_kernel(kvm)) {
  3522. r = kvm_create_lapic(vcpu);
  3523. if (r < 0)
  3524. goto fail_mmu_destroy;
  3525. }
  3526. return 0;
  3527. fail_mmu_destroy:
  3528. kvm_mmu_destroy(vcpu);
  3529. fail_free_pio_data:
  3530. free_page((unsigned long)vcpu->arch.pio_data);
  3531. fail:
  3532. return r;
  3533. }
  3534. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  3535. {
  3536. kvm_free_lapic(vcpu);
  3537. down_read(&vcpu->kvm->slots_lock);
  3538. kvm_mmu_destroy(vcpu);
  3539. up_read(&vcpu->kvm->slots_lock);
  3540. free_page((unsigned long)vcpu->arch.pio_data);
  3541. }
  3542. struct kvm *kvm_arch_create_vm(void)
  3543. {
  3544. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  3545. if (!kvm)
  3546. return ERR_PTR(-ENOMEM);
  3547. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  3548. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  3549. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  3550. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  3551. return kvm;
  3552. }
  3553. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  3554. {
  3555. vcpu_load(vcpu);
  3556. kvm_mmu_unload(vcpu);
  3557. vcpu_put(vcpu);
  3558. }
  3559. static void kvm_free_vcpus(struct kvm *kvm)
  3560. {
  3561. unsigned int i;
  3562. /*
  3563. * Unpin any mmu pages first.
  3564. */
  3565. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  3566. if (kvm->vcpus[i])
  3567. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  3568. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  3569. if (kvm->vcpus[i]) {
  3570. kvm_arch_vcpu_free(kvm->vcpus[i]);
  3571. kvm->vcpus[i] = NULL;
  3572. }
  3573. }
  3574. }
  3575. void kvm_arch_destroy_vm(struct kvm *kvm)
  3576. {
  3577. kvm_free_all_assigned_devices(kvm);
  3578. kvm_iommu_unmap_guest(kvm);
  3579. kvm_free_pit(kvm);
  3580. kfree(kvm->arch.vpic);
  3581. kfree(kvm->arch.vioapic);
  3582. kvm_free_vcpus(kvm);
  3583. kvm_free_physmem(kvm);
  3584. if (kvm->arch.apic_access_page)
  3585. put_page(kvm->arch.apic_access_page);
  3586. if (kvm->arch.ept_identity_pagetable)
  3587. put_page(kvm->arch.ept_identity_pagetable);
  3588. kfree(kvm);
  3589. }
  3590. int kvm_arch_set_memory_region(struct kvm *kvm,
  3591. struct kvm_userspace_memory_region *mem,
  3592. struct kvm_memory_slot old,
  3593. int user_alloc)
  3594. {
  3595. int npages = mem->memory_size >> PAGE_SHIFT;
  3596. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  3597. /*To keep backward compatibility with older userspace,
  3598. *x86 needs to hanlde !user_alloc case.
  3599. */
  3600. if (!user_alloc) {
  3601. if (npages && !old.rmap) {
  3602. unsigned long userspace_addr;
  3603. down_write(&current->mm->mmap_sem);
  3604. userspace_addr = do_mmap(NULL, 0,
  3605. npages * PAGE_SIZE,
  3606. PROT_READ | PROT_WRITE,
  3607. MAP_PRIVATE | MAP_ANONYMOUS,
  3608. 0);
  3609. up_write(&current->mm->mmap_sem);
  3610. if (IS_ERR((void *)userspace_addr))
  3611. return PTR_ERR((void *)userspace_addr);
  3612. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  3613. spin_lock(&kvm->mmu_lock);
  3614. memslot->userspace_addr = userspace_addr;
  3615. spin_unlock(&kvm->mmu_lock);
  3616. } else {
  3617. if (!old.user_alloc && old.rmap) {
  3618. int ret;
  3619. down_write(&current->mm->mmap_sem);
  3620. ret = do_munmap(current->mm, old.userspace_addr,
  3621. old.npages * PAGE_SIZE);
  3622. up_write(&current->mm->mmap_sem);
  3623. if (ret < 0)
  3624. printk(KERN_WARNING
  3625. "kvm_vm_ioctl_set_memory_region: "
  3626. "failed to munmap memory\n");
  3627. }
  3628. }
  3629. }
  3630. if (!kvm->arch.n_requested_mmu_pages) {
  3631. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  3632. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  3633. }
  3634. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  3635. kvm_flush_remote_tlbs(kvm);
  3636. return 0;
  3637. }
  3638. void kvm_arch_flush_shadow(struct kvm *kvm)
  3639. {
  3640. kvm_mmu_zap_all(kvm);
  3641. }
  3642. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  3643. {
  3644. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  3645. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  3646. || vcpu->arch.nmi_pending;
  3647. }
  3648. static void vcpu_kick_intr(void *info)
  3649. {
  3650. #ifdef DEBUG
  3651. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)info;
  3652. printk(KERN_DEBUG "vcpu_kick_intr %p \n", vcpu);
  3653. #endif
  3654. }
  3655. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  3656. {
  3657. int ipi_pcpu = vcpu->cpu;
  3658. int cpu = get_cpu();
  3659. if (waitqueue_active(&vcpu->wq)) {
  3660. wake_up_interruptible(&vcpu->wq);
  3661. ++vcpu->stat.halt_wakeup;
  3662. }
  3663. /*
  3664. * We may be called synchronously with irqs disabled in guest mode,
  3665. * So need not to call smp_call_function_single() in that case.
  3666. */
  3667. if (vcpu->guest_mode && vcpu->cpu != cpu)
  3668. smp_call_function_single(ipi_pcpu, vcpu_kick_intr, vcpu, 0);
  3669. put_cpu();
  3670. }