realview_eb.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * linux/arch/arm/mach-realview/realview_eb.c
  3. *
  4. * Copyright (C) 2004 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/amba/bus.h>
  25. #include <asm/hardware.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #include <asm/leds.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/hardware/gic.h>
  31. #include <asm/hardware/icst307.h>
  32. #include <asm/hardware/cache-l2x0.h>
  33. #include <asm/mach/arch.h>
  34. #include <asm/mach/map.h>
  35. #include <asm/mach/mmc.h>
  36. #include <asm/arch/board-eb.h>
  37. #include <asm/arch/irqs.h>
  38. #include "core.h"
  39. #include "clock.h"
  40. static struct map_desc realview_eb_io_desc[] __initdata = {
  41. {
  42. .virtual = IO_ADDRESS(REALVIEW_SYS_BASE),
  43. .pfn = __phys_to_pfn(REALVIEW_SYS_BASE),
  44. .length = SZ_4K,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = IO_ADDRESS(REALVIEW_GIC_CPU_BASE),
  48. .pfn = __phys_to_pfn(REALVIEW_GIC_CPU_BASE),
  49. .length = SZ_4K,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = IO_ADDRESS(REALVIEW_GIC_DIST_BASE),
  53. .pfn = __phys_to_pfn(REALVIEW_GIC_DIST_BASE),
  54. .length = SZ_4K,
  55. .type = MT_DEVICE,
  56. },
  57. #ifdef CONFIG_REALVIEW_MPCORE
  58. {
  59. .virtual = IO_ADDRESS(REALVIEW_GIC1_CPU_BASE),
  60. .pfn = __phys_to_pfn(REALVIEW_GIC1_CPU_BASE),
  61. .length = SZ_4K,
  62. .type = MT_DEVICE,
  63. }, {
  64. .virtual = IO_ADDRESS(REALVIEW_GIC1_DIST_BASE),
  65. .pfn = __phys_to_pfn(REALVIEW_GIC1_DIST_BASE),
  66. .length = SZ_4K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = IO_ADDRESS(REALVIEW_MPCORE_L220_BASE),
  70. .pfn = __phys_to_pfn(REALVIEW_MPCORE_L220_BASE),
  71. .length = SZ_8K,
  72. .type = MT_DEVICE,
  73. },
  74. #endif
  75. {
  76. .virtual = IO_ADDRESS(REALVIEW_SCTL_BASE),
  77. .pfn = __phys_to_pfn(REALVIEW_SCTL_BASE),
  78. .length = SZ_4K,
  79. .type = MT_DEVICE,
  80. }, {
  81. .virtual = IO_ADDRESS(REALVIEW_TIMER0_1_BASE),
  82. .pfn = __phys_to_pfn(REALVIEW_TIMER0_1_BASE),
  83. .length = SZ_4K,
  84. .type = MT_DEVICE,
  85. }, {
  86. .virtual = IO_ADDRESS(REALVIEW_TIMER2_3_BASE),
  87. .pfn = __phys_to_pfn(REALVIEW_TIMER2_3_BASE),
  88. .length = SZ_4K,
  89. .type = MT_DEVICE,
  90. },
  91. #ifdef CONFIG_DEBUG_LL
  92. {
  93. .virtual = IO_ADDRESS(REALVIEW_UART0_BASE),
  94. .pfn = __phys_to_pfn(REALVIEW_UART0_BASE),
  95. .length = SZ_4K,
  96. .type = MT_DEVICE,
  97. }
  98. #endif
  99. };
  100. static void __init realview_eb_map_io(void)
  101. {
  102. iotable_init(realview_eb_io_desc, ARRAY_SIZE(realview_eb_io_desc));
  103. }
  104. /*
  105. * RealView EB AMBA devices
  106. */
  107. /*
  108. * These devices are connected via the core APB bridge
  109. */
  110. #define GPIO2_IRQ { IRQ_EB_GPIO2, NO_IRQ }
  111. #define GPIO2_DMA { 0, 0 }
  112. #define GPIO3_IRQ { IRQ_EB_GPIO3, NO_IRQ }
  113. #define GPIO3_DMA { 0, 0 }
  114. #define AACI_IRQ { IRQ_EB_AACI, NO_IRQ }
  115. #define AACI_DMA { 0x80, 0x81 }
  116. #define MMCI0_IRQ { IRQ_EB_MMCI0A, IRQ_EB_MMCI0B }
  117. #define MMCI0_DMA { 0x84, 0 }
  118. #define KMI0_IRQ { IRQ_EB_KMI0, NO_IRQ }
  119. #define KMI0_DMA { 0, 0 }
  120. #define KMI1_IRQ { IRQ_EB_KMI1, NO_IRQ }
  121. #define KMI1_DMA { 0, 0 }
  122. /*
  123. * These devices are connected directly to the multi-layer AHB switch
  124. */
  125. #define SMC_IRQ { NO_IRQ, NO_IRQ }
  126. #define SMC_DMA { 0, 0 }
  127. #define MPMC_IRQ { NO_IRQ, NO_IRQ }
  128. #define MPMC_DMA { 0, 0 }
  129. #define CLCD_IRQ { IRQ_EB_CLCD, NO_IRQ }
  130. #define CLCD_DMA { 0, 0 }
  131. #define DMAC_IRQ { IRQ_EB_DMA, NO_IRQ }
  132. #define DMAC_DMA { 0, 0 }
  133. /*
  134. * These devices are connected via the core APB bridge
  135. */
  136. #define SCTL_IRQ { NO_IRQ, NO_IRQ }
  137. #define SCTL_DMA { 0, 0 }
  138. #define WATCHDOG_IRQ { IRQ_EB_WDOG, NO_IRQ }
  139. #define WATCHDOG_DMA { 0, 0 }
  140. #define GPIO0_IRQ { IRQ_EB_GPIO0, NO_IRQ }
  141. #define GPIO0_DMA { 0, 0 }
  142. #define GPIO1_IRQ { IRQ_EB_GPIO1, NO_IRQ }
  143. #define GPIO1_DMA { 0, 0 }
  144. #define RTC_IRQ { IRQ_EB_RTC, NO_IRQ }
  145. #define RTC_DMA { 0, 0 }
  146. /*
  147. * These devices are connected via the DMA APB bridge
  148. */
  149. #define SCI_IRQ { IRQ_EB_SCI, NO_IRQ }
  150. #define SCI_DMA { 7, 6 }
  151. #define UART0_IRQ { IRQ_EB_UART0, NO_IRQ }
  152. #define UART0_DMA { 15, 14 }
  153. #define UART1_IRQ { IRQ_EB_UART1, NO_IRQ }
  154. #define UART1_DMA { 13, 12 }
  155. #define UART2_IRQ { IRQ_EB_UART2, NO_IRQ }
  156. #define UART2_DMA { 11, 10 }
  157. #define UART3_IRQ { IRQ_EB_UART3, NO_IRQ }
  158. #define UART3_DMA { 0x86, 0x87 }
  159. #define SSP_IRQ { IRQ_EB_SSP, NO_IRQ }
  160. #define SSP_DMA { 9, 8 }
  161. /* FPGA Primecells */
  162. AMBA_DEVICE(aaci, "fpga:04", AACI, NULL);
  163. AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &realview_mmc0_plat_data);
  164. AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL);
  165. AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL);
  166. AMBA_DEVICE(uart3, "fpga:09", UART3, NULL);
  167. /* DevChip Primecells */
  168. AMBA_DEVICE(smc, "dev:00", SMC, NULL);
  169. AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data);
  170. AMBA_DEVICE(dmac, "dev:30", DMAC, NULL);
  171. AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL);
  172. AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL);
  173. AMBA_DEVICE(gpio0, "dev:e4", GPIO0, NULL);
  174. AMBA_DEVICE(gpio1, "dev:e5", GPIO1, NULL);
  175. AMBA_DEVICE(gpio2, "dev:e6", GPIO2, NULL);
  176. AMBA_DEVICE(rtc, "dev:e8", RTC, NULL);
  177. AMBA_DEVICE(sci0, "dev:f0", SCI, NULL);
  178. AMBA_DEVICE(uart0, "dev:f1", UART0, NULL);
  179. AMBA_DEVICE(uart1, "dev:f2", UART1, NULL);
  180. AMBA_DEVICE(uart2, "dev:f3", UART2, NULL);
  181. AMBA_DEVICE(ssp0, "dev:f4", SSP, NULL);
  182. static struct amba_device *amba_devs[] __initdata = {
  183. &dmac_device,
  184. &uart0_device,
  185. &uart1_device,
  186. &uart2_device,
  187. &uart3_device,
  188. &smc_device,
  189. &clcd_device,
  190. &sctl_device,
  191. &wdog_device,
  192. &gpio0_device,
  193. &gpio1_device,
  194. &gpio2_device,
  195. &rtc_device,
  196. &sci0_device,
  197. &ssp0_device,
  198. &aaci_device,
  199. &mmc0_device,
  200. &kmi0_device,
  201. &kmi1_device,
  202. };
  203. /*
  204. * RealView EB platform devices
  205. */
  206. static struct resource realview_eb_smc91x_resources[] = {
  207. [0] = {
  208. .start = REALVIEW_ETH_BASE,
  209. .end = REALVIEW_ETH_BASE + SZ_64K - 1,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. [1] = {
  213. .start = IRQ_EB_ETH,
  214. .end = IRQ_EB_ETH,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. };
  218. static struct platform_device realview_eb_smc91x_device = {
  219. .name = "smc91x",
  220. .id = 0,
  221. .num_resources = ARRAY_SIZE(realview_eb_smc91x_resources),
  222. .resource = realview_eb_smc91x_resources,
  223. };
  224. static void __init gic_init_irq(void)
  225. {
  226. #ifdef CONFIG_REALVIEW_MPCORE
  227. unsigned int pldctrl;
  228. writel(0x0000a05f, __io_address(REALVIEW_SYS_LOCK));
  229. pldctrl = readl(__io_address(REALVIEW_SYS_BASE) + REALVIEW_MPCORE_SYS_PLD_CTRL1);
  230. pldctrl |= 0x00800000; /* New irq mode */
  231. writel(pldctrl, __io_address(REALVIEW_SYS_BASE) + REALVIEW_MPCORE_SYS_PLD_CTRL1);
  232. writel(0x00000000, __io_address(REALVIEW_SYS_LOCK));
  233. #endif
  234. gic_dist_init(0, __io_address(REALVIEW_GIC_DIST_BASE), 29);
  235. gic_cpu_init(0, __io_address(REALVIEW_GIC_CPU_BASE));
  236. #if defined(CONFIG_REALVIEW_MPCORE) && !defined(CONFIG_REALVIEW_MPCORE_REVB)
  237. gic_dist_init(1, __io_address(REALVIEW_GIC1_DIST_BASE), 64);
  238. gic_cpu_init(1, __io_address(REALVIEW_GIC1_CPU_BASE));
  239. gic_cascade_irq(1, IRQ_EB_IRQ1);
  240. #endif
  241. }
  242. #ifdef CONFIG_REALVIEW_MPCORE
  243. /*
  244. * Fix up the IRQ numbers for the RealView EB/ARM11MPCore tile
  245. */
  246. static void realview_eb11mp_fixup(void)
  247. {
  248. /* AMBA devices */
  249. dmac_device.irq[0] = IRQ_EB11MP_DMA;
  250. uart0_device.irq[0] = IRQ_EB11MP_UART0;
  251. uart1_device.irq[0] = IRQ_EB11MP_UART1;
  252. uart2_device.irq[0] = IRQ_EB11MP_UART2;
  253. uart3_device.irq[0] = IRQ_EB11MP_UART3;
  254. clcd_device.irq[0] = IRQ_EB11MP_CLCD;
  255. wdog_device.irq[0] = IRQ_EB11MP_WDOG;
  256. gpio0_device.irq[0] = IRQ_EB11MP_GPIO0;
  257. gpio1_device.irq[0] = IRQ_EB11MP_GPIO1;
  258. gpio2_device.irq[0] = IRQ_EB11MP_GPIO2;
  259. rtc_device.irq[0] = IRQ_EB11MP_RTC;
  260. sci0_device.irq[0] = IRQ_EB11MP_SCI;
  261. ssp0_device.irq[0] = IRQ_EB11MP_SSP;
  262. aaci_device.irq[0] = IRQ_EB11MP_AACI;
  263. mmc0_device.irq[0] = IRQ_EB11MP_MMCI0A;
  264. mmc0_device.irq[1] = IRQ_EB11MP_MMCI0B;
  265. kmi0_device.irq[0] = IRQ_EB11MP_KMI0;
  266. kmi1_device.irq[0] = IRQ_EB11MP_KMI1;
  267. /* platform devices */
  268. realview_eb_smc91x_resources[1].start = IRQ_EB11MP_ETH;
  269. realview_eb_smc91x_resources[1].end = IRQ_EB11MP_ETH;
  270. }
  271. #endif
  272. static void __init realview_eb_init(void)
  273. {
  274. int i;
  275. #ifdef CONFIG_REALVIEW_MPCORE
  276. realview_eb11mp_fixup();
  277. /* 1MB (128KB/way), 8-way associativity, evmon/parity/share enabled
  278. * Bits: .... ...0 0111 1001 0000 .... .... .... */
  279. l2x0_init(__io_address(REALVIEW_MPCORE_L220_BASE), 0x00790000, 0xfe000fff);
  280. #endif
  281. clk_register(&realview_clcd_clk);
  282. platform_device_register(&realview_flash_device);
  283. platform_device_register(&realview_eb_smc91x_device);
  284. platform_device_register(&realview_i2c_device);
  285. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  286. struct amba_device *d = amba_devs[i];
  287. amba_device_register(d, &iomem_resource);
  288. }
  289. #ifdef CONFIG_LEDS
  290. leds_event = realview_leds_event;
  291. #endif
  292. }
  293. MACHINE_START(REALVIEW_EB, "ARM-RealView EB")
  294. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  295. .phys_io = REALVIEW_UART0_BASE,
  296. .io_pg_offst = (IO_ADDRESS(REALVIEW_UART0_BASE) >> 18) & 0xfffc,
  297. .boot_params = 0x00000100,
  298. .map_io = realview_eb_map_io,
  299. .init_irq = gic_init_irq,
  300. .timer = &realview_timer,
  301. .init_machine = realview_eb_init,
  302. MACHINE_END