sh-sci.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. */
  13. #include <linux/serial_core.h>
  14. #include <asm/io.h>
  15. #if defined(__H8300H__) || defined(__H8300S__)
  16. #include <asm/gpio.h>
  17. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  18. #include <asm/regs306x.h>
  19. #endif
  20. #if defined(CONFIG_H8S2678)
  21. #include <asm/regs267x.h>
  22. #endif
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  25. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  26. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7709)
  28. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  29. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  30. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  31. # define SCI_AND_SCIF
  32. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  33. # define SCIF0 0xA4400000
  34. # define SCIF2 0xA4410000
  35. # define SCSMR_Ir 0xA44A0000
  36. # define IRDA_SCIF SCIF0
  37. # define SCPCR 0xA4000116
  38. # define SCPDR 0xA4000136
  39. /* Set the clock source,
  40. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  41. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  42. */
  43. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  44. # define SCIF_ONLY
  45. #elif defined(CONFIG_SH_RTS7751R2D)
  46. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  47. # define SCIF_ORER 0x0001 /* overrun error bit */
  48. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  49. # define SCIF_ONLY
  50. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  51. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  52. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  53. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  54. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  56. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  57. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  58. # define SCIF_ORER 0x0001 /* overrun error bit */
  59. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  60. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  61. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  62. # define SCI_AND_SCIF
  63. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  64. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  65. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  66. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  67. # define SCIF_ORER 0x0001 /* overrun error bit */
  68. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  69. # define SCIF_ONLY
  70. #elif defined(CONFIG_CPU_SUBTYPE_SH7300)
  71. # define SCPCR 0xA4050116 /* 16 bit SCIF */
  72. # define SCPDR 0xA4050136 /* 16 bit SCIF */
  73. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  74. # define SCIF_ONLY
  75. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  76. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  77. # define SCI_NPORTS 2
  78. # define SCIF_ORER 0x0001 /* overrun error bit */
  79. # define PACR 0xa4050100
  80. # define PBCR 0xa4050102
  81. # define SCSCR_INIT(port) 0x3B
  82. # define SCIF_ONLY
  83. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  84. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  85. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  86. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  87. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  88. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  89. # define SCIF_ONLY
  90. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  91. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  92. # define SCSPTR0 SCPDR0
  93. # define SCIF_ORER 0x0001 /* overrun error bit */
  94. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  95. # define SCIF_ONLY
  96. # define PORT_PSCR 0xA405011E
  97. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  98. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  99. # define SCIF_ORER 0x0001 /* overrun error bit */
  100. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  101. # define SCIF_ONLY
  102. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  103. # define SCSPTR1 0xffe00020 /* 16 bit SCIF */
  104. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  105. # define SCIF_ORER 0x0001 /* overrun error bit */
  106. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  107. # define SCIF_ONLY
  108. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  109. # include <asm/hardware.h>
  110. # define SCIF_BASE_ADDR 0x01030000
  111. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  112. # define SCIF_PTR2_OFFS 0x0000020
  113. # define SCIF_LSR2_OFFS 0x0000024
  114. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  115. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  116. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,
  117. TE=1,RE=1,REIE=1 */
  118. # define SCIF_ONLY
  119. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  120. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  121. # define SCI_ONLY
  122. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  123. #elif defined(CONFIG_H8S2678)
  124. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  125. # define SCI_ONLY
  126. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  127. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  128. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  129. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  130. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  131. # define SCIF_ORER 0x0001 /* overrun error bit */
  132. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  133. # define SCIF_ONLY
  134. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  135. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  136. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  137. # define SCIF_ORER 0x0001 /* Overrun error bit */
  138. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  139. # define SCIF_ONLY
  140. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  141. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  142. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  143. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  144. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  145. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  146. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  147. # define SCIF_OPER 0x0001 /* Overrun error bit */
  148. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  149. # define SCIF_ONLY
  150. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  151. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  152. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  153. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  154. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  155. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  156. # define SCIF_ONLY
  157. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  158. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  159. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  160. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  161. # define SCIF_ORER 0x0001 /* overrun error bit */
  162. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  163. # define SCIF_ONLY
  164. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  165. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  166. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  167. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  168. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  169. # define SCIF_ORER 0x0001 /* Overrun error bit */
  170. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  171. # define SCIF_ONLY
  172. #else
  173. # error CPU subtype not defined
  174. #endif
  175. /* SCSCR */
  176. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  177. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  178. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  179. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  180. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  181. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  182. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  183. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  184. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  185. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  186. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  187. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  188. defined(CONFIG_CPU_SUBTYPE_SHX3)
  189. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  190. #else
  191. #define SCI_CTRL_FLAGS_REIE 0
  192. #endif
  193. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  194. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  195. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  196. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  197. /* SCxSR SCI */
  198. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  199. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  200. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  201. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  202. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  203. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  204. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  205. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  206. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  207. /* SCxSR SCIF */
  208. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  209. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  210. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  211. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  212. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  213. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  214. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  215. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  216. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  217. #define SCIF_ORER 0x0200
  218. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  219. #define SCIF_RFDC_MASK 0x007f
  220. #define SCIF_TXROOM_MAX 64
  221. #else
  222. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  223. #define SCIF_RFDC_MASK 0x001f
  224. #define SCIF_TXROOM_MAX 16
  225. #endif
  226. #if defined(SCI_ONLY)
  227. # define SCxSR_TEND(port) SCI_TEND
  228. # define SCxSR_ERRORS(port) SCI_ERRORS
  229. # define SCxSR_RDxF(port) SCI_RDRF
  230. # define SCxSR_TDxE(port) SCI_TDRE
  231. # define SCxSR_ORER(port) SCI_ORER
  232. # define SCxSR_FER(port) SCI_FER
  233. # define SCxSR_PER(port) SCI_PER
  234. # define SCxSR_BRK(port) 0x00
  235. # define SCxSR_RDxF_CLEAR(port) 0xbc
  236. # define SCxSR_ERROR_CLEAR(port) 0xc4
  237. # define SCxSR_TDxE_CLEAR(port) 0x78
  238. # define SCxSR_BREAK_CLEAR(port) 0xc4
  239. #elif defined(SCIF_ONLY)
  240. # define SCxSR_TEND(port) SCIF_TEND
  241. # define SCxSR_ERRORS(port) SCIF_ERRORS
  242. # define SCxSR_RDxF(port) SCIF_RDF
  243. # define SCxSR_TDxE(port) SCIF_TDFE
  244. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  245. # define SCxSR_ORER(port) SCIF_ORER
  246. #else
  247. # define SCxSR_ORER(port) 0x0000
  248. #endif
  249. # define SCxSR_FER(port) SCIF_FER
  250. # define SCxSR_PER(port) SCIF_PER
  251. # define SCxSR_BRK(port) SCIF_BRK
  252. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  253. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  254. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  255. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  256. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  257. #else
  258. /* SH7705 can also use this, clearing is same between 7705 and 7709 and 7300 */
  259. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  260. # define SCxSR_ERROR_CLEAR(port) 0x0073
  261. # define SCxSR_TDxE_CLEAR(port) 0x00df
  262. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  263. #endif
  264. #else
  265. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  266. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  267. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  268. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  269. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  270. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  271. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  272. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  273. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  274. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  275. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  276. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  277. #endif
  278. /* SCFCR */
  279. #define SCFCR_RFRST 0x0002
  280. #define SCFCR_TFRST 0x0004
  281. #define SCFCR_TCRST 0x4000
  282. #define SCFCR_MCE 0x0008
  283. #define SCI_MAJOR 204
  284. #define SCI_MINOR_START 8
  285. /* Generic serial flags */
  286. #define SCI_RX_THROTTLE 0x0000001
  287. #define SCI_MAGIC 0xbabeface
  288. /*
  289. * Events are used to schedule things to happen at timer-interrupt
  290. * time, instead of at rs interrupt time.
  291. */
  292. #define SCI_EVENT_WRITE_WAKEUP 0
  293. #define SCI_IN(size, offset) \
  294. unsigned int addr = port->mapbase + (offset); \
  295. if ((size) == 8) { \
  296. return ctrl_inb(addr); \
  297. } else { \
  298. return ctrl_inw(addr); \
  299. }
  300. #define SCI_OUT(size, offset, value) \
  301. unsigned int addr = port->mapbase + (offset); \
  302. if ((size) == 8) { \
  303. ctrl_outb(value, addr); \
  304. } else { \
  305. ctrl_outw(value, addr); \
  306. }
  307. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  308. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  309. { \
  310. if (port->type == PORT_SCI) { \
  311. SCI_IN(sci_size, sci_offset) \
  312. } else { \
  313. SCI_IN(scif_size, scif_offset); \
  314. } \
  315. } \
  316. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  317. { \
  318. if (port->type == PORT_SCI) { \
  319. SCI_OUT(sci_size, sci_offset, value) \
  320. } else { \
  321. SCI_OUT(scif_size, scif_offset, value); \
  322. } \
  323. }
  324. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  325. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  326. { \
  327. SCI_IN(scif_size, scif_offset); \
  328. } \
  329. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  330. { \
  331. SCI_OUT(scif_size, scif_offset, value); \
  332. }
  333. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  334. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  335. { \
  336. SCI_IN(sci_size, sci_offset); \
  337. } \
  338. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  339. { \
  340. SCI_OUT(sci_size, sci_offset, value); \
  341. }
  342. #ifdef CONFIG_CPU_SH3
  343. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  344. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  345. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  346. h8_sci_offset, h8_sci_size) \
  347. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  348. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  349. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  350. #elif defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  351. defined(CONFIG_CPU_SUBTYPE_SH7705)
  352. #define SCIF_FNS(name, scif_offset, scif_size) \
  353. CPU_SCIF_FNS(name, scif_offset, scif_size)
  354. #else
  355. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  356. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  357. h8_sci_offset, h8_sci_size) \
  358. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  359. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  360. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  361. #endif
  362. #elif defined(__H8300H__) || defined(__H8300S__)
  363. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  364. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  365. h8_sci_offset, h8_sci_size) \
  366. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  367. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  368. #else
  369. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  370. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  371. h8_sci_offset, h8_sci_size) \
  372. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  373. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  374. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  375. #endif
  376. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  377. defined(CONFIG_CPU_SUBTYPE_SH7705)
  378. SCIF_FNS(SCSMR, 0x00, 16)
  379. SCIF_FNS(SCBRR, 0x04, 8)
  380. SCIF_FNS(SCSCR, 0x08, 16)
  381. SCIF_FNS(SCTDSR, 0x0c, 8)
  382. SCIF_FNS(SCFER, 0x10, 16)
  383. SCIF_FNS(SCxSR, 0x14, 16)
  384. SCIF_FNS(SCFCR, 0x18, 16)
  385. SCIF_FNS(SCFDR, 0x1c, 16)
  386. SCIF_FNS(SCxTDR, 0x20, 8)
  387. SCIF_FNS(SCxRDR, 0x24, 8)
  388. SCIF_FNS(SCLSR, 0x24, 16)
  389. #else
  390. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  391. /* name off sz off sz off sz off sz off sz*/
  392. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  393. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  394. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  395. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  396. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  397. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  398. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  399. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  400. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  401. defined(CONFIG_CPU_SUBTYPE_SH7785)
  402. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  403. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  404. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  405. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  406. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  407. #else
  408. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  409. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  410. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  411. #endif
  412. #endif
  413. #define sci_in(port, reg) sci_##reg##_in(port)
  414. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  415. /* H8/300 series SCI pins assignment */
  416. #if defined(__H8300H__) || defined(__H8300S__)
  417. static const struct __attribute__((packed)) {
  418. int port; /* GPIO port no */
  419. unsigned short rx,tx; /* GPIO bit no */
  420. } h8300_sci_pins[] = {
  421. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  422. { /* SCI0 */
  423. .port = H8300_GPIO_P9,
  424. .rx = H8300_GPIO_B2,
  425. .tx = H8300_GPIO_B0,
  426. },
  427. { /* SCI1 */
  428. .port = H8300_GPIO_P9,
  429. .rx = H8300_GPIO_B3,
  430. .tx = H8300_GPIO_B1,
  431. },
  432. { /* SCI2 */
  433. .port = H8300_GPIO_PB,
  434. .rx = H8300_GPIO_B7,
  435. .tx = H8300_GPIO_B6,
  436. }
  437. #elif defined(CONFIG_H8S2678)
  438. { /* SCI0 */
  439. .port = H8300_GPIO_P3,
  440. .rx = H8300_GPIO_B2,
  441. .tx = H8300_GPIO_B0,
  442. },
  443. { /* SCI1 */
  444. .port = H8300_GPIO_P3,
  445. .rx = H8300_GPIO_B3,
  446. .tx = H8300_GPIO_B1,
  447. },
  448. { /* SCI2 */
  449. .port = H8300_GPIO_P5,
  450. .rx = H8300_GPIO_B1,
  451. .tx = H8300_GPIO_B0,
  452. }
  453. #endif
  454. };
  455. #endif
  456. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  457. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  458. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  459. defined(CONFIG_CPU_SUBTYPE_SH7709)
  460. static inline int sci_rxd_in(struct uart_port *port)
  461. {
  462. if (port->mapbase == 0xfffffe80)
  463. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  464. if (port->mapbase == 0xa4000150)
  465. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  466. if (port->mapbase == 0xa4000140)
  467. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  468. return 1;
  469. }
  470. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  471. static inline int sci_rxd_in(struct uart_port *port)
  472. {
  473. if (port->mapbase == SCIF0)
  474. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  475. if (port->mapbase == SCIF2)
  476. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  477. return 1;
  478. }
  479. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  480. static inline int sci_rxd_in(struct uart_port *port)
  481. {
  482. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  483. }
  484. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  485. {
  486. if (port->mapbase == 0xA4400000){
  487. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  488. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  489. return;
  490. }
  491. if (port->mapbase == 0xA4410000){
  492. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  493. return;
  494. }
  495. }
  496. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  497. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  498. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  499. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  500. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  501. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  502. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  503. static inline int sci_rxd_in(struct uart_port *port)
  504. {
  505. #ifndef SCIF_ONLY
  506. if (port->mapbase == 0xffe00000)
  507. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  508. #endif
  509. #ifndef SCI_ONLY
  510. if (port->mapbase == 0xffe80000)
  511. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  512. #endif
  513. return 1;
  514. }
  515. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  516. static inline int sci_rxd_in(struct uart_port *port)
  517. {
  518. if (port->mapbase == 0xfe600000)
  519. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  520. if (port->mapbase == 0xfe610000)
  521. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  522. if (port->mapbase == 0xfe620000)
  523. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  524. return 1;
  525. }
  526. #elif defined(CONFIG_CPU_SUBTYPE_SH7300)
  527. static inline int sci_rxd_in(struct uart_port *port)
  528. {
  529. if (port->mapbase == 0xa4430000)
  530. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCIF0 */
  531. return 1;
  532. }
  533. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  534. static inline int sci_rxd_in(struct uart_port *port)
  535. {
  536. if (port->mapbase == 0xffe00000)
  537. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  538. if (port->mapbase == 0xffe10000)
  539. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  540. if (port->mapbase == 0xffe20000)
  541. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  542. if (port->mapbase == 0xffe30000)
  543. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  544. return 1;
  545. }
  546. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  547. static inline int sci_rxd_in(struct uart_port *port)
  548. {
  549. if (port->mapbase == 0xffe00000)
  550. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  551. return 1;
  552. }
  553. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  554. static inline int sci_rxd_in(struct uart_port *port)
  555. {
  556. if (port->mapbase == 0xffe00000)
  557. return ctrl_inw(SCSPTR1)&0x0001 ? 1 : 0; /* SCIF */
  558. else
  559. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  560. }
  561. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  562. static inline int sci_rxd_in(struct uart_port *port)
  563. {
  564. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  565. }
  566. #elif defined(__H8300H__) || defined(__H8300S__)
  567. static inline int sci_rxd_in(struct uart_port *port)
  568. {
  569. int ch = (port->mapbase - SMR0) >> 3;
  570. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  571. }
  572. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  573. static inline int sci_rxd_in(struct uart_port *port)
  574. {
  575. if (port->mapbase == 0xff923000)
  576. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  577. if (port->mapbase == 0xff924000)
  578. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  579. if (port->mapbase == 0xff925000)
  580. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  581. return 1;
  582. }
  583. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  584. static inline int sci_rxd_in(struct uart_port *port)
  585. {
  586. if (port->mapbase == 0xffe00000)
  587. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  588. if (port->mapbase == 0xffe10000)
  589. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  590. return 1;
  591. }
  592. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  593. static inline int sci_rxd_in(struct uart_port *port)
  594. {
  595. if (port->mapbase == 0xffea0000)
  596. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  597. if (port->mapbase == 0xffeb0000)
  598. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  599. if (port->mapbase == 0xffec0000)
  600. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  601. if (port->mapbase == 0xffed0000)
  602. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  603. if (port->mapbase == 0xffee0000)
  604. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  605. if (port->mapbase == 0xffef0000)
  606. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  607. return 1;
  608. }
  609. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  610. static inline int sci_rxd_in(struct uart_port *port)
  611. {
  612. if (port->mapbase == 0xfffe8000)
  613. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  614. if (port->mapbase == 0xfffe8800)
  615. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  616. if (port->mapbase == 0xfffe9000)
  617. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  618. if (port->mapbase == 0xfffe9800)
  619. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  620. return 1;
  621. }
  622. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  623. static inline int sci_rxd_in(struct uart_port *port)
  624. {
  625. if (port->mapbase == 0xf8400000)
  626. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  627. if (port->mapbase == 0xf8410000)
  628. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  629. if (port->mapbase == 0xf8420000)
  630. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  631. return 1;
  632. }
  633. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  634. static inline int sci_rxd_in(struct uart_port *port)
  635. {
  636. if (port->mapbase == 0xffc30000)
  637. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  638. if (port->mapbase == 0xffc40000)
  639. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  640. if (port->mapbase == 0xffc50000)
  641. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  642. if (port->mapbase == 0xffc60000)
  643. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  644. }
  645. #endif
  646. /*
  647. * Values for the BitRate Register (SCBRR)
  648. *
  649. * The values are actually divisors for a frequency which can
  650. * be internal to the SH3 (14.7456MHz) or derived from an external
  651. * clock source. This driver assumes the internal clock is used;
  652. * to support using an external clock source, config options or
  653. * possibly command-line options would need to be added.
  654. *
  655. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  656. * the SCSMR register would also need to be set to non-zero values.
  657. *
  658. * -- Greg Banks 27Feb2000
  659. *
  660. * Answer: The SCBRR register is only eight bits, and the value in
  661. * it gets larger with lower baud rates. At around 2400 (depending on
  662. * the peripherial module clock) you run out of bits. However the
  663. * lower two bits of SCSMR allow the module clock to be divided down,
  664. * scaling the value which is needed in SCBRR.
  665. *
  666. * -- Stuart Menefy - 23 May 2000
  667. *
  668. * I meant, why would anyone bother with bitrates below 2400.
  669. *
  670. * -- Greg Banks - 7Jul2000
  671. *
  672. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  673. * tape reader as a console!
  674. *
  675. * -- Mitch Davis - 15 Jul 2000
  676. */
  677. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  678. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  679. defined(CONFIG_CPU_SUBTYPE_SH7785)
  680. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  681. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  682. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  683. #elif defined(__H8300H__) || defined(__H8300S__)
  684. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  685. #elif defined(CONFIG_SUPERH64)
  686. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  687. #else /* Generic SH */
  688. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  689. #endif