vxge-config.c 137 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include "vxge-traffic.h"
  19. #include "vxge-config.h"
  20. /*
  21. * __vxge_hw_channel_allocate - Allocate memory for channel
  22. * This function allocates required memory for the channel and various arrays
  23. * in the channel
  24. */
  25. struct __vxge_hw_channel*
  26. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  27. enum __vxge_hw_channel_type type,
  28. u32 length, u32 per_dtr_space, void *userdata)
  29. {
  30. struct __vxge_hw_channel *channel;
  31. struct __vxge_hw_device *hldev;
  32. int size = 0;
  33. u32 vp_id;
  34. hldev = vph->vpath->hldev;
  35. vp_id = vph->vpath->vp_id;
  36. switch (type) {
  37. case VXGE_HW_CHANNEL_TYPE_FIFO:
  38. size = sizeof(struct __vxge_hw_fifo);
  39. break;
  40. case VXGE_HW_CHANNEL_TYPE_RING:
  41. size = sizeof(struct __vxge_hw_ring);
  42. break;
  43. default:
  44. break;
  45. }
  46. channel = kzalloc(size, GFP_KERNEL);
  47. if (channel == NULL)
  48. goto exit0;
  49. INIT_LIST_HEAD(&channel->item);
  50. channel->common_reg = hldev->common_reg;
  51. channel->first_vp_id = hldev->first_vp_id;
  52. channel->type = type;
  53. channel->devh = hldev;
  54. channel->vph = vph;
  55. channel->userdata = userdata;
  56. channel->per_dtr_space = per_dtr_space;
  57. channel->length = length;
  58. channel->vp_id = vp_id;
  59. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  60. if (channel->work_arr == NULL)
  61. goto exit1;
  62. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  63. if (channel->free_arr == NULL)
  64. goto exit1;
  65. channel->free_ptr = length;
  66. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  67. if (channel->reserve_arr == NULL)
  68. goto exit1;
  69. channel->reserve_ptr = length;
  70. channel->reserve_top = 0;
  71. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  72. if (channel->orig_arr == NULL)
  73. goto exit1;
  74. return channel;
  75. exit1:
  76. __vxge_hw_channel_free(channel);
  77. exit0:
  78. return NULL;
  79. }
  80. /*
  81. * __vxge_hw_channel_free - Free memory allocated for channel
  82. * This function deallocates memory from the channel and various arrays
  83. * in the channel
  84. */
  85. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  86. {
  87. kfree(channel->work_arr);
  88. kfree(channel->free_arr);
  89. kfree(channel->reserve_arr);
  90. kfree(channel->orig_arr);
  91. kfree(channel);
  92. }
  93. /*
  94. * __vxge_hw_channel_initialize - Initialize a channel
  95. * This function initializes a channel by properly setting the
  96. * various references
  97. */
  98. enum vxge_hw_status
  99. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  100. {
  101. u32 i;
  102. struct __vxge_hw_virtualpath *vpath;
  103. vpath = channel->vph->vpath;
  104. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  105. for (i = 0; i < channel->length; i++)
  106. channel->orig_arr[i] = channel->reserve_arr[i];
  107. }
  108. switch (channel->type) {
  109. case VXGE_HW_CHANNEL_TYPE_FIFO:
  110. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  111. channel->stats = &((struct __vxge_hw_fifo *)
  112. channel)->stats->common_stats;
  113. break;
  114. case VXGE_HW_CHANNEL_TYPE_RING:
  115. vpath->ringh = (struct __vxge_hw_ring *)channel;
  116. channel->stats = &((struct __vxge_hw_ring *)
  117. channel)->stats->common_stats;
  118. break;
  119. default:
  120. break;
  121. }
  122. return VXGE_HW_OK;
  123. }
  124. /*
  125. * __vxge_hw_channel_reset - Resets a channel
  126. * This function resets a channel by properly setting the various references
  127. */
  128. enum vxge_hw_status
  129. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  130. {
  131. u32 i;
  132. for (i = 0; i < channel->length; i++) {
  133. if (channel->reserve_arr != NULL)
  134. channel->reserve_arr[i] = channel->orig_arr[i];
  135. if (channel->free_arr != NULL)
  136. channel->free_arr[i] = NULL;
  137. if (channel->work_arr != NULL)
  138. channel->work_arr[i] = NULL;
  139. }
  140. channel->free_ptr = channel->length;
  141. channel->reserve_ptr = channel->length;
  142. channel->reserve_top = 0;
  143. channel->post_index = 0;
  144. channel->compl_index = 0;
  145. return VXGE_HW_OK;
  146. }
  147. /*
  148. * __vxge_hw_device_pci_e_init
  149. * Initialize certain PCI/PCI-X configuration registers
  150. * with recommended values. Save config space for future hw resets.
  151. */
  152. void
  153. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  154. {
  155. u16 cmd = 0;
  156. /* Set the PErr Repconse bit and SERR in PCI command register. */
  157. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  158. cmd |= 0x140;
  159. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  160. pci_save_state(hldev->pdev);
  161. return;
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. default:
  272. break;
  273. }
  274. status = __vxge_hw_device_vpath_reset_in_prog_check(
  275. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  276. exit:
  277. return status;
  278. }
  279. /*
  280. * __vxge_hw_device_id_get
  281. * This routine returns sets the device id and revision numbers into the device
  282. * structure
  283. */
  284. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  285. {
  286. u64 val64;
  287. val64 = readq(&hldev->common_reg->titan_asic_id);
  288. hldev->device_id =
  289. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  290. hldev->major_revision =
  291. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  292. hldev->minor_revision =
  293. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  294. return;
  295. }
  296. /*
  297. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  298. * This routine returns the Access Rights of the driver
  299. */
  300. static u32
  301. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  302. {
  303. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  304. switch (host_type) {
  305. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  306. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  307. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  308. break;
  309. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  310. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  311. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  312. break;
  313. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  314. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  315. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  316. break;
  317. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  318. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  319. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  320. break;
  321. case VXGE_HW_SR_VH_FUNCTION0:
  322. case VXGE_HW_VH_NORMAL_FUNCTION:
  323. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  324. break;
  325. }
  326. return access_rights;
  327. }
  328. /*
  329. * __vxge_hw_device_is_privilaged
  330. * This routine checks if the device function is privilaged or not
  331. */
  332. enum vxge_hw_status
  333. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  334. {
  335. if (__vxge_hw_device_access_rights_get(host_type,
  336. func_id) &
  337. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  338. return VXGE_HW_OK;
  339. else
  340. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  341. }
  342. /*
  343. * __vxge_hw_device_host_info_get
  344. * This routine returns the host type assignments
  345. */
  346. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  347. {
  348. u64 val64;
  349. u32 i;
  350. val64 = readq(&hldev->common_reg->host_type_assignments);
  351. hldev->host_type =
  352. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  353. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  354. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  355. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  356. continue;
  357. hldev->func_id =
  358. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  359. hldev->access_rights = __vxge_hw_device_access_rights_get(
  360. hldev->host_type, hldev->func_id);
  361. hldev->first_vp_id = i;
  362. break;
  363. }
  364. return;
  365. }
  366. /*
  367. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  368. * link width and signalling rate.
  369. */
  370. static enum vxge_hw_status
  371. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  372. {
  373. int exp_cap;
  374. u16 lnk;
  375. /* Get the negotiated link width and speed from PCI config space */
  376. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  377. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  378. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  379. return VXGE_HW_ERR_INVALID_PCI_INFO;
  380. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  381. case PCIE_LNK_WIDTH_RESRV:
  382. case PCIE_LNK_X1:
  383. case PCIE_LNK_X2:
  384. case PCIE_LNK_X4:
  385. case PCIE_LNK_X8:
  386. break;
  387. default:
  388. return VXGE_HW_ERR_INVALID_PCI_INFO;
  389. }
  390. return VXGE_HW_OK;
  391. }
  392. /*
  393. * vxge_hw_wrr_rebalance - Rebalance the RX_WRR and KDFC_WRR calandars.
  394. * Rebalance the RX_WRR and KDFC_WRR calandars.
  395. */
  396. static enum
  397. vxge_hw_status vxge_hw_wrr_rebalance(struct __vxge_hw_device *hldev)
  398. {
  399. u64 val64;
  400. u32 wrr_states[VXGE_HW_WEIGHTED_RR_SERVICE_STATES];
  401. u32 i, j, how_often = 1;
  402. enum vxge_hw_status status = VXGE_HW_OK;
  403. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  404. hldev->func_id);
  405. if (status != VXGE_HW_OK)
  406. goto exit;
  407. /* Reset the priorities assigned to the WRR arbitration
  408. phases for the receive traffic */
  409. for (i = 0; i < VXGE_HW_WRR_RING_COUNT; i++)
  410. writeq(0, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  411. /* Reset the transmit FIFO servicing calendar for FIFOs */
  412. for (i = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  413. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_0) + i));
  414. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_20) + i));
  415. }
  416. /* Assign WRR priority 0 for all FIFOs */
  417. for (i = 1; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  418. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(0),
  419. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  420. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(0),
  421. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  422. }
  423. /* Reset to service non-offload doorbells */
  424. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  425. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  426. /* Set priority 0 to all receive queues */
  427. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_0);
  428. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_1);
  429. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_2);
  430. /* Initialize all the slots as unused */
  431. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  432. wrr_states[i] = -1;
  433. /* Prepare the Fifo service states */
  434. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  435. if (!hldev->config.vp_config[i].min_bandwidth)
  436. continue;
  437. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  438. hldev->config.vp_config[i].min_bandwidth;
  439. if (how_often) {
  440. for (j = 0; j < VXGE_HW_WRR_FIFO_SERVICE_STATES;) {
  441. if (wrr_states[j] == -1) {
  442. wrr_states[j] = i;
  443. /* Make sure each fifo is serviced
  444. * atleast once */
  445. if (i == j)
  446. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  447. else
  448. j += how_often;
  449. } else
  450. j++;
  451. }
  452. }
  453. }
  454. /* Fill the unused slots with 0 */
  455. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  456. if (wrr_states[j] == -1)
  457. wrr_states[j] = 0;
  458. }
  459. /* Assign WRR priority number for FIFOs */
  460. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  461. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(i),
  462. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  463. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(i),
  464. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  465. }
  466. /* Modify the servicing algorithm applied to the 3 types of doorbells.
  467. i.e, none-offload, message and offload */
  468. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_0(0) |
  469. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_1(0) |
  470. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_2(0) |
  471. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_3(0) |
  472. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_4(1) |
  473. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_5(0) |
  474. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_6(0) |
  475. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_7(0),
  476. &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  477. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_1_NUMBER_8(1),
  478. &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  479. for (i = 0, j = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  480. val64 = VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_0(wrr_states[j++]);
  481. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_1(wrr_states[j++]);
  482. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_2(wrr_states[j++]);
  483. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_3(wrr_states[j++]);
  484. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_4(wrr_states[j++]);
  485. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_5(wrr_states[j++]);
  486. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_6(wrr_states[j++]);
  487. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_7(wrr_states[j++]);
  488. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_0 + i));
  489. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_20 + i));
  490. }
  491. /* Set up the priorities assigned to receive queues */
  492. writeq(VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_0(0) |
  493. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_1(1) |
  494. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_2(2) |
  495. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_3(3) |
  496. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_4(4) |
  497. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_5(5) |
  498. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_6(6) |
  499. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_7(7),
  500. &hldev->mrpcim_reg->rx_queue_priority_0);
  501. writeq(VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_8(8) |
  502. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_9(9) |
  503. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_10(10) |
  504. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_11(11) |
  505. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_12(12) |
  506. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_13(13) |
  507. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_14(14) |
  508. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_15(15),
  509. &hldev->mrpcim_reg->rx_queue_priority_1);
  510. writeq(VXGE_HW_RX_QUEUE_PRIORITY_2_RX_Q_NUMBER_16(16),
  511. &hldev->mrpcim_reg->rx_queue_priority_2);
  512. /* Initialize all the slots as unused */
  513. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  514. wrr_states[i] = -1;
  515. /* Prepare the Ring service states */
  516. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  517. if (!hldev->config.vp_config[i].min_bandwidth)
  518. continue;
  519. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  520. hldev->config.vp_config[i].min_bandwidth;
  521. if (how_often) {
  522. for (j = 0; j < VXGE_HW_WRR_RING_SERVICE_STATES;) {
  523. if (wrr_states[j] == -1) {
  524. wrr_states[j] = i;
  525. /* Make sure each ring is
  526. * serviced atleast once */
  527. if (i == j)
  528. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  529. else
  530. j += how_often;
  531. } else
  532. j++;
  533. }
  534. }
  535. }
  536. /* Fill the unused slots with 0 */
  537. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  538. if (wrr_states[j] == -1)
  539. wrr_states[j] = 0;
  540. }
  541. for (i = 0, j = 0; i < VXGE_HW_WRR_RING_COUNT; i++) {
  542. val64 = VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_0(
  543. wrr_states[j++]);
  544. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_1(
  545. wrr_states[j++]);
  546. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_2(
  547. wrr_states[j++]);
  548. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_3(
  549. wrr_states[j++]);
  550. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_4(
  551. wrr_states[j++]);
  552. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_5(
  553. wrr_states[j++]);
  554. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_6(
  555. wrr_states[j++]);
  556. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_7(
  557. wrr_states[j++]);
  558. writeq(val64, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  559. }
  560. exit:
  561. return status;
  562. }
  563. /*
  564. * __vxge_hw_device_initialize
  565. * Initialize Titan-V hardware.
  566. */
  567. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  568. {
  569. enum vxge_hw_status status = VXGE_HW_OK;
  570. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  571. hldev->func_id)) {
  572. /* Validate the pci-e link width and speed */
  573. status = __vxge_hw_verify_pci_e_info(hldev);
  574. if (status != VXGE_HW_OK)
  575. goto exit;
  576. }
  577. vxge_hw_wrr_rebalance(hldev);
  578. exit:
  579. return status;
  580. }
  581. /**
  582. * vxge_hw_device_hw_info_get - Get the hw information
  583. * Returns the vpath mask that has the bits set for each vpath allocated
  584. * for the driver, FW version information and the first mac addresse for
  585. * each vpath
  586. */
  587. enum vxge_hw_status __devinit
  588. vxge_hw_device_hw_info_get(void __iomem *bar0,
  589. struct vxge_hw_device_hw_info *hw_info)
  590. {
  591. u32 i;
  592. u64 val64;
  593. struct vxge_hw_toc_reg __iomem *toc;
  594. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  595. struct vxge_hw_common_reg __iomem *common_reg;
  596. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  597. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  598. enum vxge_hw_status status;
  599. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  600. toc = __vxge_hw_device_toc_get(bar0);
  601. if (toc == NULL) {
  602. status = VXGE_HW_ERR_CRITICAL;
  603. goto exit;
  604. }
  605. val64 = readq(&toc->toc_common_pointer);
  606. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  607. status = __vxge_hw_device_vpath_reset_in_prog_check(
  608. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  609. if (status != VXGE_HW_OK)
  610. goto exit;
  611. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  612. val64 = readq(&common_reg->host_type_assignments);
  613. hw_info->host_type =
  614. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  615. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  616. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  617. continue;
  618. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  619. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  620. (bar0 + val64);
  621. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  622. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  623. hw_info->func_id) &
  624. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  625. val64 = readq(&toc->toc_mrpcim_pointer);
  626. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  627. (bar0 + val64);
  628. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  629. wmb();
  630. }
  631. val64 = readq(&toc->toc_vpath_pointer[i]);
  632. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  633. hw_info->function_mode =
  634. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  635. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  636. if (status != VXGE_HW_OK)
  637. goto exit;
  638. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  639. if (status != VXGE_HW_OK)
  640. goto exit;
  641. break;
  642. }
  643. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  644. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  645. continue;
  646. val64 = readq(&toc->toc_vpath_pointer[i]);
  647. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  648. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  649. hw_info->mac_addrs[i],
  650. hw_info->mac_addr_masks[i]);
  651. if (status != VXGE_HW_OK)
  652. goto exit;
  653. }
  654. exit:
  655. return status;
  656. }
  657. /*
  658. * vxge_hw_device_initialize - Initialize Titan device.
  659. * Initialize Titan device. Note that all the arguments of this public API
  660. * are 'IN', including @hldev. Driver cooperates with
  661. * OS to find new Titan device, locate its PCI and memory spaces.
  662. *
  663. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  664. * to enable the latter to perform Titan hardware initialization.
  665. */
  666. enum vxge_hw_status __devinit
  667. vxge_hw_device_initialize(
  668. struct __vxge_hw_device **devh,
  669. struct vxge_hw_device_attr *attr,
  670. struct vxge_hw_device_config *device_config)
  671. {
  672. u32 i;
  673. u32 nblocks = 0;
  674. struct __vxge_hw_device *hldev = NULL;
  675. enum vxge_hw_status status = VXGE_HW_OK;
  676. status = __vxge_hw_device_config_check(device_config);
  677. if (status != VXGE_HW_OK)
  678. goto exit;
  679. hldev = (struct __vxge_hw_device *)
  680. vmalloc(sizeof(struct __vxge_hw_device));
  681. if (hldev == NULL) {
  682. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  683. goto exit;
  684. }
  685. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  686. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  687. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  688. /* apply config */
  689. memcpy(&hldev->config, device_config,
  690. sizeof(struct vxge_hw_device_config));
  691. hldev->bar0 = attr->bar0;
  692. hldev->pdev = attr->pdev;
  693. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  694. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  695. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  696. __vxge_hw_device_pci_e_init(hldev);
  697. status = __vxge_hw_device_reg_addr_get(hldev);
  698. if (status != VXGE_HW_OK)
  699. goto exit;
  700. __vxge_hw_device_id_get(hldev);
  701. __vxge_hw_device_host_info_get(hldev);
  702. /* Incrementing for stats blocks */
  703. nblocks++;
  704. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  705. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  706. continue;
  707. if (device_config->vp_config[i].ring.enable ==
  708. VXGE_HW_RING_ENABLE)
  709. nblocks += device_config->vp_config[i].ring.ring_blocks;
  710. if (device_config->vp_config[i].fifo.enable ==
  711. VXGE_HW_FIFO_ENABLE)
  712. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  713. nblocks++;
  714. }
  715. if (__vxge_hw_blockpool_create(hldev,
  716. &hldev->block_pool,
  717. device_config->dma_blockpool_initial + nblocks,
  718. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  719. vxge_hw_device_terminate(hldev);
  720. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  721. goto exit;
  722. }
  723. status = __vxge_hw_device_initialize(hldev);
  724. if (status != VXGE_HW_OK) {
  725. vxge_hw_device_terminate(hldev);
  726. goto exit;
  727. }
  728. *devh = hldev;
  729. exit:
  730. return status;
  731. }
  732. /*
  733. * vxge_hw_device_terminate - Terminate Titan device.
  734. * Terminate HW device.
  735. */
  736. void
  737. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  738. {
  739. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  740. hldev->magic = VXGE_HW_DEVICE_DEAD;
  741. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  742. vfree(hldev);
  743. }
  744. /*
  745. * vxge_hw_device_stats_get - Get the device hw statistics.
  746. * Returns the vpath h/w stats for the device.
  747. */
  748. enum vxge_hw_status
  749. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  750. struct vxge_hw_device_stats_hw_info *hw_stats)
  751. {
  752. u32 i;
  753. enum vxge_hw_status status = VXGE_HW_OK;
  754. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  755. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  756. (hldev->virtual_paths[i].vp_open ==
  757. VXGE_HW_VP_NOT_OPEN))
  758. continue;
  759. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  760. hldev->virtual_paths[i].hw_stats,
  761. sizeof(struct vxge_hw_vpath_stats_hw_info));
  762. status = __vxge_hw_vpath_stats_get(
  763. &hldev->virtual_paths[i],
  764. hldev->virtual_paths[i].hw_stats);
  765. }
  766. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  767. sizeof(struct vxge_hw_device_stats_hw_info));
  768. return status;
  769. }
  770. /*
  771. * vxge_hw_driver_stats_get - Get the device sw statistics.
  772. * Returns the vpath s/w stats for the device.
  773. */
  774. enum vxge_hw_status vxge_hw_driver_stats_get(
  775. struct __vxge_hw_device *hldev,
  776. struct vxge_hw_device_stats_sw_info *sw_stats)
  777. {
  778. enum vxge_hw_status status = VXGE_HW_OK;
  779. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  780. sizeof(struct vxge_hw_device_stats_sw_info));
  781. return status;
  782. }
  783. /*
  784. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  785. * and offset and perform an operation
  786. * Get the statistics from the given location and offset.
  787. */
  788. enum vxge_hw_status
  789. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  790. u32 operation, u32 location, u32 offset, u64 *stat)
  791. {
  792. u64 val64;
  793. enum vxge_hw_status status = VXGE_HW_OK;
  794. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  795. hldev->func_id);
  796. if (status != VXGE_HW_OK)
  797. goto exit;
  798. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  799. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  800. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  801. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  802. status = __vxge_hw_pio_mem_write64(val64,
  803. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  804. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  805. hldev->config.device_poll_millis);
  806. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  807. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  808. else
  809. *stat = 0;
  810. exit:
  811. return status;
  812. }
  813. /*
  814. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  815. * Get the Statistics on aggregate port
  816. */
  817. enum vxge_hw_status
  818. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  819. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  820. {
  821. u64 *val64;
  822. int i;
  823. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  824. enum vxge_hw_status status = VXGE_HW_OK;
  825. val64 = (u64 *)aggr_stats;
  826. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  827. hldev->func_id);
  828. if (status != VXGE_HW_OK)
  829. goto exit;
  830. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  831. status = vxge_hw_mrpcim_stats_access(hldev,
  832. VXGE_HW_STATS_OP_READ,
  833. VXGE_HW_STATS_LOC_AGGR,
  834. ((offset + (104 * port)) >> 3), val64);
  835. if (status != VXGE_HW_OK)
  836. goto exit;
  837. offset += 8;
  838. val64++;
  839. }
  840. exit:
  841. return status;
  842. }
  843. /*
  844. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  845. * Get the Statistics on port
  846. */
  847. enum vxge_hw_status
  848. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  849. struct vxge_hw_xmac_port_stats *port_stats)
  850. {
  851. u64 *val64;
  852. enum vxge_hw_status status = VXGE_HW_OK;
  853. int i;
  854. u32 offset = 0x0;
  855. val64 = (u64 *) port_stats;
  856. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  857. hldev->func_id);
  858. if (status != VXGE_HW_OK)
  859. goto exit;
  860. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  861. status = vxge_hw_mrpcim_stats_access(hldev,
  862. VXGE_HW_STATS_OP_READ,
  863. VXGE_HW_STATS_LOC_AGGR,
  864. ((offset + (608 * port)) >> 3), val64);
  865. if (status != VXGE_HW_OK)
  866. goto exit;
  867. offset += 8;
  868. val64++;
  869. }
  870. exit:
  871. return status;
  872. }
  873. /*
  874. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  875. * Get the XMAC Statistics
  876. */
  877. enum vxge_hw_status
  878. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  879. struct vxge_hw_xmac_stats *xmac_stats)
  880. {
  881. enum vxge_hw_status status = VXGE_HW_OK;
  882. u32 i;
  883. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  884. 0, &xmac_stats->aggr_stats[0]);
  885. if (status != VXGE_HW_OK)
  886. goto exit;
  887. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  888. 1, &xmac_stats->aggr_stats[1]);
  889. if (status != VXGE_HW_OK)
  890. goto exit;
  891. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  892. status = vxge_hw_device_xmac_port_stats_get(hldev,
  893. i, &xmac_stats->port_stats[i]);
  894. if (status != VXGE_HW_OK)
  895. goto exit;
  896. }
  897. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  898. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  899. continue;
  900. status = __vxge_hw_vpath_xmac_tx_stats_get(
  901. &hldev->virtual_paths[i],
  902. &xmac_stats->vpath_tx_stats[i]);
  903. if (status != VXGE_HW_OK)
  904. goto exit;
  905. status = __vxge_hw_vpath_xmac_rx_stats_get(
  906. &hldev->virtual_paths[i],
  907. &xmac_stats->vpath_rx_stats[i]);
  908. if (status != VXGE_HW_OK)
  909. goto exit;
  910. }
  911. exit:
  912. return status;
  913. }
  914. /*
  915. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  916. * This routine is used to dynamically change the debug output
  917. */
  918. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  919. enum vxge_debug_level level, u32 mask)
  920. {
  921. if (hldev == NULL)
  922. return;
  923. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  924. defined(VXGE_DEBUG_ERR_MASK)
  925. hldev->debug_module_mask = mask;
  926. hldev->debug_level = level;
  927. #endif
  928. #if defined(VXGE_DEBUG_ERR_MASK)
  929. hldev->level_err = level & VXGE_ERR;
  930. #endif
  931. #if defined(VXGE_DEBUG_TRACE_MASK)
  932. hldev->level_trace = level & VXGE_TRACE;
  933. #endif
  934. }
  935. /*
  936. * vxge_hw_device_error_level_get - Get the error level
  937. * This routine returns the current error level set
  938. */
  939. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  940. {
  941. #if defined(VXGE_DEBUG_ERR_MASK)
  942. if (hldev == NULL)
  943. return VXGE_ERR;
  944. else
  945. return hldev->level_err;
  946. #else
  947. return 0;
  948. #endif
  949. }
  950. /*
  951. * vxge_hw_device_trace_level_get - Get the trace level
  952. * This routine returns the current trace level set
  953. */
  954. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  955. {
  956. #if defined(VXGE_DEBUG_TRACE_MASK)
  957. if (hldev == NULL)
  958. return VXGE_TRACE;
  959. else
  960. return hldev->level_trace;
  961. #else
  962. return 0;
  963. #endif
  964. }
  965. /*
  966. * vxge_hw_device_debug_mask_get - Get the debug mask
  967. * This routine returns the current debug mask set
  968. */
  969. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  970. {
  971. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  972. if (hldev == NULL)
  973. return 0;
  974. return hldev->debug_module_mask;
  975. #else
  976. return 0;
  977. #endif
  978. }
  979. /*
  980. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  981. * Returns the Pause frame generation and reception capability of the NIC.
  982. */
  983. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  984. u32 port, u32 *tx, u32 *rx)
  985. {
  986. u64 val64;
  987. enum vxge_hw_status status = VXGE_HW_OK;
  988. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  989. status = VXGE_HW_ERR_INVALID_DEVICE;
  990. goto exit;
  991. }
  992. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  993. status = VXGE_HW_ERR_INVALID_PORT;
  994. goto exit;
  995. }
  996. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  997. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  998. goto exit;
  999. }
  1000. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1001. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  1002. *tx = 1;
  1003. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  1004. *rx = 1;
  1005. exit:
  1006. return status;
  1007. }
  1008. /*
  1009. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  1010. * It can be used to set or reset Pause frame generation or reception
  1011. * support of the NIC.
  1012. */
  1013. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  1014. u32 port, u32 tx, u32 rx)
  1015. {
  1016. u64 val64;
  1017. enum vxge_hw_status status = VXGE_HW_OK;
  1018. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1019. status = VXGE_HW_ERR_INVALID_DEVICE;
  1020. goto exit;
  1021. }
  1022. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1023. status = VXGE_HW_ERR_INVALID_PORT;
  1024. goto exit;
  1025. }
  1026. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  1027. hldev->func_id);
  1028. if (status != VXGE_HW_OK)
  1029. goto exit;
  1030. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1031. if (tx)
  1032. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1033. else
  1034. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1035. if (rx)
  1036. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1037. else
  1038. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1039. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1040. exit:
  1041. return status;
  1042. }
  1043. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  1044. {
  1045. int link_width, exp_cap;
  1046. u16 lnk;
  1047. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  1048. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  1049. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  1050. return link_width;
  1051. }
  1052. /*
  1053. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  1054. * This function returns the index of memory block
  1055. */
  1056. static inline u32
  1057. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1058. {
  1059. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1060. }
  1061. /*
  1062. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1063. * This function sets index to a memory block
  1064. */
  1065. static inline void
  1066. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1067. {
  1068. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1069. }
  1070. /*
  1071. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1072. * in RxD block
  1073. * Sets the next block pointer in RxD block
  1074. */
  1075. static inline void
  1076. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1077. {
  1078. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1079. }
  1080. /*
  1081. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1082. * first block
  1083. * Returns the dma address of the first RxD block
  1084. */
  1085. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1086. {
  1087. struct vxge_hw_mempool_dma *dma_object;
  1088. dma_object = ring->mempool->memblocks_dma_arr;
  1089. vxge_assert(dma_object != NULL);
  1090. return dma_object->addr;
  1091. }
  1092. /*
  1093. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1094. * This function returns the dma address of a given item
  1095. */
  1096. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1097. void *item)
  1098. {
  1099. u32 memblock_idx;
  1100. void *memblock;
  1101. struct vxge_hw_mempool_dma *memblock_dma_object;
  1102. ptrdiff_t dma_item_offset;
  1103. /* get owner memblock index */
  1104. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1105. /* get owner memblock by memblock index */
  1106. memblock = mempoolh->memblocks_arr[memblock_idx];
  1107. /* get memblock DMA object by memblock index */
  1108. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1109. /* calculate offset in the memblock of this item */
  1110. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1111. return memblock_dma_object->addr + dma_item_offset;
  1112. }
  1113. /*
  1114. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1115. * This function returns the dma address of a given item
  1116. */
  1117. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1118. struct __vxge_hw_ring *ring, u32 from,
  1119. u32 to)
  1120. {
  1121. u8 *to_item , *from_item;
  1122. dma_addr_t to_dma;
  1123. /* get "from" RxD block */
  1124. from_item = mempoolh->items_arr[from];
  1125. vxge_assert(from_item);
  1126. /* get "to" RxD block */
  1127. to_item = mempoolh->items_arr[to];
  1128. vxge_assert(to_item);
  1129. /* return address of the beginning of previous RxD block */
  1130. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1131. /* set next pointer for this RxD block to point on
  1132. * previous item's DMA start address */
  1133. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1134. }
  1135. /*
  1136. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1137. * block callback
  1138. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1139. * pool for RxD block
  1140. */
  1141. static void
  1142. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1143. u32 memblock_index,
  1144. struct vxge_hw_mempool_dma *dma_object,
  1145. u32 index, u32 is_last)
  1146. {
  1147. u32 i;
  1148. void *item = mempoolh->items_arr[index];
  1149. struct __vxge_hw_ring *ring =
  1150. (struct __vxge_hw_ring *)mempoolh->userdata;
  1151. /* format rxds array */
  1152. for (i = 0; i < ring->rxds_per_block; i++) {
  1153. void *rxdblock_priv;
  1154. void *uld_priv;
  1155. struct vxge_hw_ring_rxd_1 *rxdp;
  1156. u32 reserve_index = ring->channel.reserve_ptr -
  1157. (index * ring->rxds_per_block + i + 1);
  1158. u32 memblock_item_idx;
  1159. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1160. i * ring->rxd_size;
  1161. /* Note: memblock_item_idx is index of the item within
  1162. * the memblock. For instance, in case of three RxD-blocks
  1163. * per memblock this value can be 0, 1 or 2. */
  1164. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1165. memblock_index, item,
  1166. &memblock_item_idx);
  1167. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1168. ring->channel.reserve_arr[reserve_index];
  1169. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1170. /* pre-format Host_Control */
  1171. rxdp->host_control = (u64)(size_t)uld_priv;
  1172. }
  1173. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1174. if (is_last) {
  1175. /* link last one with first one */
  1176. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1177. }
  1178. if (index > 0) {
  1179. /* link this RxD block with previous one */
  1180. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1181. }
  1182. return;
  1183. }
  1184. /*
  1185. * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
  1186. * This function replenishes the RxDs from reserve array to work array
  1187. */
  1188. enum vxge_hw_status
  1189. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
  1190. {
  1191. void *rxd;
  1192. int i = 0;
  1193. struct __vxge_hw_channel *channel;
  1194. enum vxge_hw_status status = VXGE_HW_OK;
  1195. channel = &ring->channel;
  1196. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1197. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1198. vxge_assert(status == VXGE_HW_OK);
  1199. if (ring->rxd_init) {
  1200. status = ring->rxd_init(rxd, channel->userdata);
  1201. if (status != VXGE_HW_OK) {
  1202. vxge_hw_ring_rxd_free(ring, rxd);
  1203. goto exit;
  1204. }
  1205. }
  1206. vxge_hw_ring_rxd_post(ring, rxd);
  1207. if (min_flag) {
  1208. i++;
  1209. if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
  1210. break;
  1211. }
  1212. }
  1213. status = VXGE_HW_OK;
  1214. exit:
  1215. return status;
  1216. }
  1217. /*
  1218. * __vxge_hw_ring_create - Create a Ring
  1219. * This function creates Ring and initializes it.
  1220. *
  1221. */
  1222. enum vxge_hw_status
  1223. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1224. struct vxge_hw_ring_attr *attr)
  1225. {
  1226. enum vxge_hw_status status = VXGE_HW_OK;
  1227. struct __vxge_hw_ring *ring;
  1228. u32 ring_length;
  1229. struct vxge_hw_ring_config *config;
  1230. struct __vxge_hw_device *hldev;
  1231. u32 vp_id;
  1232. struct vxge_hw_mempool_cbs ring_mp_callback;
  1233. if ((vp == NULL) || (attr == NULL)) {
  1234. status = VXGE_HW_FAIL;
  1235. goto exit;
  1236. }
  1237. hldev = vp->vpath->hldev;
  1238. vp_id = vp->vpath->vp_id;
  1239. config = &hldev->config.vp_config[vp_id].ring;
  1240. ring_length = config->ring_blocks *
  1241. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1242. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1243. VXGE_HW_CHANNEL_TYPE_RING,
  1244. ring_length,
  1245. attr->per_rxd_space,
  1246. attr->userdata);
  1247. if (ring == NULL) {
  1248. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1249. goto exit;
  1250. }
  1251. vp->vpath->ringh = ring;
  1252. ring->vp_id = vp_id;
  1253. ring->vp_reg = vp->vpath->vp_reg;
  1254. ring->common_reg = hldev->common_reg;
  1255. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1256. ring->config = config;
  1257. ring->callback = attr->callback;
  1258. ring->rxd_init = attr->rxd_init;
  1259. ring->rxd_term = attr->rxd_term;
  1260. ring->buffer_mode = config->buffer_mode;
  1261. ring->rxds_limit = config->rxds_limit;
  1262. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1263. ring->rxd_priv_size =
  1264. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1265. ring->per_rxd_space = attr->per_rxd_space;
  1266. ring->rxd_priv_size =
  1267. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1268. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1269. /* how many RxDs can fit into one block. Depends on configured
  1270. * buffer_mode. */
  1271. ring->rxds_per_block =
  1272. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1273. /* calculate actual RxD block private size */
  1274. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1275. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1276. ring->mempool = __vxge_hw_mempool_create(hldev,
  1277. VXGE_HW_BLOCK_SIZE,
  1278. VXGE_HW_BLOCK_SIZE,
  1279. ring->rxdblock_priv_size,
  1280. ring->config->ring_blocks,
  1281. ring->config->ring_blocks,
  1282. &ring_mp_callback,
  1283. ring);
  1284. if (ring->mempool == NULL) {
  1285. __vxge_hw_ring_delete(vp);
  1286. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1287. }
  1288. status = __vxge_hw_channel_initialize(&ring->channel);
  1289. if (status != VXGE_HW_OK) {
  1290. __vxge_hw_ring_delete(vp);
  1291. goto exit;
  1292. }
  1293. /* Note:
  1294. * Specifying rxd_init callback means two things:
  1295. * 1) rxds need to be initialized by driver at channel-open time;
  1296. * 2) rxds need to be posted at channel-open time
  1297. * (that's what the initial_replenish() below does)
  1298. * Currently we don't have a case when the 1) is done without the 2).
  1299. */
  1300. if (ring->rxd_init) {
  1301. status = vxge_hw_ring_replenish(ring, 1);
  1302. if (status != VXGE_HW_OK) {
  1303. __vxge_hw_ring_delete(vp);
  1304. goto exit;
  1305. }
  1306. }
  1307. /* initial replenish will increment the counter in its post() routine,
  1308. * we have to reset it */
  1309. ring->stats->common_stats.usage_cnt = 0;
  1310. exit:
  1311. return status;
  1312. }
  1313. /*
  1314. * __vxge_hw_ring_abort - Returns the RxD
  1315. * This function terminates the RxDs of ring
  1316. */
  1317. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1318. {
  1319. void *rxdh;
  1320. struct __vxge_hw_channel *channel;
  1321. channel = &ring->channel;
  1322. for (;;) {
  1323. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1324. if (rxdh == NULL)
  1325. break;
  1326. vxge_hw_channel_dtr_complete(channel);
  1327. if (ring->rxd_term)
  1328. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1329. channel->userdata);
  1330. vxge_hw_channel_dtr_free(channel, rxdh);
  1331. }
  1332. return VXGE_HW_OK;
  1333. }
  1334. /*
  1335. * __vxge_hw_ring_reset - Resets the ring
  1336. * This function resets the ring during vpath reset operation
  1337. */
  1338. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1339. {
  1340. enum vxge_hw_status status = VXGE_HW_OK;
  1341. struct __vxge_hw_channel *channel;
  1342. channel = &ring->channel;
  1343. __vxge_hw_ring_abort(ring);
  1344. status = __vxge_hw_channel_reset(channel);
  1345. if (status != VXGE_HW_OK)
  1346. goto exit;
  1347. if (ring->rxd_init) {
  1348. status = vxge_hw_ring_replenish(ring, 1);
  1349. if (status != VXGE_HW_OK)
  1350. goto exit;
  1351. }
  1352. exit:
  1353. return status;
  1354. }
  1355. /*
  1356. * __vxge_hw_ring_delete - Removes the ring
  1357. * This function freeup the memory pool and removes the ring
  1358. */
  1359. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1360. {
  1361. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1362. __vxge_hw_ring_abort(ring);
  1363. if (ring->mempool)
  1364. __vxge_hw_mempool_destroy(ring->mempool);
  1365. vp->vpath->ringh = NULL;
  1366. __vxge_hw_channel_free(&ring->channel);
  1367. return VXGE_HW_OK;
  1368. }
  1369. /*
  1370. * __vxge_hw_mempool_grow
  1371. * Will resize mempool up to %num_allocate value.
  1372. */
  1373. enum vxge_hw_status
  1374. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1375. u32 *num_allocated)
  1376. {
  1377. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1378. u32 n_items = mempool->items_per_memblock;
  1379. u32 start_block_idx = mempool->memblocks_allocated;
  1380. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1381. enum vxge_hw_status status = VXGE_HW_OK;
  1382. *num_allocated = 0;
  1383. if (end_block_idx > mempool->memblocks_max) {
  1384. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1385. goto exit;
  1386. }
  1387. for (i = start_block_idx; i < end_block_idx; i++) {
  1388. u32 j;
  1389. u32 is_last = ((end_block_idx - 1) == i);
  1390. struct vxge_hw_mempool_dma *dma_object =
  1391. mempool->memblocks_dma_arr + i;
  1392. void *the_memblock;
  1393. /* allocate memblock's private part. Each DMA memblock
  1394. * has a space allocated for item's private usage upon
  1395. * mempool's user request. Each time mempool grows, it will
  1396. * allocate new memblock and its private part at once.
  1397. * This helps to minimize memory usage a lot. */
  1398. mempool->memblocks_priv_arr[i] =
  1399. vmalloc(mempool->items_priv_size * n_items);
  1400. if (mempool->memblocks_priv_arr[i] == NULL) {
  1401. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1402. goto exit;
  1403. }
  1404. memset(mempool->memblocks_priv_arr[i], 0,
  1405. mempool->items_priv_size * n_items);
  1406. /* allocate DMA-capable memblock */
  1407. mempool->memblocks_arr[i] =
  1408. __vxge_hw_blockpool_malloc(mempool->devh,
  1409. mempool->memblock_size, dma_object);
  1410. if (mempool->memblocks_arr[i] == NULL) {
  1411. vfree(mempool->memblocks_priv_arr[i]);
  1412. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1413. goto exit;
  1414. }
  1415. (*num_allocated)++;
  1416. mempool->memblocks_allocated++;
  1417. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1418. the_memblock = mempool->memblocks_arr[i];
  1419. /* fill the items hash array */
  1420. for (j = 0; j < n_items; j++) {
  1421. u32 index = i * n_items + j;
  1422. if (first_time && index >= mempool->items_initial)
  1423. break;
  1424. mempool->items_arr[index] =
  1425. ((char *)the_memblock + j*mempool->item_size);
  1426. /* let caller to do more job on each item */
  1427. if (mempool->item_func_alloc != NULL)
  1428. mempool->item_func_alloc(mempool, i,
  1429. dma_object, index, is_last);
  1430. mempool->items_current = index + 1;
  1431. }
  1432. if (first_time && mempool->items_current ==
  1433. mempool->items_initial)
  1434. break;
  1435. }
  1436. exit:
  1437. return status;
  1438. }
  1439. /*
  1440. * vxge_hw_mempool_create
  1441. * This function will create memory pool object. Pool may grow but will
  1442. * never shrink. Pool consists of number of dynamically allocated blocks
  1443. * with size enough to hold %items_initial number of items. Memory is
  1444. * DMA-able but client must map/unmap before interoperating with the device.
  1445. */
  1446. struct vxge_hw_mempool*
  1447. __vxge_hw_mempool_create(
  1448. struct __vxge_hw_device *devh,
  1449. u32 memblock_size,
  1450. u32 item_size,
  1451. u32 items_priv_size,
  1452. u32 items_initial,
  1453. u32 items_max,
  1454. struct vxge_hw_mempool_cbs *mp_callback,
  1455. void *userdata)
  1456. {
  1457. enum vxge_hw_status status = VXGE_HW_OK;
  1458. u32 memblocks_to_allocate;
  1459. struct vxge_hw_mempool *mempool = NULL;
  1460. u32 allocated;
  1461. if (memblock_size < item_size) {
  1462. status = VXGE_HW_FAIL;
  1463. goto exit;
  1464. }
  1465. mempool = (struct vxge_hw_mempool *)
  1466. vmalloc(sizeof(struct vxge_hw_mempool));
  1467. if (mempool == NULL) {
  1468. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1469. goto exit;
  1470. }
  1471. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1472. mempool->devh = devh;
  1473. mempool->memblock_size = memblock_size;
  1474. mempool->items_max = items_max;
  1475. mempool->items_initial = items_initial;
  1476. mempool->item_size = item_size;
  1477. mempool->items_priv_size = items_priv_size;
  1478. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1479. mempool->userdata = userdata;
  1480. mempool->memblocks_allocated = 0;
  1481. mempool->items_per_memblock = memblock_size / item_size;
  1482. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1483. mempool->items_per_memblock;
  1484. /* allocate array of memblocks */
  1485. mempool->memblocks_arr =
  1486. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1487. if (mempool->memblocks_arr == NULL) {
  1488. __vxge_hw_mempool_destroy(mempool);
  1489. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1490. mempool = NULL;
  1491. goto exit;
  1492. }
  1493. memset(mempool->memblocks_arr, 0,
  1494. sizeof(void *) * mempool->memblocks_max);
  1495. /* allocate array of private parts of items per memblocks */
  1496. mempool->memblocks_priv_arr =
  1497. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1498. if (mempool->memblocks_priv_arr == NULL) {
  1499. __vxge_hw_mempool_destroy(mempool);
  1500. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1501. mempool = NULL;
  1502. goto exit;
  1503. }
  1504. memset(mempool->memblocks_priv_arr, 0,
  1505. sizeof(void *) * mempool->memblocks_max);
  1506. /* allocate array of memblocks DMA objects */
  1507. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1508. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1509. mempool->memblocks_max);
  1510. if (mempool->memblocks_dma_arr == NULL) {
  1511. __vxge_hw_mempool_destroy(mempool);
  1512. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1513. mempool = NULL;
  1514. goto exit;
  1515. }
  1516. memset(mempool->memblocks_dma_arr, 0,
  1517. sizeof(struct vxge_hw_mempool_dma) *
  1518. mempool->memblocks_max);
  1519. /* allocate hash array of items */
  1520. mempool->items_arr =
  1521. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1522. if (mempool->items_arr == NULL) {
  1523. __vxge_hw_mempool_destroy(mempool);
  1524. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1525. mempool = NULL;
  1526. goto exit;
  1527. }
  1528. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1529. /* calculate initial number of memblocks */
  1530. memblocks_to_allocate = (mempool->items_initial +
  1531. mempool->items_per_memblock - 1) /
  1532. mempool->items_per_memblock;
  1533. /* pre-allocate the mempool */
  1534. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1535. &allocated);
  1536. if (status != VXGE_HW_OK) {
  1537. __vxge_hw_mempool_destroy(mempool);
  1538. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1539. mempool = NULL;
  1540. goto exit;
  1541. }
  1542. exit:
  1543. return mempool;
  1544. }
  1545. /*
  1546. * vxge_hw_mempool_destroy
  1547. */
  1548. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1549. {
  1550. u32 i, j;
  1551. struct __vxge_hw_device *devh = mempool->devh;
  1552. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1553. struct vxge_hw_mempool_dma *dma_object;
  1554. vxge_assert(mempool->memblocks_arr[i]);
  1555. vxge_assert(mempool->memblocks_dma_arr + i);
  1556. dma_object = mempool->memblocks_dma_arr + i;
  1557. for (j = 0; j < mempool->items_per_memblock; j++) {
  1558. u32 index = i * mempool->items_per_memblock + j;
  1559. /* to skip last partially filled(if any) memblock */
  1560. if (index >= mempool->items_current)
  1561. break;
  1562. }
  1563. vfree(mempool->memblocks_priv_arr[i]);
  1564. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1565. mempool->memblock_size, dma_object);
  1566. }
  1567. vfree(mempool->items_arr);
  1568. vfree(mempool->memblocks_dma_arr);
  1569. vfree(mempool->memblocks_priv_arr);
  1570. vfree(mempool->memblocks_arr);
  1571. vfree(mempool);
  1572. }
  1573. /*
  1574. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1575. * Check the fifo configuration
  1576. */
  1577. enum vxge_hw_status
  1578. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1579. {
  1580. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1581. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1582. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1583. return VXGE_HW_OK;
  1584. }
  1585. /*
  1586. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1587. * Check the vpath configuration
  1588. */
  1589. enum vxge_hw_status
  1590. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1591. {
  1592. enum vxge_hw_status status;
  1593. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1594. (vp_config->min_bandwidth >
  1595. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1596. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1597. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1598. if (status != VXGE_HW_OK)
  1599. return status;
  1600. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1601. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1602. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1603. return VXGE_HW_BADCFG_VPATH_MTU;
  1604. if ((vp_config->rpa_strip_vlan_tag !=
  1605. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1606. (vp_config->rpa_strip_vlan_tag !=
  1607. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1608. (vp_config->rpa_strip_vlan_tag !=
  1609. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1610. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1611. return VXGE_HW_OK;
  1612. }
  1613. /*
  1614. * __vxge_hw_device_config_check - Check device configuration.
  1615. * Check the device configuration
  1616. */
  1617. enum vxge_hw_status
  1618. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1619. {
  1620. u32 i;
  1621. enum vxge_hw_status status;
  1622. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1623. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1624. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1625. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1626. return VXGE_HW_BADCFG_INTR_MODE;
  1627. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1628. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1629. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1630. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1631. status = __vxge_hw_device_vpath_config_check(
  1632. &new_config->vp_config[i]);
  1633. if (status != VXGE_HW_OK)
  1634. return status;
  1635. }
  1636. return VXGE_HW_OK;
  1637. }
  1638. /*
  1639. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1640. * Initialize Titan device config with default values.
  1641. */
  1642. enum vxge_hw_status __devinit
  1643. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1644. {
  1645. u32 i;
  1646. device_config->dma_blockpool_initial =
  1647. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1648. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1649. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1650. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1651. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1652. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1653. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1654. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1655. device_config->vp_config[i].vp_id = i;
  1656. device_config->vp_config[i].min_bandwidth =
  1657. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1658. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1659. device_config->vp_config[i].ring.ring_blocks =
  1660. VXGE_HW_DEF_RING_BLOCKS;
  1661. device_config->vp_config[i].ring.buffer_mode =
  1662. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1663. device_config->vp_config[i].ring.scatter_mode =
  1664. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1665. device_config->vp_config[i].ring.rxds_limit =
  1666. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1667. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1668. device_config->vp_config[i].fifo.fifo_blocks =
  1669. VXGE_HW_MIN_FIFO_BLOCKS;
  1670. device_config->vp_config[i].fifo.max_frags =
  1671. VXGE_HW_MAX_FIFO_FRAGS;
  1672. device_config->vp_config[i].fifo.memblock_size =
  1673. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1674. device_config->vp_config[i].fifo.alignment_size =
  1675. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1676. device_config->vp_config[i].fifo.intr =
  1677. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1678. device_config->vp_config[i].fifo.no_snoop_bits =
  1679. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1680. device_config->vp_config[i].tti.intr_enable =
  1681. VXGE_HW_TIM_INTR_DEFAULT;
  1682. device_config->vp_config[i].tti.btimer_val =
  1683. VXGE_HW_USE_FLASH_DEFAULT;
  1684. device_config->vp_config[i].tti.timer_ac_en =
  1685. VXGE_HW_USE_FLASH_DEFAULT;
  1686. device_config->vp_config[i].tti.timer_ci_en =
  1687. VXGE_HW_USE_FLASH_DEFAULT;
  1688. device_config->vp_config[i].tti.timer_ri_en =
  1689. VXGE_HW_USE_FLASH_DEFAULT;
  1690. device_config->vp_config[i].tti.rtimer_val =
  1691. VXGE_HW_USE_FLASH_DEFAULT;
  1692. device_config->vp_config[i].tti.util_sel =
  1693. VXGE_HW_USE_FLASH_DEFAULT;
  1694. device_config->vp_config[i].tti.ltimer_val =
  1695. VXGE_HW_USE_FLASH_DEFAULT;
  1696. device_config->vp_config[i].tti.urange_a =
  1697. VXGE_HW_USE_FLASH_DEFAULT;
  1698. device_config->vp_config[i].tti.uec_a =
  1699. VXGE_HW_USE_FLASH_DEFAULT;
  1700. device_config->vp_config[i].tti.urange_b =
  1701. VXGE_HW_USE_FLASH_DEFAULT;
  1702. device_config->vp_config[i].tti.uec_b =
  1703. VXGE_HW_USE_FLASH_DEFAULT;
  1704. device_config->vp_config[i].tti.urange_c =
  1705. VXGE_HW_USE_FLASH_DEFAULT;
  1706. device_config->vp_config[i].tti.uec_c =
  1707. VXGE_HW_USE_FLASH_DEFAULT;
  1708. device_config->vp_config[i].tti.uec_d =
  1709. VXGE_HW_USE_FLASH_DEFAULT;
  1710. device_config->vp_config[i].rti.intr_enable =
  1711. VXGE_HW_TIM_INTR_DEFAULT;
  1712. device_config->vp_config[i].rti.btimer_val =
  1713. VXGE_HW_USE_FLASH_DEFAULT;
  1714. device_config->vp_config[i].rti.timer_ac_en =
  1715. VXGE_HW_USE_FLASH_DEFAULT;
  1716. device_config->vp_config[i].rti.timer_ci_en =
  1717. VXGE_HW_USE_FLASH_DEFAULT;
  1718. device_config->vp_config[i].rti.timer_ri_en =
  1719. VXGE_HW_USE_FLASH_DEFAULT;
  1720. device_config->vp_config[i].rti.rtimer_val =
  1721. VXGE_HW_USE_FLASH_DEFAULT;
  1722. device_config->vp_config[i].rti.util_sel =
  1723. VXGE_HW_USE_FLASH_DEFAULT;
  1724. device_config->vp_config[i].rti.ltimer_val =
  1725. VXGE_HW_USE_FLASH_DEFAULT;
  1726. device_config->vp_config[i].rti.urange_a =
  1727. VXGE_HW_USE_FLASH_DEFAULT;
  1728. device_config->vp_config[i].rti.uec_a =
  1729. VXGE_HW_USE_FLASH_DEFAULT;
  1730. device_config->vp_config[i].rti.urange_b =
  1731. VXGE_HW_USE_FLASH_DEFAULT;
  1732. device_config->vp_config[i].rti.uec_b =
  1733. VXGE_HW_USE_FLASH_DEFAULT;
  1734. device_config->vp_config[i].rti.urange_c =
  1735. VXGE_HW_USE_FLASH_DEFAULT;
  1736. device_config->vp_config[i].rti.uec_c =
  1737. VXGE_HW_USE_FLASH_DEFAULT;
  1738. device_config->vp_config[i].rti.uec_d =
  1739. VXGE_HW_USE_FLASH_DEFAULT;
  1740. device_config->vp_config[i].mtu =
  1741. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1742. device_config->vp_config[i].rpa_strip_vlan_tag =
  1743. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1744. }
  1745. return VXGE_HW_OK;
  1746. }
  1747. /*
  1748. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1749. * Set the swapper bits appropriately for the lagacy section.
  1750. */
  1751. enum vxge_hw_status
  1752. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1753. {
  1754. u64 val64;
  1755. enum vxge_hw_status status = VXGE_HW_OK;
  1756. val64 = readq(&legacy_reg->toc_swapper_fb);
  1757. wmb();
  1758. switch (val64) {
  1759. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1760. return status;
  1761. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1762. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1763. &legacy_reg->pifm_rd_swap_en);
  1764. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1765. &legacy_reg->pifm_rd_flip_en);
  1766. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1767. &legacy_reg->pifm_wr_swap_en);
  1768. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1769. &legacy_reg->pifm_wr_flip_en);
  1770. break;
  1771. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1772. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1773. &legacy_reg->pifm_rd_swap_en);
  1774. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1775. &legacy_reg->pifm_wr_swap_en);
  1776. break;
  1777. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1778. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1779. &legacy_reg->pifm_rd_flip_en);
  1780. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1781. &legacy_reg->pifm_wr_flip_en);
  1782. break;
  1783. }
  1784. wmb();
  1785. val64 = readq(&legacy_reg->toc_swapper_fb);
  1786. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1787. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1788. return status;
  1789. }
  1790. /*
  1791. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1792. * Set the swapper bits appropriately for the vpath.
  1793. */
  1794. enum vxge_hw_status
  1795. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1796. {
  1797. #ifndef __BIG_ENDIAN
  1798. u64 val64;
  1799. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1800. wmb();
  1801. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1802. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1803. wmb();
  1804. #endif
  1805. return VXGE_HW_OK;
  1806. }
  1807. /*
  1808. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1809. * Set the swapper bits appropriately for the vpath.
  1810. */
  1811. enum vxge_hw_status
  1812. __vxge_hw_kdfc_swapper_set(
  1813. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1814. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1815. {
  1816. u64 val64;
  1817. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1818. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1819. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1820. wmb();
  1821. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1822. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1823. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1824. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1825. wmb();
  1826. }
  1827. return VXGE_HW_OK;
  1828. }
  1829. /*
  1830. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1831. * Get device configuration. Permits to retrieve at run-time configuration
  1832. * values that were used to initialize and configure the device.
  1833. */
  1834. enum vxge_hw_status
  1835. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1836. struct vxge_hw_device_config *dev_config, int size)
  1837. {
  1838. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1839. return VXGE_HW_ERR_INVALID_DEVICE;
  1840. if (size != sizeof(struct vxge_hw_device_config))
  1841. return VXGE_HW_ERR_VERSION_CONFLICT;
  1842. memcpy(dev_config, &hldev->config,
  1843. sizeof(struct vxge_hw_device_config));
  1844. return VXGE_HW_OK;
  1845. }
  1846. /*
  1847. * vxge_hw_mgmt_reg_read - Read Titan register.
  1848. */
  1849. enum vxge_hw_status
  1850. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1851. enum vxge_hw_mgmt_reg_type type,
  1852. u32 index, u32 offset, u64 *value)
  1853. {
  1854. enum vxge_hw_status status = VXGE_HW_OK;
  1855. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1856. status = VXGE_HW_ERR_INVALID_DEVICE;
  1857. goto exit;
  1858. }
  1859. switch (type) {
  1860. case vxge_hw_mgmt_reg_type_legacy:
  1861. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1862. status = VXGE_HW_ERR_INVALID_OFFSET;
  1863. break;
  1864. }
  1865. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1866. break;
  1867. case vxge_hw_mgmt_reg_type_toc:
  1868. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1869. status = VXGE_HW_ERR_INVALID_OFFSET;
  1870. break;
  1871. }
  1872. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1873. break;
  1874. case vxge_hw_mgmt_reg_type_common:
  1875. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1876. status = VXGE_HW_ERR_INVALID_OFFSET;
  1877. break;
  1878. }
  1879. *value = readq((void __iomem *)hldev->common_reg + offset);
  1880. break;
  1881. case vxge_hw_mgmt_reg_type_mrpcim:
  1882. if (!(hldev->access_rights &
  1883. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1884. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1885. break;
  1886. }
  1887. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1888. status = VXGE_HW_ERR_INVALID_OFFSET;
  1889. break;
  1890. }
  1891. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1892. break;
  1893. case vxge_hw_mgmt_reg_type_srpcim:
  1894. if (!(hldev->access_rights &
  1895. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1896. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1897. break;
  1898. }
  1899. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1900. status = VXGE_HW_ERR_INVALID_INDEX;
  1901. break;
  1902. }
  1903. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1904. status = VXGE_HW_ERR_INVALID_OFFSET;
  1905. break;
  1906. }
  1907. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1908. offset);
  1909. break;
  1910. case vxge_hw_mgmt_reg_type_vpmgmt:
  1911. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1912. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1913. status = VXGE_HW_ERR_INVALID_INDEX;
  1914. break;
  1915. }
  1916. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1917. status = VXGE_HW_ERR_INVALID_OFFSET;
  1918. break;
  1919. }
  1920. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1921. offset);
  1922. break;
  1923. case vxge_hw_mgmt_reg_type_vpath:
  1924. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1925. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1926. status = VXGE_HW_ERR_INVALID_INDEX;
  1927. break;
  1928. }
  1929. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1930. status = VXGE_HW_ERR_INVALID_INDEX;
  1931. break;
  1932. }
  1933. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1934. status = VXGE_HW_ERR_INVALID_OFFSET;
  1935. break;
  1936. }
  1937. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1938. offset);
  1939. break;
  1940. default:
  1941. status = VXGE_HW_ERR_INVALID_TYPE;
  1942. break;
  1943. }
  1944. exit:
  1945. return status;
  1946. }
  1947. /*
  1948. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1949. */
  1950. enum vxge_hw_status
  1951. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1952. enum vxge_hw_mgmt_reg_type type,
  1953. u32 index, u32 offset, u64 value)
  1954. {
  1955. enum vxge_hw_status status = VXGE_HW_OK;
  1956. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1957. status = VXGE_HW_ERR_INVALID_DEVICE;
  1958. goto exit;
  1959. }
  1960. switch (type) {
  1961. case vxge_hw_mgmt_reg_type_legacy:
  1962. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1963. status = VXGE_HW_ERR_INVALID_OFFSET;
  1964. break;
  1965. }
  1966. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1967. break;
  1968. case vxge_hw_mgmt_reg_type_toc:
  1969. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1970. status = VXGE_HW_ERR_INVALID_OFFSET;
  1971. break;
  1972. }
  1973. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1974. break;
  1975. case vxge_hw_mgmt_reg_type_common:
  1976. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1977. status = VXGE_HW_ERR_INVALID_OFFSET;
  1978. break;
  1979. }
  1980. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1981. break;
  1982. case vxge_hw_mgmt_reg_type_mrpcim:
  1983. if (!(hldev->access_rights &
  1984. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1985. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1986. break;
  1987. }
  1988. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1989. status = VXGE_HW_ERR_INVALID_OFFSET;
  1990. break;
  1991. }
  1992. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1993. break;
  1994. case vxge_hw_mgmt_reg_type_srpcim:
  1995. if (!(hldev->access_rights &
  1996. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1997. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1998. break;
  1999. }
  2000. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  2001. status = VXGE_HW_ERR_INVALID_INDEX;
  2002. break;
  2003. }
  2004. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  2005. status = VXGE_HW_ERR_INVALID_OFFSET;
  2006. break;
  2007. }
  2008. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  2009. offset);
  2010. break;
  2011. case vxge_hw_mgmt_reg_type_vpmgmt:
  2012. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2013. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2014. status = VXGE_HW_ERR_INVALID_INDEX;
  2015. break;
  2016. }
  2017. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2018. status = VXGE_HW_ERR_INVALID_OFFSET;
  2019. break;
  2020. }
  2021. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  2022. offset);
  2023. break;
  2024. case vxge_hw_mgmt_reg_type_vpath:
  2025. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  2026. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2027. status = VXGE_HW_ERR_INVALID_INDEX;
  2028. break;
  2029. }
  2030. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2031. status = VXGE_HW_ERR_INVALID_OFFSET;
  2032. break;
  2033. }
  2034. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  2035. offset);
  2036. break;
  2037. default:
  2038. status = VXGE_HW_ERR_INVALID_TYPE;
  2039. break;
  2040. }
  2041. exit:
  2042. return status;
  2043. }
  2044. /*
  2045. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  2046. * list callback
  2047. * This function is callback passed to __vxge_hw_mempool_create to create memory
  2048. * pool for TxD list
  2049. */
  2050. static void
  2051. __vxge_hw_fifo_mempool_item_alloc(
  2052. struct vxge_hw_mempool *mempoolh,
  2053. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  2054. u32 index, u32 is_last)
  2055. {
  2056. u32 memblock_item_idx;
  2057. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  2058. struct vxge_hw_fifo_txd *txdp =
  2059. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2060. struct __vxge_hw_fifo *fifo =
  2061. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2062. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2063. vxge_assert(txdp);
  2064. txdp->host_control = (u64) (size_t)
  2065. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2066. &memblock_item_idx);
  2067. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2068. vxge_assert(txdl_priv);
  2069. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2070. /* pre-format HW's TxDL's private */
  2071. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2072. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2073. txdl_priv->dma_handle = dma_object->handle;
  2074. txdl_priv->memblock = memblock;
  2075. txdl_priv->first_txdp = txdp;
  2076. txdl_priv->next_txdl_priv = NULL;
  2077. txdl_priv->alloc_frags = 0;
  2078. return;
  2079. }
  2080. /*
  2081. * __vxge_hw_fifo_create - Create a FIFO
  2082. * This function creates FIFO and initializes it.
  2083. */
  2084. enum vxge_hw_status
  2085. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2086. struct vxge_hw_fifo_attr *attr)
  2087. {
  2088. enum vxge_hw_status status = VXGE_HW_OK;
  2089. struct __vxge_hw_fifo *fifo;
  2090. struct vxge_hw_fifo_config *config;
  2091. u32 txdl_size, txdl_per_memblock;
  2092. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2093. struct __vxge_hw_virtualpath *vpath;
  2094. if ((vp == NULL) || (attr == NULL)) {
  2095. status = VXGE_HW_ERR_INVALID_HANDLE;
  2096. goto exit;
  2097. }
  2098. vpath = vp->vpath;
  2099. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2100. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2101. txdl_per_memblock = config->memblock_size / txdl_size;
  2102. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2103. VXGE_HW_CHANNEL_TYPE_FIFO,
  2104. config->fifo_blocks * txdl_per_memblock,
  2105. attr->per_txdl_space, attr->userdata);
  2106. if (fifo == NULL) {
  2107. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2108. goto exit;
  2109. }
  2110. vpath->fifoh = fifo;
  2111. fifo->nofl_db = vpath->nofl_db;
  2112. fifo->vp_id = vpath->vp_id;
  2113. fifo->vp_reg = vpath->vp_reg;
  2114. fifo->stats = &vpath->sw_stats->fifo_stats;
  2115. fifo->config = config;
  2116. /* apply "interrupts per txdl" attribute */
  2117. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2118. if (fifo->config->intr)
  2119. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2120. fifo->no_snoop_bits = config->no_snoop_bits;
  2121. /*
  2122. * FIFO memory management strategy:
  2123. *
  2124. * TxDL split into three independent parts:
  2125. * - set of TxD's
  2126. * - TxD HW private part
  2127. * - driver private part
  2128. *
  2129. * Adaptative memory allocation used. i.e. Memory allocated on
  2130. * demand with the size which will fit into one memory block.
  2131. * One memory block may contain more than one TxDL.
  2132. *
  2133. * During "reserve" operations more memory can be allocated on demand
  2134. * for example due to FIFO full condition.
  2135. *
  2136. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2137. * routine which will essentially stop the channel and free resources.
  2138. */
  2139. /* TxDL common private size == TxDL private + driver private */
  2140. fifo->priv_size =
  2141. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2142. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2143. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2144. fifo->per_txdl_space = attr->per_txdl_space;
  2145. /* recompute txdl size to be cacheline aligned */
  2146. fifo->txdl_size = txdl_size;
  2147. fifo->txdl_per_memblock = txdl_per_memblock;
  2148. fifo->txdl_term = attr->txdl_term;
  2149. fifo->callback = attr->callback;
  2150. if (fifo->txdl_per_memblock == 0) {
  2151. __vxge_hw_fifo_delete(vp);
  2152. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2153. goto exit;
  2154. }
  2155. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2156. fifo->mempool =
  2157. __vxge_hw_mempool_create(vpath->hldev,
  2158. fifo->config->memblock_size,
  2159. fifo->txdl_size,
  2160. fifo->priv_size,
  2161. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2162. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2163. &fifo_mp_callback,
  2164. fifo);
  2165. if (fifo->mempool == NULL) {
  2166. __vxge_hw_fifo_delete(vp);
  2167. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2168. goto exit;
  2169. }
  2170. status = __vxge_hw_channel_initialize(&fifo->channel);
  2171. if (status != VXGE_HW_OK) {
  2172. __vxge_hw_fifo_delete(vp);
  2173. goto exit;
  2174. }
  2175. vxge_assert(fifo->channel.reserve_ptr);
  2176. exit:
  2177. return status;
  2178. }
  2179. /*
  2180. * __vxge_hw_fifo_abort - Returns the TxD
  2181. * This function terminates the TxDs of fifo
  2182. */
  2183. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2184. {
  2185. void *txdlh;
  2186. for (;;) {
  2187. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2188. if (txdlh == NULL)
  2189. break;
  2190. vxge_hw_channel_dtr_complete(&fifo->channel);
  2191. if (fifo->txdl_term) {
  2192. fifo->txdl_term(txdlh,
  2193. VXGE_HW_TXDL_STATE_POSTED,
  2194. fifo->channel.userdata);
  2195. }
  2196. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2197. }
  2198. return VXGE_HW_OK;
  2199. }
  2200. /*
  2201. * __vxge_hw_fifo_reset - Resets the fifo
  2202. * This function resets the fifo during vpath reset operation
  2203. */
  2204. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2205. {
  2206. enum vxge_hw_status status = VXGE_HW_OK;
  2207. __vxge_hw_fifo_abort(fifo);
  2208. status = __vxge_hw_channel_reset(&fifo->channel);
  2209. return status;
  2210. }
  2211. /*
  2212. * __vxge_hw_fifo_delete - Removes the FIFO
  2213. * This function freeup the memory pool and removes the FIFO
  2214. */
  2215. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2216. {
  2217. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2218. __vxge_hw_fifo_abort(fifo);
  2219. if (fifo->mempool)
  2220. __vxge_hw_mempool_destroy(fifo->mempool);
  2221. vp->vpath->fifoh = NULL;
  2222. __vxge_hw_channel_free(&fifo->channel);
  2223. return VXGE_HW_OK;
  2224. }
  2225. /*
  2226. * __vxge_hw_vpath_pci_read - Read the content of given address
  2227. * in pci config space.
  2228. * Read from the vpath pci config space.
  2229. */
  2230. enum vxge_hw_status
  2231. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2232. u32 phy_func_0, u32 offset, u32 *val)
  2233. {
  2234. u64 val64;
  2235. enum vxge_hw_status status = VXGE_HW_OK;
  2236. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2237. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2238. if (phy_func_0)
  2239. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2240. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2241. wmb();
  2242. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2243. &vp_reg->pci_config_access_cfg2);
  2244. wmb();
  2245. status = __vxge_hw_device_register_poll(
  2246. &vp_reg->pci_config_access_cfg2,
  2247. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2248. if (status != VXGE_HW_OK)
  2249. goto exit;
  2250. val64 = readq(&vp_reg->pci_config_access_status);
  2251. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2252. status = VXGE_HW_FAIL;
  2253. *val = 0;
  2254. } else
  2255. *val = (u32)vxge_bVALn(val64, 32, 32);
  2256. exit:
  2257. return status;
  2258. }
  2259. /*
  2260. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2261. * Returns the function number of the vpath.
  2262. */
  2263. u32
  2264. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2265. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2266. {
  2267. u64 val64;
  2268. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2269. return
  2270. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2271. }
  2272. /*
  2273. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2274. */
  2275. static inline void
  2276. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2277. u64 dta_struct_sel)
  2278. {
  2279. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2280. wmb();
  2281. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2282. writeq(0, &vpath_reg->rts_access_steer_data1);
  2283. wmb();
  2284. return;
  2285. }
  2286. /*
  2287. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2288. * part number and product description.
  2289. */
  2290. enum vxge_hw_status
  2291. __vxge_hw_vpath_card_info_get(
  2292. u32 vp_id,
  2293. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2294. struct vxge_hw_device_hw_info *hw_info)
  2295. {
  2296. u32 i, j;
  2297. u64 val64;
  2298. u64 data1 = 0ULL;
  2299. u64 data2 = 0ULL;
  2300. enum vxge_hw_status status = VXGE_HW_OK;
  2301. u8 *serial_number = hw_info->serial_number;
  2302. u8 *part_number = hw_info->part_number;
  2303. u8 *product_desc = hw_info->product_desc;
  2304. __vxge_hw_read_rts_ds(vpath_reg,
  2305. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2306. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2307. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2308. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2309. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2310. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2311. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2312. status = __vxge_hw_pio_mem_write64(val64,
  2313. &vpath_reg->rts_access_steer_ctrl,
  2314. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2315. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2316. if (status != VXGE_HW_OK)
  2317. return status;
  2318. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2319. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2320. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2321. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2322. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2323. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2324. status = VXGE_HW_OK;
  2325. } else
  2326. *serial_number = 0;
  2327. __vxge_hw_read_rts_ds(vpath_reg,
  2328. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2329. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2330. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2331. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2332. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2333. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2334. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2335. status = __vxge_hw_pio_mem_write64(val64,
  2336. &vpath_reg->rts_access_steer_ctrl,
  2337. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2338. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2339. if (status != VXGE_HW_OK)
  2340. return status;
  2341. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2342. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2343. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2344. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2345. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2346. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2347. status = VXGE_HW_OK;
  2348. } else
  2349. *part_number = 0;
  2350. j = 0;
  2351. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2352. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2353. __vxge_hw_read_rts_ds(vpath_reg, i);
  2354. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2355. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2356. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2357. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2358. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2359. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2360. status = __vxge_hw_pio_mem_write64(val64,
  2361. &vpath_reg->rts_access_steer_ctrl,
  2362. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2363. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2364. if (status != VXGE_HW_OK)
  2365. return status;
  2366. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2367. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2368. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2369. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2370. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2371. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2372. status = VXGE_HW_OK;
  2373. } else
  2374. *product_desc = 0;
  2375. }
  2376. return status;
  2377. }
  2378. /*
  2379. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2380. * Returns FW Version
  2381. */
  2382. enum vxge_hw_status
  2383. __vxge_hw_vpath_fw_ver_get(
  2384. u32 vp_id,
  2385. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2386. struct vxge_hw_device_hw_info *hw_info)
  2387. {
  2388. u64 val64;
  2389. u64 data1 = 0ULL;
  2390. u64 data2 = 0ULL;
  2391. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2392. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2393. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2394. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2395. enum vxge_hw_status status = VXGE_HW_OK;
  2396. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2397. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2398. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2399. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2400. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2401. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2402. status = __vxge_hw_pio_mem_write64(val64,
  2403. &vpath_reg->rts_access_steer_ctrl,
  2404. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2405. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2406. if (status != VXGE_HW_OK)
  2407. goto exit;
  2408. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2409. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2410. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2411. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2412. fw_date->day =
  2413. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2414. data1);
  2415. fw_date->month =
  2416. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2417. data1);
  2418. fw_date->year =
  2419. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2420. data1);
  2421. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2422. fw_date->month, fw_date->day, fw_date->year);
  2423. fw_version->major =
  2424. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2425. fw_version->minor =
  2426. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2427. fw_version->build =
  2428. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2429. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2430. fw_version->major, fw_version->minor, fw_version->build);
  2431. flash_date->day =
  2432. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2433. flash_date->month =
  2434. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2435. flash_date->year =
  2436. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2437. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2438. "%2.2d/%2.2d/%4.4d",
  2439. flash_date->month, flash_date->day, flash_date->year);
  2440. flash_version->major =
  2441. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2442. flash_version->minor =
  2443. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2444. flash_version->build =
  2445. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2446. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2447. flash_version->major, flash_version->minor,
  2448. flash_version->build);
  2449. status = VXGE_HW_OK;
  2450. } else
  2451. status = VXGE_HW_FAIL;
  2452. exit:
  2453. return status;
  2454. }
  2455. /*
  2456. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2457. * Returns pci function mode
  2458. */
  2459. u64
  2460. __vxge_hw_vpath_pci_func_mode_get(
  2461. u32 vp_id,
  2462. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2463. {
  2464. u64 val64;
  2465. u64 data1 = 0ULL;
  2466. enum vxge_hw_status status = VXGE_HW_OK;
  2467. __vxge_hw_read_rts_ds(vpath_reg,
  2468. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2469. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2470. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2471. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2472. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2473. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2474. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2475. status = __vxge_hw_pio_mem_write64(val64,
  2476. &vpath_reg->rts_access_steer_ctrl,
  2477. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2478. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2479. if (status != VXGE_HW_OK)
  2480. goto exit;
  2481. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2482. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2483. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2484. status = VXGE_HW_OK;
  2485. } else {
  2486. data1 = 0;
  2487. status = VXGE_HW_FAIL;
  2488. }
  2489. exit:
  2490. return data1;
  2491. }
  2492. /**
  2493. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2494. * @hldev: HW device.
  2495. * @on_off: TRUE if flickering to be on, FALSE to be off
  2496. *
  2497. * Flicker the link LED.
  2498. */
  2499. enum vxge_hw_status
  2500. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2501. u64 on_off)
  2502. {
  2503. u64 val64;
  2504. enum vxge_hw_status status = VXGE_HW_OK;
  2505. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2506. if (hldev == NULL) {
  2507. status = VXGE_HW_ERR_INVALID_DEVICE;
  2508. goto exit;
  2509. }
  2510. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2511. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2512. wmb();
  2513. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2514. writeq(0, &vp_reg->rts_access_steer_data1);
  2515. wmb();
  2516. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2517. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2518. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2519. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2520. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2521. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2522. status = __vxge_hw_pio_mem_write64(val64,
  2523. &vp_reg->rts_access_steer_ctrl,
  2524. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2525. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2526. exit:
  2527. return status;
  2528. }
  2529. /*
  2530. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2531. */
  2532. enum vxge_hw_status
  2533. __vxge_hw_vpath_rts_table_get(
  2534. struct __vxge_hw_vpath_handle *vp,
  2535. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2536. {
  2537. u64 val64;
  2538. struct __vxge_hw_virtualpath *vpath;
  2539. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2540. enum vxge_hw_status status = VXGE_HW_OK;
  2541. if (vp == NULL) {
  2542. status = VXGE_HW_ERR_INVALID_HANDLE;
  2543. goto exit;
  2544. }
  2545. vpath = vp->vpath;
  2546. vp_reg = vpath->vp_reg;
  2547. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2548. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2549. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2550. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2551. if ((rts_table ==
  2552. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2553. (rts_table ==
  2554. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2555. (rts_table ==
  2556. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2557. (rts_table ==
  2558. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2559. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2560. }
  2561. status = __vxge_hw_pio_mem_write64(val64,
  2562. &vp_reg->rts_access_steer_ctrl,
  2563. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2564. vpath->hldev->config.device_poll_millis);
  2565. if (status != VXGE_HW_OK)
  2566. goto exit;
  2567. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2568. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2569. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2570. if ((rts_table ==
  2571. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2572. (rts_table ==
  2573. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2574. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2575. }
  2576. status = VXGE_HW_OK;
  2577. } else
  2578. status = VXGE_HW_FAIL;
  2579. exit:
  2580. return status;
  2581. }
  2582. /*
  2583. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2584. */
  2585. enum vxge_hw_status
  2586. __vxge_hw_vpath_rts_table_set(
  2587. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2588. u32 offset, u64 data1, u64 data2)
  2589. {
  2590. u64 val64;
  2591. struct __vxge_hw_virtualpath *vpath;
  2592. enum vxge_hw_status status = VXGE_HW_OK;
  2593. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2594. if (vp == NULL) {
  2595. status = VXGE_HW_ERR_INVALID_HANDLE;
  2596. goto exit;
  2597. }
  2598. vpath = vp->vpath;
  2599. vp_reg = vpath->vp_reg;
  2600. writeq(data1, &vp_reg->rts_access_steer_data0);
  2601. wmb();
  2602. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2603. (rts_table ==
  2604. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2605. writeq(data2, &vp_reg->rts_access_steer_data1);
  2606. wmb();
  2607. }
  2608. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2609. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2610. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2611. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2612. status = __vxge_hw_pio_mem_write64(val64,
  2613. &vp_reg->rts_access_steer_ctrl,
  2614. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2615. vpath->hldev->config.device_poll_millis);
  2616. if (status != VXGE_HW_OK)
  2617. goto exit;
  2618. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2619. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2620. status = VXGE_HW_OK;
  2621. else
  2622. status = VXGE_HW_FAIL;
  2623. exit:
  2624. return status;
  2625. }
  2626. /*
  2627. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2628. * from MAC address table.
  2629. */
  2630. enum vxge_hw_status
  2631. __vxge_hw_vpath_addr_get(
  2632. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2633. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2634. {
  2635. u32 i;
  2636. u64 val64;
  2637. u64 data1 = 0ULL;
  2638. u64 data2 = 0ULL;
  2639. enum vxge_hw_status status = VXGE_HW_OK;
  2640. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2641. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2642. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2643. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2644. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2645. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2646. status = __vxge_hw_pio_mem_write64(val64,
  2647. &vpath_reg->rts_access_steer_ctrl,
  2648. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2649. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2650. if (status != VXGE_HW_OK)
  2651. goto exit;
  2652. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2653. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2654. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2655. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2656. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2657. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2658. data2);
  2659. for (i = ETH_ALEN; i > 0; i--) {
  2660. macaddr[i-1] = (u8)(data1 & 0xFF);
  2661. data1 >>= 8;
  2662. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2663. data2 >>= 8;
  2664. }
  2665. status = VXGE_HW_OK;
  2666. } else
  2667. status = VXGE_HW_FAIL;
  2668. exit:
  2669. return status;
  2670. }
  2671. /*
  2672. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2673. */
  2674. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2675. struct __vxge_hw_vpath_handle *vp,
  2676. enum vxge_hw_rth_algoritms algorithm,
  2677. struct vxge_hw_rth_hash_types *hash_type,
  2678. u16 bucket_size)
  2679. {
  2680. u64 data0, data1;
  2681. enum vxge_hw_status status = VXGE_HW_OK;
  2682. if (vp == NULL) {
  2683. status = VXGE_HW_ERR_INVALID_HANDLE;
  2684. goto exit;
  2685. }
  2686. status = __vxge_hw_vpath_rts_table_get(vp,
  2687. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2688. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2689. 0, &data0, &data1);
  2690. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2691. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2692. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2693. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2694. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2695. if (hash_type->hash_type_tcpipv4_en)
  2696. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2697. if (hash_type->hash_type_ipv4_en)
  2698. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2699. if (hash_type->hash_type_tcpipv6_en)
  2700. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2701. if (hash_type->hash_type_ipv6_en)
  2702. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2703. if (hash_type->hash_type_tcpipv6ex_en)
  2704. data0 |=
  2705. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2706. if (hash_type->hash_type_ipv6ex_en)
  2707. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2708. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2709. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2710. else
  2711. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2712. status = __vxge_hw_vpath_rts_table_set(vp,
  2713. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2714. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2715. 0, data0, 0);
  2716. exit:
  2717. return status;
  2718. }
  2719. static void
  2720. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2721. u16 flag, u8 *itable)
  2722. {
  2723. switch (flag) {
  2724. case 1:
  2725. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2726. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2727. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2728. itable[j]);
  2729. case 2:
  2730. *data0 |=
  2731. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2732. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2733. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2734. itable[j]);
  2735. case 3:
  2736. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2737. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2738. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2739. itable[j]);
  2740. case 4:
  2741. *data1 |=
  2742. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2743. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2744. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2745. itable[j]);
  2746. default:
  2747. return;
  2748. }
  2749. }
  2750. /*
  2751. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2752. */
  2753. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2754. struct __vxge_hw_vpath_handle **vpath_handles,
  2755. u32 vpath_count,
  2756. u8 *mtable,
  2757. u8 *itable,
  2758. u32 itable_size)
  2759. {
  2760. u32 i, j, action, rts_table;
  2761. u64 data0;
  2762. u64 data1;
  2763. u32 max_entries;
  2764. enum vxge_hw_status status = VXGE_HW_OK;
  2765. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2766. if (vp == NULL) {
  2767. status = VXGE_HW_ERR_INVALID_HANDLE;
  2768. goto exit;
  2769. }
  2770. max_entries = (((u32)1) << itable_size);
  2771. if (vp->vpath->hldev->config.rth_it_type
  2772. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2773. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2774. rts_table =
  2775. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2776. for (j = 0; j < max_entries; j++) {
  2777. data1 = 0;
  2778. data0 =
  2779. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2780. itable[j]);
  2781. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2782. action, rts_table, j, data0, data1);
  2783. if (status != VXGE_HW_OK)
  2784. goto exit;
  2785. }
  2786. for (j = 0; j < max_entries; j++) {
  2787. data1 = 0;
  2788. data0 =
  2789. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2790. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2791. itable[j]);
  2792. status = __vxge_hw_vpath_rts_table_set(
  2793. vpath_handles[mtable[itable[j]]], action,
  2794. rts_table, j, data0, data1);
  2795. if (status != VXGE_HW_OK)
  2796. goto exit;
  2797. }
  2798. } else {
  2799. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2800. rts_table =
  2801. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2802. for (i = 0; i < vpath_count; i++) {
  2803. for (j = 0; j < max_entries;) {
  2804. data0 = 0;
  2805. data1 = 0;
  2806. while (j < max_entries) {
  2807. if (mtable[itable[j]] != i) {
  2808. j++;
  2809. continue;
  2810. }
  2811. vxge_hw_rts_rth_data0_data1_get(j,
  2812. &data0, &data1, 1, itable);
  2813. j++;
  2814. break;
  2815. }
  2816. while (j < max_entries) {
  2817. if (mtable[itable[j]] != i) {
  2818. j++;
  2819. continue;
  2820. }
  2821. vxge_hw_rts_rth_data0_data1_get(j,
  2822. &data0, &data1, 2, itable);
  2823. j++;
  2824. break;
  2825. }
  2826. while (j < max_entries) {
  2827. if (mtable[itable[j]] != i) {
  2828. j++;
  2829. continue;
  2830. }
  2831. vxge_hw_rts_rth_data0_data1_get(j,
  2832. &data0, &data1, 3, itable);
  2833. j++;
  2834. break;
  2835. }
  2836. while (j < max_entries) {
  2837. if (mtable[itable[j]] != i) {
  2838. j++;
  2839. continue;
  2840. }
  2841. vxge_hw_rts_rth_data0_data1_get(j,
  2842. &data0, &data1, 4, itable);
  2843. j++;
  2844. break;
  2845. }
  2846. if (data0 != 0) {
  2847. status = __vxge_hw_vpath_rts_table_set(
  2848. vpath_handles[i],
  2849. action, rts_table,
  2850. 0, data0, data1);
  2851. if (status != VXGE_HW_OK)
  2852. goto exit;
  2853. }
  2854. }
  2855. }
  2856. }
  2857. exit:
  2858. return status;
  2859. }
  2860. /**
  2861. * vxge_hw_vpath_check_leak - Check for memory leak
  2862. * @ringh: Handle to the ring object used for receive
  2863. *
  2864. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2865. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2866. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2867. *
  2868. */
  2869. enum vxge_hw_status
  2870. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2871. {
  2872. enum vxge_hw_status status = VXGE_HW_OK;
  2873. u64 rxd_new_count, rxd_spat;
  2874. if (ring == NULL)
  2875. return status;
  2876. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2877. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2878. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2879. if (rxd_new_count >= rxd_spat)
  2880. status = VXGE_HW_FAIL;
  2881. return status;
  2882. }
  2883. /*
  2884. * __vxge_hw_vpath_mgmt_read
  2885. * This routine reads the vpath_mgmt registers
  2886. */
  2887. static enum vxge_hw_status
  2888. __vxge_hw_vpath_mgmt_read(
  2889. struct __vxge_hw_device *hldev,
  2890. struct __vxge_hw_virtualpath *vpath)
  2891. {
  2892. u32 i, mtu = 0, max_pyld = 0;
  2893. u64 val64;
  2894. enum vxge_hw_status status = VXGE_HW_OK;
  2895. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2896. val64 = readq(&vpath->vpmgmt_reg->
  2897. rxmac_cfg0_port_vpmgmt_clone[i]);
  2898. max_pyld =
  2899. (u32)
  2900. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2901. (val64);
  2902. if (mtu < max_pyld)
  2903. mtu = max_pyld;
  2904. }
  2905. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2906. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2907. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2908. if (val64 & vxge_mBIT(i))
  2909. vpath->vsport_number = i;
  2910. }
  2911. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2912. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2913. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2914. else
  2915. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2916. return status;
  2917. }
  2918. /*
  2919. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2920. * This routine checks the vpath_rst_in_prog register to see if
  2921. * adapter completed the reset process for the vpath
  2922. */
  2923. enum vxge_hw_status
  2924. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2925. {
  2926. enum vxge_hw_status status;
  2927. status = __vxge_hw_device_register_poll(
  2928. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2929. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2930. 1 << (16 - vpath->vp_id)),
  2931. vpath->hldev->config.device_poll_millis);
  2932. return status;
  2933. }
  2934. /*
  2935. * __vxge_hw_vpath_reset
  2936. * This routine resets the vpath on the device
  2937. */
  2938. enum vxge_hw_status
  2939. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2940. {
  2941. u64 val64;
  2942. enum vxge_hw_status status = VXGE_HW_OK;
  2943. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2944. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2945. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2946. return status;
  2947. }
  2948. /*
  2949. * __vxge_hw_vpath_sw_reset
  2950. * This routine resets the vpath structures
  2951. */
  2952. enum vxge_hw_status
  2953. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2954. {
  2955. enum vxge_hw_status status = VXGE_HW_OK;
  2956. struct __vxge_hw_virtualpath *vpath;
  2957. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2958. if (vpath->ringh) {
  2959. status = __vxge_hw_ring_reset(vpath->ringh);
  2960. if (status != VXGE_HW_OK)
  2961. goto exit;
  2962. }
  2963. if (vpath->fifoh)
  2964. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2965. exit:
  2966. return status;
  2967. }
  2968. /*
  2969. * __vxge_hw_vpath_prc_configure
  2970. * This routine configures the prc registers of virtual path using the config
  2971. * passed
  2972. */
  2973. void
  2974. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2975. {
  2976. u64 val64;
  2977. struct __vxge_hw_virtualpath *vpath;
  2978. struct vxge_hw_vp_config *vp_config;
  2979. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2980. vpath = &hldev->virtual_paths[vp_id];
  2981. vp_reg = vpath->vp_reg;
  2982. vp_config = vpath->vp_config;
  2983. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2984. return;
  2985. val64 = readq(&vp_reg->prc_cfg1);
  2986. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2987. writeq(val64, &vp_reg->prc_cfg1);
  2988. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2989. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2990. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2991. val64 = readq(&vp_reg->prc_cfg7);
  2992. if (vpath->vp_config->ring.scatter_mode !=
  2993. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2994. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2995. switch (vpath->vp_config->ring.scatter_mode) {
  2996. case VXGE_HW_RING_SCATTER_MODE_A:
  2997. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2998. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2999. break;
  3000. case VXGE_HW_RING_SCATTER_MODE_B:
  3001. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3002. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  3003. break;
  3004. case VXGE_HW_RING_SCATTER_MODE_C:
  3005. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3006. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  3007. break;
  3008. }
  3009. }
  3010. writeq(val64, &vp_reg->prc_cfg7);
  3011. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  3012. __vxge_hw_ring_first_block_address_get(
  3013. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  3014. val64 = readq(&vp_reg->prc_cfg4);
  3015. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  3016. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  3017. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  3018. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  3019. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  3020. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3021. else
  3022. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3023. writeq(val64, &vp_reg->prc_cfg4);
  3024. return;
  3025. }
  3026. /*
  3027. * __vxge_hw_vpath_kdfc_configure
  3028. * This routine configures the kdfc registers of virtual path using the
  3029. * config passed
  3030. */
  3031. enum vxge_hw_status
  3032. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3033. {
  3034. u64 val64;
  3035. u64 vpath_stride;
  3036. enum vxge_hw_status status = VXGE_HW_OK;
  3037. struct __vxge_hw_virtualpath *vpath;
  3038. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3039. vpath = &hldev->virtual_paths[vp_id];
  3040. vp_reg = vpath->vp_reg;
  3041. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  3042. if (status != VXGE_HW_OK)
  3043. goto exit;
  3044. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  3045. vpath->max_kdfc_db =
  3046. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  3047. val64+1)/2;
  3048. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3049. vpath->max_nofl_db = vpath->max_kdfc_db;
  3050. if (vpath->max_nofl_db <
  3051. ((vpath->vp_config->fifo.memblock_size /
  3052. (vpath->vp_config->fifo.max_frags *
  3053. sizeof(struct vxge_hw_fifo_txd))) *
  3054. vpath->vp_config->fifo.fifo_blocks)) {
  3055. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  3056. }
  3057. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  3058. (vpath->max_nofl_db*2)-1);
  3059. }
  3060. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3061. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3062. &vp_reg->kdfc_fifo_trpl_ctrl);
  3063. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3064. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3065. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3066. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3067. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3068. #ifndef __BIG_ENDIAN
  3069. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3070. #endif
  3071. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3072. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3073. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3074. wmb();
  3075. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3076. vpath->nofl_db =
  3077. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3078. (hldev->kdfc + (vp_id *
  3079. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3080. vpath_stride)));
  3081. exit:
  3082. return status;
  3083. }
  3084. /*
  3085. * __vxge_hw_vpath_mac_configure
  3086. * This routine configures the mac of virtual path using the config passed
  3087. */
  3088. enum vxge_hw_status
  3089. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3090. {
  3091. u64 val64;
  3092. enum vxge_hw_status status = VXGE_HW_OK;
  3093. struct __vxge_hw_virtualpath *vpath;
  3094. struct vxge_hw_vp_config *vp_config;
  3095. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3096. vpath = &hldev->virtual_paths[vp_id];
  3097. vp_reg = vpath->vp_reg;
  3098. vp_config = vpath->vp_config;
  3099. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3100. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3101. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3102. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3103. if (vp_config->rpa_strip_vlan_tag !=
  3104. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3105. if (vp_config->rpa_strip_vlan_tag)
  3106. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3107. else
  3108. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3109. }
  3110. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3111. val64 = readq(&vp_reg->rxmac_vcfg0);
  3112. if (vp_config->mtu !=
  3113. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3114. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3115. if ((vp_config->mtu +
  3116. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3117. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3118. vp_config->mtu +
  3119. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3120. else
  3121. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3122. vpath->max_mtu);
  3123. }
  3124. writeq(val64, &vp_reg->rxmac_vcfg0);
  3125. val64 = readq(&vp_reg->rxmac_vcfg1);
  3126. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3127. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3128. if (hldev->config.rth_it_type ==
  3129. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3130. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3131. 0x2) |
  3132. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3133. }
  3134. writeq(val64, &vp_reg->rxmac_vcfg1);
  3135. }
  3136. return status;
  3137. }
  3138. /*
  3139. * __vxge_hw_vpath_tim_configure
  3140. * This routine configures the tim registers of virtual path using the config
  3141. * passed
  3142. */
  3143. enum vxge_hw_status
  3144. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3145. {
  3146. u64 val64;
  3147. enum vxge_hw_status status = VXGE_HW_OK;
  3148. struct __vxge_hw_virtualpath *vpath;
  3149. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3150. struct vxge_hw_vp_config *config;
  3151. vpath = &hldev->virtual_paths[vp_id];
  3152. vp_reg = vpath->vp_reg;
  3153. config = vpath->vp_config;
  3154. writeq((u64)0, &vp_reg->tim_dest_addr);
  3155. writeq((u64)0, &vp_reg->tim_vpath_map);
  3156. writeq((u64)0, &vp_reg->tim_bitmap);
  3157. writeq((u64)0, &vp_reg->tim_remap);
  3158. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3159. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3160. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3161. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3162. val64 = readq(&vp_reg->tim_pci_cfg);
  3163. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3164. writeq(val64, &vp_reg->tim_pci_cfg);
  3165. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3166. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3167. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3168. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3169. 0x3ffffff);
  3170. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3171. config->tti.btimer_val);
  3172. }
  3173. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3174. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3175. if (config->tti.timer_ac_en)
  3176. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3177. else
  3178. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3179. }
  3180. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3181. if (config->tti.timer_ci_en)
  3182. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3183. else
  3184. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3185. }
  3186. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3187. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3188. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3189. config->tti.urange_a);
  3190. }
  3191. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3192. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3193. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3194. config->tti.urange_b);
  3195. }
  3196. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3197. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3198. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3199. config->tti.urange_c);
  3200. }
  3201. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3202. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3203. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3204. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3205. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3206. config->tti.uec_a);
  3207. }
  3208. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3209. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3210. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3211. config->tti.uec_b);
  3212. }
  3213. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3214. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3215. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3216. config->tti.uec_c);
  3217. }
  3218. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3219. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3220. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3221. config->tti.uec_d);
  3222. }
  3223. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3224. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3225. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3226. if (config->tti.timer_ri_en)
  3227. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3228. else
  3229. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3230. }
  3231. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3232. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3233. 0x3ffffff);
  3234. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3235. config->tti.rtimer_val);
  3236. }
  3237. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3238. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3239. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3240. config->tti.util_sel);
  3241. }
  3242. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3243. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3244. 0x3ffffff);
  3245. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3246. config->tti.ltimer_val);
  3247. }
  3248. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3249. }
  3250. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3251. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3252. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3253. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3254. 0x3ffffff);
  3255. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3256. config->rti.btimer_val);
  3257. }
  3258. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3259. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3260. if (config->rti.timer_ac_en)
  3261. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3262. else
  3263. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3264. }
  3265. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3266. if (config->rti.timer_ci_en)
  3267. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3268. else
  3269. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3270. }
  3271. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3272. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3273. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3274. config->rti.urange_a);
  3275. }
  3276. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3277. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3278. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3279. config->rti.urange_b);
  3280. }
  3281. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3282. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3283. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3284. config->rti.urange_c);
  3285. }
  3286. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3287. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3288. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3289. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3290. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3291. config->rti.uec_a);
  3292. }
  3293. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3294. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3295. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3296. config->rti.uec_b);
  3297. }
  3298. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3299. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3300. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3301. config->rti.uec_c);
  3302. }
  3303. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3304. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3305. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3306. config->rti.uec_d);
  3307. }
  3308. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3309. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3310. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3311. if (config->rti.timer_ri_en)
  3312. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3313. else
  3314. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3315. }
  3316. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3317. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3318. 0x3ffffff);
  3319. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3320. config->rti.rtimer_val);
  3321. }
  3322. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3323. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3324. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3325. config->rti.util_sel);
  3326. }
  3327. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3328. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3329. 0x3ffffff);
  3330. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3331. config->rti.ltimer_val);
  3332. }
  3333. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3334. }
  3335. val64 = 0;
  3336. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3337. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3338. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3339. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3340. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3341. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3342. return status;
  3343. }
  3344. /*
  3345. * __vxge_hw_vpath_initialize
  3346. * This routine is the final phase of init which initializes the
  3347. * registers of the vpath using the configuration passed.
  3348. */
  3349. enum vxge_hw_status
  3350. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3351. {
  3352. u64 val64;
  3353. u32 val32;
  3354. enum vxge_hw_status status = VXGE_HW_OK;
  3355. struct __vxge_hw_virtualpath *vpath;
  3356. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3357. vpath = &hldev->virtual_paths[vp_id];
  3358. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3359. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3360. goto exit;
  3361. }
  3362. vp_reg = vpath->vp_reg;
  3363. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3364. if (status != VXGE_HW_OK)
  3365. goto exit;
  3366. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3367. if (status != VXGE_HW_OK)
  3368. goto exit;
  3369. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3370. if (status != VXGE_HW_OK)
  3371. goto exit;
  3372. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3373. if (status != VXGE_HW_OK)
  3374. goto exit;
  3375. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3376. /* Get MRRS value from device control */
  3377. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3378. if (status == VXGE_HW_OK) {
  3379. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3380. val64 &=
  3381. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3382. val64 |=
  3383. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3384. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3385. }
  3386. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3387. val64 |=
  3388. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3389. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3390. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3391. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3392. exit:
  3393. return status;
  3394. }
  3395. /*
  3396. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3397. * This routine is the initial phase of init which resets the vpath and
  3398. * initializes the software support structures.
  3399. */
  3400. enum vxge_hw_status
  3401. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3402. struct vxge_hw_vp_config *config)
  3403. {
  3404. struct __vxge_hw_virtualpath *vpath;
  3405. enum vxge_hw_status status = VXGE_HW_OK;
  3406. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3407. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3408. goto exit;
  3409. }
  3410. vpath = &hldev->virtual_paths[vp_id];
  3411. vpath->vp_id = vp_id;
  3412. vpath->vp_open = VXGE_HW_VP_OPEN;
  3413. vpath->hldev = hldev;
  3414. vpath->vp_config = config;
  3415. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3416. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3417. __vxge_hw_vpath_reset(hldev, vp_id);
  3418. status = __vxge_hw_vpath_reset_check(vpath);
  3419. if (status != VXGE_HW_OK) {
  3420. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3421. goto exit;
  3422. }
  3423. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3424. if (status != VXGE_HW_OK) {
  3425. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3426. goto exit;
  3427. }
  3428. INIT_LIST_HEAD(&vpath->vpath_handles);
  3429. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3430. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3431. hldev->tim_int_mask1, vp_id);
  3432. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3433. if (status != VXGE_HW_OK)
  3434. __vxge_hw_vp_terminate(hldev, vp_id);
  3435. exit:
  3436. return status;
  3437. }
  3438. /*
  3439. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3440. * This routine closes all channels it opened and freeup memory
  3441. */
  3442. void
  3443. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3444. {
  3445. struct __vxge_hw_virtualpath *vpath;
  3446. vpath = &hldev->virtual_paths[vp_id];
  3447. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3448. goto exit;
  3449. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3450. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3451. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3452. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3453. exit:
  3454. return;
  3455. }
  3456. /*
  3457. * vxge_hw_vpath_mtu_set - Set MTU.
  3458. * Set new MTU value. Example, to use jumbo frames:
  3459. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3460. */
  3461. enum vxge_hw_status
  3462. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3463. {
  3464. u64 val64;
  3465. enum vxge_hw_status status = VXGE_HW_OK;
  3466. struct __vxge_hw_virtualpath *vpath;
  3467. if (vp == NULL) {
  3468. status = VXGE_HW_ERR_INVALID_HANDLE;
  3469. goto exit;
  3470. }
  3471. vpath = vp->vpath;
  3472. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3473. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3474. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3475. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3476. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3477. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3478. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3479. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3480. exit:
  3481. return status;
  3482. }
  3483. /*
  3484. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3485. * This function is used to open access to virtual path of an
  3486. * adapter for offload, GRO operations. This function returns
  3487. * synchronously.
  3488. */
  3489. enum vxge_hw_status
  3490. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3491. struct vxge_hw_vpath_attr *attr,
  3492. struct __vxge_hw_vpath_handle **vpath_handle)
  3493. {
  3494. struct __vxge_hw_virtualpath *vpath;
  3495. struct __vxge_hw_vpath_handle *vp;
  3496. enum vxge_hw_status status;
  3497. vpath = &hldev->virtual_paths[attr->vp_id];
  3498. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3499. status = VXGE_HW_ERR_INVALID_STATE;
  3500. goto vpath_open_exit1;
  3501. }
  3502. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3503. &hldev->config.vp_config[attr->vp_id]);
  3504. if (status != VXGE_HW_OK)
  3505. goto vpath_open_exit1;
  3506. vp = (struct __vxge_hw_vpath_handle *)
  3507. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3508. if (vp == NULL) {
  3509. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3510. goto vpath_open_exit2;
  3511. }
  3512. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3513. vp->vpath = vpath;
  3514. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3515. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3516. if (status != VXGE_HW_OK)
  3517. goto vpath_open_exit6;
  3518. }
  3519. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3520. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3521. if (status != VXGE_HW_OK)
  3522. goto vpath_open_exit7;
  3523. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3524. }
  3525. vpath->fifoh->tx_intr_num =
  3526. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3527. VXGE_HW_VPATH_INTR_TX;
  3528. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3529. VXGE_HW_BLOCK_SIZE);
  3530. if (vpath->stats_block == NULL) {
  3531. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3532. goto vpath_open_exit8;
  3533. }
  3534. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3535. stats_block->memblock;
  3536. memset(vpath->hw_stats, 0,
  3537. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3538. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3539. vpath->hw_stats;
  3540. vpath->hw_stats_sav =
  3541. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3542. memset(vpath->hw_stats_sav, 0,
  3543. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3544. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3545. status = vxge_hw_vpath_stats_enable(vp);
  3546. if (status != VXGE_HW_OK)
  3547. goto vpath_open_exit8;
  3548. list_add(&vp->item, &vpath->vpath_handles);
  3549. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3550. *vpath_handle = vp;
  3551. attr->fifo_attr.userdata = vpath->fifoh;
  3552. attr->ring_attr.userdata = vpath->ringh;
  3553. return VXGE_HW_OK;
  3554. vpath_open_exit8:
  3555. if (vpath->ringh != NULL)
  3556. __vxge_hw_ring_delete(vp);
  3557. vpath_open_exit7:
  3558. if (vpath->fifoh != NULL)
  3559. __vxge_hw_fifo_delete(vp);
  3560. vpath_open_exit6:
  3561. vfree(vp);
  3562. vpath_open_exit2:
  3563. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3564. vpath_open_exit1:
  3565. return status;
  3566. }
  3567. /**
  3568. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3569. * (vpath) open
  3570. * @vp: Handle got from previous vpath open
  3571. *
  3572. * This function is used to close access to virtual path opened
  3573. * earlier.
  3574. */
  3575. void
  3576. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3577. {
  3578. struct __vxge_hw_virtualpath *vpath = NULL;
  3579. u64 new_count, val64, val164;
  3580. struct __vxge_hw_ring *ring;
  3581. vpath = vp->vpath;
  3582. ring = vpath->ringh;
  3583. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3584. new_count &= 0x1fff;
  3585. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3586. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3587. &vpath->vp_reg->prc_rxd_doorbell);
  3588. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3589. val164 /= 2;
  3590. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3591. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3592. val64 &= 0x1ff;
  3593. /*
  3594. * Each RxD is of 4 qwords
  3595. */
  3596. new_count -= (val64 + 1);
  3597. val64 = min(val164, new_count) / 4;
  3598. ring->rxds_limit = min(ring->rxds_limit, val64);
  3599. if (ring->rxds_limit < 4)
  3600. ring->rxds_limit = 4;
  3601. }
  3602. /*
  3603. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3604. * This function is used to close access to virtual path opened
  3605. * earlier.
  3606. */
  3607. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3608. {
  3609. struct __vxge_hw_virtualpath *vpath = NULL;
  3610. struct __vxge_hw_device *devh = NULL;
  3611. u32 vp_id = vp->vpath->vp_id;
  3612. u32 is_empty = TRUE;
  3613. enum vxge_hw_status status = VXGE_HW_OK;
  3614. vpath = vp->vpath;
  3615. devh = vpath->hldev;
  3616. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3617. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3618. goto vpath_close_exit;
  3619. }
  3620. list_del(&vp->item);
  3621. if (!list_empty(&vpath->vpath_handles)) {
  3622. list_add(&vp->item, &vpath->vpath_handles);
  3623. is_empty = FALSE;
  3624. }
  3625. if (!is_empty) {
  3626. status = VXGE_HW_FAIL;
  3627. goto vpath_close_exit;
  3628. }
  3629. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3630. if (vpath->ringh != NULL)
  3631. __vxge_hw_ring_delete(vp);
  3632. if (vpath->fifoh != NULL)
  3633. __vxge_hw_fifo_delete(vp);
  3634. if (vpath->stats_block != NULL)
  3635. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3636. vfree(vp);
  3637. __vxge_hw_vp_terminate(devh, vp_id);
  3638. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3639. vpath_close_exit:
  3640. return status;
  3641. }
  3642. /*
  3643. * vxge_hw_vpath_reset - Resets vpath
  3644. * This function is used to request a reset of vpath
  3645. */
  3646. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3647. {
  3648. enum vxge_hw_status status;
  3649. u32 vp_id;
  3650. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3651. vp_id = vpath->vp_id;
  3652. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3653. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3654. goto exit;
  3655. }
  3656. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3657. if (status == VXGE_HW_OK)
  3658. vpath->sw_stats->soft_reset_cnt++;
  3659. exit:
  3660. return status;
  3661. }
  3662. /*
  3663. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3664. * This function poll's for the vpath reset completion and re initializes
  3665. * the vpath.
  3666. */
  3667. enum vxge_hw_status
  3668. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3669. {
  3670. struct __vxge_hw_virtualpath *vpath = NULL;
  3671. enum vxge_hw_status status;
  3672. struct __vxge_hw_device *hldev;
  3673. u32 vp_id;
  3674. vp_id = vp->vpath->vp_id;
  3675. vpath = vp->vpath;
  3676. hldev = vpath->hldev;
  3677. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3678. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3679. goto exit;
  3680. }
  3681. status = __vxge_hw_vpath_reset_check(vpath);
  3682. if (status != VXGE_HW_OK)
  3683. goto exit;
  3684. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3685. if (status != VXGE_HW_OK)
  3686. goto exit;
  3687. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3688. if (status != VXGE_HW_OK)
  3689. goto exit;
  3690. if (vpath->ringh != NULL)
  3691. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3692. memset(vpath->hw_stats, 0,
  3693. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3694. memset(vpath->hw_stats_sav, 0,
  3695. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3696. writeq(vpath->stats_block->dma_addr,
  3697. &vpath->vp_reg->stats_cfg);
  3698. status = vxge_hw_vpath_stats_enable(vp);
  3699. exit:
  3700. return status;
  3701. }
  3702. /*
  3703. * vxge_hw_vpath_enable - Enable vpath.
  3704. * This routine clears the vpath reset thereby enabling a vpath
  3705. * to start forwarding frames and generating interrupts.
  3706. */
  3707. void
  3708. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3709. {
  3710. struct __vxge_hw_device *hldev;
  3711. u64 val64;
  3712. hldev = vp->vpath->hldev;
  3713. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3714. 1 << (16 - vp->vpath->vp_id));
  3715. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3716. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3717. }
  3718. /*
  3719. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3720. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3721. * the adapter to update stats into the host memory
  3722. */
  3723. enum vxge_hw_status
  3724. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3725. {
  3726. enum vxge_hw_status status = VXGE_HW_OK;
  3727. struct __vxge_hw_virtualpath *vpath;
  3728. vpath = vp->vpath;
  3729. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3730. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3731. goto exit;
  3732. }
  3733. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3734. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3735. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3736. exit:
  3737. return status;
  3738. }
  3739. /*
  3740. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3741. * and offset and perform an operation
  3742. */
  3743. enum vxge_hw_status
  3744. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3745. u32 operation, u32 offset, u64 *stat)
  3746. {
  3747. u64 val64;
  3748. enum vxge_hw_status status = VXGE_HW_OK;
  3749. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3750. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3751. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3752. goto vpath_stats_access_exit;
  3753. }
  3754. vp_reg = vpath->vp_reg;
  3755. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3756. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3757. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3758. status = __vxge_hw_pio_mem_write64(val64,
  3759. &vp_reg->xmac_stats_access_cmd,
  3760. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3761. vpath->hldev->config.device_poll_millis);
  3762. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3763. *stat = readq(&vp_reg->xmac_stats_access_data);
  3764. else
  3765. *stat = 0;
  3766. vpath_stats_access_exit:
  3767. return status;
  3768. }
  3769. /*
  3770. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3771. */
  3772. enum vxge_hw_status
  3773. __vxge_hw_vpath_xmac_tx_stats_get(
  3774. struct __vxge_hw_virtualpath *vpath,
  3775. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3776. {
  3777. u64 *val64;
  3778. int i;
  3779. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3780. enum vxge_hw_status status = VXGE_HW_OK;
  3781. val64 = (u64 *) vpath_tx_stats;
  3782. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3783. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3784. goto exit;
  3785. }
  3786. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3787. status = __vxge_hw_vpath_stats_access(vpath,
  3788. VXGE_HW_STATS_OP_READ,
  3789. offset, val64);
  3790. if (status != VXGE_HW_OK)
  3791. goto exit;
  3792. offset++;
  3793. val64++;
  3794. }
  3795. exit:
  3796. return status;
  3797. }
  3798. /*
  3799. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3800. */
  3801. enum vxge_hw_status
  3802. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3803. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3804. {
  3805. u64 *val64;
  3806. enum vxge_hw_status status = VXGE_HW_OK;
  3807. int i;
  3808. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3809. val64 = (u64 *) vpath_rx_stats;
  3810. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3811. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3812. goto exit;
  3813. }
  3814. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3815. status = __vxge_hw_vpath_stats_access(vpath,
  3816. VXGE_HW_STATS_OP_READ,
  3817. offset >> 3, val64);
  3818. if (status != VXGE_HW_OK)
  3819. goto exit;
  3820. offset += 8;
  3821. val64++;
  3822. }
  3823. exit:
  3824. return status;
  3825. }
  3826. /*
  3827. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3828. */
  3829. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3830. struct __vxge_hw_virtualpath *vpath,
  3831. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3832. {
  3833. u64 val64;
  3834. enum vxge_hw_status status = VXGE_HW_OK;
  3835. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3836. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3837. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3838. goto exit;
  3839. }
  3840. vp_reg = vpath->vp_reg;
  3841. val64 = readq(&vp_reg->vpath_debug_stats0);
  3842. hw_stats->ini_num_mwr_sent =
  3843. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3844. val64 = readq(&vp_reg->vpath_debug_stats1);
  3845. hw_stats->ini_num_mrd_sent =
  3846. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3847. val64 = readq(&vp_reg->vpath_debug_stats2);
  3848. hw_stats->ini_num_cpl_rcvd =
  3849. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3850. val64 = readq(&vp_reg->vpath_debug_stats3);
  3851. hw_stats->ini_num_mwr_byte_sent =
  3852. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3853. val64 = readq(&vp_reg->vpath_debug_stats4);
  3854. hw_stats->ini_num_cpl_byte_rcvd =
  3855. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3856. val64 = readq(&vp_reg->vpath_debug_stats5);
  3857. hw_stats->wrcrdtarb_xoff =
  3858. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3859. val64 = readq(&vp_reg->vpath_debug_stats6);
  3860. hw_stats->rdcrdtarb_xoff =
  3861. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3862. val64 = readq(&vp_reg->vpath_genstats_count01);
  3863. hw_stats->vpath_genstats_count0 =
  3864. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3865. val64);
  3866. val64 = readq(&vp_reg->vpath_genstats_count01);
  3867. hw_stats->vpath_genstats_count1 =
  3868. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3869. val64);
  3870. val64 = readq(&vp_reg->vpath_genstats_count23);
  3871. hw_stats->vpath_genstats_count2 =
  3872. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3873. val64);
  3874. val64 = readq(&vp_reg->vpath_genstats_count01);
  3875. hw_stats->vpath_genstats_count3 =
  3876. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3877. val64);
  3878. val64 = readq(&vp_reg->vpath_genstats_count4);
  3879. hw_stats->vpath_genstats_count4 =
  3880. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3881. val64);
  3882. val64 = readq(&vp_reg->vpath_genstats_count5);
  3883. hw_stats->vpath_genstats_count5 =
  3884. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3885. val64);
  3886. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3887. if (status != VXGE_HW_OK)
  3888. goto exit;
  3889. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3890. if (status != VXGE_HW_OK)
  3891. goto exit;
  3892. VXGE_HW_VPATH_STATS_PIO_READ(
  3893. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3894. hw_stats->prog_event_vnum0 =
  3895. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3896. hw_stats->prog_event_vnum1 =
  3897. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3898. VXGE_HW_VPATH_STATS_PIO_READ(
  3899. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3900. hw_stats->prog_event_vnum2 =
  3901. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3902. hw_stats->prog_event_vnum3 =
  3903. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3904. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3905. hw_stats->rx_multi_cast_frame_discard =
  3906. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3907. val64 = readq(&vp_reg->rx_frm_transferred);
  3908. hw_stats->rx_frm_transferred =
  3909. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3910. val64 = readq(&vp_reg->rxd_returned);
  3911. hw_stats->rxd_returned =
  3912. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3913. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3914. hw_stats->rx_mpa_len_fail_frms =
  3915. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3916. hw_stats->rx_mpa_mrk_fail_frms =
  3917. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3918. hw_stats->rx_mpa_crc_fail_frms =
  3919. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3920. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3921. hw_stats->rx_permitted_frms =
  3922. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3923. hw_stats->rx_vp_reset_discarded_frms =
  3924. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3925. hw_stats->rx_wol_frms =
  3926. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3927. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3928. hw_stats->tx_vp_reset_discarded_frms =
  3929. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3930. val64);
  3931. exit:
  3932. return status;
  3933. }
  3934. /*
  3935. * __vxge_hw_blockpool_create - Create block pool
  3936. */
  3937. enum vxge_hw_status
  3938. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3939. struct __vxge_hw_blockpool *blockpool,
  3940. u32 pool_size,
  3941. u32 pool_max)
  3942. {
  3943. u32 i;
  3944. struct __vxge_hw_blockpool_entry *entry = NULL;
  3945. void *memblock;
  3946. dma_addr_t dma_addr;
  3947. struct pci_dev *dma_handle;
  3948. struct pci_dev *acc_handle;
  3949. enum vxge_hw_status status = VXGE_HW_OK;
  3950. if (blockpool == NULL) {
  3951. status = VXGE_HW_FAIL;
  3952. goto blockpool_create_exit;
  3953. }
  3954. blockpool->hldev = hldev;
  3955. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3956. blockpool->pool_size = 0;
  3957. blockpool->pool_max = pool_max;
  3958. blockpool->req_out = 0;
  3959. INIT_LIST_HEAD(&blockpool->free_block_list);
  3960. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3961. for (i = 0; i < pool_size + pool_max; i++) {
  3962. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3963. GFP_KERNEL);
  3964. if (entry == NULL) {
  3965. __vxge_hw_blockpool_destroy(blockpool);
  3966. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3967. goto blockpool_create_exit;
  3968. }
  3969. list_add(&entry->item, &blockpool->free_entry_list);
  3970. }
  3971. for (i = 0; i < pool_size; i++) {
  3972. memblock = vxge_os_dma_malloc(
  3973. hldev->pdev,
  3974. VXGE_HW_BLOCK_SIZE,
  3975. &dma_handle,
  3976. &acc_handle);
  3977. if (memblock == NULL) {
  3978. __vxge_hw_blockpool_destroy(blockpool);
  3979. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3980. goto blockpool_create_exit;
  3981. }
  3982. dma_addr = pci_map_single(hldev->pdev, memblock,
  3983. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3984. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3985. dma_addr))) {
  3986. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3987. __vxge_hw_blockpool_destroy(blockpool);
  3988. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3989. goto blockpool_create_exit;
  3990. }
  3991. if (!list_empty(&blockpool->free_entry_list))
  3992. entry = (struct __vxge_hw_blockpool_entry *)
  3993. list_first_entry(&blockpool->free_entry_list,
  3994. struct __vxge_hw_blockpool_entry,
  3995. item);
  3996. if (entry == NULL)
  3997. entry =
  3998. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3999. GFP_KERNEL);
  4000. if (entry != NULL) {
  4001. list_del(&entry->item);
  4002. entry->length = VXGE_HW_BLOCK_SIZE;
  4003. entry->memblock = memblock;
  4004. entry->dma_addr = dma_addr;
  4005. entry->acc_handle = acc_handle;
  4006. entry->dma_handle = dma_handle;
  4007. list_add(&entry->item,
  4008. &blockpool->free_block_list);
  4009. blockpool->pool_size++;
  4010. } else {
  4011. __vxge_hw_blockpool_destroy(blockpool);
  4012. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4013. goto blockpool_create_exit;
  4014. }
  4015. }
  4016. blockpool_create_exit:
  4017. return status;
  4018. }
  4019. /*
  4020. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4021. */
  4022. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4023. {
  4024. struct __vxge_hw_device *hldev;
  4025. struct list_head *p, *n;
  4026. u16 ret;
  4027. if (blockpool == NULL) {
  4028. ret = 1;
  4029. goto exit;
  4030. }
  4031. hldev = blockpool->hldev;
  4032. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4033. pci_unmap_single(hldev->pdev,
  4034. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4035. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4036. PCI_DMA_BIDIRECTIONAL);
  4037. vxge_os_dma_free(hldev->pdev,
  4038. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4039. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4040. list_del(
  4041. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4042. kfree(p);
  4043. blockpool->pool_size--;
  4044. }
  4045. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4046. list_del(
  4047. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4048. kfree((void *)p);
  4049. }
  4050. ret = 0;
  4051. exit:
  4052. return;
  4053. }
  4054. /*
  4055. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4056. */
  4057. static
  4058. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4059. {
  4060. u32 nreq = 0, i;
  4061. if ((blockpool->pool_size + blockpool->req_out) <
  4062. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4063. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4064. blockpool->req_out += nreq;
  4065. }
  4066. for (i = 0; i < nreq; i++)
  4067. vxge_os_dma_malloc_async(
  4068. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4069. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4070. }
  4071. /*
  4072. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4073. */
  4074. static
  4075. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4076. {
  4077. struct list_head *p, *n;
  4078. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4079. if (blockpool->pool_size < blockpool->pool_max)
  4080. break;
  4081. pci_unmap_single(
  4082. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4083. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4084. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4085. PCI_DMA_BIDIRECTIONAL);
  4086. vxge_os_dma_free(
  4087. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4088. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4089. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4090. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4091. list_add(p, &blockpool->free_entry_list);
  4092. blockpool->pool_size--;
  4093. }
  4094. }
  4095. /*
  4096. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4097. * Adds a block to block pool
  4098. */
  4099. void vxge_hw_blockpool_block_add(
  4100. struct __vxge_hw_device *devh,
  4101. void *block_addr,
  4102. u32 length,
  4103. struct pci_dev *dma_h,
  4104. struct pci_dev *acc_handle)
  4105. {
  4106. struct __vxge_hw_blockpool *blockpool;
  4107. struct __vxge_hw_blockpool_entry *entry = NULL;
  4108. dma_addr_t dma_addr;
  4109. enum vxge_hw_status status = VXGE_HW_OK;
  4110. u32 req_out;
  4111. blockpool = &devh->block_pool;
  4112. if (block_addr == NULL) {
  4113. blockpool->req_out--;
  4114. status = VXGE_HW_FAIL;
  4115. goto exit;
  4116. }
  4117. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4118. PCI_DMA_BIDIRECTIONAL);
  4119. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4120. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4121. blockpool->req_out--;
  4122. status = VXGE_HW_FAIL;
  4123. goto exit;
  4124. }
  4125. if (!list_empty(&blockpool->free_entry_list))
  4126. entry = (struct __vxge_hw_blockpool_entry *)
  4127. list_first_entry(&blockpool->free_entry_list,
  4128. struct __vxge_hw_blockpool_entry,
  4129. item);
  4130. if (entry == NULL)
  4131. entry = (struct __vxge_hw_blockpool_entry *)
  4132. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4133. else
  4134. list_del(&entry->item);
  4135. if (entry != NULL) {
  4136. entry->length = length;
  4137. entry->memblock = block_addr;
  4138. entry->dma_addr = dma_addr;
  4139. entry->acc_handle = acc_handle;
  4140. entry->dma_handle = dma_h;
  4141. list_add(&entry->item, &blockpool->free_block_list);
  4142. blockpool->pool_size++;
  4143. status = VXGE_HW_OK;
  4144. } else
  4145. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4146. blockpool->req_out--;
  4147. req_out = blockpool->req_out;
  4148. exit:
  4149. return;
  4150. }
  4151. /*
  4152. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4153. * Allocates a block of memory of given size, either from block pool
  4154. * or by calling vxge_os_dma_malloc()
  4155. */
  4156. void *
  4157. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4158. struct vxge_hw_mempool_dma *dma_object)
  4159. {
  4160. struct __vxge_hw_blockpool_entry *entry = NULL;
  4161. struct __vxge_hw_blockpool *blockpool;
  4162. void *memblock = NULL;
  4163. enum vxge_hw_status status = VXGE_HW_OK;
  4164. blockpool = &devh->block_pool;
  4165. if (size != blockpool->block_size) {
  4166. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4167. &dma_object->handle,
  4168. &dma_object->acc_handle);
  4169. if (memblock == NULL) {
  4170. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4171. goto exit;
  4172. }
  4173. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4174. PCI_DMA_BIDIRECTIONAL);
  4175. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4176. dma_object->addr))) {
  4177. vxge_os_dma_free(devh->pdev, memblock,
  4178. &dma_object->acc_handle);
  4179. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4180. goto exit;
  4181. }
  4182. } else {
  4183. if (!list_empty(&blockpool->free_block_list))
  4184. entry = (struct __vxge_hw_blockpool_entry *)
  4185. list_first_entry(&blockpool->free_block_list,
  4186. struct __vxge_hw_blockpool_entry,
  4187. item);
  4188. if (entry != NULL) {
  4189. list_del(&entry->item);
  4190. dma_object->addr = entry->dma_addr;
  4191. dma_object->handle = entry->dma_handle;
  4192. dma_object->acc_handle = entry->acc_handle;
  4193. memblock = entry->memblock;
  4194. list_add(&entry->item,
  4195. &blockpool->free_entry_list);
  4196. blockpool->pool_size--;
  4197. }
  4198. if (memblock != NULL)
  4199. __vxge_hw_blockpool_blocks_add(blockpool);
  4200. }
  4201. exit:
  4202. return memblock;
  4203. }
  4204. /*
  4205. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4206. __vxge_hw_blockpool_malloc
  4207. */
  4208. void
  4209. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4210. void *memblock, u32 size,
  4211. struct vxge_hw_mempool_dma *dma_object)
  4212. {
  4213. struct __vxge_hw_blockpool_entry *entry = NULL;
  4214. struct __vxge_hw_blockpool *blockpool;
  4215. enum vxge_hw_status status = VXGE_HW_OK;
  4216. blockpool = &devh->block_pool;
  4217. if (size != blockpool->block_size) {
  4218. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4219. PCI_DMA_BIDIRECTIONAL);
  4220. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4221. } else {
  4222. if (!list_empty(&blockpool->free_entry_list))
  4223. entry = (struct __vxge_hw_blockpool_entry *)
  4224. list_first_entry(&blockpool->free_entry_list,
  4225. struct __vxge_hw_blockpool_entry,
  4226. item);
  4227. if (entry == NULL)
  4228. entry = (struct __vxge_hw_blockpool_entry *)
  4229. vmalloc(sizeof(
  4230. struct __vxge_hw_blockpool_entry));
  4231. else
  4232. list_del(&entry->item);
  4233. if (entry != NULL) {
  4234. entry->length = size;
  4235. entry->memblock = memblock;
  4236. entry->dma_addr = dma_object->addr;
  4237. entry->acc_handle = dma_object->acc_handle;
  4238. entry->dma_handle = dma_object->handle;
  4239. list_add(&entry->item,
  4240. &blockpool->free_block_list);
  4241. blockpool->pool_size++;
  4242. status = VXGE_HW_OK;
  4243. } else
  4244. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4245. if (status == VXGE_HW_OK)
  4246. __vxge_hw_blockpool_blocks_remove(blockpool);
  4247. }
  4248. return;
  4249. }
  4250. /*
  4251. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4252. * This function allocates a block from block pool or from the system
  4253. */
  4254. struct __vxge_hw_blockpool_entry *
  4255. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4256. {
  4257. struct __vxge_hw_blockpool_entry *entry = NULL;
  4258. struct __vxge_hw_blockpool *blockpool;
  4259. blockpool = &devh->block_pool;
  4260. if (size == blockpool->block_size) {
  4261. if (!list_empty(&blockpool->free_block_list))
  4262. entry = (struct __vxge_hw_blockpool_entry *)
  4263. list_first_entry(&blockpool->free_block_list,
  4264. struct __vxge_hw_blockpool_entry,
  4265. item);
  4266. if (entry != NULL) {
  4267. list_del(&entry->item);
  4268. blockpool->pool_size--;
  4269. }
  4270. }
  4271. if (entry != NULL)
  4272. __vxge_hw_blockpool_blocks_add(blockpool);
  4273. return entry;
  4274. }
  4275. /*
  4276. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4277. * @devh: Hal device
  4278. * @entry: Entry of block to be freed
  4279. *
  4280. * This function frees a block from block pool
  4281. */
  4282. void
  4283. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4284. struct __vxge_hw_blockpool_entry *entry)
  4285. {
  4286. struct __vxge_hw_blockpool *blockpool;
  4287. blockpool = &devh->block_pool;
  4288. if (entry->length == blockpool->block_size) {
  4289. list_add(&entry->item, &blockpool->free_block_list);
  4290. blockpool->pool_size++;
  4291. }
  4292. __vxge_hw_blockpool_blocks_remove(blockpool);
  4293. return;
  4294. }