cx231xx-avcore.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/tuner.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include <media/v4l2-chip-ident.h>
  32. #include "cx231xx.h"
  33. #include "cx231xx-dif.h"
  34. #define TUNER_MODE_FM_RADIO 0
  35. /******************************************************************************
  36. -: BLOCK ARRANGEMENT :-
  37. I2S block ----------------------|
  38. [I2S audio] |
  39. |
  40. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  41. [video & audio] | [Audio]
  42. |
  43. |-> Cx25840 --> Video
  44. [Video]
  45. *******************************************************************************/
  46. /******************************************************************************
  47. * VERVE REGISTER *
  48. * *
  49. ******************************************************************************/
  50. static int verve_write_byte(struct cx231xx *dev, u8 saddr, u8 data)
  51. {
  52. return cx231xx_write_i2c_data(dev, VERVE_I2C_ADDRESS,
  53. saddr, 1, data, 1);
  54. }
  55. static int verve_read_byte(struct cx231xx *dev, u8 saddr, u8 *data)
  56. {
  57. int status;
  58. u32 temp = 0;
  59. status = cx231xx_read_i2c_data(dev, VERVE_I2C_ADDRESS,
  60. saddr, 1, &temp, 1);
  61. *data = (u8) temp;
  62. return status;
  63. }
  64. void initGPIO(struct cx231xx *dev)
  65. {
  66. u32 _gpio_direction = 0;
  67. u32 value = 0;
  68. u8 val = 0;
  69. _gpio_direction = _gpio_direction & 0xFC0003FF;
  70. _gpio_direction = _gpio_direction | 0x03FDFC00;
  71. cx231xx_send_gpio_cmd(dev, _gpio_direction, (u8 *)&value, 4, 0, 0);
  72. verve_read_byte(dev, 0x07, &val);
  73. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  74. verve_write_byte(dev, 0x07, 0xF4);
  75. verve_read_byte(dev, 0x07, &val);
  76. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  77. cx231xx_capture_start(dev, 1, 2);
  78. cx231xx_mode_register(dev, EP_MODE_SET, 0x0500FE00);
  79. cx231xx_mode_register(dev, GBULK_BIT_EN, 0xFFFDFFFF);
  80. }
  81. void uninitGPIO(struct cx231xx *dev)
  82. {
  83. u8 value[4] = { 0, 0, 0, 0 };
  84. cx231xx_capture_start(dev, 0, 2);
  85. verve_write_byte(dev, 0x07, 0x14);
  86. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  87. 0x68, value, 4);
  88. }
  89. /******************************************************************************
  90. * A F E - B L O C K C O N T R O L functions *
  91. * [ANALOG FRONT END] *
  92. ******************************************************************************/
  93. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  94. {
  95. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  96. saddr, 2, data, 1);
  97. }
  98. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  99. {
  100. int status;
  101. u32 temp = 0;
  102. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  103. saddr, 2, &temp, 1);
  104. *data = (u8) temp;
  105. return status;
  106. }
  107. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  108. {
  109. int status = 0;
  110. u8 temp = 0;
  111. u8 afe_power_status = 0;
  112. int i = 0;
  113. /* super block initialize */
  114. temp = (u8) (ref_count & 0xff);
  115. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  116. if (status < 0)
  117. return status;
  118. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  119. if (status < 0)
  120. return status;
  121. temp = (u8) ((ref_count & 0x300) >> 8);
  122. temp |= 0x40;
  123. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  124. if (status < 0)
  125. return status;
  126. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  127. if (status < 0)
  128. return status;
  129. /* enable pll */
  130. while (afe_power_status != 0x18) {
  131. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  132. if (status < 0) {
  133. cx231xx_info(
  134. ": Init Super Block failed in send cmd\n");
  135. break;
  136. }
  137. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  138. afe_power_status &= 0xff;
  139. if (status < 0) {
  140. cx231xx_info(
  141. ": Init Super Block failed in receive cmd\n");
  142. break;
  143. }
  144. i++;
  145. if (i == 10) {
  146. cx231xx_info(
  147. ": Init Super Block force break in loop !!!!\n");
  148. status = -1;
  149. break;
  150. }
  151. }
  152. if (status < 0)
  153. return status;
  154. /* start tuning filter */
  155. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  156. if (status < 0)
  157. return status;
  158. msleep(5);
  159. /* exit tuning */
  160. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  161. return status;
  162. }
  163. int cx231xx_afe_init_channels(struct cx231xx *dev)
  164. {
  165. int status = 0;
  166. /* power up all 3 channels, clear pd_buffer */
  167. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  168. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  169. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  170. /* Enable quantizer calibration */
  171. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  172. /* channel initialize, force modulator (fb) reset */
  173. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  174. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  175. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  176. /* start quantilizer calibration */
  177. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  178. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  179. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  180. msleep(5);
  181. /* exit modulator (fb) reset */
  182. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  183. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  184. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  185. /* enable the pre_clamp in each channel for single-ended input */
  186. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  187. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  188. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  189. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  190. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  191. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  192. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  193. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  194. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  195. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  196. /* dynamic element matching off */
  197. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  198. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  199. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  200. return status;
  201. }
  202. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  203. {
  204. u8 c_value = 0;
  205. int status = 0;
  206. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  207. c_value &= (~(0x50));
  208. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  209. return status;
  210. }
  211. /*
  212. The Analog Front End in Cx231xx has 3 channels. These
  213. channels are used to share between different inputs
  214. like tuner, s-video and composite inputs.
  215. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  216. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  217. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  218. */
  219. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  220. {
  221. u8 ch1_setting = (u8) input_mux;
  222. u8 ch2_setting = (u8) (input_mux >> 8);
  223. u8 ch3_setting = (u8) (input_mux >> 16);
  224. int status = 0;
  225. u8 value = 0;
  226. if (ch1_setting != 0) {
  227. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  228. value &= (!INPUT_SEL_MASK);
  229. value |= (ch1_setting - 1) << 4;
  230. value &= 0xff;
  231. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  232. }
  233. if (ch2_setting != 0) {
  234. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  235. value &= (!INPUT_SEL_MASK);
  236. value |= (ch2_setting - 1) << 4;
  237. value &= 0xff;
  238. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  239. }
  240. /* For ch3_setting, the value to put in the register is
  241. 7 less than the input number */
  242. if (ch3_setting != 0) {
  243. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  244. value &= (!INPUT_SEL_MASK);
  245. value |= (ch3_setting - 1) << 4;
  246. value &= 0xff;
  247. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  248. }
  249. return status;
  250. }
  251. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  252. {
  253. int status = 0;
  254. /*
  255. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  256. * Currently, only baseband works.
  257. */
  258. switch (mode) {
  259. case AFE_MODE_LOW_IF:
  260. cx231xx_Setup_AFE_for_LowIF(dev);
  261. break;
  262. case AFE_MODE_BASEBAND:
  263. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  264. break;
  265. case AFE_MODE_EU_HI_IF:
  266. /* SetupAFEforEuHiIF(); */
  267. break;
  268. case AFE_MODE_US_HI_IF:
  269. /* SetupAFEforUsHiIF(); */
  270. break;
  271. case AFE_MODE_JAPAN_HI_IF:
  272. /* SetupAFEforJapanHiIF(); */
  273. break;
  274. }
  275. if ((mode != dev->afe_mode) &&
  276. (dev->video_input == CX231XX_VMUX_TELEVISION))
  277. status = cx231xx_afe_adjust_ref_count(dev,
  278. CX231XX_VMUX_TELEVISION);
  279. dev->afe_mode = mode;
  280. return status;
  281. }
  282. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  283. enum AV_MODE avmode)
  284. {
  285. u8 afe_power_status = 0;
  286. int status = 0;
  287. switch (dev->model) {
  288. case CX231XX_BOARD_CNXT_CARRAERA:
  289. case CX231XX_BOARD_CNXT_RDE_250:
  290. case CX231XX_BOARD_CNXT_SHELBY:
  291. case CX231XX_BOARD_CNXT_RDU_250:
  292. case CX231XX_BOARD_CNXT_RDE_253S:
  293. case CX231XX_BOARD_CNXT_RDU_253S:
  294. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  295. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  296. case CX231XX_BOARD_HAUPPAUGE_USBLIVE2:
  297. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  298. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  299. FLD_PWRDN_ENABLE_PLL)) {
  300. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  301. FLD_PWRDN_TUNING_BIAS |
  302. FLD_PWRDN_ENABLE_PLL);
  303. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  304. &afe_power_status);
  305. if (status < 0)
  306. break;
  307. }
  308. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  309. 0x00);
  310. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  311. 0x00);
  312. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  313. 0x00);
  314. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  315. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  316. 0x70);
  317. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  318. 0x70);
  319. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  320. 0x70);
  321. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  322. &afe_power_status);
  323. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  324. FLD_PWRDN_PD_BIAS |
  325. FLD_PWRDN_PD_TUNECK;
  326. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  327. afe_power_status);
  328. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  329. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  330. FLD_PWRDN_ENABLE_PLL)) {
  331. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  332. FLD_PWRDN_TUNING_BIAS |
  333. FLD_PWRDN_ENABLE_PLL);
  334. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  335. &afe_power_status);
  336. if (status < 0)
  337. break;
  338. }
  339. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  340. 0x00);
  341. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  342. 0x00);
  343. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  344. 0x00);
  345. } else {
  346. cx231xx_info("Invalid AV mode input\n");
  347. status = -1;
  348. }
  349. break;
  350. default:
  351. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  352. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  353. FLD_PWRDN_ENABLE_PLL)) {
  354. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  355. FLD_PWRDN_TUNING_BIAS |
  356. FLD_PWRDN_ENABLE_PLL);
  357. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  358. &afe_power_status);
  359. if (status < 0)
  360. break;
  361. }
  362. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  363. 0x40);
  364. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  365. 0x40);
  366. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  367. 0x00);
  368. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  369. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  370. 0x70);
  371. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  372. 0x70);
  373. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  374. 0x70);
  375. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  376. &afe_power_status);
  377. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  378. FLD_PWRDN_PD_BIAS |
  379. FLD_PWRDN_PD_TUNECK;
  380. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  381. afe_power_status);
  382. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  383. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  384. FLD_PWRDN_ENABLE_PLL)) {
  385. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  386. FLD_PWRDN_TUNING_BIAS |
  387. FLD_PWRDN_ENABLE_PLL);
  388. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  389. &afe_power_status);
  390. if (status < 0)
  391. break;
  392. }
  393. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  394. 0x00);
  395. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  396. 0x00);
  397. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  398. 0x40);
  399. } else {
  400. cx231xx_info("Invalid AV mode input\n");
  401. status = -1;
  402. }
  403. } /* switch */
  404. return status;
  405. }
  406. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  407. {
  408. u8 input_mode = 0;
  409. u8 ntf_mode = 0;
  410. int status = 0;
  411. dev->video_input = video_input;
  412. if (video_input == CX231XX_VMUX_TELEVISION) {
  413. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  414. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  415. &ntf_mode);
  416. } else {
  417. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  418. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  419. &ntf_mode);
  420. }
  421. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  422. switch (input_mode) {
  423. case SINGLE_ENDED:
  424. dev->afe_ref_count = 0x23C;
  425. break;
  426. case LOW_IF:
  427. dev->afe_ref_count = 0x24C;
  428. break;
  429. case EU_IF:
  430. dev->afe_ref_count = 0x258;
  431. break;
  432. case US_IF:
  433. dev->afe_ref_count = 0x260;
  434. break;
  435. default:
  436. break;
  437. }
  438. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  439. return status;
  440. }
  441. /******************************************************************************
  442. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  443. ******************************************************************************/
  444. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  445. {
  446. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  447. saddr, 2, data, 1);
  448. }
  449. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  450. {
  451. int status;
  452. u32 temp = 0;
  453. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  454. saddr, 2, &temp, 1);
  455. *data = (u8) temp;
  456. return status;
  457. }
  458. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  459. {
  460. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  461. saddr, 2, data, 4);
  462. }
  463. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  464. {
  465. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  466. saddr, 2, data, 4);
  467. }
  468. int cx231xx_check_fw(struct cx231xx *dev)
  469. {
  470. u8 temp = 0;
  471. int status = 0;
  472. status = vid_blk_read_byte(dev, DL_CTL_ADDRESS_LOW, &temp);
  473. if (status < 0)
  474. return status;
  475. else
  476. return temp;
  477. }
  478. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  479. {
  480. int status = 0;
  481. switch (INPUT(input)->type) {
  482. case CX231XX_VMUX_COMPOSITE1:
  483. case CX231XX_VMUX_SVIDEO:
  484. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  485. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  486. /* External AV */
  487. status = cx231xx_set_power_mode(dev,
  488. POLARIS_AVMODE_ENXTERNAL_AV);
  489. if (status < 0) {
  490. cx231xx_errdev("%s: set_power_mode : Failed to"
  491. " set Power - errCode [%d]!\n",
  492. __func__, status);
  493. return status;
  494. }
  495. }
  496. status = cx231xx_set_decoder_video_input(dev,
  497. INPUT(input)->type,
  498. INPUT(input)->vmux);
  499. break;
  500. case CX231XX_VMUX_TELEVISION:
  501. case CX231XX_VMUX_CABLE:
  502. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  503. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  504. /* Tuner */
  505. status = cx231xx_set_power_mode(dev,
  506. POLARIS_AVMODE_ANALOGT_TV);
  507. if (status < 0) {
  508. cx231xx_errdev("%s: set_power_mode:Failed"
  509. " to set Power - errCode [%d]!\n",
  510. __func__, status);
  511. return status;
  512. }
  513. }
  514. if (dev->tuner_type == TUNER_NXP_TDA18271)
  515. status = cx231xx_set_decoder_video_input(dev,
  516. CX231XX_VMUX_TELEVISION,
  517. INPUT(input)->vmux);
  518. else
  519. status = cx231xx_set_decoder_video_input(dev,
  520. CX231XX_VMUX_COMPOSITE1,
  521. INPUT(input)->vmux);
  522. break;
  523. default:
  524. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  525. __func__, INPUT(input)->type);
  526. break;
  527. }
  528. /* save the selection */
  529. dev->video_input = input;
  530. return status;
  531. }
  532. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  533. u8 pin_type, u8 input)
  534. {
  535. int status = 0;
  536. u32 value = 0;
  537. if (pin_type != dev->video_input) {
  538. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  539. if (status < 0) {
  540. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  541. "AFE input mux - errCode [%d]!\n",
  542. __func__, status);
  543. return status;
  544. }
  545. }
  546. /* call afe block to set video inputs */
  547. status = cx231xx_afe_set_input_mux(dev, input);
  548. if (status < 0) {
  549. cx231xx_errdev("%s: set_input_mux :Failed to set"
  550. " AFE input mux - errCode [%d]!\n",
  551. __func__, status);
  552. return status;
  553. }
  554. switch (pin_type) {
  555. case CX231XX_VMUX_COMPOSITE1:
  556. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  557. value |= (0 << 13) | (1 << 4);
  558. value &= ~(1 << 5);
  559. /* set [24:23] [22:15] to 0 */
  560. value &= (~(0x1ff8000));
  561. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  562. value |= 0x1000000;
  563. status = vid_blk_write_word(dev, AFE_CTRL, value);
  564. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  565. value |= (1 << 7);
  566. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  567. /* Set output mode */
  568. status = cx231xx_read_modify_write_i2c_dword(dev,
  569. VID_BLK_I2C_ADDRESS,
  570. OUT_CTRL1,
  571. FLD_OUT_MODE,
  572. dev->board.output_mode);
  573. /* Tell DIF object to go to baseband mode */
  574. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  575. if (status < 0) {
  576. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  577. " mode- errCode [%d]!\n",
  578. __func__, status);
  579. return status;
  580. }
  581. /* Read the DFE_CTRL1 register */
  582. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  583. /* enable the VBI_GATE_EN */
  584. value |= FLD_VBI_GATE_EN;
  585. /* Enable the auto-VGA enable */
  586. value |= FLD_VGA_AUTO_EN;
  587. /* Write it back */
  588. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  589. /* Disable auto config of registers */
  590. status = cx231xx_read_modify_write_i2c_dword(dev,
  591. VID_BLK_I2C_ADDRESS,
  592. MODE_CTRL, FLD_ACFG_DIS,
  593. cx231xx_set_field(FLD_ACFG_DIS, 1));
  594. /* Set CVBS input mode */
  595. status = cx231xx_read_modify_write_i2c_dword(dev,
  596. VID_BLK_I2C_ADDRESS,
  597. MODE_CTRL, FLD_INPUT_MODE,
  598. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  599. break;
  600. case CX231XX_VMUX_SVIDEO:
  601. /* Disable the use of DIF */
  602. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  603. /* set [24:23] [22:15] to 0 */
  604. value &= (~(0x1ff8000));
  605. /* set FUNC_MODE[24:23] = 2
  606. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  607. value |= 0x1000010;
  608. status = vid_blk_write_word(dev, AFE_CTRL, value);
  609. /* Tell DIF object to go to baseband mode */
  610. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  611. if (status < 0) {
  612. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  613. " mode- errCode [%d]!\n",
  614. __func__, status);
  615. return status;
  616. }
  617. /* Read the DFE_CTRL1 register */
  618. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  619. /* enable the VBI_GATE_EN */
  620. value |= FLD_VBI_GATE_EN;
  621. /* Enable the auto-VGA enable */
  622. value |= FLD_VGA_AUTO_EN;
  623. /* Write it back */
  624. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  625. /* Disable auto config of registers */
  626. status = cx231xx_read_modify_write_i2c_dword(dev,
  627. VID_BLK_I2C_ADDRESS,
  628. MODE_CTRL, FLD_ACFG_DIS,
  629. cx231xx_set_field(FLD_ACFG_DIS, 1));
  630. /* Set YC input mode */
  631. status = cx231xx_read_modify_write_i2c_dword(dev,
  632. VID_BLK_I2C_ADDRESS,
  633. MODE_CTRL,
  634. FLD_INPUT_MODE,
  635. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  636. /* Chroma to ADC2 */
  637. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  638. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  639. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  640. This sets them to use video
  641. rather than audio. Only one of the two will be in use. */
  642. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  643. status = vid_blk_write_word(dev, AFE_CTRL, value);
  644. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  645. break;
  646. case CX231XX_VMUX_TELEVISION:
  647. case CX231XX_VMUX_CABLE:
  648. default:
  649. switch (dev->model) {
  650. case CX231XX_BOARD_CNXT_CARRAERA:
  651. case CX231XX_BOARD_CNXT_RDE_250:
  652. case CX231XX_BOARD_CNXT_SHELBY:
  653. case CX231XX_BOARD_CNXT_RDU_250:
  654. /* Disable the use of DIF */
  655. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  656. value |= (0 << 13) | (1 << 4);
  657. value &= ~(1 << 5);
  658. /* set [24:23] [22:15] to 0 */
  659. value &= (~(0x1FF8000));
  660. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  661. value |= 0x1000000;
  662. status = vid_blk_write_word(dev, AFE_CTRL, value);
  663. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  664. value |= (1 << 7);
  665. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  666. /* Set output mode */
  667. status = cx231xx_read_modify_write_i2c_dword(dev,
  668. VID_BLK_I2C_ADDRESS,
  669. OUT_CTRL1, FLD_OUT_MODE,
  670. dev->board.output_mode);
  671. /* Tell DIF object to go to baseband mode */
  672. status = cx231xx_dif_set_standard(dev,
  673. DIF_USE_BASEBAND);
  674. if (status < 0) {
  675. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  676. " mode- errCode [%d]!\n",
  677. __func__, status);
  678. return status;
  679. }
  680. /* Read the DFE_CTRL1 register */
  681. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  682. /* enable the VBI_GATE_EN */
  683. value |= FLD_VBI_GATE_EN;
  684. /* Enable the auto-VGA enable */
  685. value |= FLD_VGA_AUTO_EN;
  686. /* Write it back */
  687. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  688. /* Disable auto config of registers */
  689. status = cx231xx_read_modify_write_i2c_dword(dev,
  690. VID_BLK_I2C_ADDRESS,
  691. MODE_CTRL, FLD_ACFG_DIS,
  692. cx231xx_set_field(FLD_ACFG_DIS, 1));
  693. /* Set CVBS input mode */
  694. status = cx231xx_read_modify_write_i2c_dword(dev,
  695. VID_BLK_I2C_ADDRESS,
  696. MODE_CTRL, FLD_INPUT_MODE,
  697. cx231xx_set_field(FLD_INPUT_MODE,
  698. INPUT_MODE_CVBS_0));
  699. break;
  700. default:
  701. /* Enable the DIF for the tuner */
  702. /* Reinitialize the DIF */
  703. status = cx231xx_dif_set_standard(dev, dev->norm);
  704. if (status < 0) {
  705. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  706. " mode- errCode [%d]!\n",
  707. __func__, status);
  708. return status;
  709. }
  710. /* Make sure bypass is cleared */
  711. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  712. /* Clear the bypass bit */
  713. value &= ~FLD_DIF_DIF_BYPASS;
  714. /* Enable the use of the DIF block */
  715. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  716. /* Read the DFE_CTRL1 register */
  717. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  718. /* Disable the VBI_GATE_EN */
  719. value &= ~FLD_VBI_GATE_EN;
  720. /* Enable the auto-VGA enable, AGC, and
  721. set the skip count to 2 */
  722. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  723. /* Write it back */
  724. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  725. /* Wait until AGC locks up */
  726. msleep(1);
  727. /* Disable the auto-VGA enable AGC */
  728. value &= ~(FLD_VGA_AUTO_EN);
  729. /* Write it back */
  730. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  731. /* Enable Polaris B0 AGC output */
  732. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  733. value |= (FLD_OEF_AGC_RF) |
  734. (FLD_OEF_AGC_IFVGA) |
  735. (FLD_OEF_AGC_IF);
  736. status = vid_blk_write_word(dev, PIN_CTRL, value);
  737. /* Set output mode */
  738. status = cx231xx_read_modify_write_i2c_dword(dev,
  739. VID_BLK_I2C_ADDRESS,
  740. OUT_CTRL1, FLD_OUT_MODE,
  741. dev->board.output_mode);
  742. /* Disable auto config of registers */
  743. status = cx231xx_read_modify_write_i2c_dword(dev,
  744. VID_BLK_I2C_ADDRESS,
  745. MODE_CTRL, FLD_ACFG_DIS,
  746. cx231xx_set_field(FLD_ACFG_DIS, 1));
  747. /* Set CVBS input mode */
  748. status = cx231xx_read_modify_write_i2c_dword(dev,
  749. VID_BLK_I2C_ADDRESS,
  750. MODE_CTRL, FLD_INPUT_MODE,
  751. cx231xx_set_field(FLD_INPUT_MODE,
  752. INPUT_MODE_CVBS_0));
  753. /* Set some bits in AFE_CTRL so that channel 2 or 3
  754. * is ready to receive audio */
  755. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  756. /* Clear droop comp (bit 19-20) */
  757. /* Set VGA_SEL (for audio control) (bit 7-8) */
  758. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  759. /*Set Func mode:01-DIF 10-baseband 11-YUV*/
  760. value &= (~(FLD_FUNC_MODE));
  761. value |= 0x800000;
  762. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  763. status = vid_blk_write_word(dev, AFE_CTRL, value);
  764. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  765. status = vid_blk_read_word(dev, PIN_CTRL,
  766. &value);
  767. status = vid_blk_write_word(dev, PIN_CTRL,
  768. (value & 0xFFFFFFEF));
  769. }
  770. break;
  771. }
  772. break;
  773. }
  774. /* Set raw VBI mode */
  775. status = cx231xx_read_modify_write_i2c_dword(dev,
  776. VID_BLK_I2C_ADDRESS,
  777. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  778. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  779. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  780. if (value & 0x02) {
  781. value |= (1 << 19);
  782. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  783. }
  784. return status;
  785. }
  786. void cx231xx_enable656(struct cx231xx *dev)
  787. {
  788. u8 temp = 0;
  789. int status;
  790. /*enable TS1 data[0:7] as output to export 656*/
  791. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0xFF);
  792. /*enable TS1 clock as output to export 656*/
  793. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  794. temp = temp|0x04;
  795. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  796. }
  797. EXPORT_SYMBOL_GPL(cx231xx_enable656);
  798. void cx231xx_disable656(struct cx231xx *dev)
  799. {
  800. u8 temp = 0;
  801. int status;
  802. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0x00);
  803. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  804. temp = temp&0xFB;
  805. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  806. }
  807. EXPORT_SYMBOL_GPL(cx231xx_disable656);
  808. /*
  809. * Handle any video-mode specific overrides that are different
  810. * on a per video standards basis after touching the MODE_CTRL
  811. * register which resets many values for autodetect
  812. */
  813. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  814. {
  815. int status = 0;
  816. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  817. (unsigned int)dev->norm);
  818. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  819. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  820. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  821. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  822. /* Move the close caption lines out of active video,
  823. adjust the active video start point */
  824. status = cx231xx_read_modify_write_i2c_dword(dev,
  825. VID_BLK_I2C_ADDRESS,
  826. VERT_TIM_CTRL,
  827. FLD_VBLANK_CNT, 0x18);
  828. status = cx231xx_read_modify_write_i2c_dword(dev,
  829. VID_BLK_I2C_ADDRESS,
  830. VERT_TIM_CTRL,
  831. FLD_VACTIVE_CNT,
  832. 0x1E7000);
  833. status = cx231xx_read_modify_write_i2c_dword(dev,
  834. VID_BLK_I2C_ADDRESS,
  835. VERT_TIM_CTRL,
  836. FLD_V656BLANK_CNT,
  837. 0x1C000000);
  838. status = cx231xx_read_modify_write_i2c_dword(dev,
  839. VID_BLK_I2C_ADDRESS,
  840. HORIZ_TIM_CTRL,
  841. FLD_HBLANK_CNT,
  842. cx231xx_set_field
  843. (FLD_HBLANK_CNT, 0x79));
  844. } else if (dev->norm & V4L2_STD_SECAM) {
  845. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  846. status = cx231xx_read_modify_write_i2c_dword(dev,
  847. VID_BLK_I2C_ADDRESS,
  848. VERT_TIM_CTRL,
  849. FLD_VBLANK_CNT, 0x20);
  850. status = cx231xx_read_modify_write_i2c_dword(dev,
  851. VID_BLK_I2C_ADDRESS,
  852. VERT_TIM_CTRL,
  853. FLD_VACTIVE_CNT,
  854. cx231xx_set_field
  855. (FLD_VACTIVE_CNT,
  856. 0x244));
  857. status = cx231xx_read_modify_write_i2c_dword(dev,
  858. VID_BLK_I2C_ADDRESS,
  859. VERT_TIM_CTRL,
  860. FLD_V656BLANK_CNT,
  861. cx231xx_set_field
  862. (FLD_V656BLANK_CNT,
  863. 0x24));
  864. /* Adjust the active video horizontal start point */
  865. status = cx231xx_read_modify_write_i2c_dword(dev,
  866. VID_BLK_I2C_ADDRESS,
  867. HORIZ_TIM_CTRL,
  868. FLD_HBLANK_CNT,
  869. cx231xx_set_field
  870. (FLD_HBLANK_CNT, 0x85));
  871. } else {
  872. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  873. status = cx231xx_read_modify_write_i2c_dword(dev,
  874. VID_BLK_I2C_ADDRESS,
  875. VERT_TIM_CTRL,
  876. FLD_VBLANK_CNT, 0x20);
  877. status = cx231xx_read_modify_write_i2c_dword(dev,
  878. VID_BLK_I2C_ADDRESS,
  879. VERT_TIM_CTRL,
  880. FLD_VACTIVE_CNT,
  881. cx231xx_set_field
  882. (FLD_VACTIVE_CNT,
  883. 0x244));
  884. status = cx231xx_read_modify_write_i2c_dword(dev,
  885. VID_BLK_I2C_ADDRESS,
  886. VERT_TIM_CTRL,
  887. FLD_V656BLANK_CNT,
  888. cx231xx_set_field
  889. (FLD_V656BLANK_CNT,
  890. 0x24));
  891. /* Adjust the active video horizontal start point */
  892. status = cx231xx_read_modify_write_i2c_dword(dev,
  893. VID_BLK_I2C_ADDRESS,
  894. HORIZ_TIM_CTRL,
  895. FLD_HBLANK_CNT,
  896. cx231xx_set_field
  897. (FLD_HBLANK_CNT, 0x85));
  898. }
  899. return status;
  900. }
  901. int cx231xx_unmute_audio(struct cx231xx *dev)
  902. {
  903. return vid_blk_write_byte(dev, PATH1_VOL_CTL, 0x24);
  904. }
  905. EXPORT_SYMBOL_GPL(cx231xx_unmute_audio);
  906. int stopAudioFirmware(struct cx231xx *dev)
  907. {
  908. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x03);
  909. }
  910. int restartAudioFirmware(struct cx231xx *dev)
  911. {
  912. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x13);
  913. }
  914. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  915. {
  916. int status = 0;
  917. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  918. switch (INPUT(input)->amux) {
  919. case CX231XX_AMUX_VIDEO:
  920. ainput = AUDIO_INPUT_TUNER_TV;
  921. break;
  922. case CX231XX_AMUX_LINE_IN:
  923. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  924. ainput = AUDIO_INPUT_LINE;
  925. break;
  926. default:
  927. break;
  928. }
  929. status = cx231xx_set_audio_decoder_input(dev, ainput);
  930. return status;
  931. }
  932. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  933. enum AUDIO_INPUT audio_input)
  934. {
  935. u32 dwval;
  936. int status;
  937. u8 gen_ctrl;
  938. u32 value = 0;
  939. /* Put it in soft reset */
  940. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  941. gen_ctrl |= 1;
  942. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  943. switch (audio_input) {
  944. case AUDIO_INPUT_LINE:
  945. /* setup AUD_IO control from Merlin paralle output */
  946. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  947. AUD_CHAN_SRC_PARALLEL);
  948. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  949. /* setup input to Merlin, SRC2 connect to AC97
  950. bypass upsample-by-2, slave mode, sony mode, left justify
  951. adr 091c, dat 01000000 */
  952. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  953. status = vid_blk_write_word(dev, AC97_CTL,
  954. (dwval | FLD_AC97_UP2X_BYPASS));
  955. /* select the parallel1 and SRC3 */
  956. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  957. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  958. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  959. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  960. /* unmute all, AC97 in, independence mode
  961. adr 08d0, data 0x00063073 */
  962. status = vid_blk_write_word(dev, DL_CTL, 0x3000001);
  963. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  964. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  965. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  966. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  967. (dwval | FLD_PATH1_AVC_THRESHOLD));
  968. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  969. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  970. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  971. (dwval | FLD_PATH1_SC_THRESHOLD));
  972. break;
  973. case AUDIO_INPUT_TUNER_TV:
  974. default:
  975. status = stopAudioFirmware(dev);
  976. /* Setup SRC sources and clocks */
  977. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  978. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  979. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  980. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  981. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  982. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  983. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  984. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  985. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  986. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  987. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  988. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  989. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  990. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  991. /* Setup the AUD_IO control */
  992. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  993. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  994. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  995. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  996. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  997. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  998. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  999. /* setAudioStandard(_audio_standard); */
  1000. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  1001. status = restartAudioFirmware(dev);
  1002. switch (dev->board.tuner_type) {
  1003. case TUNER_XC5000:
  1004. /* SIF passthrough at 28.6363 MHz sample rate */
  1005. status = cx231xx_read_modify_write_i2c_dword(dev,
  1006. VID_BLK_I2C_ADDRESS,
  1007. CHIP_CTRL,
  1008. FLD_SIF_EN,
  1009. cx231xx_set_field(FLD_SIF_EN, 1));
  1010. break;
  1011. case TUNER_NXP_TDA18271:
  1012. /* Normal mode: SIF passthrough at 14.32 MHz */
  1013. status = cx231xx_read_modify_write_i2c_dword(dev,
  1014. VID_BLK_I2C_ADDRESS,
  1015. CHIP_CTRL,
  1016. FLD_SIF_EN,
  1017. cx231xx_set_field(FLD_SIF_EN, 0));
  1018. break;
  1019. default:
  1020. /* This is just a casual suggestion to people adding
  1021. new boards in case they use a tuner type we don't
  1022. currently know about */
  1023. printk(KERN_INFO "Unknown tuner type configuring SIF");
  1024. break;
  1025. }
  1026. break;
  1027. case AUDIO_INPUT_TUNER_FM:
  1028. /* use SIF for FM radio
  1029. setupFM();
  1030. setAudioStandard(_audio_standard);
  1031. */
  1032. break;
  1033. case AUDIO_INPUT_MUTE:
  1034. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  1035. break;
  1036. }
  1037. /* Take it out of soft reset */
  1038. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  1039. gen_ctrl &= ~1;
  1040. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  1041. return status;
  1042. }
  1043. /******************************************************************************
  1044. * C H I P Specific C O N T R O L functions *
  1045. ******************************************************************************/
  1046. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  1047. {
  1048. u32 value;
  1049. int status = 0;
  1050. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  1051. value |= (~dev->board.ctl_pin_status_mask);
  1052. status = vid_blk_write_word(dev, PIN_CTRL, value);
  1053. return status;
  1054. }
  1055. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  1056. u8 analog_or_digital)
  1057. {
  1058. int status = 0;
  1059. /* first set the direction to output */
  1060. status = cx231xx_set_gpio_direction(dev,
  1061. dev->board.
  1062. agc_analog_digital_select_gpio, 1);
  1063. /* 0 - demod ; 1 - Analog mode */
  1064. status = cx231xx_set_gpio_value(dev,
  1065. dev->board.agc_analog_digital_select_gpio,
  1066. analog_or_digital);
  1067. return status;
  1068. }
  1069. int cx231xx_enable_i2c_port_3(struct cx231xx *dev, bool is_port_3)
  1070. {
  1071. u8 value[4] = { 0, 0, 0, 0 };
  1072. int status = 0;
  1073. bool current_is_port_3;
  1074. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  1075. PWR_CTL_EN, value, 4);
  1076. if (status < 0)
  1077. return status;
  1078. current_is_port_3 = value[0] & I2C_DEMOD_EN ? true : false;
  1079. /* Just return, if already using the right port */
  1080. if (current_is_port_3 == is_port_3)
  1081. return 0;
  1082. if (is_port_3)
  1083. value[0] |= I2C_DEMOD_EN;
  1084. else
  1085. value[0] &= ~I2C_DEMOD_EN;
  1086. cx231xx_info("Changing the i2c master port to %d\n",
  1087. is_port_3 ? 3 : 1);
  1088. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1089. PWR_CTL_EN, value, 4);
  1090. return status;
  1091. }
  1092. EXPORT_SYMBOL_GPL(cx231xx_enable_i2c_port_3);
  1093. void update_HH_register_after_set_DIF(struct cx231xx *dev)
  1094. {
  1095. /*
  1096. u8 status = 0;
  1097. u32 value = 0;
  1098. vid_blk_write_word(dev, PIN_CTRL, 0xA0FFF82F);
  1099. vid_blk_write_word(dev, DIF_MISC_CTRL, 0x0A203F11);
  1100. vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0x1BEFBF06);
  1101. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1102. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1103. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1104. */
  1105. }
  1106. void cx231xx_dump_HH_reg(struct cx231xx *dev)
  1107. {
  1108. u8 status = 0;
  1109. u32 value = 0;
  1110. u16 i = 0;
  1111. value = 0x45005390;
  1112. status = vid_blk_write_word(dev, 0x104, value);
  1113. for (i = 0x100; i < 0x140; i++) {
  1114. status = vid_blk_read_word(dev, i, &value);
  1115. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1116. i = i+3;
  1117. }
  1118. for (i = 0x300; i < 0x400; i++) {
  1119. status = vid_blk_read_word(dev, i, &value);
  1120. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1121. i = i+3;
  1122. }
  1123. for (i = 0x400; i < 0x440; i++) {
  1124. status = vid_blk_read_word(dev, i, &value);
  1125. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1126. i = i+3;
  1127. }
  1128. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1129. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1130. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1131. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1132. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1133. }
  1134. void cx231xx_dump_SC_reg(struct cx231xx *dev)
  1135. {
  1136. u8 value[4] = { 0, 0, 0, 0 };
  1137. int status = 0;
  1138. cx231xx_info("cx231xx_dump_SC_reg %s!\n", __TIME__);
  1139. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, BOARD_CFG_STAT,
  1140. value, 4);
  1141. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", BOARD_CFG_STAT, value[0],
  1142. value[1], value[2], value[3]);
  1143. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS_MODE_REG,
  1144. value, 4);
  1145. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS_MODE_REG, value[0],
  1146. value[1], value[2], value[3]);
  1147. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_CFG_REG,
  1148. value, 4);
  1149. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_CFG_REG, value[0],
  1150. value[1], value[2], value[3]);
  1151. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_LENGTH_REG,
  1152. value, 4);
  1153. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_LENGTH_REG, value[0],
  1154. value[1], value[2], value[3]);
  1155. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_CFG_REG,
  1156. value, 4);
  1157. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_CFG_REG, value[0],
  1158. value[1], value[2], value[3]);
  1159. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_LENGTH_REG,
  1160. value, 4);
  1161. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_LENGTH_REG, value[0],
  1162. value[1], value[2], value[3]);
  1163. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1164. value, 4);
  1165. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", EP_MODE_SET, value[0],
  1166. value[1], value[2], value[3]);
  1167. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN1,
  1168. value, 4);
  1169. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN1, value[0],
  1170. value[1], value[2], value[3]);
  1171. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN2,
  1172. value, 4);
  1173. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN2, value[0],
  1174. value[1], value[2], value[3]);
  1175. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN3,
  1176. value, 4);
  1177. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN3, value[0],
  1178. value[1], value[2], value[3]);
  1179. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK0,
  1180. value, 4);
  1181. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK0, value[0],
  1182. value[1], value[2], value[3]);
  1183. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK1,
  1184. value, 4);
  1185. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK1, value[0],
  1186. value[1], value[2], value[3]);
  1187. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK2,
  1188. value, 4);
  1189. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK2, value[0],
  1190. value[1], value[2], value[3]);
  1191. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_GAIN,
  1192. value, 4);
  1193. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_GAIN, value[0],
  1194. value[1], value[2], value[3]);
  1195. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_CAR_REG,
  1196. value, 4);
  1197. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_CAR_REG, value[0],
  1198. value[1], value[2], value[3]);
  1199. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG1,
  1200. value, 4);
  1201. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG1, value[0],
  1202. value[1], value[2], value[3]);
  1203. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG2,
  1204. value, 4);
  1205. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG2, value[0],
  1206. value[1], value[2], value[3]);
  1207. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1208. value, 4);
  1209. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", PWR_CTL_EN, value[0],
  1210. value[1], value[2], value[3]);
  1211. }
  1212. void cx231xx_Setup_AFE_for_LowIF(struct cx231xx *dev)
  1213. {
  1214. u8 status = 0;
  1215. u8 value = 0;
  1216. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1217. value = (value & 0xFE)|0x01;
  1218. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1219. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1220. value = (value & 0xFE)|0x00;
  1221. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1222. /*
  1223. config colibri to lo-if mode
  1224. FIXME: ntf_mode = 2'b00 by default. But set 0x1 would reduce
  1225. the diff IF input by half,
  1226. for low-if agc defect
  1227. */
  1228. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3, &value);
  1229. value = (value & 0xFC)|0x00;
  1230. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, value);
  1231. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  1232. value = (value & 0xF9)|0x02;
  1233. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  1234. status = afe_read_byte(dev, ADC_FB_FRCRST_CH3, &value);
  1235. value = (value & 0xFB)|0x04;
  1236. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, value);
  1237. status = afe_read_byte(dev, ADC_DCSERVO_DEM_CH3, &value);
  1238. value = (value & 0xFC)|0x03;
  1239. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, value);
  1240. status = afe_read_byte(dev, ADC_CTRL_DAC1_CH3, &value);
  1241. value = (value & 0xFB)|0x04;
  1242. status = afe_write_byte(dev, ADC_CTRL_DAC1_CH3, value);
  1243. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1244. value = (value & 0xF8)|0x06;
  1245. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1246. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1247. value = (value & 0x8F)|0x40;
  1248. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1249. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH3, &value);
  1250. value = (value & 0xDF)|0x20;
  1251. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, value);
  1252. }
  1253. void cx231xx_set_Colibri_For_LowIF(struct cx231xx *dev, u32 if_freq,
  1254. u8 spectral_invert, u32 mode)
  1255. {
  1256. u32 colibri_carrier_offset = 0;
  1257. u8 status = 0;
  1258. u32 func_mode = 0x01; /* Device has a DIF if this function is called */
  1259. u32 standard = 0;
  1260. u8 value[4] = { 0, 0, 0, 0 };
  1261. cx231xx_info("Enter cx231xx_set_Colibri_For_LowIF()\n");
  1262. value[0] = (u8) 0x6F;
  1263. value[1] = (u8) 0x6F;
  1264. value[2] = (u8) 0x6F;
  1265. value[3] = (u8) 0x6F;
  1266. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1267. PWR_CTL_EN, value, 4);
  1268. /*Set colibri for low IF*/
  1269. status = cx231xx_afe_set_mode(dev, AFE_MODE_LOW_IF);
  1270. /* Set C2HH for low IF operation.*/
  1271. standard = dev->norm;
  1272. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1273. func_mode, standard);
  1274. /* Get colibri offsets.*/
  1275. colibri_carrier_offset = cx231xx_Get_Colibri_CarrierOffset(mode,
  1276. standard);
  1277. cx231xx_info("colibri_carrier_offset=%d, standard=0x%x\n",
  1278. colibri_carrier_offset, standard);
  1279. /* Set the band Pass filter for DIF*/
  1280. cx231xx_set_DIF_bandpass(dev, (if_freq+colibri_carrier_offset),
  1281. spectral_invert, mode);
  1282. }
  1283. u32 cx231xx_Get_Colibri_CarrierOffset(u32 mode, u32 standerd)
  1284. {
  1285. u32 colibri_carrier_offset = 0;
  1286. if (mode == TUNER_MODE_FM_RADIO) {
  1287. colibri_carrier_offset = 1100000;
  1288. } else if (standerd & (V4L2_STD_MN | V4L2_STD_NTSC_M_JP)) {
  1289. colibri_carrier_offset = 4832000; /*4.83MHz */
  1290. } else if (standerd & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {
  1291. colibri_carrier_offset = 2700000; /*2.70MHz */
  1292. } else if (standerd & (V4L2_STD_PAL_D | V4L2_STD_PAL_I
  1293. | V4L2_STD_SECAM)) {
  1294. colibri_carrier_offset = 2100000; /*2.10MHz */
  1295. }
  1296. return colibri_carrier_offset;
  1297. }
  1298. void cx231xx_set_DIF_bandpass(struct cx231xx *dev, u32 if_freq,
  1299. u8 spectral_invert, u32 mode)
  1300. {
  1301. unsigned long pll_freq_word;
  1302. int status = 0;
  1303. u32 dif_misc_ctrl_value = 0;
  1304. u64 pll_freq_u64 = 0;
  1305. u32 i = 0;
  1306. cx231xx_info("if_freq=%d;spectral_invert=0x%x;mode=0x%x\n",
  1307. if_freq, spectral_invert, mode);
  1308. if (mode == TUNER_MODE_FM_RADIO) {
  1309. pll_freq_word = 0x905A1CAC;
  1310. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1311. } else /*KSPROPERTY_TUNER_MODE_TV*/{
  1312. /* Calculate the PLL frequency word based on the adjusted if_freq*/
  1313. pll_freq_word = if_freq;
  1314. pll_freq_u64 = (u64)pll_freq_word << 28L;
  1315. do_div(pll_freq_u64, 50000000);
  1316. pll_freq_word = (u32)pll_freq_u64;
  1317. /*pll_freq_word = 0x3463497;*/
  1318. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1319. if (spectral_invert) {
  1320. if_freq -= 400000;
  1321. /* Enable Spectral Invert*/
  1322. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1323. &dif_misc_ctrl_value);
  1324. dif_misc_ctrl_value = dif_misc_ctrl_value | 0x00200000;
  1325. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1326. dif_misc_ctrl_value);
  1327. } else {
  1328. if_freq += 400000;
  1329. /* Disable Spectral Invert*/
  1330. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1331. &dif_misc_ctrl_value);
  1332. dif_misc_ctrl_value = dif_misc_ctrl_value & 0xFFDFFFFF;
  1333. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1334. dif_misc_ctrl_value);
  1335. }
  1336. if_freq = (if_freq/100000)*100000;
  1337. if (if_freq < 3000000)
  1338. if_freq = 3000000;
  1339. if (if_freq > 16000000)
  1340. if_freq = 16000000;
  1341. }
  1342. cx231xx_info("Enter IF=%zd\n",
  1343. sizeof(Dif_set_array)/sizeof(struct dif_settings));
  1344. for (i = 0; i < sizeof(Dif_set_array)/sizeof(struct dif_settings); i++) {
  1345. if (Dif_set_array[i].if_freq == if_freq) {
  1346. status = vid_blk_write_word(dev,
  1347. Dif_set_array[i].register_address, Dif_set_array[i].value);
  1348. }
  1349. }
  1350. }
  1351. /******************************************************************************
  1352. * D I F - B L O C K C O N T R O L functions *
  1353. ******************************************************************************/
  1354. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  1355. u32 function_mode, u32 standard)
  1356. {
  1357. int status = 0;
  1358. if (mode == V4L2_TUNER_RADIO) {
  1359. /* C2HH */
  1360. /* lo if big signal */
  1361. status = cx231xx_reg_mask_write(dev,
  1362. VID_BLK_I2C_ADDRESS, 32,
  1363. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1364. /* FUNC_MODE = DIF */
  1365. status = cx231xx_reg_mask_write(dev,
  1366. VID_BLK_I2C_ADDRESS, 32,
  1367. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  1368. /* IF_MODE */
  1369. status = cx231xx_reg_mask_write(dev,
  1370. VID_BLK_I2C_ADDRESS, 32,
  1371. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  1372. /* no inv */
  1373. status = cx231xx_reg_mask_write(dev,
  1374. VID_BLK_I2C_ADDRESS, 32,
  1375. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1376. } else if (standard != DIF_USE_BASEBAND) {
  1377. if (standard & V4L2_STD_MN) {
  1378. /* lo if big signal */
  1379. status = cx231xx_reg_mask_write(dev,
  1380. VID_BLK_I2C_ADDRESS, 32,
  1381. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1382. /* FUNC_MODE = DIF */
  1383. status = cx231xx_reg_mask_write(dev,
  1384. VID_BLK_I2C_ADDRESS, 32,
  1385. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1386. function_mode);
  1387. /* IF_MODE */
  1388. status = cx231xx_reg_mask_write(dev,
  1389. VID_BLK_I2C_ADDRESS, 32,
  1390. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  1391. /* no inv */
  1392. status = cx231xx_reg_mask_write(dev,
  1393. VID_BLK_I2C_ADDRESS, 32,
  1394. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1395. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  1396. status = cx231xx_reg_mask_write(dev,
  1397. VID_BLK_I2C_ADDRESS, 32,
  1398. AUD_IO_CTRL, 0, 31, 0x00000003);
  1399. } else if ((standard == V4L2_STD_PAL_I) |
  1400. (standard & V4L2_STD_PAL_D) |
  1401. (standard & V4L2_STD_SECAM)) {
  1402. /* C2HH setup */
  1403. /* lo if big signal */
  1404. status = cx231xx_reg_mask_write(dev,
  1405. VID_BLK_I2C_ADDRESS, 32,
  1406. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1407. /* FUNC_MODE = DIF */
  1408. status = cx231xx_reg_mask_write(dev,
  1409. VID_BLK_I2C_ADDRESS, 32,
  1410. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1411. function_mode);
  1412. /* IF_MODE */
  1413. status = cx231xx_reg_mask_write(dev,
  1414. VID_BLK_I2C_ADDRESS, 32,
  1415. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1416. /* no inv */
  1417. status = cx231xx_reg_mask_write(dev,
  1418. VID_BLK_I2C_ADDRESS, 32,
  1419. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1420. } else {
  1421. /* default PAL BG */
  1422. /* C2HH setup */
  1423. /* lo if big signal */
  1424. status = cx231xx_reg_mask_write(dev,
  1425. VID_BLK_I2C_ADDRESS, 32,
  1426. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1427. /* FUNC_MODE = DIF */
  1428. status = cx231xx_reg_mask_write(dev,
  1429. VID_BLK_I2C_ADDRESS, 32,
  1430. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1431. function_mode);
  1432. /* IF_MODE */
  1433. status = cx231xx_reg_mask_write(dev,
  1434. VID_BLK_I2C_ADDRESS, 32,
  1435. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1436. /* no inv */
  1437. status = cx231xx_reg_mask_write(dev,
  1438. VID_BLK_I2C_ADDRESS, 32,
  1439. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1440. }
  1441. }
  1442. return status;
  1443. }
  1444. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1445. {
  1446. int status = 0;
  1447. u32 dif_misc_ctrl_value = 0;
  1448. u32 func_mode = 0;
  1449. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1450. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1451. if (standard != DIF_USE_BASEBAND)
  1452. dev->norm = standard;
  1453. switch (dev->model) {
  1454. case CX231XX_BOARD_CNXT_CARRAERA:
  1455. case CX231XX_BOARD_CNXT_RDE_250:
  1456. case CX231XX_BOARD_CNXT_SHELBY:
  1457. case CX231XX_BOARD_CNXT_RDU_250:
  1458. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1459. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  1460. func_mode = 0x03;
  1461. break;
  1462. case CX231XX_BOARD_CNXT_RDE_253S:
  1463. case CX231XX_BOARD_CNXT_RDU_253S:
  1464. func_mode = 0x01;
  1465. break;
  1466. default:
  1467. func_mode = 0x01;
  1468. }
  1469. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1470. func_mode, standard);
  1471. if (standard == DIF_USE_BASEBAND) { /* base band */
  1472. /* There is a different SRC_PHASE_INC value
  1473. for baseband vs. DIF */
  1474. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1475. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1476. &dif_misc_ctrl_value);
  1477. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1478. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1479. dif_misc_ctrl_value);
  1480. } else if (standard & V4L2_STD_PAL_D) {
  1481. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1482. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1483. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1484. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1485. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1486. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1487. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1488. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1489. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1490. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1491. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1492. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1493. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1494. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1495. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1496. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1497. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1498. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1499. 0x26001700);
  1500. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1501. DIF_AGC_RF_CURRENT, 0, 31,
  1502. 0x00002660);
  1503. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1504. DIF_VIDEO_AGC_CTRL, 0, 31,
  1505. 0x72500800);
  1506. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1507. DIF_VID_AUD_OVERRIDE, 0, 31,
  1508. 0x27000100);
  1509. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1510. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1511. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1512. DIF_COMP_FLT_CTRL, 0, 31,
  1513. 0x00000000);
  1514. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1515. DIF_SRC_PHASE_INC, 0, 31,
  1516. 0x1befbf06);
  1517. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1518. DIF_SRC_GAIN_CONTROL, 0, 31,
  1519. 0x000035e8);
  1520. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1521. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1522. /* Save the Spec Inversion value */
  1523. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1524. dif_misc_ctrl_value |= 0x3a023F11;
  1525. } else if (standard & V4L2_STD_PAL_I) {
  1526. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1527. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1528. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1529. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1530. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1531. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1532. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1533. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1534. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1535. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1536. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1537. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1538. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1539. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1540. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1541. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1542. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1543. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1544. 0x26001700);
  1545. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1546. DIF_AGC_RF_CURRENT, 0, 31,
  1547. 0x00002660);
  1548. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1549. DIF_VIDEO_AGC_CTRL, 0, 31,
  1550. 0x72500800);
  1551. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1552. DIF_VID_AUD_OVERRIDE, 0, 31,
  1553. 0x27000100);
  1554. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1555. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1556. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1557. DIF_COMP_FLT_CTRL, 0, 31,
  1558. 0x00000000);
  1559. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1560. DIF_SRC_PHASE_INC, 0, 31,
  1561. 0x1befbf06);
  1562. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1563. DIF_SRC_GAIN_CONTROL, 0, 31,
  1564. 0x000035e8);
  1565. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1566. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1567. /* Save the Spec Inversion value */
  1568. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1569. dif_misc_ctrl_value |= 0x3a033F11;
  1570. } else if (standard & V4L2_STD_PAL_M) {
  1571. /* improved Low Frequency Phase Noise */
  1572. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1573. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1574. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1575. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1576. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1577. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1578. 0x26001700);
  1579. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1580. 0x00002660);
  1581. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1582. 0x72500800);
  1583. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1584. 0x27000100);
  1585. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1586. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1587. 0x009f50c1);
  1588. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1589. 0x1befbf06);
  1590. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1591. 0x000035e8);
  1592. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1593. 0x00000000);
  1594. /* Save the Spec Inversion value */
  1595. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1596. dif_misc_ctrl_value |= 0x3A0A3F10;
  1597. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1598. /* improved Low Frequency Phase Noise */
  1599. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1600. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1601. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1602. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1603. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1604. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1605. 0x26001700);
  1606. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1607. 0x00002660);
  1608. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1609. 0x72500800);
  1610. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1611. 0x27000100);
  1612. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1613. 0x012c405d);
  1614. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1615. 0x009f50c1);
  1616. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1617. 0x1befbf06);
  1618. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1619. 0x000035e8);
  1620. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1621. 0x00000000);
  1622. /* Save the Spec Inversion value */
  1623. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1624. dif_misc_ctrl_value = 0x3A093F10;
  1625. } else if (standard &
  1626. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1627. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1628. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1629. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1630. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1631. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1632. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1633. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1634. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1635. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1636. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1637. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1638. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1639. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1640. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1641. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1642. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1643. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1644. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1645. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1646. 0x26001700);
  1647. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1648. DIF_AGC_RF_CURRENT, 0, 31,
  1649. 0x00002660);
  1650. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1651. DIF_VID_AUD_OVERRIDE, 0, 31,
  1652. 0x27000100);
  1653. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1654. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1655. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1656. DIF_COMP_FLT_CTRL, 0, 31,
  1657. 0x00000000);
  1658. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1659. DIF_SRC_PHASE_INC, 0, 31,
  1660. 0x1befbf06);
  1661. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1662. DIF_SRC_GAIN_CONTROL, 0, 31,
  1663. 0x000035e8);
  1664. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1665. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1666. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1667. DIF_VIDEO_AGC_CTRL, 0, 31,
  1668. 0xf4000000);
  1669. /* Save the Spec Inversion value */
  1670. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1671. dif_misc_ctrl_value |= 0x3a023F11;
  1672. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1673. /* Is it SECAM_L1? */
  1674. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1675. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1676. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1677. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1678. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1679. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1680. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1681. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1682. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1683. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1684. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1685. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1686. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1687. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1688. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1689. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1690. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1691. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1692. 0x26001700);
  1693. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1694. DIF_AGC_RF_CURRENT, 0, 31,
  1695. 0x00002660);
  1696. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1697. DIF_VID_AUD_OVERRIDE, 0, 31,
  1698. 0x27000100);
  1699. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1700. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1701. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1702. DIF_COMP_FLT_CTRL, 0, 31,
  1703. 0x00000000);
  1704. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1705. DIF_SRC_PHASE_INC, 0, 31,
  1706. 0x1befbf06);
  1707. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1708. DIF_SRC_GAIN_CONTROL, 0, 31,
  1709. 0x000035e8);
  1710. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1711. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1712. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1713. DIF_VIDEO_AGC_CTRL, 0, 31,
  1714. 0xf2560000);
  1715. /* Save the Spec Inversion value */
  1716. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1717. dif_misc_ctrl_value |= 0x3a023F11;
  1718. } else if (standard & V4L2_STD_NTSC_M) {
  1719. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1720. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1721. /* For NTSC the centre frequency of video coming out of
  1722. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1723. spectral inversion. so for a non spectrally inverted channel
  1724. the pll freq word is 0x03420c49
  1725. */
  1726. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1727. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1728. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1729. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1730. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1731. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1732. 0x26001700);
  1733. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1734. 0x00002660);
  1735. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1736. 0x04000800);
  1737. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1738. 0x27000100);
  1739. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1740. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1741. 0x009f50c1);
  1742. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1743. 0x1befbf06);
  1744. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1745. 0x000035e8);
  1746. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1747. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1748. 0xC2262600);
  1749. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1750. /* Save the Spec Inversion value */
  1751. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1752. dif_misc_ctrl_value |= 0x3a003F10;
  1753. } else {
  1754. /* default PAL BG */
  1755. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1756. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1757. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1758. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1759. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1760. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1761. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1762. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1763. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1764. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1765. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1766. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1767. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1768. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1769. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1770. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1771. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1772. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1773. 0x26001700);
  1774. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1775. DIF_AGC_RF_CURRENT, 0, 31,
  1776. 0x00002660);
  1777. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1778. DIF_VIDEO_AGC_CTRL, 0, 31,
  1779. 0x72500800);
  1780. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1781. DIF_VID_AUD_OVERRIDE, 0, 31,
  1782. 0x27000100);
  1783. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1784. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1785. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1786. DIF_COMP_FLT_CTRL, 0, 31,
  1787. 0x00A653A8);
  1788. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1789. DIF_SRC_PHASE_INC, 0, 31,
  1790. 0x1befbf06);
  1791. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1792. DIF_SRC_GAIN_CONTROL, 0, 31,
  1793. 0x000035e8);
  1794. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1795. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1796. /* Save the Spec Inversion value */
  1797. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1798. dif_misc_ctrl_value |= 0x3a013F11;
  1799. }
  1800. /* The AGC values should be the same for all standards,
  1801. AUD_SRC_SEL[19] should always be disabled */
  1802. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1803. /* It is still possible to get Set Standard calls even when we
  1804. are in FM mode.
  1805. This is done to override the value for FM. */
  1806. if (dev->active_mode == V4L2_TUNER_RADIO)
  1807. dif_misc_ctrl_value = 0x7a080000;
  1808. /* Write the calculated value for misc ontrol register */
  1809. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1810. return status;
  1811. }
  1812. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1813. {
  1814. int status = 0;
  1815. u32 dwval;
  1816. /* Set the RF and IF k_agc values to 3 */
  1817. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1818. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1819. dwval |= 0x33000000;
  1820. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1821. return status;
  1822. }
  1823. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1824. {
  1825. int status = 0;
  1826. u32 dwval;
  1827. cx231xx_info("cx231xx_tuner_post_channel_change dev->tuner_type =0%d\n",
  1828. dev->tuner_type);
  1829. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1830. * SECAM L/B/D standards */
  1831. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1832. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1833. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1834. V4L2_STD_SECAM_D)) {
  1835. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1836. dwval &= ~FLD_DIF_IF_REF;
  1837. dwval |= 0x88000300;
  1838. } else
  1839. dwval |= 0x88000000;
  1840. } else {
  1841. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1842. dwval &= ~FLD_DIF_IF_REF;
  1843. dwval |= 0xCC000300;
  1844. } else
  1845. dwval |= 0x44000000;
  1846. }
  1847. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1848. return status;
  1849. }
  1850. /******************************************************************************
  1851. * I 2 S - B L O C K C O N T R O L functions *
  1852. ******************************************************************************/
  1853. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1854. {
  1855. int status = 0;
  1856. u32 value;
  1857. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1858. CH_PWR_CTRL1, 1, &value, 1);
  1859. /* enables clock to delta-sigma and decimation filter */
  1860. value |= 0x80;
  1861. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1862. CH_PWR_CTRL1, 1, value, 1);
  1863. /* power up all channel */
  1864. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1865. CH_PWR_CTRL2, 1, 0x00, 1);
  1866. return status;
  1867. }
  1868. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1869. enum AV_MODE avmode)
  1870. {
  1871. int status = 0;
  1872. u32 value = 0;
  1873. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1874. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1875. CH_PWR_CTRL2, 1, &value, 1);
  1876. value |= 0xfe;
  1877. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1878. CH_PWR_CTRL2, 1, value, 1);
  1879. } else {
  1880. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1881. CH_PWR_CTRL2, 1, 0x00, 1);
  1882. }
  1883. return status;
  1884. }
  1885. /* set i2s_blk for audio input types */
  1886. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1887. {
  1888. int status = 0;
  1889. switch (audio_input) {
  1890. case CX231XX_AMUX_LINE_IN:
  1891. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1892. CH_PWR_CTRL2, 1, 0x00, 1);
  1893. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1894. CH_PWR_CTRL1, 1, 0x80, 1);
  1895. break;
  1896. case CX231XX_AMUX_VIDEO:
  1897. default:
  1898. break;
  1899. }
  1900. dev->ctl_ainput = audio_input;
  1901. return status;
  1902. }
  1903. /******************************************************************************
  1904. * P O W E R C O N T R O L functions *
  1905. ******************************************************************************/
  1906. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1907. {
  1908. u8 value[4] = { 0, 0, 0, 0 };
  1909. u32 tmp = 0;
  1910. int status = 0;
  1911. if (dev->power_mode != mode)
  1912. dev->power_mode = mode;
  1913. else {
  1914. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1915. mode);
  1916. return 0;
  1917. }
  1918. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1919. 4);
  1920. if (status < 0)
  1921. return status;
  1922. tmp = *((u32 *) value);
  1923. switch (mode) {
  1924. case POLARIS_AVMODE_ENXTERNAL_AV:
  1925. tmp &= (~PWR_MODE_MASK);
  1926. tmp |= PWR_AV_EN;
  1927. value[0] = (u8) tmp;
  1928. value[1] = (u8) (tmp >> 8);
  1929. value[2] = (u8) (tmp >> 16);
  1930. value[3] = (u8) (tmp >> 24);
  1931. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1932. PWR_CTL_EN, value, 4);
  1933. msleep(PWR_SLEEP_INTERVAL);
  1934. tmp |= PWR_ISO_EN;
  1935. value[0] = (u8) tmp;
  1936. value[1] = (u8) (tmp >> 8);
  1937. value[2] = (u8) (tmp >> 16);
  1938. value[3] = (u8) (tmp >> 24);
  1939. status =
  1940. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1941. value, 4);
  1942. msleep(PWR_SLEEP_INTERVAL);
  1943. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1944. value[0] = (u8) tmp;
  1945. value[1] = (u8) (tmp >> 8);
  1946. value[2] = (u8) (tmp >> 16);
  1947. value[3] = (u8) (tmp >> 24);
  1948. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1949. PWR_CTL_EN, value, 4);
  1950. /* reset state of xceive tuner */
  1951. dev->xc_fw_load_done = 0;
  1952. break;
  1953. case POLARIS_AVMODE_ANALOGT_TV:
  1954. tmp |= PWR_DEMOD_EN;
  1955. tmp |= (I2C_DEMOD_EN);
  1956. value[0] = (u8) tmp;
  1957. value[1] = (u8) (tmp >> 8);
  1958. value[2] = (u8) (tmp >> 16);
  1959. value[3] = (u8) (tmp >> 24);
  1960. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1961. PWR_CTL_EN, value, 4);
  1962. msleep(PWR_SLEEP_INTERVAL);
  1963. if (!(tmp & PWR_TUNER_EN)) {
  1964. tmp |= (PWR_TUNER_EN);
  1965. value[0] = (u8) tmp;
  1966. value[1] = (u8) (tmp >> 8);
  1967. value[2] = (u8) (tmp >> 16);
  1968. value[3] = (u8) (tmp >> 24);
  1969. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1970. PWR_CTL_EN, value, 4);
  1971. msleep(PWR_SLEEP_INTERVAL);
  1972. }
  1973. if (!(tmp & PWR_AV_EN)) {
  1974. tmp |= PWR_AV_EN;
  1975. value[0] = (u8) tmp;
  1976. value[1] = (u8) (tmp >> 8);
  1977. value[2] = (u8) (tmp >> 16);
  1978. value[3] = (u8) (tmp >> 24);
  1979. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1980. PWR_CTL_EN, value, 4);
  1981. msleep(PWR_SLEEP_INTERVAL);
  1982. }
  1983. if (!(tmp & PWR_ISO_EN)) {
  1984. tmp |= PWR_ISO_EN;
  1985. value[0] = (u8) tmp;
  1986. value[1] = (u8) (tmp >> 8);
  1987. value[2] = (u8) (tmp >> 16);
  1988. value[3] = (u8) (tmp >> 24);
  1989. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1990. PWR_CTL_EN, value, 4);
  1991. msleep(PWR_SLEEP_INTERVAL);
  1992. }
  1993. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  1994. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  1995. value[0] = (u8) tmp;
  1996. value[1] = (u8) (tmp >> 8);
  1997. value[2] = (u8) (tmp >> 16);
  1998. value[3] = (u8) (tmp >> 24);
  1999. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2000. PWR_CTL_EN, value, 4);
  2001. msleep(PWR_SLEEP_INTERVAL);
  2002. }
  2003. if (dev->board.tuner_type != TUNER_ABSENT) {
  2004. /* Enable tuner */
  2005. cx231xx_enable_i2c_port_3(dev, true);
  2006. /* reset the Tuner */
  2007. if (dev->board.tuner_gpio)
  2008. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2009. if (dev->cx231xx_reset_analog_tuner)
  2010. dev->cx231xx_reset_analog_tuner(dev);
  2011. }
  2012. break;
  2013. case POLARIS_AVMODE_DIGITAL:
  2014. if (!(tmp & PWR_TUNER_EN)) {
  2015. tmp |= (PWR_TUNER_EN);
  2016. value[0] = (u8) tmp;
  2017. value[1] = (u8) (tmp >> 8);
  2018. value[2] = (u8) (tmp >> 16);
  2019. value[3] = (u8) (tmp >> 24);
  2020. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2021. PWR_CTL_EN, value, 4);
  2022. msleep(PWR_SLEEP_INTERVAL);
  2023. }
  2024. if (!(tmp & PWR_AV_EN)) {
  2025. tmp |= PWR_AV_EN;
  2026. value[0] = (u8) tmp;
  2027. value[1] = (u8) (tmp >> 8);
  2028. value[2] = (u8) (tmp >> 16);
  2029. value[3] = (u8) (tmp >> 24);
  2030. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2031. PWR_CTL_EN, value, 4);
  2032. msleep(PWR_SLEEP_INTERVAL);
  2033. }
  2034. if (!(tmp & PWR_ISO_EN)) {
  2035. tmp |= PWR_ISO_EN;
  2036. value[0] = (u8) tmp;
  2037. value[1] = (u8) (tmp >> 8);
  2038. value[2] = (u8) (tmp >> 16);
  2039. value[3] = (u8) (tmp >> 24);
  2040. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2041. PWR_CTL_EN, value, 4);
  2042. msleep(PWR_SLEEP_INTERVAL);
  2043. }
  2044. tmp &= (~PWR_AV_MODE);
  2045. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  2046. value[0] = (u8) tmp;
  2047. value[1] = (u8) (tmp >> 8);
  2048. value[2] = (u8) (tmp >> 16);
  2049. value[3] = (u8) (tmp >> 24);
  2050. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2051. PWR_CTL_EN, value, 4);
  2052. msleep(PWR_SLEEP_INTERVAL);
  2053. if (!(tmp & PWR_DEMOD_EN)) {
  2054. tmp |= PWR_DEMOD_EN;
  2055. value[0] = (u8) tmp;
  2056. value[1] = (u8) (tmp >> 8);
  2057. value[2] = (u8) (tmp >> 16);
  2058. value[3] = (u8) (tmp >> 24);
  2059. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2060. PWR_CTL_EN, value, 4);
  2061. msleep(PWR_SLEEP_INTERVAL);
  2062. }
  2063. if (dev->board.tuner_type != TUNER_ABSENT) {
  2064. /*
  2065. * Enable tuner
  2066. * Hauppauge Exeter seems to need to do something different!
  2067. */
  2068. if (dev->model == CX231XX_BOARD_HAUPPAUGE_EXETER)
  2069. cx231xx_enable_i2c_port_3(dev, false);
  2070. else
  2071. cx231xx_enable_i2c_port_3(dev, true);
  2072. /* reset the Tuner */
  2073. if (dev->board.tuner_gpio)
  2074. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2075. if (dev->cx231xx_reset_analog_tuner)
  2076. dev->cx231xx_reset_analog_tuner(dev);
  2077. }
  2078. break;
  2079. default:
  2080. break;
  2081. }
  2082. msleep(PWR_SLEEP_INTERVAL);
  2083. /* For power saving, only enable Pwr_resetout_n
  2084. when digital TV is selected. */
  2085. if (mode == POLARIS_AVMODE_DIGITAL) {
  2086. tmp |= PWR_RESETOUT_EN;
  2087. value[0] = (u8) tmp;
  2088. value[1] = (u8) (tmp >> 8);
  2089. value[2] = (u8) (tmp >> 16);
  2090. value[3] = (u8) (tmp >> 24);
  2091. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2092. PWR_CTL_EN, value, 4);
  2093. msleep(PWR_SLEEP_INTERVAL);
  2094. }
  2095. /* update power control for afe */
  2096. status = cx231xx_afe_update_power_control(dev, mode);
  2097. /* update power control for i2s_blk */
  2098. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  2099. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  2100. 4);
  2101. return status;
  2102. }
  2103. int cx231xx_power_suspend(struct cx231xx *dev)
  2104. {
  2105. u8 value[4] = { 0, 0, 0, 0 };
  2106. u32 tmp = 0;
  2107. int status = 0;
  2108. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  2109. value, 4);
  2110. if (status > 0)
  2111. return status;
  2112. tmp = *((u32 *) value);
  2113. tmp &= (~PWR_MODE_MASK);
  2114. value[0] = (u8) tmp;
  2115. value[1] = (u8) (tmp >> 8);
  2116. value[2] = (u8) (tmp >> 16);
  2117. value[3] = (u8) (tmp >> 24);
  2118. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  2119. value, 4);
  2120. return status;
  2121. }
  2122. /******************************************************************************
  2123. * S T R E A M C O N T R O L functions *
  2124. ******************************************************************************/
  2125. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  2126. {
  2127. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2128. u32 tmp = 0;
  2129. int status = 0;
  2130. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  2131. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  2132. value, 4);
  2133. if (status < 0)
  2134. return status;
  2135. tmp = *((u32 *) value);
  2136. tmp |= ep_mask;
  2137. value[0] = (u8) tmp;
  2138. value[1] = (u8) (tmp >> 8);
  2139. value[2] = (u8) (tmp >> 16);
  2140. value[3] = (u8) (tmp >> 24);
  2141. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2142. value, 4);
  2143. return status;
  2144. }
  2145. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  2146. {
  2147. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2148. u32 tmp = 0;
  2149. int status = 0;
  2150. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  2151. status =
  2152. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  2153. if (status < 0)
  2154. return status;
  2155. tmp = *((u32 *) value);
  2156. tmp &= (~ep_mask);
  2157. value[0] = (u8) tmp;
  2158. value[1] = (u8) (tmp >> 8);
  2159. value[2] = (u8) (tmp >> 16);
  2160. value[3] = (u8) (tmp >> 24);
  2161. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2162. value, 4);
  2163. return status;
  2164. }
  2165. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  2166. {
  2167. int status = 0;
  2168. u32 value = 0;
  2169. u8 val[4] = { 0, 0, 0, 0 };
  2170. if (dev->udev->speed == USB_SPEED_HIGH) {
  2171. switch (media_type) {
  2172. case 81: /* audio */
  2173. cx231xx_info("%s: Audio enter HANC\n", __func__);
  2174. status =
  2175. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  2176. break;
  2177. case 2: /* vbi */
  2178. cx231xx_info("%s: set vanc registers\n", __func__);
  2179. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  2180. break;
  2181. case 3: /* sliced cc */
  2182. cx231xx_info("%s: set hanc registers\n", __func__);
  2183. status =
  2184. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  2185. break;
  2186. case 0: /* video */
  2187. cx231xx_info("%s: set video registers\n", __func__);
  2188. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2189. break;
  2190. case 4: /* ts1 */
  2191. cx231xx_info("%s: set ts1 registers", __func__);
  2192. if (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) {
  2193. cx231xx_info(" MPEG\n");
  2194. value &= 0xFFFFFFFC;
  2195. value |= 0x3;
  2196. status = cx231xx_mode_register(dev, TS_MODE_REG, value);
  2197. val[0] = 0x04;
  2198. val[1] = 0xA3;
  2199. val[2] = 0x3B;
  2200. val[3] = 0x00;
  2201. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2202. TS1_CFG_REG, val, 4);
  2203. val[0] = 0x00;
  2204. val[1] = 0x08;
  2205. val[2] = 0x00;
  2206. val[3] = 0x08;
  2207. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2208. TS1_LENGTH_REG, val, 4);
  2209. } else {
  2210. cx231xx_info(" BDA\n");
  2211. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2212. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x010);
  2213. }
  2214. break;
  2215. case 6: /* ts1 parallel mode */
  2216. cx231xx_info("%s: set ts1 parrallel mode registers\n",
  2217. __func__);
  2218. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2219. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  2220. break;
  2221. }
  2222. } else {
  2223. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2224. }
  2225. return status;
  2226. }
  2227. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  2228. {
  2229. int rc = -1;
  2230. u32 ep_mask = -1;
  2231. struct pcb_config *pcb_config;
  2232. /* get EP for media type */
  2233. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  2234. if (pcb_config->config_num == 1) {
  2235. switch (media_type) {
  2236. case 0: /* Video */
  2237. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2238. break;
  2239. case 1: /* Audio */
  2240. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2241. break;
  2242. case 2: /* Vbi */
  2243. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2244. break;
  2245. case 3: /* Sliced_cc */
  2246. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2247. break;
  2248. case 4: /* ts1 */
  2249. case 6: /* ts1 parallel mode */
  2250. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2251. break;
  2252. case 5: /* ts2 */
  2253. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2254. break;
  2255. }
  2256. } else if (pcb_config->config_num > 1) {
  2257. switch (media_type) {
  2258. case 0: /* Video */
  2259. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2260. break;
  2261. case 1: /* Audio */
  2262. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2263. break;
  2264. case 2: /* Vbi */
  2265. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2266. break;
  2267. case 3: /* Sliced_cc */
  2268. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2269. break;
  2270. case 4: /* ts1 */
  2271. case 6: /* ts1 parallel mode */
  2272. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2273. break;
  2274. case 5: /* ts2 */
  2275. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2276. break;
  2277. }
  2278. }
  2279. if (start) {
  2280. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  2281. if (rc < 0)
  2282. return rc;
  2283. /* enable video capture */
  2284. if (ep_mask > 0)
  2285. rc = cx231xx_start_stream(dev, ep_mask);
  2286. } else {
  2287. /* disable video capture */
  2288. if (ep_mask > 0)
  2289. rc = cx231xx_stop_stream(dev, ep_mask);
  2290. }
  2291. if (dev->mode == CX231XX_ANALOG_MODE)
  2292. ;/* do any in Analog mode */
  2293. else
  2294. ;/* do any in digital mode */
  2295. return rc;
  2296. }
  2297. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  2298. /*****************************************************************************
  2299. * G P I O B I T control functions *
  2300. ******************************************************************************/
  2301. int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2302. {
  2303. int status = 0;
  2304. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
  2305. return status;
  2306. }
  2307. int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2308. {
  2309. int status = 0;
  2310. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
  2311. return status;
  2312. }
  2313. /*
  2314. * cx231xx_set_gpio_direction
  2315. * Sets the direction of the GPIO pin to input or output
  2316. *
  2317. * Parameters :
  2318. * pin_number : The GPIO Pin number to program the direction for
  2319. * from 0 to 31
  2320. * pin_value : The Direction of the GPIO Pin under reference.
  2321. * 0 = Input direction
  2322. * 1 = Output direction
  2323. */
  2324. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  2325. int pin_number, int pin_value)
  2326. {
  2327. int status = 0;
  2328. u32 value = 0;
  2329. /* Check for valid pin_number - if 32 , bail out */
  2330. if (pin_number >= 32)
  2331. return -EINVAL;
  2332. /* input */
  2333. if (pin_value == 0)
  2334. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  2335. else
  2336. value = dev->gpio_dir | (1 << pin_number);
  2337. status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
  2338. /* cache the value for future */
  2339. dev->gpio_dir = value;
  2340. return status;
  2341. }
  2342. /*
  2343. * cx231xx_set_gpio_value
  2344. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  2345. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  2346. *
  2347. * Parameters :
  2348. * pin_number : The GPIO Pin number to program the direction for
  2349. * pin_value : The value of the GPIO Pin under reference.
  2350. * 0 = set it to 0
  2351. * 1 = set it to 1
  2352. */
  2353. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  2354. {
  2355. int status = 0;
  2356. u32 value = 0;
  2357. /* Check for valid pin_number - if 0xFF , bail out */
  2358. if (pin_number >= 32)
  2359. return -EINVAL;
  2360. /* first do a sanity check - if the Pin is not output, make it output */
  2361. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  2362. /* It was in input mode */
  2363. value = dev->gpio_dir | (1 << pin_number);
  2364. dev->gpio_dir = value;
  2365. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2366. (u8 *) &dev->gpio_val);
  2367. value = 0;
  2368. }
  2369. if (pin_value == 0)
  2370. value = dev->gpio_val & (~(1 << pin_number));
  2371. else
  2372. value = dev->gpio_val | (1 << pin_number);
  2373. /* store the value */
  2374. dev->gpio_val = value;
  2375. /* toggle bit0 of GP_IO */
  2376. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2377. return status;
  2378. }
  2379. /*****************************************************************************
  2380. * G P I O I2C related functions *
  2381. ******************************************************************************/
  2382. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  2383. {
  2384. int status = 0;
  2385. /* set SCL to output 1 ; set SDA to output 1 */
  2386. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2387. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2388. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2389. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2390. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2391. if (status < 0)
  2392. return -EINVAL;
  2393. /* set SCL to output 1; set SDA to output 0 */
  2394. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2395. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2396. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2397. if (status < 0)
  2398. return -EINVAL;
  2399. /* set SCL to output 0; set SDA to output 0 */
  2400. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2401. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2402. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2403. if (status < 0)
  2404. return -EINVAL;
  2405. return status;
  2406. }
  2407. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  2408. {
  2409. int status = 0;
  2410. /* set SCL to output 0; set SDA to output 0 */
  2411. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2412. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2413. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2414. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2415. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2416. if (status < 0)
  2417. return -EINVAL;
  2418. /* set SCL to output 1; set SDA to output 0 */
  2419. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2420. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2421. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2422. if (status < 0)
  2423. return -EINVAL;
  2424. /* set SCL to input ,release SCL cable control
  2425. set SDA to input ,release SDA cable control */
  2426. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2427. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2428. status =
  2429. cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2430. if (status < 0)
  2431. return -EINVAL;
  2432. return status;
  2433. }
  2434. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  2435. {
  2436. int status = 0;
  2437. u8 i;
  2438. /* set SCL to output ; set SDA to output */
  2439. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2440. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2441. for (i = 0; i < 8; i++) {
  2442. if (((data << i) & 0x80) == 0) {
  2443. /* set SCL to output 0; set SDA to output 0 */
  2444. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2445. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2446. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2447. (u8 *)&dev->gpio_val);
  2448. /* set SCL to output 1; set SDA to output 0 */
  2449. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2450. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2451. (u8 *)&dev->gpio_val);
  2452. /* set SCL to output 0; set SDA to output 0 */
  2453. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2454. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2455. (u8 *)&dev->gpio_val);
  2456. } else {
  2457. /* set SCL to output 0; set SDA to output 1 */
  2458. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2459. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2460. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2461. (u8 *)&dev->gpio_val);
  2462. /* set SCL to output 1; set SDA to output 1 */
  2463. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2464. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2465. (u8 *)&dev->gpio_val);
  2466. /* set SCL to output 0; set SDA to output 1 */
  2467. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2468. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2469. (u8 *)&dev->gpio_val);
  2470. }
  2471. }
  2472. return status;
  2473. }
  2474. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 *buf)
  2475. {
  2476. u8 value = 0;
  2477. int status = 0;
  2478. u32 gpio_logic_value = 0;
  2479. u8 i;
  2480. /* read byte */
  2481. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2482. /* set SCL to output 0; set SDA to input */
  2483. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2484. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2485. (u8 *)&dev->gpio_val);
  2486. /* set SCL to output 1; set SDA to input */
  2487. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2488. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2489. (u8 *)&dev->gpio_val);
  2490. /* get SDA data bit */
  2491. gpio_logic_value = dev->gpio_val;
  2492. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2493. (u8 *)&dev->gpio_val);
  2494. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2495. value |= (1 << (8 - i - 1));
  2496. dev->gpio_val = gpio_logic_value;
  2497. }
  2498. /* set SCL to output 0,finish the read latest SCL signal.
  2499. !!!set SDA to input, never to modify SDA direction at
  2500. the same times */
  2501. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2502. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2503. /* store the value */
  2504. *buf = value & 0xff;
  2505. return status;
  2506. }
  2507. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2508. {
  2509. int status = 0;
  2510. u32 gpio_logic_value = 0;
  2511. int nCnt = 10;
  2512. int nInit = nCnt;
  2513. /* clock stretch; set SCL to input; set SDA to input;
  2514. get SCL value till SCL = 1 */
  2515. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2516. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2517. gpio_logic_value = dev->gpio_val;
  2518. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2519. do {
  2520. msleep(2);
  2521. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2522. (u8 *)&dev->gpio_val);
  2523. nCnt--;
  2524. } while (((dev->gpio_val &
  2525. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2526. (nCnt > 0));
  2527. if (nCnt == 0)
  2528. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2529. nInit * 10);
  2530. /*
  2531. * readAck
  2532. * through clock stretch, slave has given a SCL signal,
  2533. * so the SDA data can be directly read.
  2534. */
  2535. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2536. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2537. dev->gpio_val = gpio_logic_value;
  2538. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2539. status = 0;
  2540. } else {
  2541. dev->gpio_val = gpio_logic_value;
  2542. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2543. }
  2544. /* read SDA end, set the SCL to output 0, after this operation,
  2545. SDA direction can be changed. */
  2546. dev->gpio_val = gpio_logic_value;
  2547. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2548. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2549. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2550. return status;
  2551. }
  2552. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2553. {
  2554. int status = 0;
  2555. /* set SDA to ouput */
  2556. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2557. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2558. /* set SCL = 0 (output); set SDA = 0 (output) */
  2559. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2560. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2561. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2562. /* set SCL = 1 (output); set SDA = 0 (output) */
  2563. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2564. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2565. /* set SCL = 0 (output); set SDA = 0 (output) */
  2566. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2567. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2568. /* set SDA to input,and then the slave will read data from SDA. */
  2569. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2570. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2571. return status;
  2572. }
  2573. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2574. {
  2575. int status = 0;
  2576. /* set scl to output ; set sda to input */
  2577. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2578. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2579. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2580. /* set scl to output 0; set sda to input */
  2581. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2582. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2583. /* set scl to output 1; set sda to input */
  2584. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2585. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2586. return status;
  2587. }
  2588. /*****************************************************************************
  2589. * G P I O I2C related functions *
  2590. ******************************************************************************/
  2591. /* cx231xx_gpio_i2c_read
  2592. * Function to read data from gpio based I2C interface
  2593. */
  2594. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2595. {
  2596. int status = 0;
  2597. int i = 0;
  2598. /* get the lock */
  2599. mutex_lock(&dev->gpio_i2c_lock);
  2600. /* start */
  2601. status = cx231xx_gpio_i2c_start(dev);
  2602. /* write dev_addr */
  2603. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2604. /* readAck */
  2605. status = cx231xx_gpio_i2c_read_ack(dev);
  2606. /* read data */
  2607. for (i = 0; i < len; i++) {
  2608. /* read data */
  2609. buf[i] = 0;
  2610. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2611. if ((i + 1) != len) {
  2612. /* only do write ack if we more length */
  2613. status = cx231xx_gpio_i2c_write_ack(dev);
  2614. }
  2615. }
  2616. /* write NAK - inform reads are complete */
  2617. status = cx231xx_gpio_i2c_write_nak(dev);
  2618. /* write end */
  2619. status = cx231xx_gpio_i2c_end(dev);
  2620. /* release the lock */
  2621. mutex_unlock(&dev->gpio_i2c_lock);
  2622. return status;
  2623. }
  2624. /* cx231xx_gpio_i2c_write
  2625. * Function to write data to gpio based I2C interface
  2626. */
  2627. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2628. {
  2629. int status = 0;
  2630. int i = 0;
  2631. /* get the lock */
  2632. mutex_lock(&dev->gpio_i2c_lock);
  2633. /* start */
  2634. status = cx231xx_gpio_i2c_start(dev);
  2635. /* write dev_addr */
  2636. status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2637. /* read Ack */
  2638. status = cx231xx_gpio_i2c_read_ack(dev);
  2639. for (i = 0; i < len; i++) {
  2640. /* Write data */
  2641. status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2642. /* read Ack */
  2643. status = cx231xx_gpio_i2c_read_ack(dev);
  2644. }
  2645. /* write End */
  2646. status = cx231xx_gpio_i2c_end(dev);
  2647. /* release the lock */
  2648. mutex_unlock(&dev->gpio_i2c_lock);
  2649. return 0;
  2650. }