mpc52xx.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * Prototypes, etc. for the Freescale MPC52xx embedded cpu chips
  3. * May need to be cleaned as the port goes on ...
  4. *
  5. * Copyright (C) 2004-2005 Sylvain Munaut <tnt@246tNt.com>
  6. * Copyright (C) 2003 MontaVista, Software, Inc.
  7. *
  8. * This file is licensed under the terms of the GNU General Public License
  9. * version 2. This program is licensed "as is" without any warranty of any
  10. * kind, whether express or implied.
  11. */
  12. #ifndef __ASM_POWERPC_MPC52xx_H__
  13. #define __ASM_POWERPC_MPC52xx_H__
  14. #ifndef __ASSEMBLY__
  15. #include <asm/types.h>
  16. #include <asm/prom.h>
  17. #endif /* __ASSEMBLY__ */
  18. /* ======================================================================== */
  19. /* HW IRQ mapping */
  20. /* ======================================================================== */
  21. #define MPC52xx_IRQ_L1_CRIT (0)
  22. #define MPC52xx_IRQ_L1_MAIN (1)
  23. #define MPC52xx_IRQ_L1_PERP (2)
  24. #define MPC52xx_IRQ_L1_SDMA (3)
  25. #define MPC52xx_IRQ_L1_OFFSET (6)
  26. #define MPC52xx_IRQ_L1_MASK (0xc0)
  27. #define MPC52xx_IRQ_L2_OFFSET (0)
  28. #define MPC52xx_IRQ_L2_MASK (0x3f)
  29. #define MPC52xx_IRQ_HIGHTESTHWIRQ (0xd0)
  30. /* ======================================================================== */
  31. /* Structures mapping of some unit register set */
  32. /* ======================================================================== */
  33. #ifndef __ASSEMBLY__
  34. /* Interrupt controller Register set */
  35. struct mpc52xx_intr {
  36. u32 per_mask; /* INTR + 0x00 */
  37. u32 per_pri1; /* INTR + 0x04 */
  38. u32 per_pri2; /* INTR + 0x08 */
  39. u32 per_pri3; /* INTR + 0x0c */
  40. u32 ctrl; /* INTR + 0x10 */
  41. u32 main_mask; /* INTR + 0x14 */
  42. u32 main_pri1; /* INTR + 0x18 */
  43. u32 main_pri2; /* INTR + 0x1c */
  44. u32 reserved1; /* INTR + 0x20 */
  45. u32 enc_status; /* INTR + 0x24 */
  46. u32 crit_status; /* INTR + 0x28 */
  47. u32 main_status; /* INTR + 0x2c */
  48. u32 per_status; /* INTR + 0x30 */
  49. u32 reserved2; /* INTR + 0x34 */
  50. u32 per_error; /* INTR + 0x38 */
  51. };
  52. /* Memory Mapping Control */
  53. struct mpc52xx_mmap_ctl {
  54. u32 mbar; /* MMAP_CTRL + 0x00 */
  55. u32 cs0_start; /* MMAP_CTRL + 0x04 */
  56. u32 cs0_stop; /* MMAP_CTRL + 0x08 */
  57. u32 cs1_start; /* MMAP_CTRL + 0x0c */
  58. u32 cs1_stop; /* MMAP_CTRL + 0x10 */
  59. u32 cs2_start; /* MMAP_CTRL + 0x14 */
  60. u32 cs2_stop; /* MMAP_CTRL + 0x18 */
  61. u32 cs3_start; /* MMAP_CTRL + 0x1c */
  62. u32 cs3_stop; /* MMAP_CTRL + 0x20 */
  63. u32 cs4_start; /* MMAP_CTRL + 0x24 */
  64. u32 cs4_stop; /* MMAP_CTRL + 0x28 */
  65. u32 cs5_start; /* MMAP_CTRL + 0x2c */
  66. u32 cs5_stop; /* MMAP_CTRL + 0x30 */
  67. u32 sdram0; /* MMAP_CTRL + 0x34 */
  68. u32 sdram1; /* MMAP_CTRL + 0X38 */
  69. u32 reserved[4]; /* MMAP_CTRL + 0x3c .. 0x48 */
  70. u32 boot_start; /* MMAP_CTRL + 0x4c */
  71. u32 boot_stop; /* MMAP_CTRL + 0x50 */
  72. u32 ipbi_ws_ctrl; /* MMAP_CTRL + 0x54 */
  73. u32 cs6_start; /* MMAP_CTRL + 0x58 */
  74. u32 cs6_stop; /* MMAP_CTRL + 0x5c */
  75. u32 cs7_start; /* MMAP_CTRL + 0x60 */
  76. u32 cs7_stop; /* MMAP_CTRL + 0x64 */
  77. };
  78. /* SDRAM control */
  79. struct mpc52xx_sdram {
  80. u32 mode; /* SDRAM + 0x00 */
  81. u32 ctrl; /* SDRAM + 0x04 */
  82. u32 config1; /* SDRAM + 0x08 */
  83. u32 config2; /* SDRAM + 0x0c */
  84. };
  85. /* SDMA */
  86. struct mpc52xx_sdma {
  87. u32 taskBar; /* SDMA + 0x00 */
  88. u32 currentPointer; /* SDMA + 0x04 */
  89. u32 endPointer; /* SDMA + 0x08 */
  90. u32 variablePointer; /* SDMA + 0x0c */
  91. u8 IntVect1; /* SDMA + 0x10 */
  92. u8 IntVect2; /* SDMA + 0x11 */
  93. u16 PtdCntrl; /* SDMA + 0x12 */
  94. u32 IntPend; /* SDMA + 0x14 */
  95. u32 IntMask; /* SDMA + 0x18 */
  96. u16 tcr[16]; /* SDMA + 0x1c .. 0x3a */
  97. u8 ipr[32]; /* SDMA + 0x3c .. 0x5b */
  98. u32 cReqSelect; /* SDMA + 0x5c */
  99. u32 task_size0; /* SDMA + 0x60 */
  100. u32 task_size1; /* SDMA + 0x64 */
  101. u32 MDEDebug; /* SDMA + 0x68 */
  102. u32 ADSDebug; /* SDMA + 0x6c */
  103. u32 Value1; /* SDMA + 0x70 */
  104. u32 Value2; /* SDMA + 0x74 */
  105. u32 Control; /* SDMA + 0x78 */
  106. u32 Status; /* SDMA + 0x7c */
  107. u32 PTDDebug; /* SDMA + 0x80 */
  108. };
  109. /* GPT */
  110. struct mpc52xx_gpt {
  111. u32 mode; /* GPTx + 0x00 */
  112. u32 count; /* GPTx + 0x04 */
  113. u32 pwm; /* GPTx + 0x08 */
  114. u32 status; /* GPTx + 0X0c */
  115. };
  116. /* GPIO */
  117. struct mpc52xx_gpio {
  118. u32 port_config; /* GPIO + 0x00 */
  119. u32 simple_gpioe; /* GPIO + 0x04 */
  120. u32 simple_ode; /* GPIO + 0x08 */
  121. u32 simple_ddr; /* GPIO + 0x0c */
  122. u32 simple_dvo; /* GPIO + 0x10 */
  123. u32 simple_ival; /* GPIO + 0x14 */
  124. u8 outo_gpioe; /* GPIO + 0x18 */
  125. u8 reserved1[3]; /* GPIO + 0x19 */
  126. u8 outo_dvo; /* GPIO + 0x1c */
  127. u8 reserved2[3]; /* GPIO + 0x1d */
  128. u8 sint_gpioe; /* GPIO + 0x20 */
  129. u8 reserved3[3]; /* GPIO + 0x21 */
  130. u8 sint_ode; /* GPIO + 0x24 */
  131. u8 reserved4[3]; /* GPIO + 0x25 */
  132. u8 sint_ddr; /* GPIO + 0x28 */
  133. u8 reserved5[3]; /* GPIO + 0x29 */
  134. u8 sint_dvo; /* GPIO + 0x2c */
  135. u8 reserved6[3]; /* GPIO + 0x2d */
  136. u8 sint_inten; /* GPIO + 0x30 */
  137. u8 reserved7[3]; /* GPIO + 0x31 */
  138. u16 sint_itype; /* GPIO + 0x34 */
  139. u16 reserved8; /* GPIO + 0x36 */
  140. u8 gpio_control; /* GPIO + 0x38 */
  141. u8 reserved9[3]; /* GPIO + 0x39 */
  142. u8 sint_istat; /* GPIO + 0x3c */
  143. u8 sint_ival; /* GPIO + 0x3d */
  144. u8 bus_errs; /* GPIO + 0x3e */
  145. u8 reserved10; /* GPIO + 0x3f */
  146. };
  147. #define MPC52xx_GPIO_PSC_CONFIG_UART_WITHOUT_CD 4
  148. #define MPC52xx_GPIO_PSC_CONFIG_UART_WITH_CD 5
  149. #define MPC52xx_GPIO_PCI_DIS (1<<15)
  150. /* GPIO with WakeUp*/
  151. struct mpc52xx_gpio_wkup {
  152. u8 wkup_gpioe; /* GPIO_WKUP + 0x00 */
  153. u8 reserved1[3]; /* GPIO_WKUP + 0x03 */
  154. u8 wkup_ode; /* GPIO_WKUP + 0x04 */
  155. u8 reserved2[3]; /* GPIO_WKUP + 0x05 */
  156. u8 wkup_ddr; /* GPIO_WKUP + 0x08 */
  157. u8 reserved3[3]; /* GPIO_WKUP + 0x09 */
  158. u8 wkup_dvo; /* GPIO_WKUP + 0x0C */
  159. u8 reserved4[3]; /* GPIO_WKUP + 0x0D */
  160. u8 wkup_inten; /* GPIO_WKUP + 0x10 */
  161. u8 reserved5[3]; /* GPIO_WKUP + 0x11 */
  162. u8 wkup_iinten; /* GPIO_WKUP + 0x14 */
  163. u8 reserved6[3]; /* GPIO_WKUP + 0x15 */
  164. u16 wkup_itype; /* GPIO_WKUP + 0x18 */
  165. u8 reserved7[2]; /* GPIO_WKUP + 0x1A */
  166. u8 wkup_maste; /* GPIO_WKUP + 0x1C */
  167. u8 reserved8[3]; /* GPIO_WKUP + 0x1D */
  168. u8 wkup_ival; /* GPIO_WKUP + 0x20 */
  169. u8 reserved9[3]; /* GPIO_WKUP + 0x21 */
  170. u8 wkup_istat; /* GPIO_WKUP + 0x24 */
  171. u8 reserved10[3]; /* GPIO_WKUP + 0x25 */
  172. };
  173. /* XLB Bus control */
  174. struct mpc52xx_xlb {
  175. u8 reserved[0x40];
  176. u32 config; /* XLB + 0x40 */
  177. u32 version; /* XLB + 0x44 */
  178. u32 status; /* XLB + 0x48 */
  179. u32 int_enable; /* XLB + 0x4c */
  180. u32 addr_capture; /* XLB + 0x50 */
  181. u32 bus_sig_capture; /* XLB + 0x54 */
  182. u32 addr_timeout; /* XLB + 0x58 */
  183. u32 data_timeout; /* XLB + 0x5c */
  184. u32 bus_act_timeout; /* XLB + 0x60 */
  185. u32 master_pri_enable; /* XLB + 0x64 */
  186. u32 master_priority; /* XLB + 0x68 */
  187. u32 base_address; /* XLB + 0x6c */
  188. u32 snoop_window; /* XLB + 0x70 */
  189. };
  190. #define MPC52xx_XLB_CFG_PLDIS (1 << 31)
  191. #define MPC52xx_XLB_CFG_SNOOP (1 << 15)
  192. /* Clock Distribution control */
  193. struct mpc52xx_cdm {
  194. u32 jtag_id; /* CDM + 0x00 reg0 read only */
  195. u32 rstcfg; /* CDM + 0x04 reg1 read only */
  196. u32 breadcrumb; /* CDM + 0x08 reg2 */
  197. u8 mem_clk_sel; /* CDM + 0x0c reg3 byte0 */
  198. u8 xlb_clk_sel; /* CDM + 0x0d reg3 byte1 read only */
  199. u8 ipb_clk_sel; /* CDM + 0x0e reg3 byte2 */
  200. u8 pci_clk_sel; /* CDM + 0x0f reg3 byte3 */
  201. u8 ext_48mhz_en; /* CDM + 0x10 reg4 byte0 */
  202. u8 fd_enable; /* CDM + 0x11 reg4 byte1 */
  203. u16 fd_counters; /* CDM + 0x12 reg4 byte2,3 */
  204. u32 clk_enables; /* CDM + 0x14 reg5 */
  205. u8 osc_disable; /* CDM + 0x18 reg6 byte0 */
  206. u8 reserved0[3]; /* CDM + 0x19 reg6 byte1,2,3 */
  207. u8 ccs_sleep_enable; /* CDM + 0x1c reg7 byte0 */
  208. u8 osc_sleep_enable; /* CDM + 0x1d reg7 byte1 */
  209. u8 reserved1; /* CDM + 0x1e reg7 byte2 */
  210. u8 ccs_qreq_test; /* CDM + 0x1f reg7 byte3 */
  211. u8 soft_reset; /* CDM + 0x20 u8 byte0 */
  212. u8 no_ckstp; /* CDM + 0x21 u8 byte0 */
  213. u8 reserved2[2]; /* CDM + 0x22 u8 byte1,2,3 */
  214. u8 pll_lock; /* CDM + 0x24 reg9 byte0 */
  215. u8 pll_looselock; /* CDM + 0x25 reg9 byte1 */
  216. u8 pll_sm_lockwin; /* CDM + 0x26 reg9 byte2 */
  217. u8 reserved3; /* CDM + 0x27 reg9 byte3 */
  218. u16 reserved4; /* CDM + 0x28 reg10 byte0,1 */
  219. u16 mclken_div_psc1; /* CDM + 0x2a reg10 byte2,3 */
  220. u16 reserved5; /* CDM + 0x2c reg11 byte0,1 */
  221. u16 mclken_div_psc2; /* CDM + 0x2e reg11 byte2,3 */
  222. u16 reserved6; /* CDM + 0x30 reg12 byte0,1 */
  223. u16 mclken_div_psc3; /* CDM + 0x32 reg12 byte2,3 */
  224. u16 reserved7; /* CDM + 0x34 reg13 byte0,1 */
  225. u16 mclken_div_psc6; /* CDM + 0x36 reg13 byte2,3 */
  226. };
  227. #endif /* __ASSEMBLY__ */
  228. /* ========================================================================= */
  229. /* Prototypes for MPC52xx sysdev */
  230. /* ========================================================================= */
  231. #ifndef __ASSEMBLY__
  232. extern void mpc52xx_init_irq(void);
  233. extern unsigned int mpc52xx_get_irq(void);
  234. #endif /* __ASSEMBLY__ */
  235. #endif /* __ASM_POWERPC_MPC52xx_H__ */