fsi.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/list.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/io.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/initval.h>
  24. #include <sound/soc.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/sh_fsi.h>
  27. #include <asm/atomic.h>
  28. #define DO_FMT 0x0000
  29. #define DOFF_CTL 0x0004
  30. #define DOFF_ST 0x0008
  31. #define DI_FMT 0x000C
  32. #define DIFF_CTL 0x0010
  33. #define DIFF_ST 0x0014
  34. #define CKG1 0x0018
  35. #define CKG2 0x001C
  36. #define DIDT 0x0020
  37. #define DODT 0x0024
  38. #define MUTE_ST 0x0028
  39. #define REG_END MUTE_ST
  40. #define INT_ST 0x0200
  41. #define IEMSK 0x0204
  42. #define IMSK 0x0208
  43. #define MUTE 0x020C
  44. #define CLK_RST 0x0210
  45. #define SOFT_RST 0x0214
  46. #define MREG_START INT_ST
  47. #define MREG_END SOFT_RST
  48. /* DO_FMT */
  49. /* DI_FMT */
  50. #define CR_FMT(param) ((param) << 4)
  51. # define CR_MONO 0x0
  52. # define CR_MONO_D 0x1
  53. # define CR_PCM 0x2
  54. # define CR_I2S 0x3
  55. # define CR_TDM 0x4
  56. # define CR_TDM_D 0x5
  57. /* DOFF_CTL */
  58. /* DIFF_CTL */
  59. #define IRQ_HALF 0x00100000
  60. #define FIFO_CLR 0x00000001
  61. /* DOFF_ST */
  62. #define ERR_OVER 0x00000010
  63. #define ERR_UNDER 0x00000001
  64. #define ST_ERR (ERR_OVER | ERR_UNDER)
  65. /* CLK_RST */
  66. #define B_CLK 0x00000010
  67. #define A_CLK 0x00000001
  68. /* INT_ST */
  69. #define INT_B_IN (1 << 12)
  70. #define INT_B_OUT (1 << 8)
  71. #define INT_A_IN (1 << 4)
  72. #define INT_A_OUT (1 << 0)
  73. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  74. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  75. /************************************************************************
  76. struct
  77. ************************************************************************/
  78. struct fsi_priv {
  79. void __iomem *base;
  80. struct snd_pcm_substream *substream;
  81. struct fsi_master *master;
  82. int fifo_max;
  83. int chan;
  84. int byte_offset;
  85. int period_len;
  86. int buffer_len;
  87. int periods;
  88. };
  89. struct fsi_master {
  90. void __iomem *base;
  91. int irq;
  92. struct fsi_priv fsia;
  93. struct fsi_priv fsib;
  94. struct sh_fsi_platform_info *info;
  95. spinlock_t lock;
  96. };
  97. /************************************************************************
  98. basic read write function
  99. ************************************************************************/
  100. static void __fsi_reg_write(u32 reg, u32 data)
  101. {
  102. /* valid data area is 24bit */
  103. data &= 0x00ffffff;
  104. __raw_writel(data, reg);
  105. }
  106. static u32 __fsi_reg_read(u32 reg)
  107. {
  108. return __raw_readl(reg);
  109. }
  110. static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
  111. {
  112. u32 val = __fsi_reg_read(reg);
  113. val &= ~mask;
  114. val |= data & mask;
  115. __fsi_reg_write(reg, val);
  116. }
  117. static void fsi_reg_write(struct fsi_priv *fsi, u32 reg, u32 data)
  118. {
  119. if (reg > REG_END)
  120. return;
  121. __fsi_reg_write((u32)(fsi->base + reg), data);
  122. }
  123. static u32 fsi_reg_read(struct fsi_priv *fsi, u32 reg)
  124. {
  125. if (reg > REG_END)
  126. return 0;
  127. return __fsi_reg_read((u32)(fsi->base + reg));
  128. }
  129. static void fsi_reg_mask_set(struct fsi_priv *fsi, u32 reg, u32 mask, u32 data)
  130. {
  131. if (reg > REG_END)
  132. return;
  133. __fsi_reg_mask_set((u32)(fsi->base + reg), mask, data);
  134. }
  135. static void fsi_master_write(struct fsi_master *master, u32 reg, u32 data)
  136. {
  137. unsigned long flags;
  138. if ((reg < MREG_START) ||
  139. (reg > MREG_END))
  140. return;
  141. spin_lock_irqsave(&master->lock, flags);
  142. __fsi_reg_write((u32)(master->base + reg), data);
  143. spin_unlock_irqrestore(&master->lock, flags);
  144. }
  145. static u32 fsi_master_read(struct fsi_master *master, u32 reg)
  146. {
  147. u32 ret;
  148. unsigned long flags;
  149. if ((reg < MREG_START) ||
  150. (reg > MREG_END))
  151. return 0;
  152. spin_lock_irqsave(&master->lock, flags);
  153. ret = __fsi_reg_read((u32)(master->base + reg));
  154. spin_unlock_irqrestore(&master->lock, flags);
  155. return ret;
  156. }
  157. static void fsi_master_mask_set(struct fsi_master *master,
  158. u32 reg, u32 mask, u32 data)
  159. {
  160. unsigned long flags;
  161. if ((reg < MREG_START) ||
  162. (reg > MREG_END))
  163. return;
  164. spin_lock_irqsave(&master->lock, flags);
  165. __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
  166. spin_unlock_irqrestore(&master->lock, flags);
  167. }
  168. /************************************************************************
  169. basic function
  170. ************************************************************************/
  171. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  172. {
  173. return fsi->master;
  174. }
  175. static int fsi_is_port_a(struct fsi_priv *fsi)
  176. {
  177. return fsi->master->base == fsi->base;
  178. }
  179. static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
  180. {
  181. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  182. struct snd_soc_dai_link *machine = rtd->dai;
  183. return machine->cpu_dai;
  184. }
  185. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  186. {
  187. struct snd_soc_dai *dai = fsi_get_dai(substream);
  188. return dai->private_data;
  189. }
  190. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  191. {
  192. int is_porta = fsi_is_port_a(fsi);
  193. struct fsi_master *master = fsi_get_master(fsi);
  194. return is_porta ? master->info->porta_flags :
  195. master->info->portb_flags;
  196. }
  197. static int fsi_is_master_mode(struct fsi_priv *fsi, int is_play)
  198. {
  199. u32 mode;
  200. u32 flags = fsi_get_info_flags(fsi);
  201. mode = is_play ? SH_FSI_OUT_SLAVE_MODE : SH_FSI_IN_SLAVE_MODE;
  202. /* return
  203. * 1 : master mode
  204. * 0 : slave mode
  205. */
  206. return (mode & flags) != mode;
  207. }
  208. static u32 fsi_port_ab_io_bit(struct fsi_priv *fsi, int is_play)
  209. {
  210. int is_porta = fsi_is_port_a(fsi);
  211. u32 data;
  212. if (is_porta)
  213. data = is_play ? (1 << 0) : (1 << 4);
  214. else
  215. data = is_play ? (1 << 8) : (1 << 12);
  216. return data;
  217. }
  218. static void fsi_stream_push(struct fsi_priv *fsi,
  219. struct snd_pcm_substream *substream,
  220. u32 buffer_len,
  221. u32 period_len)
  222. {
  223. fsi->substream = substream;
  224. fsi->buffer_len = buffer_len;
  225. fsi->period_len = period_len;
  226. fsi->byte_offset = 0;
  227. fsi->periods = 0;
  228. }
  229. static void fsi_stream_pop(struct fsi_priv *fsi)
  230. {
  231. fsi->substream = NULL;
  232. fsi->buffer_len = 0;
  233. fsi->period_len = 0;
  234. fsi->byte_offset = 0;
  235. fsi->periods = 0;
  236. }
  237. static int fsi_get_fifo_residue(struct fsi_priv *fsi, int is_play)
  238. {
  239. u32 status;
  240. u32 reg = is_play ? DOFF_ST : DIFF_ST;
  241. int residue;
  242. status = fsi_reg_read(fsi, reg);
  243. residue = 0x1ff & (status >> 8);
  244. residue *= fsi->chan;
  245. return residue;
  246. }
  247. /************************************************************************
  248. ctrl function
  249. ************************************************************************/
  250. static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
  251. {
  252. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  253. struct fsi_master *master = fsi_get_master(fsi);
  254. fsi_master_mask_set(master, IMSK, data, data);
  255. fsi_master_mask_set(master, IEMSK, data, data);
  256. }
  257. static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
  258. {
  259. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  260. struct fsi_master *master = fsi_get_master(fsi);
  261. fsi_master_mask_set(master, IMSK, data, 0);
  262. fsi_master_mask_set(master, IEMSK, data, 0);
  263. }
  264. static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
  265. {
  266. u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
  267. struct fsi_master *master = fsi_get_master(fsi);
  268. if (enable)
  269. fsi_master_mask_set(master, CLK_RST, val, val);
  270. else
  271. fsi_master_mask_set(master, CLK_RST, val, 0);
  272. }
  273. static void fsi_irq_init(struct fsi_priv *fsi, int is_play)
  274. {
  275. u32 data;
  276. u32 ctrl;
  277. data = fsi_port_ab_io_bit(fsi, is_play);
  278. ctrl = is_play ? DOFF_CTL : DIFF_CTL;
  279. /* set IMSK */
  280. fsi_irq_disable(fsi, is_play);
  281. /* set interrupt generation factor */
  282. fsi_reg_write(fsi, ctrl, IRQ_HALF);
  283. /* clear FIFO */
  284. fsi_reg_mask_set(fsi, ctrl, FIFO_CLR, FIFO_CLR);
  285. /* clear interrupt factor */
  286. fsi_master_mask_set(fsi_get_master(fsi), INT_ST, data, 0);
  287. }
  288. static void fsi_soft_all_reset(struct fsi_master *master)
  289. {
  290. u32 status = fsi_master_read(master, SOFT_RST);
  291. /* port AB reset */
  292. status &= 0x000000ff;
  293. fsi_master_write(master, SOFT_RST, status);
  294. mdelay(10);
  295. /* soft reset */
  296. status &= 0x000000f0;
  297. fsi_master_write(master, SOFT_RST, status);
  298. status |= 0x00000001;
  299. fsi_master_write(master, SOFT_RST, status);
  300. mdelay(10);
  301. }
  302. /* playback interrupt */
  303. static int fsi_data_push(struct fsi_priv *fsi)
  304. {
  305. struct snd_pcm_runtime *runtime;
  306. struct snd_pcm_substream *substream = NULL;
  307. u32 status;
  308. int send;
  309. int fifo_free;
  310. int width;
  311. u8 *start;
  312. int i, ret, over_period;
  313. if (!fsi ||
  314. !fsi->substream ||
  315. !fsi->substream->runtime)
  316. return -EINVAL;
  317. over_period = 0;
  318. substream = fsi->substream;
  319. runtime = substream->runtime;
  320. /* FSI FIFO has limit.
  321. * So, this driver can not send periods data at a time
  322. */
  323. if (fsi->byte_offset >=
  324. fsi->period_len * (fsi->periods + 1)) {
  325. over_period = 1;
  326. fsi->periods = (fsi->periods + 1) % runtime->periods;
  327. if (0 == fsi->periods)
  328. fsi->byte_offset = 0;
  329. }
  330. /* get 1 channel data width */
  331. width = frames_to_bytes(runtime, 1) / fsi->chan;
  332. /* get send size for alsa */
  333. send = (fsi->buffer_len - fsi->byte_offset) / width;
  334. /* get FIFO free size */
  335. fifo_free = (fsi->fifo_max * fsi->chan) - fsi_get_fifo_residue(fsi, 1);
  336. /* size check */
  337. if (fifo_free < send)
  338. send = fifo_free;
  339. start = runtime->dma_area;
  340. start += fsi->byte_offset;
  341. switch (width) {
  342. case 2:
  343. for (i = 0; i < send; i++)
  344. fsi_reg_write(fsi, DODT,
  345. ((u32)*((u16 *)start + i) << 8));
  346. break;
  347. case 4:
  348. for (i = 0; i < send; i++)
  349. fsi_reg_write(fsi, DODT, *((u32 *)start + i));
  350. break;
  351. default:
  352. return -EINVAL;
  353. }
  354. fsi->byte_offset += send * width;
  355. ret = 0;
  356. status = fsi_reg_read(fsi, DOFF_ST);
  357. if (status & ERR_OVER) {
  358. struct snd_soc_dai *dai = fsi_get_dai(substream);
  359. dev_err(dai->dev, "over run error\n");
  360. fsi_reg_write(fsi, DOFF_ST, status & ~ST_ERR);
  361. ret = -EIO;
  362. }
  363. fsi_irq_enable(fsi, 1);
  364. if (over_period)
  365. snd_pcm_period_elapsed(substream);
  366. return ret;
  367. }
  368. static int fsi_data_pop(struct fsi_priv *fsi)
  369. {
  370. struct snd_pcm_runtime *runtime;
  371. struct snd_pcm_substream *substream = NULL;
  372. u32 status;
  373. int free;
  374. int fifo_fill;
  375. int width;
  376. u8 *start;
  377. int i, ret, over_period;
  378. if (!fsi ||
  379. !fsi->substream ||
  380. !fsi->substream->runtime)
  381. return -EINVAL;
  382. over_period = 0;
  383. substream = fsi->substream;
  384. runtime = substream->runtime;
  385. /* FSI FIFO has limit.
  386. * So, this driver can not send periods data at a time
  387. */
  388. if (fsi->byte_offset >=
  389. fsi->period_len * (fsi->periods + 1)) {
  390. over_period = 1;
  391. fsi->periods = (fsi->periods + 1) % runtime->periods;
  392. if (0 == fsi->periods)
  393. fsi->byte_offset = 0;
  394. }
  395. /* get 1 channel data width */
  396. width = frames_to_bytes(runtime, 1) / fsi->chan;
  397. /* get free space for alsa */
  398. free = (fsi->buffer_len - fsi->byte_offset) / width;
  399. /* get recv size */
  400. fifo_fill = fsi_get_fifo_residue(fsi, 0);
  401. if (free < fifo_fill)
  402. fifo_fill = free;
  403. start = runtime->dma_area;
  404. start += fsi->byte_offset;
  405. switch (width) {
  406. case 2:
  407. for (i = 0; i < fifo_fill; i++)
  408. *((u16 *)start + i) =
  409. (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  410. break;
  411. case 4:
  412. for (i = 0; i < fifo_fill; i++)
  413. *((u32 *)start + i) = fsi_reg_read(fsi, DIDT);
  414. break;
  415. default:
  416. return -EINVAL;
  417. }
  418. fsi->byte_offset += fifo_fill * width;
  419. ret = 0;
  420. status = fsi_reg_read(fsi, DIFF_ST);
  421. if (status & ERR_UNDER) {
  422. struct snd_soc_dai *dai = fsi_get_dai(substream);
  423. dev_err(dai->dev, "under run error\n");
  424. fsi_reg_write(fsi, DIFF_ST, status & ~ST_ERR);
  425. ret = -EIO;
  426. }
  427. fsi_irq_enable(fsi, 0);
  428. if (over_period)
  429. snd_pcm_period_elapsed(substream);
  430. return ret;
  431. }
  432. static irqreturn_t fsi_interrupt(int irq, void *data)
  433. {
  434. struct fsi_master *master = data;
  435. u32 status = fsi_master_read(master, SOFT_RST) & ~0x00000010;
  436. u32 int_st = fsi_master_read(master, INT_ST);
  437. /* clear irq status */
  438. fsi_master_write(master, SOFT_RST, status);
  439. fsi_master_write(master, SOFT_RST, status | 0x00000010);
  440. if (int_st & INT_A_OUT)
  441. fsi_data_push(&master->fsia);
  442. if (int_st & INT_B_OUT)
  443. fsi_data_push(&master->fsib);
  444. if (int_st & INT_A_IN)
  445. fsi_data_pop(&master->fsia);
  446. if (int_st & INT_B_IN)
  447. fsi_data_pop(&master->fsib);
  448. fsi_master_write(master, INT_ST, 0x0000000);
  449. return IRQ_HANDLED;
  450. }
  451. /************************************************************************
  452. dai ops
  453. ************************************************************************/
  454. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  455. struct snd_soc_dai *dai)
  456. {
  457. struct fsi_priv *fsi = fsi_get_priv(substream);
  458. const char *msg;
  459. u32 flags = fsi_get_info_flags(fsi);
  460. u32 fmt;
  461. u32 reg;
  462. u32 data;
  463. int is_play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  464. int is_master;
  465. int ret = 0;
  466. pm_runtime_get_sync(dai->dev);
  467. /* CKG1 */
  468. data = is_play ? (1 << 0) : (1 << 4);
  469. is_master = fsi_is_master_mode(fsi, is_play);
  470. if (is_master)
  471. fsi_reg_mask_set(fsi, CKG1, data, data);
  472. else
  473. fsi_reg_mask_set(fsi, CKG1, data, 0);
  474. /* clock inversion (CKG2) */
  475. data = 0;
  476. switch (SH_FSI_INVERSION_MASK & flags) {
  477. case SH_FSI_LRM_INV:
  478. data = 1 << 12;
  479. break;
  480. case SH_FSI_BRM_INV:
  481. data = 1 << 8;
  482. break;
  483. case SH_FSI_LRS_INV:
  484. data = 1 << 4;
  485. break;
  486. case SH_FSI_BRS_INV:
  487. data = 1 << 0;
  488. break;
  489. }
  490. fsi_reg_write(fsi, CKG2, data);
  491. /* do fmt, di fmt */
  492. data = 0;
  493. reg = is_play ? DO_FMT : DI_FMT;
  494. fmt = is_play ? SH_FSI_GET_OFMT(flags) : SH_FSI_GET_IFMT(flags);
  495. switch (fmt) {
  496. case SH_FSI_FMT_MONO:
  497. msg = "MONO";
  498. data = CR_FMT(CR_MONO);
  499. fsi->chan = 1;
  500. break;
  501. case SH_FSI_FMT_MONO_DELAY:
  502. msg = "MONO Delay";
  503. data = CR_FMT(CR_MONO_D);
  504. fsi->chan = 1;
  505. break;
  506. case SH_FSI_FMT_PCM:
  507. msg = "PCM";
  508. data = CR_FMT(CR_PCM);
  509. fsi->chan = 2;
  510. break;
  511. case SH_FSI_FMT_I2S:
  512. msg = "I2S";
  513. data = CR_FMT(CR_I2S);
  514. fsi->chan = 2;
  515. break;
  516. case SH_FSI_FMT_TDM:
  517. msg = "TDM";
  518. data = CR_FMT(CR_TDM) | (fsi->chan - 1);
  519. fsi->chan = is_play ?
  520. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  521. break;
  522. case SH_FSI_FMT_TDM_DELAY:
  523. msg = "TDM Delay";
  524. data = CR_FMT(CR_TDM_D) | (fsi->chan - 1);
  525. fsi->chan = is_play ?
  526. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  527. break;
  528. default:
  529. dev_err(dai->dev, "unknown format.\n");
  530. return -EINVAL;
  531. }
  532. switch (fsi->chan) {
  533. case 1:
  534. fsi->fifo_max = 256;
  535. break;
  536. case 2:
  537. fsi->fifo_max = 128;
  538. break;
  539. case 3:
  540. case 4:
  541. fsi->fifo_max = 64;
  542. break;
  543. case 5:
  544. case 6:
  545. case 7:
  546. case 8:
  547. fsi->fifo_max = 32;
  548. break;
  549. default:
  550. dev_err(dai->dev, "channel size error.\n");
  551. return -EINVAL;
  552. }
  553. fsi_reg_write(fsi, reg, data);
  554. /*
  555. * clear clk reset if master mode
  556. */
  557. if (is_master)
  558. fsi_clk_ctrl(fsi, 1);
  559. /* irq setting */
  560. fsi_irq_init(fsi, is_play);
  561. return ret;
  562. }
  563. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  564. struct snd_soc_dai *dai)
  565. {
  566. struct fsi_priv *fsi = fsi_get_priv(substream);
  567. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  568. fsi_irq_disable(fsi, is_play);
  569. fsi_clk_ctrl(fsi, 0);
  570. pm_runtime_put_sync(dai->dev);
  571. }
  572. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  573. struct snd_soc_dai *dai)
  574. {
  575. struct fsi_priv *fsi = fsi_get_priv(substream);
  576. struct snd_pcm_runtime *runtime = substream->runtime;
  577. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  578. int ret = 0;
  579. switch (cmd) {
  580. case SNDRV_PCM_TRIGGER_START:
  581. fsi_stream_push(fsi, substream,
  582. frames_to_bytes(runtime, runtime->buffer_size),
  583. frames_to_bytes(runtime, runtime->period_size));
  584. ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
  585. break;
  586. case SNDRV_PCM_TRIGGER_STOP:
  587. fsi_irq_disable(fsi, is_play);
  588. fsi_stream_pop(fsi);
  589. break;
  590. }
  591. return ret;
  592. }
  593. static struct snd_soc_dai_ops fsi_dai_ops = {
  594. .startup = fsi_dai_startup,
  595. .shutdown = fsi_dai_shutdown,
  596. .trigger = fsi_dai_trigger,
  597. };
  598. /************************************************************************
  599. pcm ops
  600. ************************************************************************/
  601. static struct snd_pcm_hardware fsi_pcm_hardware = {
  602. .info = SNDRV_PCM_INFO_INTERLEAVED |
  603. SNDRV_PCM_INFO_MMAP |
  604. SNDRV_PCM_INFO_MMAP_VALID |
  605. SNDRV_PCM_INFO_PAUSE,
  606. .formats = FSI_FMTS,
  607. .rates = FSI_RATES,
  608. .rate_min = 8000,
  609. .rate_max = 192000,
  610. .channels_min = 1,
  611. .channels_max = 2,
  612. .buffer_bytes_max = 64 * 1024,
  613. .period_bytes_min = 32,
  614. .period_bytes_max = 8192,
  615. .periods_min = 1,
  616. .periods_max = 32,
  617. .fifo_size = 256,
  618. };
  619. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  620. {
  621. struct snd_pcm_runtime *runtime = substream->runtime;
  622. int ret = 0;
  623. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  624. ret = snd_pcm_hw_constraint_integer(runtime,
  625. SNDRV_PCM_HW_PARAM_PERIODS);
  626. return ret;
  627. }
  628. static int fsi_hw_params(struct snd_pcm_substream *substream,
  629. struct snd_pcm_hw_params *hw_params)
  630. {
  631. return snd_pcm_lib_malloc_pages(substream,
  632. params_buffer_bytes(hw_params));
  633. }
  634. static int fsi_hw_free(struct snd_pcm_substream *substream)
  635. {
  636. return snd_pcm_lib_free_pages(substream);
  637. }
  638. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  639. {
  640. struct snd_pcm_runtime *runtime = substream->runtime;
  641. struct fsi_priv *fsi = fsi_get_priv(substream);
  642. long location;
  643. location = (fsi->byte_offset - 1);
  644. if (location < 0)
  645. location = 0;
  646. return bytes_to_frames(runtime, location);
  647. }
  648. static struct snd_pcm_ops fsi_pcm_ops = {
  649. .open = fsi_pcm_open,
  650. .ioctl = snd_pcm_lib_ioctl,
  651. .hw_params = fsi_hw_params,
  652. .hw_free = fsi_hw_free,
  653. .pointer = fsi_pointer,
  654. };
  655. /************************************************************************
  656. snd_soc_platform
  657. ************************************************************************/
  658. #define PREALLOC_BUFFER (32 * 1024)
  659. #define PREALLOC_BUFFER_MAX (32 * 1024)
  660. static void fsi_pcm_free(struct snd_pcm *pcm)
  661. {
  662. snd_pcm_lib_preallocate_free_for_all(pcm);
  663. }
  664. static int fsi_pcm_new(struct snd_card *card,
  665. struct snd_soc_dai *dai,
  666. struct snd_pcm *pcm)
  667. {
  668. /*
  669. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  670. * in MMAP mode (i.e. aplay -M)
  671. */
  672. return snd_pcm_lib_preallocate_pages_for_all(
  673. pcm,
  674. SNDRV_DMA_TYPE_CONTINUOUS,
  675. snd_dma_continuous_data(GFP_KERNEL),
  676. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  677. }
  678. /************************************************************************
  679. alsa struct
  680. ************************************************************************/
  681. struct snd_soc_dai fsi_soc_dai[] = {
  682. {
  683. .name = "FSIA",
  684. .id = 0,
  685. .playback = {
  686. .rates = FSI_RATES,
  687. .formats = FSI_FMTS,
  688. .channels_min = 1,
  689. .channels_max = 8,
  690. },
  691. .capture = {
  692. .rates = FSI_RATES,
  693. .formats = FSI_FMTS,
  694. .channels_min = 1,
  695. .channels_max = 8,
  696. },
  697. .ops = &fsi_dai_ops,
  698. },
  699. {
  700. .name = "FSIB",
  701. .id = 1,
  702. .playback = {
  703. .rates = FSI_RATES,
  704. .formats = FSI_FMTS,
  705. .channels_min = 1,
  706. .channels_max = 8,
  707. },
  708. .capture = {
  709. .rates = FSI_RATES,
  710. .formats = FSI_FMTS,
  711. .channels_min = 1,
  712. .channels_max = 8,
  713. },
  714. .ops = &fsi_dai_ops,
  715. },
  716. };
  717. EXPORT_SYMBOL_GPL(fsi_soc_dai);
  718. struct snd_soc_platform fsi_soc_platform = {
  719. .name = "fsi-pcm",
  720. .pcm_ops = &fsi_pcm_ops,
  721. .pcm_new = fsi_pcm_new,
  722. .pcm_free = fsi_pcm_free,
  723. };
  724. EXPORT_SYMBOL_GPL(fsi_soc_platform);
  725. /************************************************************************
  726. platform function
  727. ************************************************************************/
  728. static int fsi_probe(struct platform_device *pdev)
  729. {
  730. struct fsi_master *master;
  731. struct resource *res;
  732. unsigned int irq;
  733. int ret;
  734. if (0 != pdev->id) {
  735. dev_err(&pdev->dev, "current fsi support id 0 only now\n");
  736. return -ENODEV;
  737. }
  738. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  739. irq = platform_get_irq(pdev, 0);
  740. if (!res || (int)irq <= 0) {
  741. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  742. ret = -ENODEV;
  743. goto exit;
  744. }
  745. master = kzalloc(sizeof(*master), GFP_KERNEL);
  746. if (!master) {
  747. dev_err(&pdev->dev, "Could not allocate master\n");
  748. ret = -ENOMEM;
  749. goto exit;
  750. }
  751. master->base = ioremap_nocache(res->start, resource_size(res));
  752. if (!master->base) {
  753. ret = -ENXIO;
  754. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  755. goto exit_kfree;
  756. }
  757. master->irq = irq;
  758. master->info = pdev->dev.platform_data;
  759. master->fsia.base = master->base;
  760. master->fsia.master = master;
  761. master->fsib.base = master->base + 0x40;
  762. master->fsib.master = master;
  763. spin_lock_init(&master->lock);
  764. pm_runtime_enable(&pdev->dev);
  765. pm_runtime_resume(&pdev->dev);
  766. fsi_soc_dai[0].dev = &pdev->dev;
  767. fsi_soc_dai[0].private_data = &master->fsia;
  768. fsi_soc_dai[1].dev = &pdev->dev;
  769. fsi_soc_dai[1].private_data = &master->fsib;
  770. fsi_soft_all_reset(master);
  771. ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED, "fsi", master);
  772. if (ret) {
  773. dev_err(&pdev->dev, "irq request err\n");
  774. goto exit_iounmap;
  775. }
  776. ret = snd_soc_register_platform(&fsi_soc_platform);
  777. if (ret < 0) {
  778. dev_err(&pdev->dev, "cannot snd soc register\n");
  779. goto exit_free_irq;
  780. }
  781. return snd_soc_register_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  782. exit_free_irq:
  783. free_irq(irq, master);
  784. exit_iounmap:
  785. iounmap(master->base);
  786. pm_runtime_disable(&pdev->dev);
  787. exit_kfree:
  788. kfree(master);
  789. master = NULL;
  790. exit:
  791. return ret;
  792. }
  793. static int fsi_remove(struct platform_device *pdev)
  794. {
  795. struct fsi_master *master;
  796. master = fsi_get_master(fsi_soc_dai[0].private_data);
  797. snd_soc_unregister_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  798. snd_soc_unregister_platform(&fsi_soc_platform);
  799. pm_runtime_disable(&pdev->dev);
  800. free_irq(master->irq, master);
  801. iounmap(master->base);
  802. kfree(master);
  803. fsi_soc_dai[0].dev = NULL;
  804. fsi_soc_dai[0].private_data = NULL;
  805. fsi_soc_dai[1].dev = NULL;
  806. fsi_soc_dai[1].private_data = NULL;
  807. return 0;
  808. }
  809. static int fsi_runtime_nop(struct device *dev)
  810. {
  811. /* Runtime PM callback shared between ->runtime_suspend()
  812. * and ->runtime_resume(). Simply returns success.
  813. *
  814. * This driver re-initializes all registers after
  815. * pm_runtime_get_sync() anyway so there is no need
  816. * to save and restore registers here.
  817. */
  818. return 0;
  819. }
  820. static struct dev_pm_ops fsi_pm_ops = {
  821. .runtime_suspend = fsi_runtime_nop,
  822. .runtime_resume = fsi_runtime_nop,
  823. };
  824. static struct platform_driver fsi_driver = {
  825. .driver = {
  826. .name = "sh_fsi",
  827. .pm = &fsi_pm_ops,
  828. },
  829. .probe = fsi_probe,
  830. .remove = fsi_remove,
  831. };
  832. static int __init fsi_mobile_init(void)
  833. {
  834. return platform_driver_register(&fsi_driver);
  835. }
  836. static void __exit fsi_mobile_exit(void)
  837. {
  838. platform_driver_unregister(&fsi_driver);
  839. }
  840. module_init(fsi_mobile_init);
  841. module_exit(fsi_mobile_exit);
  842. MODULE_LICENSE("GPL");
  843. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  844. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");