r600_hdmi.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. */
  26. #include <linux/hdmi.h>
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "r600d.h"
  32. #include "atom.h"
  33. /*
  34. * HDMI color format
  35. */
  36. enum r600_hdmi_color_format {
  37. RGB = 0,
  38. YCC_422 = 1,
  39. YCC_444 = 2
  40. };
  41. /*
  42. * IEC60958 status bits
  43. */
  44. enum r600_hdmi_iec_status_bits {
  45. AUDIO_STATUS_DIG_ENABLE = 0x01,
  46. AUDIO_STATUS_V = 0x02,
  47. AUDIO_STATUS_VCFG = 0x04,
  48. AUDIO_STATUS_EMPHASIS = 0x08,
  49. AUDIO_STATUS_COPYRIGHT = 0x10,
  50. AUDIO_STATUS_NONAUDIO = 0x20,
  51. AUDIO_STATUS_PROFESSIONAL = 0x40,
  52. AUDIO_STATUS_LEVEL = 0x80
  53. };
  54. static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
  55. /* 32kHz 44.1kHz 48kHz */
  56. /* Clock N CTS N CTS N CTS */
  57. { 25175, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
  58. { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
  59. { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
  60. { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
  61. { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
  62. { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
  63. { 74176, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
  64. { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
  65. { 148352, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
  66. { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
  67. { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
  68. };
  69. /*
  70. * calculate CTS value if it's not found in the table
  71. */
  72. static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
  73. {
  74. u64 n;
  75. u32 d;
  76. if (*CTS == 0) {
  77. n = (u64)clock * (u64)N * 1000ULL;
  78. d = 128 * freq;
  79. do_div(n, d);
  80. *CTS = n;
  81. }
  82. DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
  83. N, *CTS, freq);
  84. }
  85. struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
  86. {
  87. struct radeon_hdmi_acr res;
  88. u8 i;
  89. for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
  90. r600_hdmi_predefined_acr[i].clock != 0; i++)
  91. ;
  92. res = r600_hdmi_predefined_acr[i];
  93. /* In case some CTS are missing */
  94. r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
  95. r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
  96. r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
  97. return res;
  98. }
  99. /*
  100. * update the N and CTS parameters for a given pixel clock rate
  101. */
  102. static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  103. {
  104. struct drm_device *dev = encoder->dev;
  105. struct radeon_device *rdev = dev->dev_private;
  106. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  107. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  108. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  109. uint32_t offset = dig->afmt->offset;
  110. WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
  111. WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
  112. WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
  113. WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
  114. WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
  115. WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
  116. }
  117. /*
  118. * build a HDMI Video Info Frame
  119. */
  120. static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  121. void *buffer, size_t size)
  122. {
  123. struct drm_device *dev = encoder->dev;
  124. struct radeon_device *rdev = dev->dev_private;
  125. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  126. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  127. uint32_t offset = dig->afmt->offset;
  128. uint8_t *frame = buffer + 3;
  129. uint8_t *header = buffer;
  130. WREG32(HDMI0_AVI_INFO0 + offset,
  131. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  132. WREG32(HDMI0_AVI_INFO1 + offset,
  133. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  134. WREG32(HDMI0_AVI_INFO2 + offset,
  135. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  136. WREG32(HDMI0_AVI_INFO3 + offset,
  137. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  138. }
  139. /*
  140. * build a Audio Info Frame
  141. */
  142. static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
  143. const void *buffer, size_t size)
  144. {
  145. struct drm_device *dev = encoder->dev;
  146. struct radeon_device *rdev = dev->dev_private;
  147. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  148. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  149. uint32_t offset = dig->afmt->offset;
  150. const u8 *frame = buffer + 3;
  151. WREG32(HDMI0_AUDIO_INFO0 + offset,
  152. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  153. WREG32(HDMI0_AUDIO_INFO1 + offset,
  154. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
  155. }
  156. /*
  157. * test if audio buffer is filled enough to start playing
  158. */
  159. static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  164. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  165. uint32_t offset = dig->afmt->offset;
  166. return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
  167. }
  168. /*
  169. * have buffer status changed since last call?
  170. */
  171. int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
  172. {
  173. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  174. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  175. int status, result;
  176. if (!dig->afmt || !dig->afmt->enabled)
  177. return 0;
  178. status = r600_hdmi_is_audio_buffer_filled(encoder);
  179. result = dig->afmt->last_buffer_filled_status != status;
  180. dig->afmt->last_buffer_filled_status = status;
  181. return result;
  182. }
  183. /*
  184. * write the audio workaround status to the hardware
  185. */
  186. static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
  187. {
  188. struct drm_device *dev = encoder->dev;
  189. struct radeon_device *rdev = dev->dev_private;
  190. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  191. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  192. uint32_t offset = dig->afmt->offset;
  193. bool hdmi_audio_workaround = false; /* FIXME */
  194. u32 value;
  195. if (!hdmi_audio_workaround ||
  196. r600_hdmi_is_audio_buffer_filled(encoder))
  197. value = 0; /* disable workaround */
  198. else
  199. value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
  200. WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
  201. value, ~HDMI0_AUDIO_TEST_EN);
  202. }
  203. void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  204. {
  205. struct drm_device *dev = encoder->dev;
  206. struct radeon_device *rdev = dev->dev_private;
  207. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  208. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  209. u32 base_rate = 24000;
  210. u32 max_ratio = clock / base_rate;
  211. u32 dto_phase;
  212. u32 dto_modulo = clock;
  213. u32 wallclock_ratio;
  214. u32 dto_cntl;
  215. if (!dig || !dig->afmt)
  216. return;
  217. if (max_ratio >= 8) {
  218. dto_phase = 192 * 1000;
  219. wallclock_ratio = 3;
  220. } else if (max_ratio >= 4) {
  221. dto_phase = 96 * 1000;
  222. wallclock_ratio = 2;
  223. } else if (max_ratio >= 2) {
  224. dto_phase = 48 * 1000;
  225. wallclock_ratio = 1;
  226. } else {
  227. dto_phase = 24 * 1000;
  228. wallclock_ratio = 0;
  229. }
  230. /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
  231. * doesn't matter which one you use. Just use the first one.
  232. */
  233. /* XXX two dtos; generally use dto0 for hdmi */
  234. /* Express [24MHz / target pixel clock] as an exact rational
  235. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  236. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  237. */
  238. if (ASIC_IS_DCE32(rdev)) {
  239. if (dig->dig_encoder == 0) {
  240. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  241. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  242. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  243. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  244. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  245. WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
  246. } else {
  247. dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  248. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  249. WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
  250. WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
  251. WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo);
  252. WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
  253. }
  254. } else if (ASIC_IS_DCE3(rdev)) {
  255. /* according to the reg specs, this should DCE3.2 only, but in
  256. * practice it seems to cover DCE3.0/3.1 as well.
  257. */
  258. if (dig->dig_encoder == 0) {
  259. WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
  260. WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
  261. WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
  262. } else {
  263. WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100);
  264. WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
  265. WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
  266. }
  267. } else {
  268. /* according to the reg specs, this should be DCE2.0 and DCE3.0/3.1 */
  269. WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
  270. AUDIO_DTO_MODULE(clock / 10));
  271. }
  272. }
  273. static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  274. {
  275. struct radeon_device *rdev = encoder->dev->dev_private;
  276. struct drm_connector *connector;
  277. struct radeon_connector *radeon_connector = NULL;
  278. u32 tmp;
  279. u8 *sadb;
  280. int sad_count;
  281. /* XXX: setting this register causes hangs on some asics */
  282. return;
  283. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  284. if (connector->encoder == encoder) {
  285. radeon_connector = to_radeon_connector(connector);
  286. break;
  287. }
  288. }
  289. if (!radeon_connector) {
  290. DRM_ERROR("Couldn't find encoder's connector\n");
  291. return;
  292. }
  293. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  294. if (sad_count < 0) {
  295. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  296. return;
  297. }
  298. /* program the speaker allocation */
  299. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  300. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  301. /* set HDMI mode */
  302. tmp |= HDMI_CONNECTION;
  303. if (sad_count)
  304. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  305. else
  306. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  307. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  308. kfree(sadb);
  309. }
  310. static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
  311. {
  312. struct radeon_device *rdev = encoder->dev->dev_private;
  313. struct drm_connector *connector;
  314. struct radeon_connector *radeon_connector = NULL;
  315. struct cea_sad *sads;
  316. int i, sad_count;
  317. static const u16 eld_reg_to_type[][2] = {
  318. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  319. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  320. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  321. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  322. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  323. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  324. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  325. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  326. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  327. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  328. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  329. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  330. };
  331. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  332. if (connector->encoder == encoder) {
  333. radeon_connector = to_radeon_connector(connector);
  334. break;
  335. }
  336. }
  337. if (!radeon_connector) {
  338. DRM_ERROR("Couldn't find encoder's connector\n");
  339. return;
  340. }
  341. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  342. if (sad_count < 0) {
  343. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  344. return;
  345. }
  346. BUG_ON(!sads);
  347. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  348. u32 value = 0;
  349. u8 stereo_freqs = 0;
  350. int max_channels = -1;
  351. int j;
  352. for (j = 0; j < sad_count; j++) {
  353. struct cea_sad *sad = &sads[j];
  354. if (sad->format == eld_reg_to_type[i][1]) {
  355. if (sad->channels > max_channels) {
  356. value = MAX_CHANNELS(sad->channels) |
  357. DESCRIPTOR_BYTE_2(sad->byte2) |
  358. SUPPORTED_FREQUENCIES(sad->freq);
  359. max_channels = sad->channels;
  360. }
  361. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  362. stereo_freqs |= sad->freq;
  363. else
  364. break;
  365. }
  366. }
  367. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  368. WREG32(eld_reg_to_type[i][0], value);
  369. }
  370. kfree(sads);
  371. }
  372. /*
  373. * update the info frames with the data from the current display mode
  374. */
  375. void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  376. {
  377. struct drm_device *dev = encoder->dev;
  378. struct radeon_device *rdev = dev->dev_private;
  379. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  380. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  381. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  382. struct hdmi_avi_infoframe frame;
  383. uint32_t offset;
  384. ssize_t err;
  385. if (!dig || !dig->afmt)
  386. return;
  387. /* Silent, r600_hdmi_enable will raise WARN for us */
  388. if (!dig->afmt->enabled)
  389. return;
  390. offset = dig->afmt->offset;
  391. r600_audio_set_dto(encoder, mode->clock);
  392. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  393. HDMI0_NULL_SEND); /* send null packets when required */
  394. WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
  395. if (ASIC_IS_DCE32(rdev)) {
  396. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  397. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  398. HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  399. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  400. AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
  401. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  402. } else {
  403. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  404. HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
  405. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  406. HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
  407. HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  408. }
  409. if (ASIC_IS_DCE32(rdev)) {
  410. dce3_2_afmt_write_speaker_allocation(encoder);
  411. dce3_2_afmt_write_sad_regs(encoder);
  412. }
  413. WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
  414. HDMI0_ACR_SOURCE | /* select SW CTS value - XXX verify that hw CTS works on all families */
  415. HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  416. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  417. HDMI0_NULL_SEND | /* send null packets when required */
  418. HDMI0_GC_SEND | /* send general control packets */
  419. HDMI0_GC_CONT); /* send general control packets every frame */
  420. /* TODO: HDMI0_AUDIO_INFO_UPDATE */
  421. WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
  422. HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
  423. HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
  424. HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  425. HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
  426. WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
  427. HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
  428. HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  429. WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
  430. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  431. if (err < 0) {
  432. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  433. return;
  434. }
  435. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  436. if (err < 0) {
  437. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  438. return;
  439. }
  440. r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  441. r600_hdmi_update_ACR(encoder, mode->clock);
  442. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  443. WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  444. WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
  445. WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
  446. WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
  447. r600_hdmi_audio_workaround(encoder);
  448. }
  449. /*
  450. * update settings with current parameters from audio engine
  451. */
  452. void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
  453. {
  454. struct drm_device *dev = encoder->dev;
  455. struct radeon_device *rdev = dev->dev_private;
  456. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  457. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  458. struct r600_audio_pin audio = r600_audio_status(rdev);
  459. uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
  460. struct hdmi_audio_infoframe frame;
  461. uint32_t offset;
  462. uint32_t iec;
  463. ssize_t err;
  464. if (!dig->afmt || !dig->afmt->enabled)
  465. return;
  466. offset = dig->afmt->offset;
  467. DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
  468. r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
  469. audio.channels, audio.rate, audio.bits_per_sample);
  470. DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
  471. (int)audio.status_bits, (int)audio.category_code);
  472. iec = 0;
  473. if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
  474. iec |= 1 << 0;
  475. if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
  476. iec |= 1 << 1;
  477. if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
  478. iec |= 1 << 2;
  479. if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
  480. iec |= 1 << 3;
  481. iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
  482. switch (audio.rate) {
  483. case 32000:
  484. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
  485. break;
  486. case 44100:
  487. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
  488. break;
  489. case 48000:
  490. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
  491. break;
  492. case 88200:
  493. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
  494. break;
  495. case 96000:
  496. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
  497. break;
  498. case 176400:
  499. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
  500. break;
  501. case 192000:
  502. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
  503. break;
  504. }
  505. WREG32(HDMI0_60958_0 + offset, iec);
  506. iec = 0;
  507. switch (audio.bits_per_sample) {
  508. case 16:
  509. iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
  510. break;
  511. case 20:
  512. iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
  513. break;
  514. case 24:
  515. iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
  516. break;
  517. }
  518. if (audio.status_bits & AUDIO_STATUS_V)
  519. iec |= 0x5 << 16;
  520. WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
  521. err = hdmi_audio_infoframe_init(&frame);
  522. if (err < 0) {
  523. DRM_ERROR("failed to setup audio infoframe\n");
  524. return;
  525. }
  526. frame.channels = audio.channels;
  527. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  528. if (err < 0) {
  529. DRM_ERROR("failed to pack audio infoframe\n");
  530. return;
  531. }
  532. r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
  533. r600_hdmi_audio_workaround(encoder);
  534. }
  535. /*
  536. * enable the HDMI engine
  537. */
  538. void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
  539. {
  540. struct drm_device *dev = encoder->dev;
  541. struct radeon_device *rdev = dev->dev_private;
  542. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  543. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  544. u32 hdmi = HDMI0_ERROR_ACK;
  545. if (!dig || !dig->afmt)
  546. return;
  547. /* Silent, r600_hdmi_enable will raise WARN for us */
  548. if (enable && dig->afmt->enabled)
  549. return;
  550. if (!enable && !dig->afmt->enabled)
  551. return;
  552. if (enable)
  553. dig->afmt->pin = r600_audio_get_pin(rdev);
  554. else
  555. dig->afmt->pin = NULL;
  556. /* Older chipsets require setting HDMI and routing manually */
  557. if (!ASIC_IS_DCE3(rdev)) {
  558. if (enable)
  559. hdmi |= HDMI0_ENABLE;
  560. switch (radeon_encoder->encoder_id) {
  561. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  562. if (enable) {
  563. WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
  564. hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
  565. } else {
  566. WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
  567. }
  568. break;
  569. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  570. if (enable) {
  571. WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
  572. hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
  573. } else {
  574. WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
  575. }
  576. break;
  577. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  578. if (enable) {
  579. WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
  580. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
  581. } else {
  582. WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
  583. }
  584. break;
  585. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  586. if (enable)
  587. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
  588. break;
  589. default:
  590. dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
  591. radeon_encoder->encoder_id);
  592. break;
  593. }
  594. WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
  595. }
  596. if (rdev->irq.installed) {
  597. /* if irq is available use it */
  598. /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
  599. if (enable)
  600. radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
  601. else
  602. radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
  603. }
  604. dig->afmt->enabled = enable;
  605. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  606. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  607. }