evergreen_hdmi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. * Rafał Miłecki
  26. */
  27. #include <linux/hdmi.h>
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "evergreend.h"
  33. #include "atom.h"
  34. extern void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder);
  35. extern void dce6_afmt_write_sad_regs(struct drm_encoder *encoder);
  36. extern void dce6_afmt_select_pin(struct drm_encoder *encoder);
  37. extern void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
  38. struct drm_display_mode *mode);
  39. /*
  40. * update the N and CTS parameters for a given pixel clock rate
  41. */
  42. static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  43. {
  44. struct drm_device *dev = encoder->dev;
  45. struct radeon_device *rdev = dev->dev_private;
  46. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  49. uint32_t offset = dig->afmt->offset;
  50. WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
  51. WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
  52. WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
  53. WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
  54. WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
  55. WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
  56. }
  57. static void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
  58. struct drm_display_mode *mode)
  59. {
  60. struct radeon_device *rdev = encoder->dev->dev_private;
  61. struct drm_connector *connector;
  62. struct radeon_connector *radeon_connector = NULL;
  63. u32 tmp = 0;
  64. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  65. if (connector->encoder == encoder) {
  66. radeon_connector = to_radeon_connector(connector);
  67. break;
  68. }
  69. }
  70. if (!radeon_connector) {
  71. DRM_ERROR("Couldn't find encoder's connector\n");
  72. return;
  73. }
  74. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  75. if (connector->latency_present[1])
  76. tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
  77. AUDIO_LIPSYNC(connector->audio_latency[1]);
  78. else
  79. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  80. } else {
  81. if (connector->latency_present[0])
  82. tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
  83. AUDIO_LIPSYNC(connector->audio_latency[0]);
  84. else
  85. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  86. }
  87. WREG32(AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
  88. }
  89. static void dce4_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  90. {
  91. struct radeon_device *rdev = encoder->dev->dev_private;
  92. struct drm_connector *connector;
  93. struct radeon_connector *radeon_connector = NULL;
  94. u32 tmp;
  95. u8 *sadb;
  96. int sad_count;
  97. /* XXX: setting this register causes hangs on some asics */
  98. return;
  99. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  100. if (connector->encoder == encoder) {
  101. radeon_connector = to_radeon_connector(connector);
  102. break;
  103. }
  104. }
  105. if (!radeon_connector) {
  106. DRM_ERROR("Couldn't find encoder's connector\n");
  107. return;
  108. }
  109. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  110. if (sad_count < 0) {
  111. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  112. return;
  113. }
  114. /* program the speaker allocation */
  115. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  116. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  117. /* set HDMI mode */
  118. tmp |= HDMI_CONNECTION;
  119. if (sad_count)
  120. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  121. else
  122. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  123. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  124. kfree(sadb);
  125. }
  126. static void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder)
  127. {
  128. struct radeon_device *rdev = encoder->dev->dev_private;
  129. struct drm_connector *connector;
  130. struct radeon_connector *radeon_connector = NULL;
  131. struct cea_sad *sads;
  132. int i, sad_count;
  133. static const u16 eld_reg_to_type[][2] = {
  134. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  135. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  136. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  137. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  138. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  139. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  140. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  141. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  142. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  143. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  144. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  145. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  146. };
  147. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  148. if (connector->encoder == encoder) {
  149. radeon_connector = to_radeon_connector(connector);
  150. break;
  151. }
  152. }
  153. if (!radeon_connector) {
  154. DRM_ERROR("Couldn't find encoder's connector\n");
  155. return;
  156. }
  157. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  158. if (sad_count < 0) {
  159. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  160. return;
  161. }
  162. BUG_ON(!sads);
  163. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  164. u32 value = 0;
  165. u8 stereo_freqs = 0;
  166. int max_channels = -1;
  167. int j;
  168. for (j = 0; j < sad_count; j++) {
  169. struct cea_sad *sad = &sads[j];
  170. if (sad->format == eld_reg_to_type[i][1]) {
  171. if (sad->channels > max_channels) {
  172. value = MAX_CHANNELS(sad->channels) |
  173. DESCRIPTOR_BYTE_2(sad->byte2) |
  174. SUPPORTED_FREQUENCIES(sad->freq);
  175. max_channels = sad->channels;
  176. }
  177. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  178. stereo_freqs |= sad->freq;
  179. else
  180. break;
  181. }
  182. }
  183. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  184. WREG32(eld_reg_to_type[i][0], value);
  185. }
  186. kfree(sads);
  187. }
  188. /*
  189. * build a HDMI Video Info Frame
  190. */
  191. static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  192. void *buffer, size_t size)
  193. {
  194. struct drm_device *dev = encoder->dev;
  195. struct radeon_device *rdev = dev->dev_private;
  196. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  197. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  198. uint32_t offset = dig->afmt->offset;
  199. uint8_t *frame = buffer + 3;
  200. uint8_t *header = buffer;
  201. WREG32(AFMT_AVI_INFO0 + offset,
  202. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  203. WREG32(AFMT_AVI_INFO1 + offset,
  204. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  205. WREG32(AFMT_AVI_INFO2 + offset,
  206. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  207. WREG32(AFMT_AVI_INFO3 + offset,
  208. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  209. }
  210. static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  211. {
  212. struct drm_device *dev = encoder->dev;
  213. struct radeon_device *rdev = dev->dev_private;
  214. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  215. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  216. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  217. u32 base_rate = 24000;
  218. u32 max_ratio = clock / base_rate;
  219. u32 dto_phase;
  220. u32 dto_modulo = clock;
  221. u32 wallclock_ratio;
  222. u32 dto_cntl;
  223. if (!dig || !dig->afmt)
  224. return;
  225. if (ASIC_IS_DCE6(rdev)) {
  226. dto_phase = 24 * 1000;
  227. } else {
  228. if (max_ratio >= 8) {
  229. dto_phase = 192 * 1000;
  230. wallclock_ratio = 3;
  231. } else if (max_ratio >= 4) {
  232. dto_phase = 96 * 1000;
  233. wallclock_ratio = 2;
  234. } else if (max_ratio >= 2) {
  235. dto_phase = 48 * 1000;
  236. wallclock_ratio = 1;
  237. } else {
  238. dto_phase = 24 * 1000;
  239. wallclock_ratio = 0;
  240. }
  241. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  242. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  243. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  244. }
  245. /* XXX two dtos; generally use dto0 for hdmi */
  246. /* Express [24MHz / target pixel clock] as an exact rational
  247. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  248. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  249. */
  250. WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
  251. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  252. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  253. }
  254. /*
  255. * update the info frames with the data from the current display mode
  256. */
  257. void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  258. {
  259. struct drm_device *dev = encoder->dev;
  260. struct radeon_device *rdev = dev->dev_private;
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  263. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  264. struct hdmi_avi_infoframe frame;
  265. uint32_t offset;
  266. ssize_t err;
  267. if (!dig || !dig->afmt)
  268. return;
  269. /* Silent, r600_hdmi_enable will raise WARN for us */
  270. if (!dig->afmt->enabled)
  271. return;
  272. offset = dig->afmt->offset;
  273. evergreen_audio_set_dto(encoder, mode->clock);
  274. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  275. HDMI_NULL_SEND); /* send null packets when required */
  276. WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  277. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  278. HDMI_NULL_SEND | /* send null packets when required */
  279. HDMI_GC_SEND | /* send general control packets */
  280. HDMI_GC_CONT); /* send general control packets every frame */
  281. WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
  282. HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  283. HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
  284. WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
  285. AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
  286. WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
  287. HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  288. WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  289. WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
  290. HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
  291. HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  292. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  293. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  294. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  295. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  296. HDMI_ACR_SOURCE | /* select SW CTS value */
  297. HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  298. evergreen_hdmi_update_ACR(encoder, mode->clock);
  299. WREG32(AFMT_60958_0 + offset,
  300. AFMT_60958_CS_CHANNEL_NUMBER_L(1));
  301. WREG32(AFMT_60958_1 + offset,
  302. AFMT_60958_CS_CHANNEL_NUMBER_R(2));
  303. WREG32(AFMT_60958_2 + offset,
  304. AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
  305. AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
  306. AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
  307. AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
  308. AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
  309. AFMT_60958_CS_CHANNEL_NUMBER_7(8));
  310. if (ASIC_IS_DCE6(rdev)) {
  311. dce6_afmt_write_speaker_allocation(encoder);
  312. } else {
  313. dce4_afmt_write_speaker_allocation(encoder);
  314. }
  315. WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
  316. AFMT_AUDIO_CHANNEL_ENABLE(0xff));
  317. /* fglrx sets 0x40 in 0x5f80 here */
  318. if (ASIC_IS_DCE6(rdev)) {
  319. dce6_afmt_select_pin(encoder);
  320. dce6_afmt_write_sad_regs(encoder);
  321. dce6_afmt_write_latency_fields(encoder, mode);
  322. } else {
  323. evergreen_hdmi_write_sad_regs(encoder);
  324. dce4_afmt_write_latency_fields(encoder, mode);
  325. }
  326. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  327. if (err < 0) {
  328. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  329. return;
  330. }
  331. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  332. if (err < 0) {
  333. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  334. return;
  335. }
  336. evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  337. WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
  338. HDMI_AVI_INFO_SEND | /* enable AVI info frames */
  339. HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
  340. WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
  341. HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
  342. ~HDMI_AVI_INFO_LINE_MASK);
  343. WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
  344. AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
  345. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  346. WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  347. WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  348. WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
  349. WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
  350. }
  351. void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
  352. {
  353. struct drm_device *dev = encoder->dev;
  354. struct radeon_device *rdev = dev->dev_private;
  355. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  356. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  357. if (!dig || !dig->afmt)
  358. return;
  359. /* Silent, r600_hdmi_enable will raise WARN for us */
  360. if (enable && dig->afmt->enabled)
  361. return;
  362. if (!enable && !dig->afmt->enabled)
  363. return;
  364. if (enable) {
  365. if (ASIC_IS_DCE6(rdev))
  366. dig->afmt->pin = dce6_audio_get_pin(rdev);
  367. else
  368. dig->afmt->pin = r600_audio_get_pin(rdev);
  369. } else {
  370. dig->afmt->pin = NULL;
  371. }
  372. dig->afmt->enabled = enable;
  373. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  374. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  375. }