imx28.dtsi 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include "skeleton.dtsi"
  12. #include "imx28-pinfunc.h"
  13. / {
  14. interrupt-parent = <&icoll>;
  15. aliases {
  16. ethernet0 = &mac0;
  17. ethernet1 = &mac1;
  18. gpio0 = &gpio0;
  19. gpio1 = &gpio1;
  20. gpio2 = &gpio2;
  21. gpio3 = &gpio3;
  22. gpio4 = &gpio4;
  23. saif0 = &saif0;
  24. saif1 = &saif1;
  25. serial0 = &auart0;
  26. serial1 = &auart1;
  27. serial2 = &auart2;
  28. serial3 = &auart3;
  29. serial4 = &auart4;
  30. spi0 = &ssp1;
  31. spi1 = &ssp2;
  32. };
  33. cpus {
  34. #address-cells = <0>;
  35. #size-cells = <0>;
  36. cpu {
  37. compatible = "arm,arm926ej-s";
  38. device_type = "cpu";
  39. };
  40. };
  41. apb@80000000 {
  42. compatible = "simple-bus";
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. reg = <0x80000000 0x80000>;
  46. ranges;
  47. apbh@80000000 {
  48. compatible = "simple-bus";
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. reg = <0x80000000 0x3c900>;
  52. ranges;
  53. icoll: interrupt-controller@80000000 {
  54. compatible = "fsl,imx28-icoll", "fsl,icoll";
  55. interrupt-controller;
  56. #interrupt-cells = <1>;
  57. reg = <0x80000000 0x2000>;
  58. };
  59. hsadc: hsadc@80002000 {
  60. reg = <0x80002000 0x2000>;
  61. interrupts = <13>;
  62. dmas = <&dma_apbh 12>;
  63. dma-names = "rx";
  64. status = "disabled";
  65. };
  66. dma_apbh: dma-apbh@80004000 {
  67. compatible = "fsl,imx28-dma-apbh";
  68. reg = <0x80004000 0x2000>;
  69. interrupts = <82 83 84 85
  70. 88 88 88 88
  71. 88 88 88 88
  72. 87 86 0 0>;
  73. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  74. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  75. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  76. "hsadc", "lcdif", "empty", "empty";
  77. #dma-cells = <1>;
  78. dma-channels = <16>;
  79. clocks = <&clks 25>;
  80. };
  81. perfmon: perfmon@80006000 {
  82. reg = <0x80006000 0x800>;
  83. interrupts = <27>;
  84. status = "disabled";
  85. };
  86. gpmi: gpmi-nand@8000c000 {
  87. compatible = "fsl,imx28-gpmi-nand";
  88. #address-cells = <1>;
  89. #size-cells = <1>;
  90. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  91. reg-names = "gpmi-nand", "bch";
  92. interrupts = <41>;
  93. interrupt-names = "bch";
  94. clocks = <&clks 50>;
  95. clock-names = "gpmi_io";
  96. dmas = <&dma_apbh 4>;
  97. dma-names = "rx-tx";
  98. status = "disabled";
  99. };
  100. ssp0: ssp@80010000 {
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. reg = <0x80010000 0x2000>;
  104. interrupts = <96>;
  105. clocks = <&clks 46>;
  106. dmas = <&dma_apbh 0>;
  107. dma-names = "rx-tx";
  108. status = "disabled";
  109. };
  110. ssp1: ssp@80012000 {
  111. #address-cells = <1>;
  112. #size-cells = <0>;
  113. reg = <0x80012000 0x2000>;
  114. interrupts = <97>;
  115. clocks = <&clks 47>;
  116. dmas = <&dma_apbh 1>;
  117. dma-names = "rx-tx";
  118. status = "disabled";
  119. };
  120. ssp2: ssp@80014000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. reg = <0x80014000 0x2000>;
  124. interrupts = <98>;
  125. clocks = <&clks 48>;
  126. dmas = <&dma_apbh 2>;
  127. dma-names = "rx-tx";
  128. status = "disabled";
  129. };
  130. ssp3: ssp@80016000 {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. reg = <0x80016000 0x2000>;
  134. interrupts = <99>;
  135. clocks = <&clks 49>;
  136. dmas = <&dma_apbh 3>;
  137. dma-names = "rx-tx";
  138. status = "disabled";
  139. };
  140. pinctrl: pinctrl@80018000 {
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. compatible = "fsl,imx28-pinctrl", "simple-bus";
  144. reg = <0x80018000 0x2000>;
  145. gpio0: gpio@0 {
  146. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  147. interrupts = <127>;
  148. gpio-controller;
  149. #gpio-cells = <2>;
  150. interrupt-controller;
  151. #interrupt-cells = <2>;
  152. };
  153. gpio1: gpio@1 {
  154. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  155. interrupts = <126>;
  156. gpio-controller;
  157. #gpio-cells = <2>;
  158. interrupt-controller;
  159. #interrupt-cells = <2>;
  160. };
  161. gpio2: gpio@2 {
  162. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  163. interrupts = <125>;
  164. gpio-controller;
  165. #gpio-cells = <2>;
  166. interrupt-controller;
  167. #interrupt-cells = <2>;
  168. };
  169. gpio3: gpio@3 {
  170. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  171. interrupts = <124>;
  172. gpio-controller;
  173. #gpio-cells = <2>;
  174. interrupt-controller;
  175. #interrupt-cells = <2>;
  176. };
  177. gpio4: gpio@4 {
  178. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  179. interrupts = <123>;
  180. gpio-controller;
  181. #gpio-cells = <2>;
  182. interrupt-controller;
  183. #interrupt-cells = <2>;
  184. };
  185. duart_pins_a: duart@0 {
  186. reg = <0>;
  187. fsl,pinmux-ids = <
  188. MX28_PAD_PWM0__DUART_RX
  189. MX28_PAD_PWM1__DUART_TX
  190. >;
  191. fsl,drive-strength = <MXS_DRIVE_4mA>;
  192. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  193. fsl,pull-up = <MXS_PULL_DISABLE>;
  194. };
  195. duart_pins_b: duart@1 {
  196. reg = <1>;
  197. fsl,pinmux-ids = <
  198. MX28_PAD_AUART0_CTS__DUART_RX
  199. MX28_PAD_AUART0_RTS__DUART_TX
  200. >;
  201. fsl,drive-strength = <MXS_DRIVE_4mA>;
  202. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  203. fsl,pull-up = <MXS_PULL_DISABLE>;
  204. };
  205. duart_4pins_a: duart-4pins@0 {
  206. reg = <0>;
  207. fsl,pinmux-ids = <
  208. MX28_PAD_AUART0_CTS__DUART_RX
  209. MX28_PAD_AUART0_RTS__DUART_TX
  210. MX28_PAD_AUART0_RX__DUART_CTS
  211. MX28_PAD_AUART0_TX__DUART_RTS
  212. >;
  213. fsl,drive-strength = <MXS_DRIVE_4mA>;
  214. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  215. fsl,pull-up = <MXS_PULL_DISABLE>;
  216. };
  217. gpmi_pins_a: gpmi-nand@0 {
  218. reg = <0>;
  219. fsl,pinmux-ids = <
  220. MX28_PAD_GPMI_D00__GPMI_D0
  221. MX28_PAD_GPMI_D01__GPMI_D1
  222. MX28_PAD_GPMI_D02__GPMI_D2
  223. MX28_PAD_GPMI_D03__GPMI_D3
  224. MX28_PAD_GPMI_D04__GPMI_D4
  225. MX28_PAD_GPMI_D05__GPMI_D5
  226. MX28_PAD_GPMI_D06__GPMI_D6
  227. MX28_PAD_GPMI_D07__GPMI_D7
  228. MX28_PAD_GPMI_CE0N__GPMI_CE0N
  229. MX28_PAD_GPMI_RDY0__GPMI_READY0
  230. MX28_PAD_GPMI_RDN__GPMI_RDN
  231. MX28_PAD_GPMI_WRN__GPMI_WRN
  232. MX28_PAD_GPMI_ALE__GPMI_ALE
  233. MX28_PAD_GPMI_CLE__GPMI_CLE
  234. MX28_PAD_GPMI_RESETN__GPMI_RESETN
  235. >;
  236. fsl,drive-strength = <MXS_DRIVE_4mA>;
  237. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  238. fsl,pull-up = <MXS_PULL_DISABLE>;
  239. };
  240. gpmi_status_cfg: gpmi-status-cfg {
  241. fsl,pinmux-ids = <
  242. MX28_PAD_GPMI_RDN__GPMI_RDN
  243. MX28_PAD_GPMI_WRN__GPMI_WRN
  244. MX28_PAD_GPMI_RESETN__GPMI_RESETN
  245. >;
  246. fsl,drive-strength = <MXS_DRIVE_12mA>;
  247. };
  248. auart0_pins_a: auart0@0 {
  249. reg = <0>;
  250. fsl,pinmux-ids = <
  251. MX28_PAD_AUART0_RX__AUART0_RX
  252. MX28_PAD_AUART0_TX__AUART0_TX
  253. MX28_PAD_AUART0_CTS__AUART0_CTS
  254. MX28_PAD_AUART0_RTS__AUART0_RTS
  255. >;
  256. fsl,drive-strength = <MXS_DRIVE_4mA>;
  257. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  258. fsl,pull-up = <MXS_PULL_DISABLE>;
  259. };
  260. auart0_2pins_a: auart0-2pins@0 {
  261. reg = <0>;
  262. fsl,pinmux-ids = <
  263. MX28_PAD_AUART0_RX__AUART0_RX
  264. MX28_PAD_AUART0_TX__AUART0_TX
  265. >;
  266. fsl,drive-strength = <MXS_DRIVE_4mA>;
  267. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  268. fsl,pull-up = <MXS_PULL_DISABLE>;
  269. };
  270. auart1_pins_a: auart1@0 {
  271. reg = <0>;
  272. fsl,pinmux-ids = <
  273. MX28_PAD_AUART1_RX__AUART1_RX
  274. MX28_PAD_AUART1_TX__AUART1_TX
  275. MX28_PAD_AUART1_CTS__AUART1_CTS
  276. MX28_PAD_AUART1_RTS__AUART1_RTS
  277. >;
  278. fsl,drive-strength = <MXS_DRIVE_4mA>;
  279. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  280. fsl,pull-up = <MXS_PULL_DISABLE>;
  281. };
  282. auart1_2pins_a: auart1-2pins@0 {
  283. reg = <0>;
  284. fsl,pinmux-ids = <
  285. MX28_PAD_AUART1_RX__AUART1_RX
  286. MX28_PAD_AUART1_TX__AUART1_TX
  287. >;
  288. fsl,drive-strength = <MXS_DRIVE_4mA>;
  289. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  290. fsl,pull-up = <MXS_PULL_DISABLE>;
  291. };
  292. auart2_2pins_a: auart2-2pins@0 {
  293. reg = <0>;
  294. fsl,pinmux-ids = <
  295. MX28_PAD_SSP2_SCK__AUART2_RX
  296. MX28_PAD_SSP2_MOSI__AUART2_TX
  297. >;
  298. fsl,drive-strength = <MXS_DRIVE_4mA>;
  299. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  300. fsl,pull-up = <MXS_PULL_DISABLE>;
  301. };
  302. auart2_2pins_b: auart2-2pins@1 {
  303. reg = <1>;
  304. fsl,pinmux-ids = <
  305. MX28_PAD_AUART2_RX__AUART2_RX
  306. MX28_PAD_AUART2_TX__AUART2_TX
  307. >;
  308. fsl,drive-strength = <MXS_DRIVE_4mA>;
  309. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  310. fsl,pull-up = <MXS_PULL_DISABLE>;
  311. };
  312. auart3_pins_a: auart3@0 {
  313. reg = <0>;
  314. fsl,pinmux-ids = <
  315. MX28_PAD_AUART3_RX__AUART3_RX
  316. MX28_PAD_AUART3_TX__AUART3_TX
  317. MX28_PAD_AUART3_CTS__AUART3_CTS
  318. MX28_PAD_AUART3_RTS__AUART3_RTS
  319. >;
  320. fsl,drive-strength = <MXS_DRIVE_4mA>;
  321. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  322. fsl,pull-up = <MXS_PULL_DISABLE>;
  323. };
  324. auart3_2pins_a: auart3-2pins@0 {
  325. reg = <0>;
  326. fsl,pinmux-ids = <
  327. MX28_PAD_SSP2_MISO__AUART3_RX
  328. MX28_PAD_SSP2_SS0__AUART3_TX
  329. >;
  330. fsl,drive-strength = <MXS_DRIVE_4mA>;
  331. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  332. fsl,pull-up = <MXS_PULL_DISABLE>;
  333. };
  334. auart3_2pins_b: auart3-2pins@1 {
  335. reg = <1>;
  336. fsl,pinmux-ids = <
  337. MX28_PAD_AUART3_RX__AUART3_RX
  338. MX28_PAD_AUART3_TX__AUART3_TX
  339. >;
  340. fsl,drive-strength = <MXS_DRIVE_4mA>;
  341. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  342. fsl,pull-up = <MXS_PULL_DISABLE>;
  343. };
  344. auart4_2pins_a: auart4@0 {
  345. reg = <0>;
  346. fsl,pinmux-ids = <
  347. MX28_PAD_SSP3_SCK__AUART4_TX
  348. MX28_PAD_SSP3_MOSI__AUART4_RX
  349. >;
  350. fsl,drive-strength = <MXS_DRIVE_4mA>;
  351. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  352. fsl,pull-up = <MXS_PULL_DISABLE>;
  353. };
  354. mac0_pins_a: mac0@0 {
  355. reg = <0>;
  356. fsl,pinmux-ids = <
  357. MX28_PAD_ENET0_MDC__ENET0_MDC
  358. MX28_PAD_ENET0_MDIO__ENET0_MDIO
  359. MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
  360. MX28_PAD_ENET0_RXD0__ENET0_RXD0
  361. MX28_PAD_ENET0_RXD1__ENET0_RXD1
  362. MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
  363. MX28_PAD_ENET0_TXD0__ENET0_TXD0
  364. MX28_PAD_ENET0_TXD1__ENET0_TXD1
  365. MX28_PAD_ENET_CLK__CLKCTRL_ENET
  366. >;
  367. fsl,drive-strength = <MXS_DRIVE_8mA>;
  368. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  369. fsl,pull-up = <MXS_PULL_ENABLE>;
  370. };
  371. mac1_pins_a: mac1@0 {
  372. reg = <0>;
  373. fsl,pinmux-ids = <
  374. MX28_PAD_ENET0_CRS__ENET1_RX_EN
  375. MX28_PAD_ENET0_RXD2__ENET1_RXD0
  376. MX28_PAD_ENET0_RXD3__ENET1_RXD1
  377. MX28_PAD_ENET0_COL__ENET1_TX_EN
  378. MX28_PAD_ENET0_TXD2__ENET1_TXD0
  379. MX28_PAD_ENET0_TXD3__ENET1_TXD1
  380. >;
  381. fsl,drive-strength = <MXS_DRIVE_8mA>;
  382. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  383. fsl,pull-up = <MXS_PULL_ENABLE>;
  384. };
  385. mmc0_8bit_pins_a: mmc0-8bit@0 {
  386. reg = <0>;
  387. fsl,pinmux-ids = <
  388. MX28_PAD_SSP0_DATA0__SSP0_D0
  389. MX28_PAD_SSP0_DATA1__SSP0_D1
  390. MX28_PAD_SSP0_DATA2__SSP0_D2
  391. MX28_PAD_SSP0_DATA3__SSP0_D3
  392. MX28_PAD_SSP0_DATA4__SSP0_D4
  393. MX28_PAD_SSP0_DATA5__SSP0_D5
  394. MX28_PAD_SSP0_DATA6__SSP0_D6
  395. MX28_PAD_SSP0_DATA7__SSP0_D7
  396. MX28_PAD_SSP0_CMD__SSP0_CMD
  397. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  398. MX28_PAD_SSP0_SCK__SSP0_SCK
  399. >;
  400. fsl,drive-strength = <MXS_DRIVE_8mA>;
  401. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  402. fsl,pull-up = <MXS_PULL_ENABLE>;
  403. };
  404. mmc0_4bit_pins_a: mmc0-4bit@0 {
  405. reg = <0>;
  406. fsl,pinmux-ids = <
  407. MX28_PAD_SSP0_DATA0__SSP0_D0
  408. MX28_PAD_SSP0_DATA1__SSP0_D1
  409. MX28_PAD_SSP0_DATA2__SSP0_D2
  410. MX28_PAD_SSP0_DATA3__SSP0_D3
  411. MX28_PAD_SSP0_CMD__SSP0_CMD
  412. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  413. MX28_PAD_SSP0_SCK__SSP0_SCK
  414. >;
  415. fsl,drive-strength = <MXS_DRIVE_8mA>;
  416. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  417. fsl,pull-up = <MXS_PULL_ENABLE>;
  418. };
  419. mmc0_cd_cfg: mmc0-cd-cfg {
  420. fsl,pinmux-ids = <
  421. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  422. >;
  423. fsl,pull-up = <MXS_PULL_DISABLE>;
  424. };
  425. mmc0_sck_cfg: mmc0-sck-cfg {
  426. fsl,pinmux-ids = <
  427. MX28_PAD_SSP0_SCK__SSP0_SCK
  428. >;
  429. fsl,drive-strength = <MXS_DRIVE_12mA>;
  430. fsl,pull-up = <MXS_PULL_DISABLE>;
  431. };
  432. mmc2_4bit_pins_a: mmc2-4bit@0 {
  433. reg = <0>;
  434. fsl,pinmux-ids = <
  435. MX28_PAD_SSP0_DATA4__SSP2_D0
  436. MX28_PAD_SSP1_SCK__SSP2_D1
  437. MX28_PAD_SSP1_CMD__SSP2_D2
  438. MX28_PAD_SSP0_DATA5__SSP2_D3
  439. MX28_PAD_SSP0_DATA6__SSP2_CMD
  440. MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
  441. MX28_PAD_SSP0_DATA7__SSP2_SCK
  442. >;
  443. fsl,drive-strength = <MXS_DRIVE_8mA>;
  444. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  445. fsl,pull-up = <MXS_PULL_ENABLE>;
  446. };
  447. mmc2_cd_cfg: mmc2-cd-cfg {
  448. fsl,pinmux-ids = <
  449. MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
  450. >;
  451. fsl,pull-up = <MXS_PULL_DISABLE>;
  452. };
  453. mmc2_sck_cfg: mmc2-sck-cfg {
  454. fsl,pinmux-ids = <
  455. MX28_PAD_SSP0_DATA7__SSP2_SCK
  456. >;
  457. fsl,drive-strength = <MXS_DRIVE_12mA>;
  458. fsl,pull-up = <MXS_PULL_DISABLE>;
  459. };
  460. i2c0_pins_a: i2c0@0 {
  461. reg = <0>;
  462. fsl,pinmux-ids = <
  463. MX28_PAD_I2C0_SCL__I2C0_SCL
  464. MX28_PAD_I2C0_SDA__I2C0_SDA
  465. >;
  466. fsl,drive-strength = <MXS_DRIVE_8mA>;
  467. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  468. fsl,pull-up = <MXS_PULL_ENABLE>;
  469. };
  470. i2c0_pins_b: i2c0@1 {
  471. reg = <1>;
  472. fsl,pinmux-ids = <
  473. MX28_PAD_AUART0_RX__I2C0_SCL
  474. MX28_PAD_AUART0_TX__I2C0_SDA
  475. >;
  476. fsl,drive-strength = <MXS_DRIVE_8mA>;
  477. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  478. fsl,pull-up = <MXS_PULL_ENABLE>;
  479. };
  480. i2c1_pins_a: i2c1@0 {
  481. reg = <0>;
  482. fsl,pinmux-ids = <
  483. MX28_PAD_PWM0__I2C1_SCL
  484. MX28_PAD_PWM1__I2C1_SDA
  485. >;
  486. fsl,drive-strength = <MXS_DRIVE_8mA>;
  487. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  488. fsl,pull-up = <MXS_PULL_ENABLE>;
  489. };
  490. saif0_pins_a: saif0@0 {
  491. reg = <0>;
  492. fsl,pinmux-ids = <
  493. MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
  494. MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
  495. MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
  496. MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
  497. >;
  498. fsl,drive-strength = <MXS_DRIVE_12mA>;
  499. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  500. fsl,pull-up = <MXS_PULL_ENABLE>;
  501. };
  502. saif0_pins_b: saif0@1 {
  503. reg = <1>;
  504. fsl,pinmux-ids = <
  505. MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
  506. MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
  507. MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
  508. >;
  509. fsl,drive-strength = <MXS_DRIVE_12mA>;
  510. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  511. fsl,pull-up = <MXS_PULL_ENABLE>;
  512. };
  513. saif1_pins_a: saif1@0 {
  514. reg = <0>;
  515. fsl,pinmux-ids = <
  516. MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
  517. >;
  518. fsl,drive-strength = <MXS_DRIVE_12mA>;
  519. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  520. fsl,pull-up = <MXS_PULL_ENABLE>;
  521. };
  522. pwm0_pins_a: pwm0@0 {
  523. reg = <0>;
  524. fsl,pinmux-ids = <
  525. MX28_PAD_PWM0__PWM_0
  526. >;
  527. fsl,drive-strength = <MXS_DRIVE_4mA>;
  528. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  529. fsl,pull-up = <MXS_PULL_DISABLE>;
  530. };
  531. pwm2_pins_a: pwm2@0 {
  532. reg = <0>;
  533. fsl,pinmux-ids = <
  534. MX28_PAD_PWM2__PWM_2
  535. >;
  536. fsl,drive-strength = <MXS_DRIVE_4mA>;
  537. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  538. fsl,pull-up = <MXS_PULL_DISABLE>;
  539. };
  540. pwm3_pins_a: pwm3@0 {
  541. reg = <0>;
  542. fsl,pinmux-ids = <
  543. MX28_PAD_PWM3__PWM_3
  544. >;
  545. fsl,drive-strength = <MXS_DRIVE_4mA>;
  546. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  547. fsl,pull-up = <MXS_PULL_DISABLE>;
  548. };
  549. pwm3_pins_b: pwm3@1 {
  550. reg = <1>;
  551. fsl,pinmux-ids = <
  552. MX28_PAD_SAIF0_MCLK__PWM_3
  553. >;
  554. fsl,drive-strength = <MXS_DRIVE_4mA>;
  555. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  556. fsl,pull-up = <MXS_PULL_DISABLE>;
  557. };
  558. pwm4_pins_a: pwm4@0 {
  559. reg = <0>;
  560. fsl,pinmux-ids = <
  561. MX28_PAD_PWM4__PWM_4
  562. >;
  563. fsl,drive-strength = <MXS_DRIVE_4mA>;
  564. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  565. fsl,pull-up = <MXS_PULL_DISABLE>;
  566. };
  567. lcdif_24bit_pins_a: lcdif-24bit@0 {
  568. reg = <0>;
  569. fsl,pinmux-ids = <
  570. MX28_PAD_LCD_D00__LCD_D0
  571. MX28_PAD_LCD_D01__LCD_D1
  572. MX28_PAD_LCD_D02__LCD_D2
  573. MX28_PAD_LCD_D03__LCD_D3
  574. MX28_PAD_LCD_D04__LCD_D4
  575. MX28_PAD_LCD_D05__LCD_D5
  576. MX28_PAD_LCD_D06__LCD_D6
  577. MX28_PAD_LCD_D07__LCD_D7
  578. MX28_PAD_LCD_D08__LCD_D8
  579. MX28_PAD_LCD_D09__LCD_D9
  580. MX28_PAD_LCD_D10__LCD_D10
  581. MX28_PAD_LCD_D11__LCD_D11
  582. MX28_PAD_LCD_D12__LCD_D12
  583. MX28_PAD_LCD_D13__LCD_D13
  584. MX28_PAD_LCD_D14__LCD_D14
  585. MX28_PAD_LCD_D15__LCD_D15
  586. MX28_PAD_LCD_D16__LCD_D16
  587. MX28_PAD_LCD_D17__LCD_D17
  588. MX28_PAD_LCD_D18__LCD_D18
  589. MX28_PAD_LCD_D19__LCD_D19
  590. MX28_PAD_LCD_D20__LCD_D20
  591. MX28_PAD_LCD_D21__LCD_D21
  592. MX28_PAD_LCD_D22__LCD_D22
  593. MX28_PAD_LCD_D23__LCD_D23
  594. >;
  595. fsl,drive-strength = <MXS_DRIVE_4mA>;
  596. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  597. fsl,pull-up = <MXS_PULL_DISABLE>;
  598. };
  599. lcdif_16bit_pins_a: lcdif-16bit@0 {
  600. reg = <0>;
  601. fsl,pinmux-ids = <
  602. MX28_PAD_LCD_D00__LCD_D0
  603. MX28_PAD_LCD_D01__LCD_D1
  604. MX28_PAD_LCD_D02__LCD_D2
  605. MX28_PAD_LCD_D03__LCD_D3
  606. MX28_PAD_LCD_D04__LCD_D4
  607. MX28_PAD_LCD_D05__LCD_D5
  608. MX28_PAD_LCD_D06__LCD_D6
  609. MX28_PAD_LCD_D07__LCD_D7
  610. MX28_PAD_LCD_D08__LCD_D8
  611. MX28_PAD_LCD_D09__LCD_D9
  612. MX28_PAD_LCD_D10__LCD_D10
  613. MX28_PAD_LCD_D11__LCD_D11
  614. MX28_PAD_LCD_D12__LCD_D12
  615. MX28_PAD_LCD_D13__LCD_D13
  616. MX28_PAD_LCD_D14__LCD_D14
  617. MX28_PAD_LCD_D15__LCD_D15
  618. >;
  619. fsl,drive-strength = <MXS_DRIVE_4mA>;
  620. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  621. fsl,pull-up = <MXS_PULL_DISABLE>;
  622. };
  623. lcdif_sync_pins_a: lcdif-sync@0 {
  624. reg = <0>;
  625. fsl,pinmux-ids = <
  626. MX28_PAD_LCD_RS__LCD_DOTCLK
  627. MX28_PAD_LCD_CS__LCD_ENABLE
  628. MX28_PAD_LCD_RD_E__LCD_VSYNC
  629. MX28_PAD_LCD_WR_RWN__LCD_HSYNC
  630. >;
  631. fsl,drive-strength = <MXS_DRIVE_4mA>;
  632. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  633. fsl,pull-up = <MXS_PULL_DISABLE>;
  634. };
  635. can0_pins_a: can0@0 {
  636. reg = <0>;
  637. fsl,pinmux-ids = <
  638. MX28_PAD_GPMI_RDY2__CAN0_TX
  639. MX28_PAD_GPMI_RDY3__CAN0_RX
  640. >;
  641. fsl,drive-strength = <MXS_DRIVE_4mA>;
  642. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  643. fsl,pull-up = <MXS_PULL_DISABLE>;
  644. };
  645. can1_pins_a: can1@0 {
  646. reg = <0>;
  647. fsl,pinmux-ids = <
  648. MX28_PAD_GPMI_CE2N__CAN1_TX
  649. MX28_PAD_GPMI_CE3N__CAN1_RX
  650. >;
  651. fsl,drive-strength = <MXS_DRIVE_4mA>;
  652. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  653. fsl,pull-up = <MXS_PULL_DISABLE>;
  654. };
  655. spi2_pins_a: spi2@0 {
  656. reg = <0>;
  657. fsl,pinmux-ids = <
  658. MX28_PAD_SSP2_SCK__SSP2_SCK
  659. MX28_PAD_SSP2_MOSI__SSP2_CMD
  660. MX28_PAD_SSP2_MISO__SSP2_D0
  661. MX28_PAD_SSP2_SS0__SSP2_D3
  662. >;
  663. fsl,drive-strength = <MXS_DRIVE_8mA>;
  664. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  665. fsl,pull-up = <MXS_PULL_ENABLE>;
  666. };
  667. spi3_pins_a: spi3@0 {
  668. reg = <0>;
  669. fsl,pinmux-ids = <
  670. MX28_PAD_AUART2_RX__SSP3_D4
  671. MX28_PAD_AUART2_TX__SSP3_D5
  672. MX28_PAD_SSP3_SCK__SSP3_SCK
  673. MX28_PAD_SSP3_MOSI__SSP3_CMD
  674. MX28_PAD_SSP3_MISO__SSP3_D0
  675. MX28_PAD_SSP3_SS0__SSP3_D3
  676. >;
  677. fsl,drive-strength = <MXS_DRIVE_8mA>;
  678. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  679. fsl,pull-up = <MXS_PULL_DISABLE>;
  680. };
  681. usbphy0_pins_a: usbphy0@0 {
  682. reg = <0>;
  683. fsl,pinmux-ids = <
  684. MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
  685. >;
  686. fsl,drive-strength = <MXS_DRIVE_12mA>;
  687. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  688. fsl,pull-up = <MXS_PULL_DISABLE>;
  689. };
  690. usbphy0_pins_b: usbphy0@1 {
  691. reg = <1>;
  692. fsl,pinmux-ids = <
  693. MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
  694. >;
  695. fsl,drive-strength = <MXS_DRIVE_12mA>;
  696. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  697. fsl,pull-up = <MXS_PULL_DISABLE>;
  698. };
  699. usbphy1_pins_a: usbphy1@0 {
  700. reg = <0>;
  701. fsl,pinmux-ids = <
  702. MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
  703. >;
  704. fsl,drive-strength = <MXS_DRIVE_12mA>;
  705. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  706. fsl,pull-up = <MXS_PULL_DISABLE>;
  707. };
  708. usb0_id_pins_a: usb0id@0 {
  709. reg = <0>;
  710. fsl,pinmux-ids = <
  711. MX28_PAD_AUART1_RTS__USB0_ID
  712. >;
  713. fsl,drive-strength = <MXS_DRIVE_12mA>;
  714. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  715. fsl,pull-up = <MXS_PULL_ENABLE>;
  716. };
  717. };
  718. digctl: digctl@8001c000 {
  719. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  720. reg = <0x8001c000 0x2000>;
  721. interrupts = <89>;
  722. status = "disabled";
  723. };
  724. etm: etm@80022000 {
  725. reg = <0x80022000 0x2000>;
  726. status = "disabled";
  727. };
  728. dma_apbx: dma-apbx@80024000 {
  729. compatible = "fsl,imx28-dma-apbx";
  730. reg = <0x80024000 0x2000>;
  731. interrupts = <78 79 66 0
  732. 80 81 68 69
  733. 70 71 72 73
  734. 74 75 76 77>;
  735. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  736. "saif0", "saif1", "i2c0", "i2c1",
  737. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  738. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  739. #dma-cells = <1>;
  740. dma-channels = <16>;
  741. clocks = <&clks 26>;
  742. };
  743. dcp: dcp@80028000 {
  744. reg = <0x80028000 0x2000>;
  745. interrupts = <52 53 54>;
  746. compatible = "fsl-dcp";
  747. };
  748. pxp: pxp@8002a000 {
  749. reg = <0x8002a000 0x2000>;
  750. interrupts = <39>;
  751. status = "disabled";
  752. };
  753. ocotp: ocotp@8002c000 {
  754. compatible = "fsl,ocotp";
  755. reg = <0x8002c000 0x2000>;
  756. status = "disabled";
  757. };
  758. axi-ahb@8002e000 {
  759. reg = <0x8002e000 0x2000>;
  760. status = "disabled";
  761. };
  762. lcdif: lcdif@80030000 {
  763. compatible = "fsl,imx28-lcdif";
  764. reg = <0x80030000 0x2000>;
  765. interrupts = <38>;
  766. clocks = <&clks 55>;
  767. dmas = <&dma_apbh 13>;
  768. dma-names = "rx";
  769. status = "disabled";
  770. };
  771. can0: can@80032000 {
  772. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  773. reg = <0x80032000 0x2000>;
  774. interrupts = <8>;
  775. clocks = <&clks 58>, <&clks 58>;
  776. clock-names = "ipg", "per";
  777. status = "disabled";
  778. };
  779. can1: can@80034000 {
  780. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  781. reg = <0x80034000 0x2000>;
  782. interrupts = <9>;
  783. clocks = <&clks 59>, <&clks 59>;
  784. clock-names = "ipg", "per";
  785. status = "disabled";
  786. };
  787. simdbg: simdbg@8003c000 {
  788. reg = <0x8003c000 0x200>;
  789. status = "disabled";
  790. };
  791. simgpmisel: simgpmisel@8003c200 {
  792. reg = <0x8003c200 0x100>;
  793. status = "disabled";
  794. };
  795. simsspsel: simsspsel@8003c300 {
  796. reg = <0x8003c300 0x100>;
  797. status = "disabled";
  798. };
  799. simmemsel: simmemsel@8003c400 {
  800. reg = <0x8003c400 0x100>;
  801. status = "disabled";
  802. };
  803. gpiomon: gpiomon@8003c500 {
  804. reg = <0x8003c500 0x100>;
  805. status = "disabled";
  806. };
  807. simenet: simenet@8003c700 {
  808. reg = <0x8003c700 0x100>;
  809. status = "disabled";
  810. };
  811. armjtag: armjtag@8003c800 {
  812. reg = <0x8003c800 0x100>;
  813. status = "disabled";
  814. };
  815. };
  816. apbx@80040000 {
  817. compatible = "simple-bus";
  818. #address-cells = <1>;
  819. #size-cells = <1>;
  820. reg = <0x80040000 0x40000>;
  821. ranges;
  822. clks: clkctrl@80040000 {
  823. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  824. reg = <0x80040000 0x2000>;
  825. #clock-cells = <1>;
  826. };
  827. saif0: saif@80042000 {
  828. compatible = "fsl,imx28-saif";
  829. reg = <0x80042000 0x2000>;
  830. interrupts = <59>;
  831. #clock-cells = <0>;
  832. clocks = <&clks 53>;
  833. dmas = <&dma_apbx 4>;
  834. dma-names = "rx-tx";
  835. status = "disabled";
  836. };
  837. power: power@80044000 {
  838. reg = <0x80044000 0x2000>;
  839. status = "disabled";
  840. };
  841. saif1: saif@80046000 {
  842. compatible = "fsl,imx28-saif";
  843. reg = <0x80046000 0x2000>;
  844. interrupts = <58>;
  845. clocks = <&clks 54>;
  846. dmas = <&dma_apbx 5>;
  847. dma-names = "rx-tx";
  848. status = "disabled";
  849. };
  850. lradc: lradc@80050000 {
  851. compatible = "fsl,imx28-lradc";
  852. reg = <0x80050000 0x2000>;
  853. interrupts = <10 14 15 16 17 18 19
  854. 20 21 22 23 24 25>;
  855. status = "disabled";
  856. };
  857. spdif: spdif@80054000 {
  858. reg = <0x80054000 0x2000>;
  859. interrupts = <45>;
  860. dmas = <&dma_apbx 2>;
  861. dma-names = "tx";
  862. status = "disabled";
  863. };
  864. mxs_rtc: rtc@80056000 {
  865. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  866. reg = <0x80056000 0x2000>;
  867. interrupts = <29>;
  868. };
  869. i2c0: i2c@80058000 {
  870. #address-cells = <1>;
  871. #size-cells = <0>;
  872. compatible = "fsl,imx28-i2c";
  873. reg = <0x80058000 0x2000>;
  874. interrupts = <111>;
  875. clock-frequency = <100000>;
  876. dmas = <&dma_apbx 6>;
  877. dma-names = "rx-tx";
  878. status = "disabled";
  879. };
  880. i2c1: i2c@8005a000 {
  881. #address-cells = <1>;
  882. #size-cells = <0>;
  883. compatible = "fsl,imx28-i2c";
  884. reg = <0x8005a000 0x2000>;
  885. interrupts = <110>;
  886. clock-frequency = <100000>;
  887. dmas = <&dma_apbx 7>;
  888. dma-names = "rx-tx";
  889. status = "disabled";
  890. };
  891. pwm: pwm@80064000 {
  892. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  893. reg = <0x80064000 0x2000>;
  894. clocks = <&clks 44>;
  895. #pwm-cells = <2>;
  896. fsl,pwm-number = <8>;
  897. status = "disabled";
  898. };
  899. timer: timrot@80068000 {
  900. compatible = "fsl,imx28-timrot", "fsl,timrot";
  901. reg = <0x80068000 0x2000>;
  902. interrupts = <48 49 50 51>;
  903. clocks = <&clks 26>;
  904. };
  905. auart0: serial@8006a000 {
  906. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  907. reg = <0x8006a000 0x2000>;
  908. interrupts = <112>;
  909. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  910. dma-names = "rx", "tx";
  911. clocks = <&clks 45>;
  912. status = "disabled";
  913. };
  914. auart1: serial@8006c000 {
  915. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  916. reg = <0x8006c000 0x2000>;
  917. interrupts = <113>;
  918. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  919. dma-names = "rx", "tx";
  920. clocks = <&clks 45>;
  921. status = "disabled";
  922. };
  923. auart2: serial@8006e000 {
  924. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  925. reg = <0x8006e000 0x2000>;
  926. interrupts = <114>;
  927. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  928. dma-names = "rx", "tx";
  929. clocks = <&clks 45>;
  930. status = "disabled";
  931. };
  932. auart3: serial@80070000 {
  933. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  934. reg = <0x80070000 0x2000>;
  935. interrupts = <115>;
  936. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  937. dma-names = "rx", "tx";
  938. clocks = <&clks 45>;
  939. status = "disabled";
  940. };
  941. auart4: serial@80072000 {
  942. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  943. reg = <0x80072000 0x2000>;
  944. interrupts = <116>;
  945. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  946. dma-names = "rx", "tx";
  947. clocks = <&clks 45>;
  948. status = "disabled";
  949. };
  950. duart: serial@80074000 {
  951. compatible = "arm,pl011", "arm,primecell";
  952. reg = <0x80074000 0x1000>;
  953. interrupts = <47>;
  954. clocks = <&clks 45>, <&clks 26>;
  955. clock-names = "uart", "apb_pclk";
  956. status = "disabled";
  957. };
  958. usbphy0: usbphy@8007c000 {
  959. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  960. reg = <0x8007c000 0x2000>;
  961. clocks = <&clks 62>;
  962. status = "disabled";
  963. };
  964. usbphy1: usbphy@8007e000 {
  965. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  966. reg = <0x8007e000 0x2000>;
  967. clocks = <&clks 63>;
  968. status = "disabled";
  969. };
  970. };
  971. };
  972. ahb@80080000 {
  973. compatible = "simple-bus";
  974. #address-cells = <1>;
  975. #size-cells = <1>;
  976. reg = <0x80080000 0x80000>;
  977. ranges;
  978. usb0: usb@80080000 {
  979. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  980. reg = <0x80080000 0x10000>;
  981. interrupts = <93>;
  982. clocks = <&clks 60>;
  983. fsl,usbphy = <&usbphy0>;
  984. status = "disabled";
  985. };
  986. usb1: usb@80090000 {
  987. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  988. reg = <0x80090000 0x10000>;
  989. interrupts = <92>;
  990. clocks = <&clks 61>;
  991. fsl,usbphy = <&usbphy1>;
  992. status = "disabled";
  993. };
  994. dflpt: dflpt@800c0000 {
  995. reg = <0x800c0000 0x10000>;
  996. status = "disabled";
  997. };
  998. mac0: ethernet@800f0000 {
  999. compatible = "fsl,imx28-fec";
  1000. reg = <0x800f0000 0x4000>;
  1001. interrupts = <101>;
  1002. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  1003. clock-names = "ipg", "ahb", "enet_out";
  1004. status = "disabled";
  1005. };
  1006. mac1: ethernet@800f4000 {
  1007. compatible = "fsl,imx28-fec";
  1008. reg = <0x800f4000 0x4000>;
  1009. interrupts = <102>;
  1010. clocks = <&clks 57>, <&clks 57>;
  1011. clock-names = "ipg", "ahb";
  1012. status = "disabled";
  1013. };
  1014. etn_switch: switch@800f8000 {
  1015. reg = <0x800f8000 0x8000>;
  1016. status = "disabled";
  1017. };
  1018. };
  1019. };