intel_ringbuffer.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static int
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. int ret;
  54. #if WATCH_EXEC
  55. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  56. invalidate_domains, flush_domains);
  57. #endif
  58. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  59. invalidate_domains, flush_domains);
  60. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  61. /*
  62. * read/write caches:
  63. *
  64. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  65. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  66. * also flushed at 2d versus 3d pipeline switches.
  67. *
  68. * read-only caches:
  69. *
  70. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  71. * MI_READ_FLUSH is set, and is always flushed on 965.
  72. *
  73. * I915_GEM_DOMAIN_COMMAND may not exist?
  74. *
  75. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  76. * invalidated when MI_EXE_FLUSH is set.
  77. *
  78. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  79. * invalidated with every MI_FLUSH.
  80. *
  81. * TLBs:
  82. *
  83. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  84. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  85. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  86. * are flushed at any MI_FLUSH.
  87. */
  88. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  89. if ((invalidate_domains|flush_domains) &
  90. I915_GEM_DOMAIN_RENDER)
  91. cmd &= ~MI_NO_WRITE_FLUSH;
  92. if (INTEL_INFO(dev)->gen < 4) {
  93. /*
  94. * On the 965, the sampler cache always gets flushed
  95. * and this bit is reserved.
  96. */
  97. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  98. cmd |= MI_READ_FLUSH;
  99. }
  100. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  101. cmd |= MI_EXE_FLUSH;
  102. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  103. (IS_G4X(dev) || IS_GEN5(dev)))
  104. cmd |= MI_INVALIDATE_ISP;
  105. #if WATCH_EXEC
  106. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  107. #endif
  108. ret = intel_ring_begin(ring, 2);
  109. if (ret)
  110. return ret;
  111. intel_ring_emit(ring, cmd);
  112. intel_ring_emit(ring, MI_NOOP);
  113. intel_ring_advance(ring);
  114. }
  115. return 0;
  116. }
  117. static void ring_write_tail(struct intel_ring_buffer *ring,
  118. u32 value)
  119. {
  120. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  121. I915_WRITE_TAIL(ring, value);
  122. }
  123. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  124. {
  125. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  126. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  127. RING_ACTHD(ring->mmio_base) : ACTHD;
  128. return I915_READ(acthd_reg);
  129. }
  130. static int init_ring_common(struct intel_ring_buffer *ring)
  131. {
  132. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  133. struct drm_i915_gem_object *obj = ring->obj;
  134. u32 head;
  135. /* Stop the ring if it's running. */
  136. I915_WRITE_CTL(ring, 0);
  137. I915_WRITE_HEAD(ring, 0);
  138. ring->write_tail(ring, 0);
  139. /* Initialize the ring. */
  140. I915_WRITE_START(ring, obj->gtt_offset);
  141. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  142. /* G45 ring initialization fails to reset head to zero */
  143. if (head != 0) {
  144. DRM_DEBUG_KMS("%s head not reset to zero "
  145. "ctl %08x head %08x tail %08x start %08x\n",
  146. ring->name,
  147. I915_READ_CTL(ring),
  148. I915_READ_HEAD(ring),
  149. I915_READ_TAIL(ring),
  150. I915_READ_START(ring));
  151. I915_WRITE_HEAD(ring, 0);
  152. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  153. DRM_ERROR("failed to set %s head to zero "
  154. "ctl %08x head %08x tail %08x start %08x\n",
  155. ring->name,
  156. I915_READ_CTL(ring),
  157. I915_READ_HEAD(ring),
  158. I915_READ_TAIL(ring),
  159. I915_READ_START(ring));
  160. }
  161. }
  162. I915_WRITE_CTL(ring,
  163. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  164. | RING_REPORT_64K | RING_VALID);
  165. /* If the head is still not zero, the ring is dead */
  166. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  167. I915_READ_START(ring) != obj->gtt_offset ||
  168. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  169. DRM_ERROR("%s initialization failed "
  170. "ctl %08x head %08x tail %08x start %08x\n",
  171. ring->name,
  172. I915_READ_CTL(ring),
  173. I915_READ_HEAD(ring),
  174. I915_READ_TAIL(ring),
  175. I915_READ_START(ring));
  176. return -EIO;
  177. }
  178. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  179. i915_kernel_lost_context(ring->dev);
  180. else {
  181. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  182. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  183. ring->space = ring->head - (ring->tail + 8);
  184. if (ring->space < 0)
  185. ring->space += ring->size;
  186. }
  187. return 0;
  188. }
  189. /*
  190. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  191. * over cache flushing.
  192. */
  193. struct pipe_control {
  194. struct drm_i915_gem_object *obj;
  195. volatile u32 *cpu_page;
  196. u32 gtt_offset;
  197. };
  198. static int
  199. init_pipe_control(struct intel_ring_buffer *ring)
  200. {
  201. struct pipe_control *pc;
  202. struct drm_i915_gem_object *obj;
  203. int ret;
  204. if (ring->private)
  205. return 0;
  206. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  207. if (!pc)
  208. return -ENOMEM;
  209. obj = i915_gem_alloc_object(ring->dev, 4096);
  210. if (obj == NULL) {
  211. DRM_ERROR("Failed to allocate seqno page\n");
  212. ret = -ENOMEM;
  213. goto err;
  214. }
  215. obj->agp_type = AGP_USER_CACHED_MEMORY;
  216. ret = i915_gem_object_pin(obj, 4096, true);
  217. if (ret)
  218. goto err_unref;
  219. pc->gtt_offset = obj->gtt_offset;
  220. pc->cpu_page = kmap(obj->pages[0]);
  221. if (pc->cpu_page == NULL)
  222. goto err_unpin;
  223. pc->obj = obj;
  224. ring->private = pc;
  225. return 0;
  226. err_unpin:
  227. i915_gem_object_unpin(obj);
  228. err_unref:
  229. drm_gem_object_unreference(&obj->base);
  230. err:
  231. kfree(pc);
  232. return ret;
  233. }
  234. static void
  235. cleanup_pipe_control(struct intel_ring_buffer *ring)
  236. {
  237. struct pipe_control *pc = ring->private;
  238. struct drm_i915_gem_object *obj;
  239. if (!ring->private)
  240. return;
  241. obj = pc->obj;
  242. kunmap(obj->pages[0]);
  243. i915_gem_object_unpin(obj);
  244. drm_gem_object_unreference(&obj->base);
  245. kfree(pc);
  246. ring->private = NULL;
  247. }
  248. static int init_render_ring(struct intel_ring_buffer *ring)
  249. {
  250. struct drm_device *dev = ring->dev;
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. int ret = init_ring_common(ring);
  253. if (INTEL_INFO(dev)->gen > 3) {
  254. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  255. if (IS_GEN6(dev))
  256. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  257. I915_WRITE(MI_MODE, mode);
  258. }
  259. if (INTEL_INFO(dev)->gen >= 6) {
  260. } else if (IS_GEN5(dev)) {
  261. ret = init_pipe_control(ring);
  262. if (ret)
  263. return ret;
  264. }
  265. return ret;
  266. }
  267. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  268. {
  269. if (!ring->private)
  270. return;
  271. cleanup_pipe_control(ring);
  272. }
  273. static void
  274. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  275. {
  276. struct drm_device *dev = ring->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. int id;
  279. /*
  280. * cs -> 1 = vcs, 0 = bcs
  281. * vcs -> 1 = bcs, 0 = cs,
  282. * bcs -> 1 = cs, 0 = vcs.
  283. */
  284. id = ring - dev_priv->ring;
  285. id += 2 - i;
  286. id %= 3;
  287. intel_ring_emit(ring,
  288. MI_SEMAPHORE_MBOX |
  289. MI_SEMAPHORE_REGISTER |
  290. MI_SEMAPHORE_UPDATE);
  291. intel_ring_emit(ring, seqno);
  292. intel_ring_emit(ring,
  293. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  294. }
  295. static int
  296. gen6_add_request(struct intel_ring_buffer *ring,
  297. u32 *result)
  298. {
  299. u32 seqno;
  300. int ret;
  301. ret = intel_ring_begin(ring, 10);
  302. if (ret)
  303. return ret;
  304. seqno = i915_gem_get_seqno(ring->dev);
  305. update_semaphore(ring, 0, seqno);
  306. update_semaphore(ring, 1, seqno);
  307. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  308. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  309. intel_ring_emit(ring, seqno);
  310. intel_ring_emit(ring, MI_USER_INTERRUPT);
  311. intel_ring_advance(ring);
  312. *result = seqno;
  313. return 0;
  314. }
  315. int
  316. intel_ring_sync(struct intel_ring_buffer *ring,
  317. struct intel_ring_buffer *to,
  318. u32 seqno)
  319. {
  320. int ret;
  321. ret = intel_ring_begin(ring, 4);
  322. if (ret)
  323. return ret;
  324. intel_ring_emit(ring,
  325. MI_SEMAPHORE_MBOX |
  326. MI_SEMAPHORE_REGISTER |
  327. intel_ring_sync_index(ring, to) << 17 |
  328. MI_SEMAPHORE_COMPARE);
  329. intel_ring_emit(ring, seqno);
  330. intel_ring_emit(ring, 0);
  331. intel_ring_emit(ring, MI_NOOP);
  332. intel_ring_advance(ring);
  333. return 0;
  334. }
  335. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  336. do { \
  337. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  338. PIPE_CONTROL_DEPTH_STALL | 2); \
  339. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  340. intel_ring_emit(ring__, 0); \
  341. intel_ring_emit(ring__, 0); \
  342. } while (0)
  343. static int
  344. pc_render_add_request(struct intel_ring_buffer *ring,
  345. u32 *result)
  346. {
  347. struct drm_device *dev = ring->dev;
  348. u32 seqno = i915_gem_get_seqno(dev);
  349. struct pipe_control *pc = ring->private;
  350. u32 scratch_addr = pc->gtt_offset + 128;
  351. int ret;
  352. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  353. * incoherent with writes to memory, i.e. completely fubar,
  354. * so we need to use PIPE_NOTIFY instead.
  355. *
  356. * However, we also need to workaround the qword write
  357. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  358. * memory before requesting an interrupt.
  359. */
  360. ret = intel_ring_begin(ring, 32);
  361. if (ret)
  362. return ret;
  363. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  364. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  365. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  366. intel_ring_emit(ring, seqno);
  367. intel_ring_emit(ring, 0);
  368. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  369. scratch_addr += 128; /* write to separate cachelines */
  370. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  371. scratch_addr += 128;
  372. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  373. scratch_addr += 128;
  374. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  375. scratch_addr += 128;
  376. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  377. scratch_addr += 128;
  378. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  379. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  380. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  381. PIPE_CONTROL_NOTIFY);
  382. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  383. intel_ring_emit(ring, seqno);
  384. intel_ring_emit(ring, 0);
  385. intel_ring_advance(ring);
  386. *result = seqno;
  387. return 0;
  388. }
  389. static int
  390. render_ring_add_request(struct intel_ring_buffer *ring,
  391. u32 *result)
  392. {
  393. struct drm_device *dev = ring->dev;
  394. u32 seqno = i915_gem_get_seqno(dev);
  395. int ret;
  396. ret = intel_ring_begin(ring, 4);
  397. if (ret)
  398. return ret;
  399. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  400. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  401. intel_ring_emit(ring, seqno);
  402. intel_ring_emit(ring, MI_USER_INTERRUPT);
  403. intel_ring_advance(ring);
  404. *result = seqno;
  405. return 0;
  406. }
  407. static u32
  408. ring_get_seqno(struct intel_ring_buffer *ring)
  409. {
  410. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  411. }
  412. static u32
  413. pc_render_get_seqno(struct intel_ring_buffer *ring)
  414. {
  415. struct pipe_control *pc = ring->private;
  416. return pc->cpu_page[0];
  417. }
  418. static void
  419. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  420. {
  421. dev_priv->gt_irq_mask &= ~mask;
  422. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  423. POSTING_READ(GTIMR);
  424. }
  425. static void
  426. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  427. {
  428. dev_priv->gt_irq_mask |= mask;
  429. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  430. POSTING_READ(GTIMR);
  431. }
  432. static void
  433. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  434. {
  435. dev_priv->irq_mask &= ~mask;
  436. I915_WRITE(IMR, dev_priv->irq_mask);
  437. POSTING_READ(IMR);
  438. }
  439. static void
  440. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  441. {
  442. dev_priv->irq_mask |= mask;
  443. I915_WRITE(IMR, dev_priv->irq_mask);
  444. POSTING_READ(IMR);
  445. }
  446. static bool
  447. render_ring_get_irq(struct intel_ring_buffer *ring)
  448. {
  449. struct drm_device *dev = ring->dev;
  450. if (!dev->irq_enabled)
  451. return false;
  452. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  453. drm_i915_private_t *dev_priv = dev->dev_private;
  454. unsigned long irqflags;
  455. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  456. if (HAS_PCH_SPLIT(dev))
  457. ironlake_enable_irq(dev_priv,
  458. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  459. else
  460. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  461. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  462. }
  463. return true;
  464. }
  465. static void
  466. render_ring_put_irq(struct intel_ring_buffer *ring)
  467. {
  468. struct drm_device *dev = ring->dev;
  469. if (atomic_dec_and_test(&ring->irq_refcount)) {
  470. drm_i915_private_t *dev_priv = dev->dev_private;
  471. unsigned long irqflags;
  472. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  473. if (HAS_PCH_SPLIT(dev))
  474. ironlake_disable_irq(dev_priv,
  475. GT_USER_INTERRUPT |
  476. GT_PIPE_NOTIFY);
  477. else
  478. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  479. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  480. }
  481. }
  482. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  483. {
  484. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  485. u32 mmio = IS_GEN6(ring->dev) ?
  486. RING_HWS_PGA_GEN6(ring->mmio_base) :
  487. RING_HWS_PGA(ring->mmio_base);
  488. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  489. POSTING_READ(mmio);
  490. }
  491. static int
  492. bsd_ring_flush(struct intel_ring_buffer *ring,
  493. u32 invalidate_domains,
  494. u32 flush_domains)
  495. {
  496. int ret;
  497. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  498. return 0;
  499. ret = intel_ring_begin(ring, 2);
  500. if (ret)
  501. return ret;
  502. intel_ring_emit(ring, MI_FLUSH);
  503. intel_ring_emit(ring, MI_NOOP);
  504. intel_ring_advance(ring);
  505. return 0;
  506. }
  507. static int
  508. ring_add_request(struct intel_ring_buffer *ring,
  509. u32 *result)
  510. {
  511. u32 seqno;
  512. int ret;
  513. ret = intel_ring_begin(ring, 4);
  514. if (ret)
  515. return ret;
  516. seqno = i915_gem_get_seqno(ring->dev);
  517. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  518. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  519. intel_ring_emit(ring, seqno);
  520. intel_ring_emit(ring, MI_USER_INTERRUPT);
  521. intel_ring_advance(ring);
  522. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  523. *result = seqno;
  524. return 0;
  525. }
  526. static bool
  527. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  528. {
  529. struct drm_device *dev = ring->dev;
  530. if (!dev->irq_enabled)
  531. return false;
  532. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  533. drm_i915_private_t *dev_priv = dev->dev_private;
  534. unsigned long irqflags;
  535. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  536. ironlake_enable_irq(dev_priv, flag);
  537. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  538. }
  539. return true;
  540. }
  541. static void
  542. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  543. {
  544. struct drm_device *dev = ring->dev;
  545. if (atomic_dec_and_test(&ring->irq_refcount)) {
  546. drm_i915_private_t *dev_priv = dev->dev_private;
  547. unsigned long irqflags;
  548. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  549. ironlake_disable_irq(dev_priv, flag);
  550. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  551. }
  552. }
  553. static bool
  554. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  555. {
  556. struct drm_device *dev = ring->dev;
  557. if (!dev->irq_enabled)
  558. return false;
  559. if (atomic_inc_return(&ring->irq_refcount) == 1) {
  560. drm_i915_private_t *dev_priv = dev->dev_private;
  561. unsigned long irqflags;
  562. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  563. ring->irq_mask &= ~rflag;
  564. I915_WRITE_IMR(ring, ring->irq_mask);
  565. ironlake_enable_irq(dev_priv, gflag);
  566. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  567. }
  568. return true;
  569. }
  570. static void
  571. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  572. {
  573. struct drm_device *dev = ring->dev;
  574. if (atomic_dec_and_test(&ring->irq_refcount)) {
  575. drm_i915_private_t *dev_priv = dev->dev_private;
  576. unsigned long irqflags;
  577. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  578. ring->irq_mask |= rflag;
  579. I915_WRITE_IMR(ring, ring->irq_mask);
  580. ironlake_disable_irq(dev_priv, gflag);
  581. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  582. }
  583. }
  584. static bool
  585. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  586. {
  587. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  588. }
  589. static void
  590. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  591. {
  592. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  593. }
  594. static int
  595. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  596. {
  597. int ret;
  598. ret = intel_ring_begin(ring, 2);
  599. if (ret)
  600. return ret;
  601. intel_ring_emit(ring,
  602. MI_BATCH_BUFFER_START | (2 << 6) |
  603. MI_BATCH_NON_SECURE_I965);
  604. intel_ring_emit(ring, offset);
  605. intel_ring_advance(ring);
  606. return 0;
  607. }
  608. static int
  609. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  610. u32 offset, u32 len)
  611. {
  612. struct drm_device *dev = ring->dev;
  613. drm_i915_private_t *dev_priv = dev->dev_private;
  614. int ret;
  615. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  616. if (IS_I830(dev) || IS_845G(dev)) {
  617. ret = intel_ring_begin(ring, 4);
  618. if (ret)
  619. return ret;
  620. intel_ring_emit(ring, MI_BATCH_BUFFER);
  621. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  622. intel_ring_emit(ring, offset + len - 8);
  623. intel_ring_emit(ring, 0);
  624. } else {
  625. ret = intel_ring_begin(ring, 2);
  626. if (ret)
  627. return ret;
  628. if (INTEL_INFO(dev)->gen >= 4) {
  629. intel_ring_emit(ring,
  630. MI_BATCH_BUFFER_START | (2 << 6) |
  631. MI_BATCH_NON_SECURE_I965);
  632. intel_ring_emit(ring, offset);
  633. } else {
  634. intel_ring_emit(ring,
  635. MI_BATCH_BUFFER_START | (2 << 6));
  636. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  637. }
  638. }
  639. intel_ring_advance(ring);
  640. return 0;
  641. }
  642. static void cleanup_status_page(struct intel_ring_buffer *ring)
  643. {
  644. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  645. struct drm_i915_gem_object *obj;
  646. obj = ring->status_page.obj;
  647. if (obj == NULL)
  648. return;
  649. kunmap(obj->pages[0]);
  650. i915_gem_object_unpin(obj);
  651. drm_gem_object_unreference(&obj->base);
  652. ring->status_page.obj = NULL;
  653. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  654. }
  655. static int init_status_page(struct intel_ring_buffer *ring)
  656. {
  657. struct drm_device *dev = ring->dev;
  658. drm_i915_private_t *dev_priv = dev->dev_private;
  659. struct drm_i915_gem_object *obj;
  660. int ret;
  661. obj = i915_gem_alloc_object(dev, 4096);
  662. if (obj == NULL) {
  663. DRM_ERROR("Failed to allocate status page\n");
  664. ret = -ENOMEM;
  665. goto err;
  666. }
  667. obj->agp_type = AGP_USER_CACHED_MEMORY;
  668. ret = i915_gem_object_pin(obj, 4096, true);
  669. if (ret != 0) {
  670. goto err_unref;
  671. }
  672. ring->status_page.gfx_addr = obj->gtt_offset;
  673. ring->status_page.page_addr = kmap(obj->pages[0]);
  674. if (ring->status_page.page_addr == NULL) {
  675. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  676. goto err_unpin;
  677. }
  678. ring->status_page.obj = obj;
  679. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  680. intel_ring_setup_status_page(ring);
  681. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  682. ring->name, ring->status_page.gfx_addr);
  683. return 0;
  684. err_unpin:
  685. i915_gem_object_unpin(obj);
  686. err_unref:
  687. drm_gem_object_unreference(&obj->base);
  688. err:
  689. return ret;
  690. }
  691. int intel_init_ring_buffer(struct drm_device *dev,
  692. struct intel_ring_buffer *ring)
  693. {
  694. struct drm_i915_gem_object *obj;
  695. int ret;
  696. ring->dev = dev;
  697. INIT_LIST_HEAD(&ring->active_list);
  698. INIT_LIST_HEAD(&ring->request_list);
  699. INIT_LIST_HEAD(&ring->gpu_write_list);
  700. ring->irq_mask = ~0;
  701. if (I915_NEED_GFX_HWS(dev)) {
  702. ret = init_status_page(ring);
  703. if (ret)
  704. return ret;
  705. }
  706. obj = i915_gem_alloc_object(dev, ring->size);
  707. if (obj == NULL) {
  708. DRM_ERROR("Failed to allocate ringbuffer\n");
  709. ret = -ENOMEM;
  710. goto err_hws;
  711. }
  712. ring->obj = obj;
  713. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  714. if (ret)
  715. goto err_unref;
  716. ring->map.size = ring->size;
  717. ring->map.offset = dev->agp->base + obj->gtt_offset;
  718. ring->map.type = 0;
  719. ring->map.flags = 0;
  720. ring->map.mtrr = 0;
  721. drm_core_ioremap_wc(&ring->map, dev);
  722. if (ring->map.handle == NULL) {
  723. DRM_ERROR("Failed to map ringbuffer.\n");
  724. ret = -EINVAL;
  725. goto err_unpin;
  726. }
  727. ring->virtual_start = ring->map.handle;
  728. ret = ring->init(ring);
  729. if (ret)
  730. goto err_unmap;
  731. /* Workaround an erratum on the i830 which causes a hang if
  732. * the TAIL pointer points to within the last 2 cachelines
  733. * of the buffer.
  734. */
  735. ring->effective_size = ring->size;
  736. if (IS_I830(ring->dev))
  737. ring->effective_size -= 128;
  738. return 0;
  739. err_unmap:
  740. drm_core_ioremapfree(&ring->map, dev);
  741. err_unpin:
  742. i915_gem_object_unpin(obj);
  743. err_unref:
  744. drm_gem_object_unreference(&obj->base);
  745. ring->obj = NULL;
  746. err_hws:
  747. cleanup_status_page(ring);
  748. return ret;
  749. }
  750. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  751. {
  752. struct drm_i915_private *dev_priv;
  753. int ret;
  754. if (ring->obj == NULL)
  755. return;
  756. /* Disable the ring buffer. The ring must be idle at this point */
  757. dev_priv = ring->dev->dev_private;
  758. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  759. I915_WRITE_CTL(ring, 0);
  760. drm_core_ioremapfree(&ring->map, ring->dev);
  761. i915_gem_object_unpin(ring->obj);
  762. drm_gem_object_unreference(&ring->obj->base);
  763. ring->obj = NULL;
  764. if (ring->cleanup)
  765. ring->cleanup(ring);
  766. cleanup_status_page(ring);
  767. }
  768. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  769. {
  770. unsigned int *virt;
  771. int rem = ring->size - ring->tail;
  772. if (ring->space < rem) {
  773. int ret = intel_wait_ring_buffer(ring, rem);
  774. if (ret)
  775. return ret;
  776. }
  777. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  778. rem /= 8;
  779. while (rem--) {
  780. *virt++ = MI_NOOP;
  781. *virt++ = MI_NOOP;
  782. }
  783. ring->tail = 0;
  784. ring->space = ring->head - 8;
  785. return 0;
  786. }
  787. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  788. {
  789. struct drm_device *dev = ring->dev;
  790. struct drm_i915_private *dev_priv = dev->dev_private;
  791. unsigned long end;
  792. u32 head;
  793. trace_i915_ring_wait_begin (dev);
  794. end = jiffies + 3 * HZ;
  795. do {
  796. /* If the reported head position has wrapped or hasn't advanced,
  797. * fallback to the slow and accurate path.
  798. */
  799. head = intel_read_status_page(ring, 4);
  800. if (head < ring->actual_head)
  801. head = I915_READ_HEAD(ring);
  802. ring->actual_head = head;
  803. ring->head = head & HEAD_ADDR;
  804. ring->space = ring->head - (ring->tail + 8);
  805. if (ring->space < 0)
  806. ring->space += ring->size;
  807. if (ring->space >= n) {
  808. trace_i915_ring_wait_end(dev);
  809. return 0;
  810. }
  811. if (dev->primary->master) {
  812. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  813. if (master_priv->sarea_priv)
  814. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  815. }
  816. msleep(1);
  817. if (atomic_read(&dev_priv->mm.wedged))
  818. return -EAGAIN;
  819. } while (!time_after(jiffies, end));
  820. trace_i915_ring_wait_end (dev);
  821. return -EBUSY;
  822. }
  823. int intel_ring_begin(struct intel_ring_buffer *ring,
  824. int num_dwords)
  825. {
  826. int n = 4*num_dwords;
  827. int ret;
  828. if (unlikely(ring->tail + n > ring->effective_size)) {
  829. ret = intel_wrap_ring_buffer(ring);
  830. if (unlikely(ret))
  831. return ret;
  832. }
  833. if (unlikely(ring->space < n)) {
  834. ret = intel_wait_ring_buffer(ring, n);
  835. if (unlikely(ret))
  836. return ret;
  837. }
  838. ring->space -= n;
  839. return 0;
  840. }
  841. void intel_ring_advance(struct intel_ring_buffer *ring)
  842. {
  843. ring->tail &= ring->size - 1;
  844. ring->write_tail(ring, ring->tail);
  845. }
  846. static const struct intel_ring_buffer render_ring = {
  847. .name = "render ring",
  848. .id = RING_RENDER,
  849. .mmio_base = RENDER_RING_BASE,
  850. .size = 32 * PAGE_SIZE,
  851. .init = init_render_ring,
  852. .write_tail = ring_write_tail,
  853. .flush = render_ring_flush,
  854. .add_request = render_ring_add_request,
  855. .get_seqno = ring_get_seqno,
  856. .irq_get = render_ring_get_irq,
  857. .irq_put = render_ring_put_irq,
  858. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  859. .cleanup = render_ring_cleanup,
  860. };
  861. /* ring buffer for bit-stream decoder */
  862. static const struct intel_ring_buffer bsd_ring = {
  863. .name = "bsd ring",
  864. .id = RING_BSD,
  865. .mmio_base = BSD_RING_BASE,
  866. .size = 32 * PAGE_SIZE,
  867. .init = init_ring_common,
  868. .write_tail = ring_write_tail,
  869. .flush = bsd_ring_flush,
  870. .add_request = ring_add_request,
  871. .get_seqno = ring_get_seqno,
  872. .irq_get = bsd_ring_get_irq,
  873. .irq_put = bsd_ring_put_irq,
  874. .dispatch_execbuffer = ring_dispatch_execbuffer,
  875. };
  876. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  877. u32 value)
  878. {
  879. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  880. /* Every tail move must follow the sequence below */
  881. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  882. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  883. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  884. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  885. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  886. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  887. 50))
  888. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  889. I915_WRITE_TAIL(ring, value);
  890. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  891. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  892. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  893. }
  894. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  895. u32 invalidate_domains,
  896. u32 flush_domains)
  897. {
  898. int ret;
  899. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  900. return 0;
  901. ret = intel_ring_begin(ring, 4);
  902. if (ret)
  903. return ret;
  904. intel_ring_emit(ring, MI_FLUSH_DW);
  905. intel_ring_emit(ring, 0);
  906. intel_ring_emit(ring, 0);
  907. intel_ring_emit(ring, 0);
  908. intel_ring_advance(ring);
  909. return 0;
  910. }
  911. static int
  912. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  913. u32 offset, u32 len)
  914. {
  915. int ret;
  916. ret = intel_ring_begin(ring, 2);
  917. if (ret)
  918. return ret;
  919. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  920. /* bit0-7 is the length on GEN6+ */
  921. intel_ring_emit(ring, offset);
  922. intel_ring_advance(ring);
  923. return 0;
  924. }
  925. static bool
  926. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  927. {
  928. return gen6_ring_get_irq(ring,
  929. GT_USER_INTERRUPT,
  930. GEN6_RENDER_USER_INTERRUPT);
  931. }
  932. static void
  933. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  934. {
  935. return gen6_ring_put_irq(ring,
  936. GT_USER_INTERRUPT,
  937. GEN6_RENDER_USER_INTERRUPT);
  938. }
  939. static bool
  940. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  941. {
  942. return gen6_ring_get_irq(ring,
  943. GT_GEN6_BSD_USER_INTERRUPT,
  944. GEN6_BSD_USER_INTERRUPT);
  945. }
  946. static void
  947. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  948. {
  949. return gen6_ring_put_irq(ring,
  950. GT_GEN6_BSD_USER_INTERRUPT,
  951. GEN6_BSD_USER_INTERRUPT);
  952. }
  953. /* ring buffer for Video Codec for Gen6+ */
  954. static const struct intel_ring_buffer gen6_bsd_ring = {
  955. .name = "gen6 bsd ring",
  956. .id = RING_BSD,
  957. .mmio_base = GEN6_BSD_RING_BASE,
  958. .size = 32 * PAGE_SIZE,
  959. .init = init_ring_common,
  960. .write_tail = gen6_bsd_ring_write_tail,
  961. .flush = gen6_ring_flush,
  962. .add_request = gen6_add_request,
  963. .get_seqno = ring_get_seqno,
  964. .irq_get = gen6_bsd_ring_get_irq,
  965. .irq_put = gen6_bsd_ring_put_irq,
  966. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  967. };
  968. /* Blitter support (SandyBridge+) */
  969. static bool
  970. blt_ring_get_irq(struct intel_ring_buffer *ring)
  971. {
  972. return gen6_ring_get_irq(ring,
  973. GT_BLT_USER_INTERRUPT,
  974. GEN6_BLITTER_USER_INTERRUPT);
  975. }
  976. static void
  977. blt_ring_put_irq(struct intel_ring_buffer *ring)
  978. {
  979. gen6_ring_put_irq(ring,
  980. GT_BLT_USER_INTERRUPT,
  981. GEN6_BLITTER_USER_INTERRUPT);
  982. }
  983. /* Workaround for some stepping of SNB,
  984. * each time when BLT engine ring tail moved,
  985. * the first command in the ring to be parsed
  986. * should be MI_BATCH_BUFFER_START
  987. */
  988. #define NEED_BLT_WORKAROUND(dev) \
  989. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  990. static inline struct drm_i915_gem_object *
  991. to_blt_workaround(struct intel_ring_buffer *ring)
  992. {
  993. return ring->private;
  994. }
  995. static int blt_ring_init(struct intel_ring_buffer *ring)
  996. {
  997. if (NEED_BLT_WORKAROUND(ring->dev)) {
  998. struct drm_i915_gem_object *obj;
  999. u32 *ptr;
  1000. int ret;
  1001. obj = i915_gem_alloc_object(ring->dev, 4096);
  1002. if (obj == NULL)
  1003. return -ENOMEM;
  1004. ret = i915_gem_object_pin(obj, 4096, true);
  1005. if (ret) {
  1006. drm_gem_object_unreference(&obj->base);
  1007. return ret;
  1008. }
  1009. ptr = kmap(obj->pages[0]);
  1010. *ptr++ = MI_BATCH_BUFFER_END;
  1011. *ptr++ = MI_NOOP;
  1012. kunmap(obj->pages[0]);
  1013. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1014. if (ret) {
  1015. i915_gem_object_unpin(obj);
  1016. drm_gem_object_unreference(&obj->base);
  1017. return ret;
  1018. }
  1019. ring->private = obj;
  1020. }
  1021. return init_ring_common(ring);
  1022. }
  1023. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1024. int num_dwords)
  1025. {
  1026. if (ring->private) {
  1027. int ret = intel_ring_begin(ring, num_dwords+2);
  1028. if (ret)
  1029. return ret;
  1030. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1031. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1032. return 0;
  1033. } else
  1034. return intel_ring_begin(ring, 4);
  1035. }
  1036. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1037. u32 invalidate_domains,
  1038. u32 flush_domains)
  1039. {
  1040. int ret;
  1041. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  1042. return 0;
  1043. ret = blt_ring_begin(ring, 4);
  1044. if (ret)
  1045. return ret;
  1046. intel_ring_emit(ring, MI_FLUSH_DW);
  1047. intel_ring_emit(ring, 0);
  1048. intel_ring_emit(ring, 0);
  1049. intel_ring_emit(ring, 0);
  1050. intel_ring_advance(ring);
  1051. return 0;
  1052. }
  1053. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1054. {
  1055. if (!ring->private)
  1056. return;
  1057. i915_gem_object_unpin(ring->private);
  1058. drm_gem_object_unreference(ring->private);
  1059. ring->private = NULL;
  1060. }
  1061. static const struct intel_ring_buffer gen6_blt_ring = {
  1062. .name = "blt ring",
  1063. .id = RING_BLT,
  1064. .mmio_base = BLT_RING_BASE,
  1065. .size = 32 * PAGE_SIZE,
  1066. .init = blt_ring_init,
  1067. .write_tail = ring_write_tail,
  1068. .flush = blt_ring_flush,
  1069. .add_request = gen6_add_request,
  1070. .get_seqno = ring_get_seqno,
  1071. .irq_get = blt_ring_get_irq,
  1072. .irq_put = blt_ring_put_irq,
  1073. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1074. .cleanup = blt_ring_cleanup,
  1075. };
  1076. int intel_init_render_ring_buffer(struct drm_device *dev)
  1077. {
  1078. drm_i915_private_t *dev_priv = dev->dev_private;
  1079. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1080. *ring = render_ring;
  1081. if (INTEL_INFO(dev)->gen >= 6) {
  1082. ring->add_request = gen6_add_request;
  1083. ring->irq_get = gen6_render_ring_get_irq;
  1084. ring->irq_put = gen6_render_ring_put_irq;
  1085. } else if (IS_GEN5(dev)) {
  1086. ring->add_request = pc_render_add_request;
  1087. ring->get_seqno = pc_render_get_seqno;
  1088. }
  1089. if (!I915_NEED_GFX_HWS(dev)) {
  1090. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1091. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1092. }
  1093. return intel_init_ring_buffer(dev, ring);
  1094. }
  1095. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1096. {
  1097. drm_i915_private_t *dev_priv = dev->dev_private;
  1098. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1099. if (IS_GEN6(dev))
  1100. *ring = gen6_bsd_ring;
  1101. else
  1102. *ring = bsd_ring;
  1103. return intel_init_ring_buffer(dev, ring);
  1104. }
  1105. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1106. {
  1107. drm_i915_private_t *dev_priv = dev->dev_private;
  1108. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1109. *ring = gen6_blt_ring;
  1110. return intel_init_ring_buffer(dev, ring);
  1111. }