forcedeth.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. *
  86. * Known bugs:
  87. * We suspect that on some hardware no TX done interrupts are generated.
  88. * This means recovery from netif_stop_queue only happens if the hw timer
  89. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  90. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  91. * If your hardware reliably generates tx done interrupts, then you can remove
  92. * DEV_NEED_TIMERIRQ from the driver_data flags.
  93. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  94. * superfluous timer interrupts from the nic.
  95. */
  96. #define FORCEDETH_VERSION "0.32"
  97. #define DRV_NAME "forcedeth"
  98. #include <linux/module.h>
  99. #include <linux/types.h>
  100. #include <linux/pci.h>
  101. #include <linux/interrupt.h>
  102. #include <linux/netdevice.h>
  103. #include <linux/etherdevice.h>
  104. #include <linux/delay.h>
  105. #include <linux/spinlock.h>
  106. #include <linux/ethtool.h>
  107. #include <linux/timer.h>
  108. #include <linux/skbuff.h>
  109. #include <linux/mii.h>
  110. #include <linux/random.h>
  111. #include <linux/init.h>
  112. #include <linux/if_vlan.h>
  113. #include <asm/irq.h>
  114. #include <asm/io.h>
  115. #include <asm/uaccess.h>
  116. #include <asm/system.h>
  117. #if 0
  118. #define dprintk printk
  119. #else
  120. #define dprintk(x...) do { } while (0)
  121. #endif
  122. /*
  123. * Hardware access:
  124. */
  125. #define DEV_NEED_LASTPACKET1 0x0001 /* set LASTPACKET1 in tx flags */
  126. #define DEV_IRQMASK_1 0x0002 /* use NVREG_IRQMASK_WANTED_1 for irq mask */
  127. #define DEV_IRQMASK_2 0x0004 /* use NVREG_IRQMASK_WANTED_2 for irq mask */
  128. #define DEV_NEED_TIMERIRQ 0x0008 /* set the timer irq flag in the irq mask */
  129. #define DEV_NEED_LINKTIMER 0x0010 /* poll link settings. Relies on the timer irq */
  130. enum {
  131. NvRegIrqStatus = 0x000,
  132. #define NVREG_IRQSTAT_MIIEVENT 0x040
  133. #define NVREG_IRQSTAT_MASK 0x1ff
  134. NvRegIrqMask = 0x004,
  135. #define NVREG_IRQ_RX_ERROR 0x0001
  136. #define NVREG_IRQ_RX 0x0002
  137. #define NVREG_IRQ_RX_NOBUF 0x0004
  138. #define NVREG_IRQ_TX_ERR 0x0008
  139. #define NVREG_IRQ_TX2 0x0010
  140. #define NVREG_IRQ_TIMER 0x0020
  141. #define NVREG_IRQ_LINK 0x0040
  142. #define NVREG_IRQ_TX1 0x0100
  143. #define NVREG_IRQMASK_WANTED_1 0x005f
  144. #define NVREG_IRQMASK_WANTED_2 0x0147
  145. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR|NVREG_IRQ_TX2|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX1))
  146. NvRegUnknownSetupReg6 = 0x008,
  147. #define NVREG_UNKSETUP6_VAL 3
  148. /*
  149. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  150. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  151. */
  152. NvRegPollingInterval = 0x00c,
  153. #define NVREG_POLL_DEFAULT 970
  154. NvRegMisc1 = 0x080,
  155. #define NVREG_MISC1_HD 0x02
  156. #define NVREG_MISC1_FORCE 0x3b0f3c
  157. NvRegTransmitterControl = 0x084,
  158. #define NVREG_XMITCTL_START 0x01
  159. NvRegTransmitterStatus = 0x088,
  160. #define NVREG_XMITSTAT_BUSY 0x01
  161. NvRegPacketFilterFlags = 0x8c,
  162. #define NVREG_PFF_ALWAYS 0x7F0008
  163. #define NVREG_PFF_PROMISC 0x80
  164. #define NVREG_PFF_MYADDR 0x20
  165. NvRegOffloadConfig = 0x90,
  166. #define NVREG_OFFLOAD_HOMEPHY 0x601
  167. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  168. NvRegReceiverControl = 0x094,
  169. #define NVREG_RCVCTL_START 0x01
  170. NvRegReceiverStatus = 0x98,
  171. #define NVREG_RCVSTAT_BUSY 0x01
  172. NvRegRandomSeed = 0x9c,
  173. #define NVREG_RNDSEED_MASK 0x00ff
  174. #define NVREG_RNDSEED_FORCE 0x7f00
  175. #define NVREG_RNDSEED_FORCE2 0x2d00
  176. #define NVREG_RNDSEED_FORCE3 0x7400
  177. NvRegUnknownSetupReg1 = 0xA0,
  178. #define NVREG_UNKSETUP1_VAL 0x16070f
  179. NvRegUnknownSetupReg2 = 0xA4,
  180. #define NVREG_UNKSETUP2_VAL 0x16
  181. NvRegMacAddrA = 0xA8,
  182. NvRegMacAddrB = 0xAC,
  183. NvRegMulticastAddrA = 0xB0,
  184. #define NVREG_MCASTADDRA_FORCE 0x01
  185. NvRegMulticastAddrB = 0xB4,
  186. NvRegMulticastMaskA = 0xB8,
  187. NvRegMulticastMaskB = 0xBC,
  188. NvRegPhyInterface = 0xC0,
  189. #define PHY_RGMII 0x10000000
  190. NvRegTxRingPhysAddr = 0x100,
  191. NvRegRxRingPhysAddr = 0x104,
  192. NvRegRingSizes = 0x108,
  193. #define NVREG_RINGSZ_TXSHIFT 0
  194. #define NVREG_RINGSZ_RXSHIFT 16
  195. NvRegUnknownTransmitterReg = 0x10c,
  196. NvRegLinkSpeed = 0x110,
  197. #define NVREG_LINKSPEED_FORCE 0x10000
  198. #define NVREG_LINKSPEED_10 1000
  199. #define NVREG_LINKSPEED_100 100
  200. #define NVREG_LINKSPEED_1000 50
  201. #define NVREG_LINKSPEED_MASK (0xFFF)
  202. NvRegUnknownSetupReg5 = 0x130,
  203. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  204. NvRegUnknownSetupReg3 = 0x13c,
  205. #define NVREG_UNKSETUP3_VAL1 0x200010
  206. NvRegTxRxControl = 0x144,
  207. #define NVREG_TXRXCTL_KICK 0x0001
  208. #define NVREG_TXRXCTL_BIT1 0x0002
  209. #define NVREG_TXRXCTL_BIT2 0x0004
  210. #define NVREG_TXRXCTL_IDLE 0x0008
  211. #define NVREG_TXRXCTL_RESET 0x0010
  212. #define NVREG_TXRXCTL_RXCHECK 0x0400
  213. NvRegMIIStatus = 0x180,
  214. #define NVREG_MIISTAT_ERROR 0x0001
  215. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  216. #define NVREG_MIISTAT_MASK 0x000f
  217. #define NVREG_MIISTAT_MASK2 0x000f
  218. NvRegUnknownSetupReg4 = 0x184,
  219. #define NVREG_UNKSETUP4_VAL 8
  220. NvRegAdapterControl = 0x188,
  221. #define NVREG_ADAPTCTL_START 0x02
  222. #define NVREG_ADAPTCTL_LINKUP 0x04
  223. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  224. #define NVREG_ADAPTCTL_RUNNING 0x100000
  225. #define NVREG_ADAPTCTL_PHYSHIFT 24
  226. NvRegMIISpeed = 0x18c,
  227. #define NVREG_MIISPEED_BIT8 (1<<8)
  228. #define NVREG_MIIDELAY 5
  229. NvRegMIIControl = 0x190,
  230. #define NVREG_MIICTL_INUSE 0x08000
  231. #define NVREG_MIICTL_WRITE 0x00400
  232. #define NVREG_MIICTL_ADDRSHIFT 5
  233. NvRegMIIData = 0x194,
  234. NvRegWakeUpFlags = 0x200,
  235. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  236. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  237. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  238. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  239. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  240. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  241. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  242. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  243. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  244. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  245. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  246. NvRegPatternCRC = 0x204,
  247. NvRegPatternMask = 0x208,
  248. NvRegPowerCap = 0x268,
  249. #define NVREG_POWERCAP_D3SUPP (1<<30)
  250. #define NVREG_POWERCAP_D2SUPP (1<<26)
  251. #define NVREG_POWERCAP_D1SUPP (1<<25)
  252. NvRegPowerState = 0x26c,
  253. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  254. #define NVREG_POWERSTATE_VALID 0x0100
  255. #define NVREG_POWERSTATE_MASK 0x0003
  256. #define NVREG_POWERSTATE_D0 0x0000
  257. #define NVREG_POWERSTATE_D1 0x0001
  258. #define NVREG_POWERSTATE_D2 0x0002
  259. #define NVREG_POWERSTATE_D3 0x0003
  260. };
  261. /* Big endian: should work, but is untested */
  262. struct ring_desc {
  263. u32 PacketBuffer;
  264. u32 FlagLen;
  265. };
  266. #define FLAG_MASK_V1 0xffff0000
  267. #define FLAG_MASK_V2 0xffffc000
  268. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  269. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  270. #define NV_TX_LASTPACKET (1<<16)
  271. #define NV_TX_RETRYERROR (1<<19)
  272. #define NV_TX_LASTPACKET1 (1<<24)
  273. #define NV_TX_DEFERRED (1<<26)
  274. #define NV_TX_CARRIERLOST (1<<27)
  275. #define NV_TX_LATECOLLISION (1<<28)
  276. #define NV_TX_UNDERFLOW (1<<29)
  277. #define NV_TX_ERROR (1<<30)
  278. #define NV_TX_VALID (1<<31)
  279. #define NV_TX2_LASTPACKET (1<<29)
  280. #define NV_TX2_RETRYERROR (1<<18)
  281. #define NV_TX2_LASTPACKET1 (1<<23)
  282. #define NV_TX2_DEFERRED (1<<25)
  283. #define NV_TX2_CARRIERLOST (1<<26)
  284. #define NV_TX2_LATECOLLISION (1<<27)
  285. #define NV_TX2_UNDERFLOW (1<<28)
  286. /* error and valid are the same for both */
  287. #define NV_TX2_ERROR (1<<30)
  288. #define NV_TX2_VALID (1<<31)
  289. #define NV_RX_DESCRIPTORVALID (1<<16)
  290. #define NV_RX_MISSEDFRAME (1<<17)
  291. #define NV_RX_SUBSTRACT1 (1<<18)
  292. #define NV_RX_ERROR1 (1<<23)
  293. #define NV_RX_ERROR2 (1<<24)
  294. #define NV_RX_ERROR3 (1<<25)
  295. #define NV_RX_ERROR4 (1<<26)
  296. #define NV_RX_CRCERR (1<<27)
  297. #define NV_RX_OVERFLOW (1<<28)
  298. #define NV_RX_FRAMINGERR (1<<29)
  299. #define NV_RX_ERROR (1<<30)
  300. #define NV_RX_AVAIL (1<<31)
  301. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  302. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  303. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  304. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  305. #define NV_RX2_DESCRIPTORVALID (1<<29)
  306. #define NV_RX2_SUBSTRACT1 (1<<25)
  307. #define NV_RX2_ERROR1 (1<<18)
  308. #define NV_RX2_ERROR2 (1<<19)
  309. #define NV_RX2_ERROR3 (1<<20)
  310. #define NV_RX2_ERROR4 (1<<21)
  311. #define NV_RX2_CRCERR (1<<22)
  312. #define NV_RX2_OVERFLOW (1<<23)
  313. #define NV_RX2_FRAMINGERR (1<<24)
  314. /* error and avail are the same for both */
  315. #define NV_RX2_ERROR (1<<30)
  316. #define NV_RX2_AVAIL (1<<31)
  317. /* Miscelaneous hardware related defines: */
  318. #define NV_PCI_REGSZ 0x270
  319. /* various timeout delays: all in usec */
  320. #define NV_TXRX_RESET_DELAY 4
  321. #define NV_TXSTOP_DELAY1 10
  322. #define NV_TXSTOP_DELAY1MAX 500000
  323. #define NV_TXSTOP_DELAY2 100
  324. #define NV_RXSTOP_DELAY1 10
  325. #define NV_RXSTOP_DELAY1MAX 500000
  326. #define NV_RXSTOP_DELAY2 100
  327. #define NV_SETUP5_DELAY 5
  328. #define NV_SETUP5_DELAYMAX 50000
  329. #define NV_POWERUP_DELAY 5
  330. #define NV_POWERUP_DELAYMAX 5000
  331. #define NV_MIIBUSY_DELAY 50
  332. #define NV_MIIPHY_DELAY 10
  333. #define NV_MIIPHY_DELAYMAX 10000
  334. #define NV_WAKEUPPATTERNS 5
  335. #define NV_WAKEUPMASKENTRIES 4
  336. /* General driver defaults */
  337. #define NV_WATCHDOG_TIMEO (5*HZ)
  338. #define RX_RING 128
  339. #define TX_RING 64
  340. /*
  341. * If your nic mysteriously hangs then try to reduce the limits
  342. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  343. * last valid ring entry. But this would be impossible to
  344. * implement - probably a disassembly error.
  345. */
  346. #define TX_LIMIT_STOP 63
  347. #define TX_LIMIT_START 62
  348. /* rx/tx mac addr + type + vlan + align + slack*/
  349. #define RX_NIC_BUFSIZE (ETH_DATA_LEN + 64)
  350. /* even more slack */
  351. #define RX_ALLOC_BUFSIZE (ETH_DATA_LEN + 128)
  352. #define OOM_REFILL (1+HZ/20)
  353. #define POLL_WAIT (1+HZ/100)
  354. #define LINK_TIMEOUT (3*HZ)
  355. /*
  356. * desc_ver values:
  357. * This field has two purposes:
  358. * - Newer nics uses a different ring layout. The layout is selected by
  359. * comparing np->desc_ver with DESC_VER_xy.
  360. * - It contains bits that are forced on when writing to NvRegTxRxControl.
  361. */
  362. #define DESC_VER_1 0x0
  363. #define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
  364. /* PHY defines */
  365. #define PHY_OUI_MARVELL 0x5043
  366. #define PHY_OUI_CICADA 0x03f1
  367. #define PHYID1_OUI_MASK 0x03ff
  368. #define PHYID1_OUI_SHFT 6
  369. #define PHYID2_OUI_MASK 0xfc00
  370. #define PHYID2_OUI_SHFT 10
  371. #define PHY_INIT1 0x0f000
  372. #define PHY_INIT2 0x0e00
  373. #define PHY_INIT3 0x01000
  374. #define PHY_INIT4 0x0200
  375. #define PHY_INIT5 0x0004
  376. #define PHY_INIT6 0x02000
  377. #define PHY_GIGABIT 0x0100
  378. #define PHY_TIMEOUT 0x1
  379. #define PHY_ERROR 0x2
  380. #define PHY_100 0x1
  381. #define PHY_1000 0x2
  382. #define PHY_HALF 0x100
  383. /* FIXME: MII defines that should be added to <linux/mii.h> */
  384. #define MII_1000BT_CR 0x09
  385. #define MII_1000BT_SR 0x0a
  386. #define ADVERTISE_1000FULL 0x0200
  387. #define ADVERTISE_1000HALF 0x0100
  388. #define LPA_1000FULL 0x0800
  389. #define LPA_1000HALF 0x0400
  390. /*
  391. * SMP locking:
  392. * All hardware access under dev->priv->lock, except the performance
  393. * critical parts:
  394. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  395. * by the arch code for interrupts.
  396. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  397. * needs dev->priv->lock :-(
  398. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  399. */
  400. /* in dev: base, irq */
  401. struct fe_priv {
  402. spinlock_t lock;
  403. /* General data:
  404. * Locking: spin_lock(&np->lock); */
  405. struct net_device_stats stats;
  406. int in_shutdown;
  407. u32 linkspeed;
  408. int duplex;
  409. int autoneg;
  410. int fixed_mode;
  411. int phyaddr;
  412. int wolenabled;
  413. unsigned int phy_oui;
  414. u16 gigabit;
  415. /* General data: RO fields */
  416. dma_addr_t ring_addr;
  417. struct pci_dev *pci_dev;
  418. u32 orig_mac[2];
  419. u32 irqmask;
  420. u32 desc_ver;
  421. void __iomem *base;
  422. /* rx specific fields.
  423. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  424. */
  425. struct ring_desc *rx_ring;
  426. unsigned int cur_rx, refill_rx;
  427. struct sk_buff *rx_skbuff[RX_RING];
  428. dma_addr_t rx_dma[RX_RING];
  429. unsigned int rx_buf_sz;
  430. struct timer_list oom_kick;
  431. struct timer_list nic_poll;
  432. /* media detection workaround.
  433. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  434. */
  435. int need_linktimer;
  436. unsigned long link_timeout;
  437. /*
  438. * tx specific fields.
  439. */
  440. struct ring_desc *tx_ring;
  441. unsigned int next_tx, nic_tx;
  442. struct sk_buff *tx_skbuff[TX_RING];
  443. dma_addr_t tx_dma[TX_RING];
  444. u32 tx_flags;
  445. };
  446. /*
  447. * Maximum number of loops until we assume that a bit in the irq mask
  448. * is stuck. Overridable with module param.
  449. */
  450. static int max_interrupt_work = 5;
  451. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  452. {
  453. return netdev_priv(dev);
  454. }
  455. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  456. {
  457. return get_nvpriv(dev)->base;
  458. }
  459. static inline void pci_push(u8 __iomem *base)
  460. {
  461. /* force out pending posted writes */
  462. readl(base);
  463. }
  464. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  465. {
  466. return le32_to_cpu(prd->FlagLen)
  467. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  468. }
  469. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  470. int delay, int delaymax, const char *msg)
  471. {
  472. u8 __iomem *base = get_hwbase(dev);
  473. pci_push(base);
  474. do {
  475. udelay(delay);
  476. delaymax -= delay;
  477. if (delaymax < 0) {
  478. if (msg)
  479. printk(msg);
  480. return 1;
  481. }
  482. } while ((readl(base + offset) & mask) != target);
  483. return 0;
  484. }
  485. #define MII_READ (-1)
  486. /* mii_rw: read/write a register on the PHY.
  487. *
  488. * Caller must guarantee serialization
  489. */
  490. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  491. {
  492. u8 __iomem *base = get_hwbase(dev);
  493. u32 reg;
  494. int retval;
  495. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  496. reg = readl(base + NvRegMIIControl);
  497. if (reg & NVREG_MIICTL_INUSE) {
  498. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  499. udelay(NV_MIIBUSY_DELAY);
  500. }
  501. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  502. if (value != MII_READ) {
  503. writel(value, base + NvRegMIIData);
  504. reg |= NVREG_MIICTL_WRITE;
  505. }
  506. writel(reg, base + NvRegMIIControl);
  507. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  508. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  509. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  510. dev->name, miireg, addr);
  511. retval = -1;
  512. } else if (value != MII_READ) {
  513. /* it was a write operation - fewer failures are detectable */
  514. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  515. dev->name, value, miireg, addr);
  516. retval = 0;
  517. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  518. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  519. dev->name, miireg, addr);
  520. retval = -1;
  521. } else {
  522. retval = readl(base + NvRegMIIData);
  523. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  524. dev->name, miireg, addr, retval);
  525. }
  526. return retval;
  527. }
  528. static int phy_reset(struct net_device *dev)
  529. {
  530. struct fe_priv *np = get_nvpriv(dev);
  531. u32 miicontrol;
  532. unsigned int tries = 0;
  533. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  534. miicontrol |= BMCR_RESET;
  535. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  536. return -1;
  537. }
  538. /* wait for 500ms */
  539. msleep(500);
  540. /* must wait till reset is deasserted */
  541. while (miicontrol & BMCR_RESET) {
  542. msleep(10);
  543. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  544. /* FIXME: 100 tries seem excessive */
  545. if (tries++ > 100)
  546. return -1;
  547. }
  548. return 0;
  549. }
  550. static int phy_init(struct net_device *dev)
  551. {
  552. struct fe_priv *np = get_nvpriv(dev);
  553. u8 __iomem *base = get_hwbase(dev);
  554. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  555. /* set advertise register */
  556. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  557. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  558. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  559. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  560. return PHY_ERROR;
  561. }
  562. /* get phy interface type */
  563. phyinterface = readl(base + NvRegPhyInterface);
  564. /* see if gigabit phy */
  565. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  566. if (mii_status & PHY_GIGABIT) {
  567. np->gigabit = PHY_GIGABIT;
  568. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  569. mii_control_1000 &= ~ADVERTISE_1000HALF;
  570. if (phyinterface & PHY_RGMII)
  571. mii_control_1000 |= ADVERTISE_1000FULL;
  572. else
  573. mii_control_1000 &= ~ADVERTISE_1000FULL;
  574. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  575. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  576. return PHY_ERROR;
  577. }
  578. }
  579. else
  580. np->gigabit = 0;
  581. /* reset the phy */
  582. if (phy_reset(dev)) {
  583. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  584. return PHY_ERROR;
  585. }
  586. /* phy vendor specific configuration */
  587. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  588. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  589. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  590. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  591. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  592. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  593. return PHY_ERROR;
  594. }
  595. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  596. phy_reserved |= PHY_INIT5;
  597. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  598. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  599. return PHY_ERROR;
  600. }
  601. }
  602. if (np->phy_oui == PHY_OUI_CICADA) {
  603. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  604. phy_reserved |= PHY_INIT6;
  605. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  606. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  607. return PHY_ERROR;
  608. }
  609. }
  610. /* restart auto negotiation */
  611. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  612. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  613. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  614. return PHY_ERROR;
  615. }
  616. return 0;
  617. }
  618. static void nv_start_rx(struct net_device *dev)
  619. {
  620. struct fe_priv *np = get_nvpriv(dev);
  621. u8 __iomem *base = get_hwbase(dev);
  622. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  623. /* Already running? Stop it. */
  624. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  625. writel(0, base + NvRegReceiverControl);
  626. pci_push(base);
  627. }
  628. writel(np->linkspeed, base + NvRegLinkSpeed);
  629. pci_push(base);
  630. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  631. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  632. dev->name, np->duplex, np->linkspeed);
  633. pci_push(base);
  634. }
  635. static void nv_stop_rx(struct net_device *dev)
  636. {
  637. u8 __iomem *base = get_hwbase(dev);
  638. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  639. writel(0, base + NvRegReceiverControl);
  640. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  641. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  642. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  643. udelay(NV_RXSTOP_DELAY2);
  644. writel(0, base + NvRegLinkSpeed);
  645. }
  646. static void nv_start_tx(struct net_device *dev)
  647. {
  648. u8 __iomem *base = get_hwbase(dev);
  649. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  650. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  651. pci_push(base);
  652. }
  653. static void nv_stop_tx(struct net_device *dev)
  654. {
  655. u8 __iomem *base = get_hwbase(dev);
  656. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  657. writel(0, base + NvRegTransmitterControl);
  658. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  659. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  660. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  661. udelay(NV_TXSTOP_DELAY2);
  662. writel(0, base + NvRegUnknownTransmitterReg);
  663. }
  664. static void nv_txrx_reset(struct net_device *dev)
  665. {
  666. struct fe_priv *np = get_nvpriv(dev);
  667. u8 __iomem *base = get_hwbase(dev);
  668. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  669. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver, base + NvRegTxRxControl);
  670. pci_push(base);
  671. udelay(NV_TXRX_RESET_DELAY);
  672. writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
  673. pci_push(base);
  674. }
  675. /*
  676. * nv_get_stats: dev->get_stats function
  677. * Get latest stats value from the nic.
  678. * Called with read_lock(&dev_base_lock) held for read -
  679. * only synchronized against unregister_netdevice.
  680. */
  681. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  682. {
  683. struct fe_priv *np = get_nvpriv(dev);
  684. /* It seems that the nic always generates interrupts and doesn't
  685. * accumulate errors internally. Thus the current values in np->stats
  686. * are already up to date.
  687. */
  688. return &np->stats;
  689. }
  690. /*
  691. * nv_alloc_rx: fill rx ring entries.
  692. * Return 1 if the allocations for the skbs failed and the
  693. * rx engine is without Available descriptors
  694. */
  695. static int nv_alloc_rx(struct net_device *dev)
  696. {
  697. struct fe_priv *np = get_nvpriv(dev);
  698. unsigned int refill_rx = np->refill_rx;
  699. int nr;
  700. while (np->cur_rx != refill_rx) {
  701. struct sk_buff *skb;
  702. nr = refill_rx % RX_RING;
  703. if (np->rx_skbuff[nr] == NULL) {
  704. skb = dev_alloc_skb(RX_ALLOC_BUFSIZE);
  705. if (!skb)
  706. break;
  707. skb->dev = dev;
  708. np->rx_skbuff[nr] = skb;
  709. } else {
  710. skb = np->rx_skbuff[nr];
  711. }
  712. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  713. PCI_DMA_FROMDEVICE);
  714. np->rx_ring[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  715. wmb();
  716. np->rx_ring[nr].FlagLen = cpu_to_le32(RX_NIC_BUFSIZE | NV_RX_AVAIL);
  717. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  718. dev->name, refill_rx);
  719. refill_rx++;
  720. }
  721. np->refill_rx = refill_rx;
  722. if (np->cur_rx - refill_rx == RX_RING)
  723. return 1;
  724. return 0;
  725. }
  726. static void nv_do_rx_refill(unsigned long data)
  727. {
  728. struct net_device *dev = (struct net_device *) data;
  729. struct fe_priv *np = get_nvpriv(dev);
  730. disable_irq(dev->irq);
  731. if (nv_alloc_rx(dev)) {
  732. spin_lock(&np->lock);
  733. if (!np->in_shutdown)
  734. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  735. spin_unlock(&np->lock);
  736. }
  737. enable_irq(dev->irq);
  738. }
  739. static int nv_init_ring(struct net_device *dev)
  740. {
  741. struct fe_priv *np = get_nvpriv(dev);
  742. int i;
  743. np->next_tx = np->nic_tx = 0;
  744. for (i = 0; i < TX_RING; i++)
  745. np->tx_ring[i].FlagLen = 0;
  746. np->cur_rx = RX_RING;
  747. np->refill_rx = 0;
  748. for (i = 0; i < RX_RING; i++)
  749. np->rx_ring[i].FlagLen = 0;
  750. return nv_alloc_rx(dev);
  751. }
  752. static void nv_drain_tx(struct net_device *dev)
  753. {
  754. struct fe_priv *np = get_nvpriv(dev);
  755. int i;
  756. for (i = 0; i < TX_RING; i++) {
  757. np->tx_ring[i].FlagLen = 0;
  758. if (np->tx_skbuff[i]) {
  759. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  760. np->tx_skbuff[i]->len,
  761. PCI_DMA_TODEVICE);
  762. dev_kfree_skb(np->tx_skbuff[i]);
  763. np->tx_skbuff[i] = NULL;
  764. np->stats.tx_dropped++;
  765. }
  766. }
  767. }
  768. static void nv_drain_rx(struct net_device *dev)
  769. {
  770. struct fe_priv *np = get_nvpriv(dev);
  771. int i;
  772. for (i = 0; i < RX_RING; i++) {
  773. np->rx_ring[i].FlagLen = 0;
  774. wmb();
  775. if (np->rx_skbuff[i]) {
  776. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  777. np->rx_skbuff[i]->len,
  778. PCI_DMA_FROMDEVICE);
  779. dev_kfree_skb(np->rx_skbuff[i]);
  780. np->rx_skbuff[i] = NULL;
  781. }
  782. }
  783. }
  784. static void drain_ring(struct net_device *dev)
  785. {
  786. nv_drain_tx(dev);
  787. nv_drain_rx(dev);
  788. }
  789. /*
  790. * nv_start_xmit: dev->hard_start_xmit function
  791. * Called with dev->xmit_lock held.
  792. */
  793. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  794. {
  795. struct fe_priv *np = get_nvpriv(dev);
  796. int nr = np->next_tx % TX_RING;
  797. np->tx_skbuff[nr] = skb;
  798. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data,skb->len,
  799. PCI_DMA_TODEVICE);
  800. np->tx_ring[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  801. spin_lock_irq(&np->lock);
  802. wmb();
  803. np->tx_ring[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  804. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission.\n",
  805. dev->name, np->next_tx);
  806. {
  807. int j;
  808. for (j=0; j<64; j++) {
  809. if ((j%16) == 0)
  810. dprintk("\n%03x:", j);
  811. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  812. }
  813. dprintk("\n");
  814. }
  815. np->next_tx++;
  816. dev->trans_start = jiffies;
  817. if (np->next_tx - np->nic_tx >= TX_LIMIT_STOP)
  818. netif_stop_queue(dev);
  819. spin_unlock_irq(&np->lock);
  820. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  821. pci_push(get_hwbase(dev));
  822. return 0;
  823. }
  824. /*
  825. * nv_tx_done: check for completed packets, release the skbs.
  826. *
  827. * Caller must own np->lock.
  828. */
  829. static void nv_tx_done(struct net_device *dev)
  830. {
  831. struct fe_priv *np = get_nvpriv(dev);
  832. u32 Flags;
  833. int i;
  834. while (np->nic_tx != np->next_tx) {
  835. i = np->nic_tx % TX_RING;
  836. Flags = le32_to_cpu(np->tx_ring[i].FlagLen);
  837. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  838. dev->name, np->nic_tx, Flags);
  839. if (Flags & NV_TX_VALID)
  840. break;
  841. if (np->desc_ver == DESC_VER_1) {
  842. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  843. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  844. if (Flags & NV_TX_UNDERFLOW)
  845. np->stats.tx_fifo_errors++;
  846. if (Flags & NV_TX_CARRIERLOST)
  847. np->stats.tx_carrier_errors++;
  848. np->stats.tx_errors++;
  849. } else {
  850. np->stats.tx_packets++;
  851. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  852. }
  853. } else {
  854. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  855. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  856. if (Flags & NV_TX2_UNDERFLOW)
  857. np->stats.tx_fifo_errors++;
  858. if (Flags & NV_TX2_CARRIERLOST)
  859. np->stats.tx_carrier_errors++;
  860. np->stats.tx_errors++;
  861. } else {
  862. np->stats.tx_packets++;
  863. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  864. }
  865. }
  866. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  867. np->tx_skbuff[i]->len,
  868. PCI_DMA_TODEVICE);
  869. dev_kfree_skb_irq(np->tx_skbuff[i]);
  870. np->tx_skbuff[i] = NULL;
  871. np->nic_tx++;
  872. }
  873. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  874. netif_wake_queue(dev);
  875. }
  876. /*
  877. * nv_tx_timeout: dev->tx_timeout function
  878. * Called with dev->xmit_lock held.
  879. */
  880. static void nv_tx_timeout(struct net_device *dev)
  881. {
  882. struct fe_priv *np = get_nvpriv(dev);
  883. u8 __iomem *base = get_hwbase(dev);
  884. dprintk(KERN_DEBUG "%s: Got tx_timeout. irq: %08x\n", dev->name,
  885. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  886. spin_lock_irq(&np->lock);
  887. /* 1) stop tx engine */
  888. nv_stop_tx(dev);
  889. /* 2) check that the packets were not sent already: */
  890. nv_tx_done(dev);
  891. /* 3) if there are dead entries: clear everything */
  892. if (np->next_tx != np->nic_tx) {
  893. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  894. nv_drain_tx(dev);
  895. np->next_tx = np->nic_tx = 0;
  896. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  897. netif_wake_queue(dev);
  898. }
  899. /* 4) restart tx engine */
  900. nv_start_tx(dev);
  901. spin_unlock_irq(&np->lock);
  902. }
  903. /*
  904. * Called when the nic notices a mismatch between the actual data len on the
  905. * wire and the len indicated in the 802 header
  906. */
  907. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  908. {
  909. int hdrlen; /* length of the 802 header */
  910. int protolen; /* length as stored in the proto field */
  911. /* 1) calculate len according to header */
  912. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  913. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  914. hdrlen = VLAN_HLEN;
  915. } else {
  916. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  917. hdrlen = ETH_HLEN;
  918. }
  919. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  920. dev->name, datalen, protolen, hdrlen);
  921. if (protolen > ETH_DATA_LEN)
  922. return datalen; /* Value in proto field not a len, no checks possible */
  923. protolen += hdrlen;
  924. /* consistency checks: */
  925. if (datalen > ETH_ZLEN) {
  926. if (datalen >= protolen) {
  927. /* more data on wire than in 802 header, trim of
  928. * additional data.
  929. */
  930. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  931. dev->name, protolen);
  932. return protolen;
  933. } else {
  934. /* less data on wire than mentioned in header.
  935. * Discard the packet.
  936. */
  937. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  938. dev->name);
  939. return -1;
  940. }
  941. } else {
  942. /* short packet. Accept only if 802 values are also short */
  943. if (protolen > ETH_ZLEN) {
  944. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  945. dev->name);
  946. return -1;
  947. }
  948. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  949. dev->name, datalen);
  950. return datalen;
  951. }
  952. }
  953. static void nv_rx_process(struct net_device *dev)
  954. {
  955. struct fe_priv *np = get_nvpriv(dev);
  956. u32 Flags;
  957. for (;;) {
  958. struct sk_buff *skb;
  959. int len;
  960. int i;
  961. if (np->cur_rx - np->refill_rx >= RX_RING)
  962. break; /* we scanned the whole ring - do not continue */
  963. i = np->cur_rx % RX_RING;
  964. Flags = le32_to_cpu(np->rx_ring[i].FlagLen);
  965. len = nv_descr_getlength(&np->rx_ring[i], np->desc_ver);
  966. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  967. dev->name, np->cur_rx, Flags);
  968. if (Flags & NV_RX_AVAIL)
  969. break; /* still owned by hardware, */
  970. /*
  971. * the packet is for us - immediately tear down the pci mapping.
  972. * TODO: check if a prefetch of the first cacheline improves
  973. * the performance.
  974. */
  975. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  976. np->rx_skbuff[i]->len,
  977. PCI_DMA_FROMDEVICE);
  978. {
  979. int j;
  980. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  981. for (j=0; j<64; j++) {
  982. if ((j%16) == 0)
  983. dprintk("\n%03x:", j);
  984. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  985. }
  986. dprintk("\n");
  987. }
  988. /* look at what we actually got: */
  989. if (np->desc_ver == DESC_VER_1) {
  990. if (!(Flags & NV_RX_DESCRIPTORVALID))
  991. goto next_pkt;
  992. if (Flags & NV_RX_MISSEDFRAME) {
  993. np->stats.rx_missed_errors++;
  994. np->stats.rx_errors++;
  995. goto next_pkt;
  996. }
  997. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  998. np->stats.rx_errors++;
  999. goto next_pkt;
  1000. }
  1001. if (Flags & NV_RX_CRCERR) {
  1002. np->stats.rx_crc_errors++;
  1003. np->stats.rx_errors++;
  1004. goto next_pkt;
  1005. }
  1006. if (Flags & NV_RX_OVERFLOW) {
  1007. np->stats.rx_over_errors++;
  1008. np->stats.rx_errors++;
  1009. goto next_pkt;
  1010. }
  1011. if (Flags & NV_RX_ERROR4) {
  1012. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1013. if (len < 0) {
  1014. np->stats.rx_errors++;
  1015. goto next_pkt;
  1016. }
  1017. }
  1018. /* framing errors are soft errors. */
  1019. if (Flags & NV_RX_FRAMINGERR) {
  1020. if (Flags & NV_RX_SUBSTRACT1) {
  1021. len--;
  1022. }
  1023. }
  1024. } else {
  1025. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1026. goto next_pkt;
  1027. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1028. np->stats.rx_errors++;
  1029. goto next_pkt;
  1030. }
  1031. if (Flags & NV_RX2_CRCERR) {
  1032. np->stats.rx_crc_errors++;
  1033. np->stats.rx_errors++;
  1034. goto next_pkt;
  1035. }
  1036. if (Flags & NV_RX2_OVERFLOW) {
  1037. np->stats.rx_over_errors++;
  1038. np->stats.rx_errors++;
  1039. goto next_pkt;
  1040. }
  1041. if (Flags & NV_RX2_ERROR4) {
  1042. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1043. if (len < 0) {
  1044. np->stats.rx_errors++;
  1045. goto next_pkt;
  1046. }
  1047. }
  1048. /* framing errors are soft errors */
  1049. if (Flags & NV_RX2_FRAMINGERR) {
  1050. if (Flags & NV_RX2_SUBSTRACT1) {
  1051. len--;
  1052. }
  1053. }
  1054. Flags &= NV_RX2_CHECKSUMMASK;
  1055. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1056. Flags == NV_RX2_CHECKSUMOK2 ||
  1057. Flags == NV_RX2_CHECKSUMOK3) {
  1058. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1059. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1060. } else {
  1061. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1062. }
  1063. }
  1064. /* got a valid packet - forward it to the network core */
  1065. skb = np->rx_skbuff[i];
  1066. np->rx_skbuff[i] = NULL;
  1067. skb_put(skb, len);
  1068. skb->protocol = eth_type_trans(skb, dev);
  1069. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1070. dev->name, np->cur_rx, len, skb->protocol);
  1071. netif_rx(skb);
  1072. dev->last_rx = jiffies;
  1073. np->stats.rx_packets++;
  1074. np->stats.rx_bytes += len;
  1075. next_pkt:
  1076. np->cur_rx++;
  1077. }
  1078. }
  1079. /*
  1080. * nv_change_mtu: dev->change_mtu function
  1081. * Called with dev_base_lock held for read.
  1082. */
  1083. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1084. {
  1085. if (new_mtu > ETH_DATA_LEN)
  1086. return -EINVAL;
  1087. dev->mtu = new_mtu;
  1088. return 0;
  1089. }
  1090. /*
  1091. * nv_set_multicast: dev->set_multicast function
  1092. * Called with dev->xmit_lock held.
  1093. */
  1094. static void nv_set_multicast(struct net_device *dev)
  1095. {
  1096. struct fe_priv *np = get_nvpriv(dev);
  1097. u8 __iomem *base = get_hwbase(dev);
  1098. u32 addr[2];
  1099. u32 mask[2];
  1100. u32 pff;
  1101. memset(addr, 0, sizeof(addr));
  1102. memset(mask, 0, sizeof(mask));
  1103. if (dev->flags & IFF_PROMISC) {
  1104. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1105. pff = NVREG_PFF_PROMISC;
  1106. } else {
  1107. pff = NVREG_PFF_MYADDR;
  1108. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1109. u32 alwaysOff[2];
  1110. u32 alwaysOn[2];
  1111. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1112. if (dev->flags & IFF_ALLMULTI) {
  1113. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1114. } else {
  1115. struct dev_mc_list *walk;
  1116. walk = dev->mc_list;
  1117. while (walk != NULL) {
  1118. u32 a, b;
  1119. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1120. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1121. alwaysOn[0] &= a;
  1122. alwaysOff[0] &= ~a;
  1123. alwaysOn[1] &= b;
  1124. alwaysOff[1] &= ~b;
  1125. walk = walk->next;
  1126. }
  1127. }
  1128. addr[0] = alwaysOn[0];
  1129. addr[1] = alwaysOn[1];
  1130. mask[0] = alwaysOn[0] | alwaysOff[0];
  1131. mask[1] = alwaysOn[1] | alwaysOff[1];
  1132. }
  1133. }
  1134. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1135. pff |= NVREG_PFF_ALWAYS;
  1136. spin_lock_irq(&np->lock);
  1137. nv_stop_rx(dev);
  1138. writel(addr[0], base + NvRegMulticastAddrA);
  1139. writel(addr[1], base + NvRegMulticastAddrB);
  1140. writel(mask[0], base + NvRegMulticastMaskA);
  1141. writel(mask[1], base + NvRegMulticastMaskB);
  1142. writel(pff, base + NvRegPacketFilterFlags);
  1143. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1144. dev->name);
  1145. nv_start_rx(dev);
  1146. spin_unlock_irq(&np->lock);
  1147. }
  1148. static int nv_update_linkspeed(struct net_device *dev)
  1149. {
  1150. struct fe_priv *np = get_nvpriv(dev);
  1151. u8 __iomem *base = get_hwbase(dev);
  1152. int adv, lpa;
  1153. int newls = np->linkspeed;
  1154. int newdup = np->duplex;
  1155. int mii_status;
  1156. int retval = 0;
  1157. u32 control_1000, status_1000, phyreg;
  1158. /* BMSR_LSTATUS is latched, read it twice:
  1159. * we want the current value.
  1160. */
  1161. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1162. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1163. if (!(mii_status & BMSR_LSTATUS)) {
  1164. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1165. dev->name);
  1166. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1167. newdup = 0;
  1168. retval = 0;
  1169. goto set_speed;
  1170. }
  1171. if (np->autoneg == 0) {
  1172. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1173. dev->name, np->fixed_mode);
  1174. if (np->fixed_mode & LPA_100FULL) {
  1175. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1176. newdup = 1;
  1177. } else if (np->fixed_mode & LPA_100HALF) {
  1178. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1179. newdup = 0;
  1180. } else if (np->fixed_mode & LPA_10FULL) {
  1181. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1182. newdup = 1;
  1183. } else {
  1184. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1185. newdup = 0;
  1186. }
  1187. retval = 1;
  1188. goto set_speed;
  1189. }
  1190. /* check auto negotiation is complete */
  1191. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1192. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1193. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1194. newdup = 0;
  1195. retval = 0;
  1196. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1197. goto set_speed;
  1198. }
  1199. retval = 1;
  1200. if (np->gigabit == PHY_GIGABIT) {
  1201. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1202. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1203. if ((control_1000 & ADVERTISE_1000FULL) &&
  1204. (status_1000 & LPA_1000FULL)) {
  1205. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1206. dev->name);
  1207. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1208. newdup = 1;
  1209. goto set_speed;
  1210. }
  1211. }
  1212. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1213. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1214. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1215. dev->name, adv, lpa);
  1216. /* FIXME: handle parallel detection properly */
  1217. lpa = lpa & adv;
  1218. if (lpa & LPA_100FULL) {
  1219. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1220. newdup = 1;
  1221. } else if (lpa & LPA_100HALF) {
  1222. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1223. newdup = 0;
  1224. } else if (lpa & LPA_10FULL) {
  1225. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1226. newdup = 1;
  1227. } else if (lpa & LPA_10HALF) {
  1228. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1229. newdup = 0;
  1230. } else {
  1231. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1232. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1233. newdup = 0;
  1234. }
  1235. set_speed:
  1236. if (np->duplex == newdup && np->linkspeed == newls)
  1237. return retval;
  1238. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1239. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1240. np->duplex = newdup;
  1241. np->linkspeed = newls;
  1242. if (np->gigabit == PHY_GIGABIT) {
  1243. phyreg = readl(base + NvRegRandomSeed);
  1244. phyreg &= ~(0x3FF00);
  1245. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1246. phyreg |= NVREG_RNDSEED_FORCE3;
  1247. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1248. phyreg |= NVREG_RNDSEED_FORCE2;
  1249. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1250. phyreg |= NVREG_RNDSEED_FORCE;
  1251. writel(phyreg, base + NvRegRandomSeed);
  1252. }
  1253. phyreg = readl(base + NvRegPhyInterface);
  1254. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1255. if (np->duplex == 0)
  1256. phyreg |= PHY_HALF;
  1257. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1258. phyreg |= PHY_100;
  1259. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1260. phyreg |= PHY_1000;
  1261. writel(phyreg, base + NvRegPhyInterface);
  1262. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1263. base + NvRegMisc1);
  1264. pci_push(base);
  1265. writel(np->linkspeed, base + NvRegLinkSpeed);
  1266. pci_push(base);
  1267. return retval;
  1268. }
  1269. static void nv_linkchange(struct net_device *dev)
  1270. {
  1271. if (nv_update_linkspeed(dev)) {
  1272. if (netif_carrier_ok(dev)) {
  1273. nv_stop_rx(dev);
  1274. } else {
  1275. netif_carrier_on(dev);
  1276. printk(KERN_INFO "%s: link up.\n", dev->name);
  1277. }
  1278. nv_start_rx(dev);
  1279. } else {
  1280. if (netif_carrier_ok(dev)) {
  1281. netif_carrier_off(dev);
  1282. printk(KERN_INFO "%s: link down.\n", dev->name);
  1283. nv_stop_rx(dev);
  1284. }
  1285. }
  1286. }
  1287. static void nv_link_irq(struct net_device *dev)
  1288. {
  1289. u8 __iomem *base = get_hwbase(dev);
  1290. u32 miistat;
  1291. miistat = readl(base + NvRegMIIStatus);
  1292. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1293. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1294. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1295. nv_linkchange(dev);
  1296. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1297. }
  1298. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1299. {
  1300. struct net_device *dev = (struct net_device *) data;
  1301. struct fe_priv *np = get_nvpriv(dev);
  1302. u8 __iomem *base = get_hwbase(dev);
  1303. u32 events;
  1304. int i;
  1305. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1306. for (i=0; ; i++) {
  1307. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1308. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1309. pci_push(base);
  1310. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1311. if (!(events & np->irqmask))
  1312. break;
  1313. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX2|NVREG_IRQ_TX_ERR)) {
  1314. spin_lock(&np->lock);
  1315. nv_tx_done(dev);
  1316. spin_unlock(&np->lock);
  1317. }
  1318. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1319. nv_rx_process(dev);
  1320. if (nv_alloc_rx(dev)) {
  1321. spin_lock(&np->lock);
  1322. if (!np->in_shutdown)
  1323. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1324. spin_unlock(&np->lock);
  1325. }
  1326. }
  1327. if (events & NVREG_IRQ_LINK) {
  1328. spin_lock(&np->lock);
  1329. nv_link_irq(dev);
  1330. spin_unlock(&np->lock);
  1331. }
  1332. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1333. spin_lock(&np->lock);
  1334. nv_linkchange(dev);
  1335. spin_unlock(&np->lock);
  1336. np->link_timeout = jiffies + LINK_TIMEOUT;
  1337. }
  1338. if (events & (NVREG_IRQ_TX_ERR)) {
  1339. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1340. dev->name, events);
  1341. }
  1342. if (events & (NVREG_IRQ_UNKNOWN)) {
  1343. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1344. dev->name, events);
  1345. }
  1346. if (i > max_interrupt_work) {
  1347. spin_lock(&np->lock);
  1348. /* disable interrupts on the nic */
  1349. writel(0, base + NvRegIrqMask);
  1350. pci_push(base);
  1351. if (!np->in_shutdown)
  1352. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1353. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1354. spin_unlock(&np->lock);
  1355. break;
  1356. }
  1357. }
  1358. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1359. return IRQ_RETVAL(i);
  1360. }
  1361. static void nv_do_nic_poll(unsigned long data)
  1362. {
  1363. struct net_device *dev = (struct net_device *) data;
  1364. struct fe_priv *np = get_nvpriv(dev);
  1365. u8 __iomem *base = get_hwbase(dev);
  1366. disable_irq(dev->irq);
  1367. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1368. /*
  1369. * reenable interrupts on the nic, we have to do this before calling
  1370. * nv_nic_irq because that may decide to do otherwise
  1371. */
  1372. writel(np->irqmask, base + NvRegIrqMask);
  1373. pci_push(base);
  1374. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1375. enable_irq(dev->irq);
  1376. }
  1377. #ifdef CONFIG_NET_POLL_CONTROLLER
  1378. static void nv_poll_controller(struct net_device *dev)
  1379. {
  1380. nv_do_nic_poll((unsigned long) dev);
  1381. }
  1382. #endif
  1383. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1384. {
  1385. struct fe_priv *np = get_nvpriv(dev);
  1386. strcpy(info->driver, "forcedeth");
  1387. strcpy(info->version, FORCEDETH_VERSION);
  1388. strcpy(info->bus_info, pci_name(np->pci_dev));
  1389. }
  1390. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1391. {
  1392. struct fe_priv *np = get_nvpriv(dev);
  1393. wolinfo->supported = WAKE_MAGIC;
  1394. spin_lock_irq(&np->lock);
  1395. if (np->wolenabled)
  1396. wolinfo->wolopts = WAKE_MAGIC;
  1397. spin_unlock_irq(&np->lock);
  1398. }
  1399. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1400. {
  1401. struct fe_priv *np = get_nvpriv(dev);
  1402. u8 __iomem *base = get_hwbase(dev);
  1403. spin_lock_irq(&np->lock);
  1404. if (wolinfo->wolopts == 0) {
  1405. writel(0, base + NvRegWakeUpFlags);
  1406. np->wolenabled = 0;
  1407. }
  1408. if (wolinfo->wolopts & WAKE_MAGIC) {
  1409. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1410. np->wolenabled = 1;
  1411. }
  1412. spin_unlock_irq(&np->lock);
  1413. return 0;
  1414. }
  1415. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1416. {
  1417. struct fe_priv *np = netdev_priv(dev);
  1418. int adv;
  1419. spin_lock_irq(&np->lock);
  1420. ecmd->port = PORT_MII;
  1421. if (!netif_running(dev)) {
  1422. /* We do not track link speed / duplex setting if the
  1423. * interface is disabled. Force a link check */
  1424. nv_update_linkspeed(dev);
  1425. }
  1426. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1427. case NVREG_LINKSPEED_10:
  1428. ecmd->speed = SPEED_10;
  1429. break;
  1430. case NVREG_LINKSPEED_100:
  1431. ecmd->speed = SPEED_100;
  1432. break;
  1433. case NVREG_LINKSPEED_1000:
  1434. ecmd->speed = SPEED_1000;
  1435. break;
  1436. }
  1437. ecmd->duplex = DUPLEX_HALF;
  1438. if (np->duplex)
  1439. ecmd->duplex = DUPLEX_FULL;
  1440. ecmd->autoneg = np->autoneg;
  1441. ecmd->advertising = ADVERTISED_MII;
  1442. if (np->autoneg) {
  1443. ecmd->advertising |= ADVERTISED_Autoneg;
  1444. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1445. } else {
  1446. adv = np->fixed_mode;
  1447. }
  1448. if (adv & ADVERTISE_10HALF)
  1449. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1450. if (adv & ADVERTISE_10FULL)
  1451. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1452. if (adv & ADVERTISE_100HALF)
  1453. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1454. if (adv & ADVERTISE_100FULL)
  1455. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1456. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1457. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1458. if (adv & ADVERTISE_1000FULL)
  1459. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1460. }
  1461. ecmd->supported = (SUPPORTED_Autoneg |
  1462. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1463. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1464. SUPPORTED_MII);
  1465. if (np->gigabit == PHY_GIGABIT)
  1466. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1467. ecmd->phy_address = np->phyaddr;
  1468. ecmd->transceiver = XCVR_EXTERNAL;
  1469. /* ignore maxtxpkt, maxrxpkt for now */
  1470. spin_unlock_irq(&np->lock);
  1471. return 0;
  1472. }
  1473. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1474. {
  1475. struct fe_priv *np = netdev_priv(dev);
  1476. if (ecmd->port != PORT_MII)
  1477. return -EINVAL;
  1478. if (ecmd->transceiver != XCVR_EXTERNAL)
  1479. return -EINVAL;
  1480. if (ecmd->phy_address != np->phyaddr) {
  1481. /* TODO: support switching between multiple phys. Should be
  1482. * trivial, but not enabled due to lack of test hardware. */
  1483. return -EINVAL;
  1484. }
  1485. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1486. u32 mask;
  1487. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1488. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1489. if (np->gigabit == PHY_GIGABIT)
  1490. mask |= ADVERTISED_1000baseT_Full;
  1491. if ((ecmd->advertising & mask) == 0)
  1492. return -EINVAL;
  1493. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1494. /* Note: autonegotiation disable, speed 1000 intentionally
  1495. * forbidden - noone should need that. */
  1496. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1497. return -EINVAL;
  1498. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1499. return -EINVAL;
  1500. } else {
  1501. return -EINVAL;
  1502. }
  1503. spin_lock_irq(&np->lock);
  1504. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1505. int adv, bmcr;
  1506. np->autoneg = 1;
  1507. /* advertise only what has been requested */
  1508. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1509. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1510. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1511. adv |= ADVERTISE_10HALF;
  1512. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1513. adv |= ADVERTISE_10FULL;
  1514. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1515. adv |= ADVERTISE_100HALF;
  1516. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1517. adv |= ADVERTISE_100FULL;
  1518. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1519. if (np->gigabit == PHY_GIGABIT) {
  1520. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1521. adv &= ~ADVERTISE_1000FULL;
  1522. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1523. adv |= ADVERTISE_1000FULL;
  1524. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1525. }
  1526. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1527. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1528. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1529. } else {
  1530. int adv, bmcr;
  1531. np->autoneg = 0;
  1532. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1533. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1534. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1535. adv |= ADVERTISE_10HALF;
  1536. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1537. adv |= ADVERTISE_10FULL;
  1538. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1539. adv |= ADVERTISE_100HALF;
  1540. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1541. adv |= ADVERTISE_100FULL;
  1542. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1543. np->fixed_mode = adv;
  1544. if (np->gigabit == PHY_GIGABIT) {
  1545. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1546. adv &= ~ADVERTISE_1000FULL;
  1547. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1548. }
  1549. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1550. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1551. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1552. bmcr |= BMCR_FULLDPLX;
  1553. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1554. bmcr |= BMCR_SPEED100;
  1555. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1556. if (netif_running(dev)) {
  1557. /* Wait a bit and then reconfigure the nic. */
  1558. udelay(10);
  1559. nv_linkchange(dev);
  1560. }
  1561. }
  1562. spin_unlock_irq(&np->lock);
  1563. return 0;
  1564. }
  1565. static struct ethtool_ops ops = {
  1566. .get_drvinfo = nv_get_drvinfo,
  1567. .get_link = ethtool_op_get_link,
  1568. .get_wol = nv_get_wol,
  1569. .set_wol = nv_set_wol,
  1570. .get_settings = nv_get_settings,
  1571. .set_settings = nv_set_settings,
  1572. };
  1573. static int nv_open(struct net_device *dev)
  1574. {
  1575. struct fe_priv *np = get_nvpriv(dev);
  1576. u8 __iomem *base = get_hwbase(dev);
  1577. int ret, oom, i;
  1578. dprintk(KERN_DEBUG "nv_open: begin\n");
  1579. /* 1) erase previous misconfiguration */
  1580. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1581. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1582. writel(0, base + NvRegMulticastAddrB);
  1583. writel(0, base + NvRegMulticastMaskA);
  1584. writel(0, base + NvRegMulticastMaskB);
  1585. writel(0, base + NvRegPacketFilterFlags);
  1586. writel(0, base + NvRegTransmitterControl);
  1587. writel(0, base + NvRegReceiverControl);
  1588. writel(0, base + NvRegAdapterControl);
  1589. /* 2) initialize descriptor rings */
  1590. oom = nv_init_ring(dev);
  1591. writel(0, base + NvRegLinkSpeed);
  1592. writel(0, base + NvRegUnknownTransmitterReg);
  1593. nv_txrx_reset(dev);
  1594. writel(0, base + NvRegUnknownSetupReg6);
  1595. np->in_shutdown = 0;
  1596. /* 3) set mac address */
  1597. {
  1598. u32 mac[2];
  1599. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1600. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1601. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1602. writel(mac[0], base + NvRegMacAddrA);
  1603. writel(mac[1], base + NvRegMacAddrB);
  1604. }
  1605. /* 4) give hw rings */
  1606. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1607. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1608. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1609. base + NvRegRingSizes);
  1610. /* 5) continue setup */
  1611. writel(np->linkspeed, base + NvRegLinkSpeed);
  1612. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1613. writel(np->desc_ver, base + NvRegTxRxControl);
  1614. pci_push(base);
  1615. writel(NVREG_TXRXCTL_BIT1|np->desc_ver, base + NvRegTxRxControl);
  1616. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1617. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1618. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1619. writel(0, base + NvRegUnknownSetupReg4);
  1620. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1621. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1622. /* 6) continue setup */
  1623. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1624. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1625. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1626. writel(NVREG_OFFLOAD_NORMAL, base + NvRegOffloadConfig);
  1627. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1628. get_random_bytes(&i, sizeof(i));
  1629. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1630. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1631. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1632. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1633. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1634. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1635. base + NvRegAdapterControl);
  1636. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1637. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1638. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1639. i = readl(base + NvRegPowerState);
  1640. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1641. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1642. pci_push(base);
  1643. udelay(10);
  1644. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1645. writel(0, base + NvRegIrqMask);
  1646. pci_push(base);
  1647. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1648. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1649. pci_push(base);
  1650. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1651. if (ret)
  1652. goto out_drain;
  1653. /* ask for interrupts */
  1654. writel(np->irqmask, base + NvRegIrqMask);
  1655. spin_lock_irq(&np->lock);
  1656. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1657. writel(0, base + NvRegMulticastAddrB);
  1658. writel(0, base + NvRegMulticastMaskA);
  1659. writel(0, base + NvRegMulticastMaskB);
  1660. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  1661. /* One manual link speed update: Interrupts are enabled, future link
  1662. * speed changes cause interrupts and are handled by nv_link_irq().
  1663. */
  1664. {
  1665. u32 miistat;
  1666. miistat = readl(base + NvRegMIIStatus);
  1667. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1668. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  1669. }
  1670. ret = nv_update_linkspeed(dev);
  1671. nv_start_rx(dev);
  1672. nv_start_tx(dev);
  1673. netif_start_queue(dev);
  1674. if (ret) {
  1675. netif_carrier_on(dev);
  1676. } else {
  1677. printk("%s: no link during initialization.\n", dev->name);
  1678. netif_carrier_off(dev);
  1679. }
  1680. if (oom)
  1681. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1682. spin_unlock_irq(&np->lock);
  1683. return 0;
  1684. out_drain:
  1685. drain_ring(dev);
  1686. return ret;
  1687. }
  1688. static int nv_close(struct net_device *dev)
  1689. {
  1690. struct fe_priv *np = get_nvpriv(dev);
  1691. u8 __iomem *base;
  1692. spin_lock_irq(&np->lock);
  1693. np->in_shutdown = 1;
  1694. spin_unlock_irq(&np->lock);
  1695. synchronize_irq(dev->irq);
  1696. del_timer_sync(&np->oom_kick);
  1697. del_timer_sync(&np->nic_poll);
  1698. netif_stop_queue(dev);
  1699. spin_lock_irq(&np->lock);
  1700. nv_stop_tx(dev);
  1701. nv_stop_rx(dev);
  1702. nv_txrx_reset(dev);
  1703. /* disable interrupts on the nic or we will lock up */
  1704. base = get_hwbase(dev);
  1705. writel(0, base + NvRegIrqMask);
  1706. pci_push(base);
  1707. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  1708. spin_unlock_irq(&np->lock);
  1709. free_irq(dev->irq, dev);
  1710. drain_ring(dev);
  1711. if (np->wolenabled)
  1712. nv_start_rx(dev);
  1713. /* FIXME: power down nic */
  1714. return 0;
  1715. }
  1716. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  1717. {
  1718. struct net_device *dev;
  1719. struct fe_priv *np;
  1720. unsigned long addr;
  1721. u8 __iomem *base;
  1722. int err, i;
  1723. dev = alloc_etherdev(sizeof(struct fe_priv));
  1724. err = -ENOMEM;
  1725. if (!dev)
  1726. goto out;
  1727. np = get_nvpriv(dev);
  1728. np->pci_dev = pci_dev;
  1729. spin_lock_init(&np->lock);
  1730. SET_MODULE_OWNER(dev);
  1731. SET_NETDEV_DEV(dev, &pci_dev->dev);
  1732. init_timer(&np->oom_kick);
  1733. np->oom_kick.data = (unsigned long) dev;
  1734. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  1735. init_timer(&np->nic_poll);
  1736. np->nic_poll.data = (unsigned long) dev;
  1737. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  1738. err = pci_enable_device(pci_dev);
  1739. if (err) {
  1740. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  1741. err, pci_name(pci_dev));
  1742. goto out_free;
  1743. }
  1744. pci_set_master(pci_dev);
  1745. err = pci_request_regions(pci_dev, DRV_NAME);
  1746. if (err < 0)
  1747. goto out_disable;
  1748. err = -EINVAL;
  1749. addr = 0;
  1750. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1751. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  1752. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  1753. pci_resource_len(pci_dev, i),
  1754. pci_resource_flags(pci_dev, i));
  1755. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  1756. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  1757. addr = pci_resource_start(pci_dev, i);
  1758. break;
  1759. }
  1760. }
  1761. if (i == DEVICE_COUNT_RESOURCE) {
  1762. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  1763. pci_name(pci_dev));
  1764. goto out_relreg;
  1765. }
  1766. /* handle different descriptor versions */
  1767. if (pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_1 ||
  1768. pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_2 ||
  1769. pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_3)
  1770. np->desc_ver = DESC_VER_1;
  1771. else
  1772. np->desc_ver = DESC_VER_2;
  1773. err = -ENOMEM;
  1774. np->base = ioremap(addr, NV_PCI_REGSZ);
  1775. if (!np->base)
  1776. goto out_relreg;
  1777. dev->base_addr = (unsigned long)np->base;
  1778. dev->irq = pci_dev->irq;
  1779. np->rx_ring = pci_alloc_consistent(pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  1780. &np->ring_addr);
  1781. if (!np->rx_ring)
  1782. goto out_unmap;
  1783. np->tx_ring = &np->rx_ring[RX_RING];
  1784. dev->open = nv_open;
  1785. dev->stop = nv_close;
  1786. dev->hard_start_xmit = nv_start_xmit;
  1787. dev->get_stats = nv_get_stats;
  1788. dev->change_mtu = nv_change_mtu;
  1789. dev->set_multicast_list = nv_set_multicast;
  1790. #ifdef CONFIG_NET_POLL_CONTROLLER
  1791. dev->poll_controller = nv_poll_controller;
  1792. #endif
  1793. SET_ETHTOOL_OPS(dev, &ops);
  1794. dev->tx_timeout = nv_tx_timeout;
  1795. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  1796. pci_set_drvdata(pci_dev, dev);
  1797. /* read the mac address */
  1798. base = get_hwbase(dev);
  1799. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  1800. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  1801. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  1802. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  1803. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  1804. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  1805. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  1806. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  1807. if (!is_valid_ether_addr(dev->dev_addr)) {
  1808. /*
  1809. * Bad mac address. At least one bios sets the mac address
  1810. * to 01:23:45:67:89:ab
  1811. */
  1812. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  1813. pci_name(pci_dev),
  1814. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  1815. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  1816. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  1817. dev->dev_addr[0] = 0x00;
  1818. dev->dev_addr[1] = 0x00;
  1819. dev->dev_addr[2] = 0x6c;
  1820. get_random_bytes(&dev->dev_addr[3], 3);
  1821. }
  1822. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  1823. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  1824. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  1825. /* disable WOL */
  1826. writel(0, base + NvRegWakeUpFlags);
  1827. np->wolenabled = 0;
  1828. if (np->desc_ver == DESC_VER_1) {
  1829. np->tx_flags = NV_TX_LASTPACKET|NV_TX_VALID;
  1830. if (id->driver_data & DEV_NEED_LASTPACKET1)
  1831. np->tx_flags |= NV_TX_LASTPACKET1;
  1832. } else {
  1833. np->tx_flags = NV_TX2_LASTPACKET|NV_TX2_VALID;
  1834. if (id->driver_data & DEV_NEED_LASTPACKET1)
  1835. np->tx_flags |= NV_TX2_LASTPACKET1;
  1836. }
  1837. if (id->driver_data & DEV_IRQMASK_1)
  1838. np->irqmask = NVREG_IRQMASK_WANTED_1;
  1839. if (id->driver_data & DEV_IRQMASK_2)
  1840. np->irqmask = NVREG_IRQMASK_WANTED_2;
  1841. if (id->driver_data & DEV_NEED_TIMERIRQ)
  1842. np->irqmask |= NVREG_IRQ_TIMER;
  1843. if (id->driver_data & DEV_NEED_LINKTIMER) {
  1844. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  1845. np->need_linktimer = 1;
  1846. np->link_timeout = jiffies + LINK_TIMEOUT;
  1847. } else {
  1848. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  1849. np->need_linktimer = 0;
  1850. }
  1851. /* find a suitable phy */
  1852. for (i = 1; i < 32; i++) {
  1853. int id1, id2;
  1854. spin_lock_irq(&np->lock);
  1855. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  1856. spin_unlock_irq(&np->lock);
  1857. if (id1 < 0 || id1 == 0xffff)
  1858. continue;
  1859. spin_lock_irq(&np->lock);
  1860. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  1861. spin_unlock_irq(&np->lock);
  1862. if (id2 < 0 || id2 == 0xffff)
  1863. continue;
  1864. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  1865. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  1866. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  1867. pci_name(pci_dev), id1, id2, i);
  1868. np->phyaddr = i;
  1869. np->phy_oui = id1 | id2;
  1870. break;
  1871. }
  1872. if (i == 32) {
  1873. /* PHY in isolate mode? No phy attached and user wants to
  1874. * test loopback? Very odd, but can be correct.
  1875. */
  1876. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  1877. pci_name(pci_dev));
  1878. }
  1879. if (i != 32) {
  1880. /* reset it */
  1881. phy_init(dev);
  1882. }
  1883. /* set default link speed settings */
  1884. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1885. np->duplex = 0;
  1886. np->autoneg = 1;
  1887. err = register_netdev(dev);
  1888. if (err) {
  1889. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  1890. goto out_freering;
  1891. }
  1892. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  1893. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  1894. pci_name(pci_dev));
  1895. return 0;
  1896. out_freering:
  1897. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  1898. np->rx_ring, np->ring_addr);
  1899. pci_set_drvdata(pci_dev, NULL);
  1900. out_unmap:
  1901. iounmap(get_hwbase(dev));
  1902. out_relreg:
  1903. pci_release_regions(pci_dev);
  1904. out_disable:
  1905. pci_disable_device(pci_dev);
  1906. out_free:
  1907. free_netdev(dev);
  1908. out:
  1909. return err;
  1910. }
  1911. static void __devexit nv_remove(struct pci_dev *pci_dev)
  1912. {
  1913. struct net_device *dev = pci_get_drvdata(pci_dev);
  1914. struct fe_priv *np = get_nvpriv(dev);
  1915. u8 __iomem *base = get_hwbase(dev);
  1916. unregister_netdev(dev);
  1917. /* special op: write back the misordered MAC address - otherwise
  1918. * the next nv_probe would see a wrong address.
  1919. */
  1920. writel(np->orig_mac[0], base + NvRegMacAddrA);
  1921. writel(np->orig_mac[1], base + NvRegMacAddrB);
  1922. /* free all structures */
  1923. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring, np->ring_addr);
  1924. iounmap(get_hwbase(dev));
  1925. pci_release_regions(pci_dev);
  1926. pci_disable_device(pci_dev);
  1927. free_netdev(dev);
  1928. pci_set_drvdata(pci_dev, NULL);
  1929. }
  1930. static struct pci_device_id pci_tbl[] = {
  1931. { /* nForce Ethernet Controller */
  1932. .vendor = PCI_VENDOR_ID_NVIDIA,
  1933. .device = PCI_DEVICE_ID_NVIDIA_NVENET_1,
  1934. .subvendor = PCI_ANY_ID,
  1935. .subdevice = PCI_ANY_ID,
  1936. .driver_data = DEV_IRQMASK_1|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1937. },
  1938. { /* nForce2 Ethernet Controller */
  1939. .vendor = PCI_VENDOR_ID_NVIDIA,
  1940. .device = PCI_DEVICE_ID_NVIDIA_NVENET_2,
  1941. .subvendor = PCI_ANY_ID,
  1942. .subdevice = PCI_ANY_ID,
  1943. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1944. },
  1945. { /* nForce3 Ethernet Controller */
  1946. .vendor = PCI_VENDOR_ID_NVIDIA,
  1947. .device = PCI_DEVICE_ID_NVIDIA_NVENET_3,
  1948. .subvendor = PCI_ANY_ID,
  1949. .subdevice = PCI_ANY_ID,
  1950. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  1951. },
  1952. { /* nForce3 Ethernet Controller */
  1953. .vendor = PCI_VENDOR_ID_NVIDIA,
  1954. .device = PCI_DEVICE_ID_NVIDIA_NVENET_4,
  1955. .subvendor = PCI_ANY_ID,
  1956. .subdevice = PCI_ANY_ID,
  1957. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  1958. },
  1959. { /* nForce3 Ethernet Controller */
  1960. .vendor = PCI_VENDOR_ID_NVIDIA,
  1961. .device = PCI_DEVICE_ID_NVIDIA_NVENET_5,
  1962. .subvendor = PCI_ANY_ID,
  1963. .subdevice = PCI_ANY_ID,
  1964. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  1965. },
  1966. { /* nForce3 Ethernet Controller */
  1967. .vendor = PCI_VENDOR_ID_NVIDIA,
  1968. .device = PCI_DEVICE_ID_NVIDIA_NVENET_6,
  1969. .subvendor = PCI_ANY_ID,
  1970. .subdevice = PCI_ANY_ID,
  1971. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  1972. },
  1973. { /* nForce3 Ethernet Controller */
  1974. .vendor = PCI_VENDOR_ID_NVIDIA,
  1975. .device = PCI_DEVICE_ID_NVIDIA_NVENET_7,
  1976. .subvendor = PCI_ANY_ID,
  1977. .subdevice = PCI_ANY_ID,
  1978. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  1979. },
  1980. { /* CK804 Ethernet Controller */
  1981. .vendor = PCI_VENDOR_ID_NVIDIA,
  1982. .device = PCI_DEVICE_ID_NVIDIA_NVENET_8,
  1983. .subvendor = PCI_ANY_ID,
  1984. .subdevice = PCI_ANY_ID,
  1985. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  1986. },
  1987. { /* CK804 Ethernet Controller */
  1988. .vendor = PCI_VENDOR_ID_NVIDIA,
  1989. .device = PCI_DEVICE_ID_NVIDIA_NVENET_9,
  1990. .subvendor = PCI_ANY_ID,
  1991. .subdevice = PCI_ANY_ID,
  1992. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  1993. },
  1994. { /* MCP04 Ethernet Controller */
  1995. .vendor = PCI_VENDOR_ID_NVIDIA,
  1996. .device = PCI_DEVICE_ID_NVIDIA_NVENET_10,
  1997. .subvendor = PCI_ANY_ID,
  1998. .subdevice = PCI_ANY_ID,
  1999. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  2000. },
  2001. { /* MCP04 Ethernet Controller */
  2002. .vendor = PCI_VENDOR_ID_NVIDIA,
  2003. .device = PCI_DEVICE_ID_NVIDIA_NVENET_11,
  2004. .subvendor = PCI_ANY_ID,
  2005. .subdevice = PCI_ANY_ID,
  2006. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
  2007. },
  2008. {0,},
  2009. };
  2010. static struct pci_driver driver = {
  2011. .name = "forcedeth",
  2012. .id_table = pci_tbl,
  2013. .probe = nv_probe,
  2014. .remove = __devexit_p(nv_remove),
  2015. };
  2016. static int __init init_nic(void)
  2017. {
  2018. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2019. return pci_module_init(&driver);
  2020. }
  2021. static void __exit exit_nic(void)
  2022. {
  2023. pci_unregister_driver(&driver);
  2024. }
  2025. module_param(max_interrupt_work, int, 0);
  2026. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2027. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2028. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2029. MODULE_LICENSE("GPL");
  2030. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2031. module_init(init_nic);
  2032. module_exit(exit_nic);