imx6qdl.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. intc: interrupt-controller@00a01000 {
  29. compatible = "arm,cortex-a9-gic";
  30. #interrupt-cells = <3>;
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. interrupt-controller;
  34. reg = <0x00a01000 0x1000>,
  35. <0x00a00100 0x100>;
  36. };
  37. clocks {
  38. #address-cells = <1>;
  39. #size-cells = <0>;
  40. ckil {
  41. compatible = "fsl,imx-ckil", "fixed-clock";
  42. clock-frequency = <32768>;
  43. };
  44. ckih1 {
  45. compatible = "fsl,imx-ckih1", "fixed-clock";
  46. clock-frequency = <0>;
  47. };
  48. osc {
  49. compatible = "fsl,imx-osc", "fixed-clock";
  50. clock-frequency = <24000000>;
  51. };
  52. };
  53. soc {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. compatible = "simple-bus";
  57. interrupt-parent = <&intc>;
  58. ranges;
  59. dma_apbh: dma-apbh@00110000 {
  60. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  61. reg = <0x00110000 0x2000>;
  62. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  63. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  64. #dma-cells = <1>;
  65. dma-channels = <4>;
  66. clocks = <&clks 106>;
  67. };
  68. gpmi: gpmi-nand@00112000 {
  69. compatible = "fsl,imx6q-gpmi-nand";
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  73. reg-names = "gpmi-nand", "bch";
  74. interrupts = <0 13 0x04>, <0 15 0x04>;
  75. interrupt-names = "gpmi-dma", "bch";
  76. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  77. <&clks 150>, <&clks 149>;
  78. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  79. "gpmi_bch_apb", "per1_bch";
  80. dmas = <&dma_apbh 0>;
  81. dma-names = "rx-tx";
  82. fsl,gpmi-dma-channel = <0>;
  83. status = "disabled";
  84. };
  85. timer@00a00600 {
  86. compatible = "arm,cortex-a9-twd-timer";
  87. reg = <0x00a00600 0x20>;
  88. interrupts = <1 13 0xf01>;
  89. clocks = <&clks 15>;
  90. };
  91. L2: l2-cache@00a02000 {
  92. compatible = "arm,pl310-cache";
  93. reg = <0x00a02000 0x1000>;
  94. interrupts = <0 92 0x04>;
  95. cache-unified;
  96. cache-level = <2>;
  97. arm,tag-latency = <4 2 3>;
  98. arm,data-latency = <4 2 3>;
  99. };
  100. pmu {
  101. compatible = "arm,cortex-a9-pmu";
  102. interrupts = <0 94 0x04>;
  103. };
  104. aips-bus@02000000 { /* AIPS1 */
  105. compatible = "fsl,aips-bus", "simple-bus";
  106. #address-cells = <1>;
  107. #size-cells = <1>;
  108. reg = <0x02000000 0x100000>;
  109. ranges;
  110. spba-bus@02000000 {
  111. compatible = "fsl,spba-bus", "simple-bus";
  112. #address-cells = <1>;
  113. #size-cells = <1>;
  114. reg = <0x02000000 0x40000>;
  115. ranges;
  116. spdif: spdif@02004000 {
  117. reg = <0x02004000 0x4000>;
  118. interrupts = <0 52 0x04>;
  119. };
  120. ecspi1: ecspi@02008000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  124. reg = <0x02008000 0x4000>;
  125. interrupts = <0 31 0x04>;
  126. clocks = <&clks 112>, <&clks 112>;
  127. clock-names = "ipg", "per";
  128. status = "disabled";
  129. };
  130. ecspi2: ecspi@0200c000 {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  134. reg = <0x0200c000 0x4000>;
  135. interrupts = <0 32 0x04>;
  136. clocks = <&clks 113>, <&clks 113>;
  137. clock-names = "ipg", "per";
  138. status = "disabled";
  139. };
  140. ecspi3: ecspi@02010000 {
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  144. reg = <0x02010000 0x4000>;
  145. interrupts = <0 33 0x04>;
  146. clocks = <&clks 114>, <&clks 114>;
  147. clock-names = "ipg", "per";
  148. status = "disabled";
  149. };
  150. ecspi4: ecspi@02014000 {
  151. #address-cells = <1>;
  152. #size-cells = <0>;
  153. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  154. reg = <0x02014000 0x4000>;
  155. interrupts = <0 34 0x04>;
  156. clocks = <&clks 115>, <&clks 115>;
  157. clock-names = "ipg", "per";
  158. status = "disabled";
  159. };
  160. uart1: serial@02020000 {
  161. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  162. reg = <0x02020000 0x4000>;
  163. interrupts = <0 26 0x04>;
  164. clocks = <&clks 160>, <&clks 161>;
  165. clock-names = "ipg", "per";
  166. status = "disabled";
  167. };
  168. esai: esai@02024000 {
  169. reg = <0x02024000 0x4000>;
  170. interrupts = <0 51 0x04>;
  171. };
  172. ssi1: ssi@02028000 {
  173. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  174. reg = <0x02028000 0x4000>;
  175. interrupts = <0 46 0x04>;
  176. clocks = <&clks 178>;
  177. fsl,fifo-depth = <15>;
  178. fsl,ssi-dma-events = <38 37>;
  179. status = "disabled";
  180. };
  181. ssi2: ssi@0202c000 {
  182. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  183. reg = <0x0202c000 0x4000>;
  184. interrupts = <0 47 0x04>;
  185. clocks = <&clks 179>;
  186. fsl,fifo-depth = <15>;
  187. fsl,ssi-dma-events = <42 41>;
  188. status = "disabled";
  189. };
  190. ssi3: ssi@02030000 {
  191. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  192. reg = <0x02030000 0x4000>;
  193. interrupts = <0 48 0x04>;
  194. clocks = <&clks 180>;
  195. fsl,fifo-depth = <15>;
  196. fsl,ssi-dma-events = <46 45>;
  197. status = "disabled";
  198. };
  199. asrc: asrc@02034000 {
  200. reg = <0x02034000 0x4000>;
  201. interrupts = <0 50 0x04>;
  202. };
  203. spba@0203c000 {
  204. reg = <0x0203c000 0x4000>;
  205. };
  206. };
  207. vpu: vpu@02040000 {
  208. reg = <0x02040000 0x3c000>;
  209. interrupts = <0 3 0x04 0 12 0x04>;
  210. };
  211. aipstz@0207c000 { /* AIPSTZ1 */
  212. reg = <0x0207c000 0x4000>;
  213. };
  214. pwm1: pwm@02080000 {
  215. #pwm-cells = <2>;
  216. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  217. reg = <0x02080000 0x4000>;
  218. interrupts = <0 83 0x04>;
  219. clocks = <&clks 62>, <&clks 145>;
  220. clock-names = "ipg", "per";
  221. };
  222. pwm2: pwm@02084000 {
  223. #pwm-cells = <2>;
  224. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  225. reg = <0x02084000 0x4000>;
  226. interrupts = <0 84 0x04>;
  227. clocks = <&clks 62>, <&clks 146>;
  228. clock-names = "ipg", "per";
  229. };
  230. pwm3: pwm@02088000 {
  231. #pwm-cells = <2>;
  232. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  233. reg = <0x02088000 0x4000>;
  234. interrupts = <0 85 0x04>;
  235. clocks = <&clks 62>, <&clks 147>;
  236. clock-names = "ipg", "per";
  237. };
  238. pwm4: pwm@0208c000 {
  239. #pwm-cells = <2>;
  240. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  241. reg = <0x0208c000 0x4000>;
  242. interrupts = <0 86 0x04>;
  243. clocks = <&clks 62>, <&clks 148>;
  244. clock-names = "ipg", "per";
  245. };
  246. can1: flexcan@02090000 {
  247. compatible = "fsl,imx6q-flexcan";
  248. reg = <0x02090000 0x4000>;
  249. interrupts = <0 110 0x04>;
  250. clocks = <&clks 108>, <&clks 109>;
  251. clock-names = "ipg", "per";
  252. };
  253. can2: flexcan@02094000 {
  254. compatible = "fsl,imx6q-flexcan";
  255. reg = <0x02094000 0x4000>;
  256. interrupts = <0 111 0x04>;
  257. clocks = <&clks 110>, <&clks 111>;
  258. clock-names = "ipg", "per";
  259. };
  260. gpt: gpt@02098000 {
  261. compatible = "fsl,imx6q-gpt";
  262. reg = <0x02098000 0x4000>;
  263. interrupts = <0 55 0x04>;
  264. clocks = <&clks 119>, <&clks 120>;
  265. clock-names = "ipg", "per";
  266. };
  267. gpio1: gpio@0209c000 {
  268. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  269. reg = <0x0209c000 0x4000>;
  270. interrupts = <0 66 0x04 0 67 0x04>;
  271. gpio-controller;
  272. #gpio-cells = <2>;
  273. interrupt-controller;
  274. #interrupt-cells = <2>;
  275. };
  276. gpio2: gpio@020a0000 {
  277. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  278. reg = <0x020a0000 0x4000>;
  279. interrupts = <0 68 0x04 0 69 0x04>;
  280. gpio-controller;
  281. #gpio-cells = <2>;
  282. interrupt-controller;
  283. #interrupt-cells = <2>;
  284. };
  285. gpio3: gpio@020a4000 {
  286. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  287. reg = <0x020a4000 0x4000>;
  288. interrupts = <0 70 0x04 0 71 0x04>;
  289. gpio-controller;
  290. #gpio-cells = <2>;
  291. interrupt-controller;
  292. #interrupt-cells = <2>;
  293. };
  294. gpio4: gpio@020a8000 {
  295. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  296. reg = <0x020a8000 0x4000>;
  297. interrupts = <0 72 0x04 0 73 0x04>;
  298. gpio-controller;
  299. #gpio-cells = <2>;
  300. interrupt-controller;
  301. #interrupt-cells = <2>;
  302. };
  303. gpio5: gpio@020ac000 {
  304. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  305. reg = <0x020ac000 0x4000>;
  306. interrupts = <0 74 0x04 0 75 0x04>;
  307. gpio-controller;
  308. #gpio-cells = <2>;
  309. interrupt-controller;
  310. #interrupt-cells = <2>;
  311. };
  312. gpio6: gpio@020b0000 {
  313. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  314. reg = <0x020b0000 0x4000>;
  315. interrupts = <0 76 0x04 0 77 0x04>;
  316. gpio-controller;
  317. #gpio-cells = <2>;
  318. interrupt-controller;
  319. #interrupt-cells = <2>;
  320. };
  321. gpio7: gpio@020b4000 {
  322. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  323. reg = <0x020b4000 0x4000>;
  324. interrupts = <0 78 0x04 0 79 0x04>;
  325. gpio-controller;
  326. #gpio-cells = <2>;
  327. interrupt-controller;
  328. #interrupt-cells = <2>;
  329. };
  330. kpp: kpp@020b8000 {
  331. reg = <0x020b8000 0x4000>;
  332. interrupts = <0 82 0x04>;
  333. };
  334. wdog1: wdog@020bc000 {
  335. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  336. reg = <0x020bc000 0x4000>;
  337. interrupts = <0 80 0x04>;
  338. clocks = <&clks 0>;
  339. };
  340. wdog2: wdog@020c0000 {
  341. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  342. reg = <0x020c0000 0x4000>;
  343. interrupts = <0 81 0x04>;
  344. clocks = <&clks 0>;
  345. status = "disabled";
  346. };
  347. clks: ccm@020c4000 {
  348. compatible = "fsl,imx6q-ccm";
  349. reg = <0x020c4000 0x4000>;
  350. interrupts = <0 87 0x04 0 88 0x04>;
  351. #clock-cells = <1>;
  352. };
  353. anatop: anatop@020c8000 {
  354. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  355. reg = <0x020c8000 0x1000>;
  356. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  357. regulator-1p1@110 {
  358. compatible = "fsl,anatop-regulator";
  359. regulator-name = "vdd1p1";
  360. regulator-min-microvolt = <800000>;
  361. regulator-max-microvolt = <1375000>;
  362. regulator-always-on;
  363. anatop-reg-offset = <0x110>;
  364. anatop-vol-bit-shift = <8>;
  365. anatop-vol-bit-width = <5>;
  366. anatop-min-bit-val = <4>;
  367. anatop-min-voltage = <800000>;
  368. anatop-max-voltage = <1375000>;
  369. };
  370. regulator-3p0@120 {
  371. compatible = "fsl,anatop-regulator";
  372. regulator-name = "vdd3p0";
  373. regulator-min-microvolt = <2800000>;
  374. regulator-max-microvolt = <3150000>;
  375. regulator-always-on;
  376. anatop-reg-offset = <0x120>;
  377. anatop-vol-bit-shift = <8>;
  378. anatop-vol-bit-width = <5>;
  379. anatop-min-bit-val = <0>;
  380. anatop-min-voltage = <2625000>;
  381. anatop-max-voltage = <3400000>;
  382. };
  383. regulator-2p5@130 {
  384. compatible = "fsl,anatop-regulator";
  385. regulator-name = "vdd2p5";
  386. regulator-min-microvolt = <2000000>;
  387. regulator-max-microvolt = <2750000>;
  388. regulator-always-on;
  389. anatop-reg-offset = <0x130>;
  390. anatop-vol-bit-shift = <8>;
  391. anatop-vol-bit-width = <5>;
  392. anatop-min-bit-val = <0>;
  393. anatop-min-voltage = <2000000>;
  394. anatop-max-voltage = <2750000>;
  395. };
  396. reg_arm: regulator-vddcore@140 {
  397. compatible = "fsl,anatop-regulator";
  398. regulator-name = "cpu";
  399. regulator-min-microvolt = <725000>;
  400. regulator-max-microvolt = <1450000>;
  401. regulator-always-on;
  402. anatop-reg-offset = <0x140>;
  403. anatop-vol-bit-shift = <0>;
  404. anatop-vol-bit-width = <5>;
  405. anatop-delay-reg-offset = <0x170>;
  406. anatop-delay-bit-shift = <24>;
  407. anatop-delay-bit-width = <2>;
  408. anatop-min-bit-val = <1>;
  409. anatop-min-voltage = <725000>;
  410. anatop-max-voltage = <1450000>;
  411. };
  412. reg_pu: regulator-vddpu@140 {
  413. compatible = "fsl,anatop-regulator";
  414. regulator-name = "vddpu";
  415. regulator-min-microvolt = <725000>;
  416. regulator-max-microvolt = <1450000>;
  417. regulator-always-on;
  418. anatop-reg-offset = <0x140>;
  419. anatop-vol-bit-shift = <9>;
  420. anatop-vol-bit-width = <5>;
  421. anatop-delay-reg-offset = <0x170>;
  422. anatop-delay-bit-shift = <26>;
  423. anatop-delay-bit-width = <2>;
  424. anatop-min-bit-val = <1>;
  425. anatop-min-voltage = <725000>;
  426. anatop-max-voltage = <1450000>;
  427. };
  428. reg_soc: regulator-vddsoc@140 {
  429. compatible = "fsl,anatop-regulator";
  430. regulator-name = "vddsoc";
  431. regulator-min-microvolt = <725000>;
  432. regulator-max-microvolt = <1450000>;
  433. regulator-always-on;
  434. anatop-reg-offset = <0x140>;
  435. anatop-vol-bit-shift = <18>;
  436. anatop-vol-bit-width = <5>;
  437. anatop-delay-reg-offset = <0x170>;
  438. anatop-delay-bit-shift = <28>;
  439. anatop-delay-bit-width = <2>;
  440. anatop-min-bit-val = <1>;
  441. anatop-min-voltage = <725000>;
  442. anatop-max-voltage = <1450000>;
  443. };
  444. };
  445. usbphy1: usbphy@020c9000 {
  446. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  447. reg = <0x020c9000 0x1000>;
  448. interrupts = <0 44 0x04>;
  449. clocks = <&clks 182>;
  450. };
  451. usbphy2: usbphy@020ca000 {
  452. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  453. reg = <0x020ca000 0x1000>;
  454. interrupts = <0 45 0x04>;
  455. clocks = <&clks 183>;
  456. };
  457. snvs@020cc000 {
  458. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  459. #address-cells = <1>;
  460. #size-cells = <1>;
  461. ranges = <0 0x020cc000 0x4000>;
  462. snvs-rtc-lp@34 {
  463. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  464. reg = <0x34 0x58>;
  465. interrupts = <0 19 0x04 0 20 0x04>;
  466. };
  467. };
  468. epit1: epit@020d0000 { /* EPIT1 */
  469. reg = <0x020d0000 0x4000>;
  470. interrupts = <0 56 0x04>;
  471. };
  472. epit2: epit@020d4000 { /* EPIT2 */
  473. reg = <0x020d4000 0x4000>;
  474. interrupts = <0 57 0x04>;
  475. };
  476. src: src@020d8000 {
  477. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  478. reg = <0x020d8000 0x4000>;
  479. interrupts = <0 91 0x04 0 96 0x04>;
  480. #reset-cells = <1>;
  481. };
  482. gpc: gpc@020dc000 {
  483. compatible = "fsl,imx6q-gpc";
  484. reg = <0x020dc000 0x4000>;
  485. interrupts = <0 89 0x04 0 90 0x04>;
  486. };
  487. gpr: iomuxc-gpr@020e0000 {
  488. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  489. reg = <0x020e0000 0x38>;
  490. };
  491. ldb: ldb@020e0008 {
  492. #address-cells = <1>;
  493. #size-cells = <0>;
  494. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  495. gpr = <&gpr>;
  496. status = "disabled";
  497. lvds-channel@0 {
  498. reg = <0>;
  499. crtcs = <&ipu1 0>;
  500. status = "disabled";
  501. };
  502. lvds-channel@1 {
  503. reg = <1>;
  504. crtcs = <&ipu1 1>;
  505. status = "disabled";
  506. };
  507. };
  508. dcic1: dcic@020e4000 {
  509. reg = <0x020e4000 0x4000>;
  510. interrupts = <0 124 0x04>;
  511. };
  512. dcic2: dcic@020e8000 {
  513. reg = <0x020e8000 0x4000>;
  514. interrupts = <0 125 0x04>;
  515. };
  516. sdma: sdma@020ec000 {
  517. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  518. reg = <0x020ec000 0x4000>;
  519. interrupts = <0 2 0x04>;
  520. clocks = <&clks 155>, <&clks 155>;
  521. clock-names = "ipg", "ahb";
  522. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  523. };
  524. };
  525. aips-bus@02100000 { /* AIPS2 */
  526. compatible = "fsl,aips-bus", "simple-bus";
  527. #address-cells = <1>;
  528. #size-cells = <1>;
  529. reg = <0x02100000 0x100000>;
  530. ranges;
  531. caam@02100000 {
  532. reg = <0x02100000 0x40000>;
  533. interrupts = <0 105 0x04 0 106 0x04>;
  534. };
  535. aipstz@0217c000 { /* AIPSTZ2 */
  536. reg = <0x0217c000 0x4000>;
  537. };
  538. usbotg: usb@02184000 {
  539. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  540. reg = <0x02184000 0x200>;
  541. interrupts = <0 43 0x04>;
  542. clocks = <&clks 162>;
  543. fsl,usbphy = <&usbphy1>;
  544. fsl,usbmisc = <&usbmisc 0>;
  545. status = "disabled";
  546. };
  547. usbh1: usb@02184200 {
  548. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  549. reg = <0x02184200 0x200>;
  550. interrupts = <0 40 0x04>;
  551. clocks = <&clks 162>;
  552. fsl,usbphy = <&usbphy2>;
  553. fsl,usbmisc = <&usbmisc 1>;
  554. status = "disabled";
  555. };
  556. usbh2: usb@02184400 {
  557. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  558. reg = <0x02184400 0x200>;
  559. interrupts = <0 41 0x04>;
  560. clocks = <&clks 162>;
  561. fsl,usbmisc = <&usbmisc 2>;
  562. status = "disabled";
  563. };
  564. usbh3: usb@02184600 {
  565. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  566. reg = <0x02184600 0x200>;
  567. interrupts = <0 42 0x04>;
  568. clocks = <&clks 162>;
  569. fsl,usbmisc = <&usbmisc 3>;
  570. status = "disabled";
  571. };
  572. usbmisc: usbmisc@02184800 {
  573. #index-cells = <1>;
  574. compatible = "fsl,imx6q-usbmisc";
  575. reg = <0x02184800 0x200>;
  576. clocks = <&clks 162>;
  577. };
  578. fec: ethernet@02188000 {
  579. compatible = "fsl,imx6q-fec";
  580. reg = <0x02188000 0x4000>;
  581. interrupts = <0 118 0x04 0 119 0x04>;
  582. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  583. clock-names = "ipg", "ahb", "ptp";
  584. status = "disabled";
  585. };
  586. mlb@0218c000 {
  587. reg = <0x0218c000 0x4000>;
  588. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  589. };
  590. usdhc1: usdhc@02190000 {
  591. compatible = "fsl,imx6q-usdhc";
  592. reg = <0x02190000 0x4000>;
  593. interrupts = <0 22 0x04>;
  594. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  595. clock-names = "ipg", "ahb", "per";
  596. bus-width = <4>;
  597. status = "disabled";
  598. };
  599. usdhc2: usdhc@02194000 {
  600. compatible = "fsl,imx6q-usdhc";
  601. reg = <0x02194000 0x4000>;
  602. interrupts = <0 23 0x04>;
  603. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  604. clock-names = "ipg", "ahb", "per";
  605. bus-width = <4>;
  606. status = "disabled";
  607. };
  608. usdhc3: usdhc@02198000 {
  609. compatible = "fsl,imx6q-usdhc";
  610. reg = <0x02198000 0x4000>;
  611. interrupts = <0 24 0x04>;
  612. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  613. clock-names = "ipg", "ahb", "per";
  614. bus-width = <4>;
  615. status = "disabled";
  616. };
  617. usdhc4: usdhc@0219c000 {
  618. compatible = "fsl,imx6q-usdhc";
  619. reg = <0x0219c000 0x4000>;
  620. interrupts = <0 25 0x04>;
  621. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  622. clock-names = "ipg", "ahb", "per";
  623. bus-width = <4>;
  624. status = "disabled";
  625. };
  626. i2c1: i2c@021a0000 {
  627. #address-cells = <1>;
  628. #size-cells = <0>;
  629. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  630. reg = <0x021a0000 0x4000>;
  631. interrupts = <0 36 0x04>;
  632. clocks = <&clks 125>;
  633. status = "disabled";
  634. };
  635. i2c2: i2c@021a4000 {
  636. #address-cells = <1>;
  637. #size-cells = <0>;
  638. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  639. reg = <0x021a4000 0x4000>;
  640. interrupts = <0 37 0x04>;
  641. clocks = <&clks 126>;
  642. status = "disabled";
  643. };
  644. i2c3: i2c@021a8000 {
  645. #address-cells = <1>;
  646. #size-cells = <0>;
  647. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  648. reg = <0x021a8000 0x4000>;
  649. interrupts = <0 38 0x04>;
  650. clocks = <&clks 127>;
  651. status = "disabled";
  652. };
  653. romcp@021ac000 {
  654. reg = <0x021ac000 0x4000>;
  655. };
  656. mmdc0: mmdc@021b0000 { /* MMDC0 */
  657. compatible = "fsl,imx6q-mmdc";
  658. reg = <0x021b0000 0x4000>;
  659. };
  660. mmdc1: mmdc@021b4000 { /* MMDC1 */
  661. reg = <0x021b4000 0x4000>;
  662. };
  663. weim: weim@021b8000 {
  664. compatible = "fsl,imx6q-weim";
  665. reg = <0x021b8000 0x4000>;
  666. interrupts = <0 14 0x04>;
  667. clocks = <&clks 196>;
  668. };
  669. ocotp@021bc000 {
  670. compatible = "fsl,imx6q-ocotp";
  671. reg = <0x021bc000 0x4000>;
  672. };
  673. tzasc@021d0000 { /* TZASC1 */
  674. reg = <0x021d0000 0x4000>;
  675. interrupts = <0 108 0x04>;
  676. };
  677. tzasc@021d4000 { /* TZASC2 */
  678. reg = <0x021d4000 0x4000>;
  679. interrupts = <0 109 0x04>;
  680. };
  681. audmux: audmux@021d8000 {
  682. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  683. reg = <0x021d8000 0x4000>;
  684. status = "disabled";
  685. };
  686. mipi@021dc000 { /* MIPI-CSI */
  687. reg = <0x021dc000 0x4000>;
  688. };
  689. mipi@021e0000 { /* MIPI-DSI */
  690. reg = <0x021e0000 0x4000>;
  691. };
  692. vdoa@021e4000 {
  693. reg = <0x021e4000 0x4000>;
  694. interrupts = <0 18 0x04>;
  695. };
  696. uart2: serial@021e8000 {
  697. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  698. reg = <0x021e8000 0x4000>;
  699. interrupts = <0 27 0x04>;
  700. clocks = <&clks 160>, <&clks 161>;
  701. clock-names = "ipg", "per";
  702. status = "disabled";
  703. };
  704. uart3: serial@021ec000 {
  705. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  706. reg = <0x021ec000 0x4000>;
  707. interrupts = <0 28 0x04>;
  708. clocks = <&clks 160>, <&clks 161>;
  709. clock-names = "ipg", "per";
  710. status = "disabled";
  711. };
  712. uart4: serial@021f0000 {
  713. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  714. reg = <0x021f0000 0x4000>;
  715. interrupts = <0 29 0x04>;
  716. clocks = <&clks 160>, <&clks 161>;
  717. clock-names = "ipg", "per";
  718. status = "disabled";
  719. };
  720. uart5: serial@021f4000 {
  721. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  722. reg = <0x021f4000 0x4000>;
  723. interrupts = <0 30 0x04>;
  724. clocks = <&clks 160>, <&clks 161>;
  725. clock-names = "ipg", "per";
  726. status = "disabled";
  727. };
  728. };
  729. ipu1: ipu@02400000 {
  730. #crtc-cells = <1>;
  731. compatible = "fsl,imx6q-ipu";
  732. reg = <0x02400000 0x400000>;
  733. interrupts = <0 6 0x4 0 5 0x4>;
  734. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  735. clock-names = "bus", "di0", "di1";
  736. resets = <&src 2>;
  737. };
  738. };
  739. };