ngene-core.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/timer.h>
  37. #include <linux/byteorder/generic.h>
  38. #include <linux/firmware.h>
  39. #include <linux/vmalloc.h>
  40. #include "ngene.h"
  41. static int one_adapter = 1;
  42. module_param(one_adapter, int, 0444);
  43. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  44. static int debug;
  45. module_param(debug, int, 0444);
  46. MODULE_PARM_DESC(debug, "Print debugging information.");
  47. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  48. #define dprintk if (debug) printk
  49. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  50. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  51. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  52. #define ngreadl(adr) readl(dev->iomem + (adr))
  53. #define ngreadb(adr) readb(dev->iomem + (adr))
  54. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  55. (dev->iomem + (adr)), (src), (count))
  56. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  57. (dev->iomem + (adr)), (count))
  58. /****************************************************************************/
  59. /* nGene interrupt handler **************************************************/
  60. /****************************************************************************/
  61. static void event_tasklet(unsigned long data)
  62. {
  63. struct ngene *dev = (struct ngene *)data;
  64. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  65. struct EVENT_BUFFER Event =
  66. dev->EventQueue[dev->EventQueueReadIndex];
  67. dev->EventQueueReadIndex =
  68. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  69. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  70. dev->TxEventNotify(dev, Event.TimeStamp);
  71. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  72. dev->RxEventNotify(dev, Event.TimeStamp,
  73. Event.RXCharacter);
  74. }
  75. }
  76. static void demux_tasklet(unsigned long data)
  77. {
  78. struct ngene_channel *chan = (struct ngene_channel *)data;
  79. struct SBufferHeader *Cur = chan->nextBuffer;
  80. spin_lock_irq(&chan->state_lock);
  81. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  82. if (chan->mode & NGENE_IO_TSOUT) {
  83. u32 Flags = chan->DataFormatFlags;
  84. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  85. Flags |= BEF_OVERFLOW;
  86. if (chan->pBufferExchange) {
  87. if (!chan->pBufferExchange(chan,
  88. Cur->Buffer1,
  89. chan->Capture1Length,
  90. Cur->ngeneBuffer.SR.
  91. Clock, Flags)) {
  92. /*
  93. We didn't get data
  94. Clear in service flag to make sure we
  95. get called on next interrupt again.
  96. leave fill/empty (0x80) flag alone
  97. to avoid hardware running out of
  98. buffers during startup, we hold only
  99. in run state ( the source may be late
  100. delivering data )
  101. */
  102. if (chan->HWState == HWSTATE_RUN) {
  103. Cur->ngeneBuffer.SR.Flags &=
  104. ~0x40;
  105. break;
  106. /* Stop proccessing stream */
  107. }
  108. } else {
  109. /* We got a valid buffer,
  110. so switch to run state */
  111. chan->HWState = HWSTATE_RUN;
  112. }
  113. } else {
  114. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  115. if (chan->HWState == HWSTATE_RUN) {
  116. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  117. break; /* Stop proccessing stream */
  118. }
  119. }
  120. if (chan->AudioDTOUpdated) {
  121. printk(KERN_INFO DEVICE_NAME
  122. ": Update AudioDTO = %d\n",
  123. chan->AudioDTOValue);
  124. Cur->ngeneBuffer.SR.DTOUpdate =
  125. chan->AudioDTOValue;
  126. chan->AudioDTOUpdated = 0;
  127. }
  128. } else {
  129. if (chan->HWState == HWSTATE_RUN) {
  130. u32 Flags = chan->DataFormatFlags;
  131. IBufferExchange *exch1 = chan->pBufferExchange;
  132. IBufferExchange *exch2 = chan->pBufferExchange2;
  133. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  134. Flags |= BEF_EVEN_FIELD;
  135. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  136. Flags |= BEF_OVERFLOW;
  137. spin_unlock_irq(&chan->state_lock);
  138. if (exch1)
  139. exch1(chan, Cur->Buffer1,
  140. chan->Capture1Length,
  141. Cur->ngeneBuffer.SR.Clock,
  142. Flags);
  143. if (exch2)
  144. exch2(chan, Cur->Buffer2,
  145. chan->Capture2Length,
  146. Cur->ngeneBuffer.SR.Clock,
  147. Flags);
  148. spin_lock_irq(&chan->state_lock);
  149. } else if (chan->HWState != HWSTATE_STOP)
  150. chan->HWState = HWSTATE_RUN;
  151. }
  152. Cur->ngeneBuffer.SR.Flags = 0x00;
  153. Cur = Cur->Next;
  154. }
  155. chan->nextBuffer = Cur;
  156. spin_unlock_irq(&chan->state_lock);
  157. }
  158. static irqreturn_t irq_handler(int irq, void *dev_id)
  159. {
  160. struct ngene *dev = (struct ngene *)dev_id;
  161. u32 icounts = 0;
  162. irqreturn_t rc = IRQ_NONE;
  163. u32 i = MAX_STREAM;
  164. u8 *tmpCmdDoneByte;
  165. if (dev->BootFirmware) {
  166. icounts = ngreadl(NGENE_INT_COUNTS);
  167. if (icounts != dev->icounts) {
  168. ngwritel(0, FORCE_NMI);
  169. dev->cmd_done = 1;
  170. wake_up(&dev->cmd_wq);
  171. dev->icounts = icounts;
  172. rc = IRQ_HANDLED;
  173. }
  174. return rc;
  175. }
  176. ngwritel(0, FORCE_NMI);
  177. spin_lock(&dev->cmd_lock);
  178. tmpCmdDoneByte = dev->CmdDoneByte;
  179. if (tmpCmdDoneByte &&
  180. (*tmpCmdDoneByte ||
  181. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  182. dev->CmdDoneByte = NULL;
  183. dev->cmd_done = 1;
  184. wake_up(&dev->cmd_wq);
  185. rc = IRQ_HANDLED;
  186. }
  187. spin_unlock(&dev->cmd_lock);
  188. if (dev->EventBuffer->EventStatus & 0x80) {
  189. u8 nextWriteIndex =
  190. (dev->EventQueueWriteIndex + 1) &
  191. (EVENT_QUEUE_SIZE - 1);
  192. if (nextWriteIndex != dev->EventQueueReadIndex) {
  193. dev->EventQueue[dev->EventQueueWriteIndex] =
  194. *(dev->EventBuffer);
  195. dev->EventQueueWriteIndex = nextWriteIndex;
  196. } else {
  197. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  198. dev->EventQueueOverflowCount += 1;
  199. dev->EventQueueOverflowFlag = 1;
  200. }
  201. dev->EventBuffer->EventStatus &= ~0x80;
  202. tasklet_schedule(&dev->event_tasklet);
  203. rc = IRQ_HANDLED;
  204. }
  205. while (i > 0) {
  206. i--;
  207. spin_lock(&dev->channel[i].state_lock);
  208. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  209. if (dev->channel[i].nextBuffer) {
  210. if ((dev->channel[i].nextBuffer->
  211. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  212. dev->channel[i].nextBuffer->
  213. ngeneBuffer.SR.Flags |= 0x40;
  214. tasklet_schedule(
  215. &dev->channel[i].demux_tasklet);
  216. rc = IRQ_HANDLED;
  217. }
  218. }
  219. spin_unlock(&dev->channel[i].state_lock);
  220. }
  221. /* Request might have been processed by a previous call. */
  222. return IRQ_HANDLED;
  223. }
  224. /****************************************************************************/
  225. /* nGene command interface **************************************************/
  226. /****************************************************************************/
  227. static void dump_command_io(struct ngene *dev)
  228. {
  229. u8 buf[8], *b;
  230. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  231. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  232. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  233. buf[4], buf[5], buf[6], buf[7]);
  234. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  235. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  236. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  237. buf[4], buf[5], buf[6], buf[7]);
  238. b = dev->hosttongene;
  239. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  240. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  241. b = dev->ngenetohost;
  242. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  243. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  244. }
  245. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  246. {
  247. int ret;
  248. u8 *tmpCmdDoneByte;
  249. dev->cmd_done = 0;
  250. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  251. dev->BootFirmware = 1;
  252. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  253. ngwritel(0, NGENE_COMMAND);
  254. ngwritel(0, NGENE_COMMAND_HI);
  255. ngwritel(0, NGENE_STATUS);
  256. ngwritel(0, NGENE_STATUS_HI);
  257. ngwritel(0, NGENE_EVENT);
  258. ngwritel(0, NGENE_EVENT_HI);
  259. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  260. u64 fwio = dev->PAFWInterfaceBuffer;
  261. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  262. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  263. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  264. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  265. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  266. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  267. }
  268. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  269. if (dev->BootFirmware)
  270. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  271. spin_lock_irq(&dev->cmd_lock);
  272. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  273. if (!com->out_len)
  274. tmpCmdDoneByte++;
  275. *tmpCmdDoneByte = 0;
  276. dev->ngenetohost[0] = 0;
  277. dev->ngenetohost[1] = 0;
  278. dev->CmdDoneByte = tmpCmdDoneByte;
  279. spin_unlock_irq(&dev->cmd_lock);
  280. /* Notify 8051. */
  281. ngwritel(1, FORCE_INT);
  282. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  283. if (!ret) {
  284. /*ngwritel(0, FORCE_NMI);*/
  285. printk(KERN_ERR DEVICE_NAME
  286. ": Command timeout cmd=%02x prev=%02x\n",
  287. com->cmd.hdr.Opcode, dev->prev_cmd);
  288. dump_command_io(dev);
  289. return -1;
  290. }
  291. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  292. dev->BootFirmware = 0;
  293. dev->prev_cmd = com->cmd.hdr.Opcode;
  294. if (!com->out_len)
  295. return 0;
  296. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  297. return 0;
  298. }
  299. int ngene_command(struct ngene *dev, struct ngene_command *com)
  300. {
  301. int result;
  302. down(&dev->cmd_mutex);
  303. result = ngene_command_mutex(dev, com);
  304. up(&dev->cmd_mutex);
  305. return result;
  306. }
  307. static int ngene_command_load_firmware(struct ngene *dev,
  308. u8 *ngene_fw, u32 size)
  309. {
  310. #define FIRSTCHUNK (1024)
  311. u32 cleft;
  312. struct ngene_command com;
  313. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  314. com.cmd.hdr.Length = 0;
  315. com.in_len = 0;
  316. com.out_len = 0;
  317. ngene_command(dev, &com);
  318. cleft = (size + 3) & ~3;
  319. if (cleft > FIRSTCHUNK) {
  320. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  321. cleft - FIRSTCHUNK);
  322. cleft = FIRSTCHUNK;
  323. }
  324. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  325. memset(&com, 0, sizeof(struct ngene_command));
  326. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  327. com.cmd.hdr.Length = 4;
  328. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  329. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  330. com.in_len = 4;
  331. com.out_len = 0;
  332. return ngene_command(dev, &com);
  333. }
  334. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  335. {
  336. struct ngene_command com;
  337. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  338. com.cmd.hdr.Length = 1;
  339. com.cmd.ConfigureBuffers.config = config;
  340. com.in_len = 1;
  341. com.out_len = 0;
  342. if (ngene_command(dev, &com) < 0)
  343. return -EIO;
  344. return 0;
  345. }
  346. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  347. {
  348. struct ngene_command com;
  349. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  350. com.cmd.hdr.Length = 6;
  351. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  352. com.in_len = 6;
  353. com.out_len = 0;
  354. if (ngene_command(dev, &com) < 0)
  355. return -EIO;
  356. return 0;
  357. }
  358. int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  359. {
  360. struct ngene_command com;
  361. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  362. com.cmd.hdr.Length = 1;
  363. com.cmd.SetGpioPin.select = select | (level << 7);
  364. com.in_len = 1;
  365. com.out_len = 0;
  366. return ngene_command(dev, &com);
  367. }
  368. /*
  369. 02000640 is sample on rising edge.
  370. 02000740 is sample on falling edge.
  371. 02000040 is ignore "valid" signal
  372. 0: FD_CTL1 Bit 7,6 must be 0,1
  373. 7 disable(fw controlled)
  374. 6 0-AUX,1-TS
  375. 5 0-par,1-ser
  376. 4 0-lsb/1-msb
  377. 3,2 reserved
  378. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  379. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  380. 2: FD_STA is read-only. 0-sync
  381. 3: FD_INSYNC is number of 47s to trigger "in sync".
  382. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  383. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  384. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  385. 7: Top byte is unused.
  386. */
  387. /****************************************************************************/
  388. static u8 TSFeatureDecoderSetup[8 * 5] = {
  389. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  390. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  391. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  392. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  393. 0x40, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* LGDT3303 */
  394. };
  395. /* Set NGENE I2S Config to 16 bit packed */
  396. static u8 I2SConfiguration[] = {
  397. 0x00, 0x10, 0x00, 0x00,
  398. 0x80, 0x10, 0x00, 0x00,
  399. };
  400. static u8 SPDIFConfiguration[10] = {
  401. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  402. };
  403. /* Set NGENE I2S Config to transport stream compatible mode */
  404. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x18, 0x00, 0x00 };
  405. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x04, 0x00, 0x00 };
  406. static u8 ITUDecoderSetup[4][16] = {
  407. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  408. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  409. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  410. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  411. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  412. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  413. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  414. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  415. };
  416. /*
  417. * 50 48 60 gleich
  418. * 27p50 9f 00 22 80 42 69 18 ...
  419. * 27p60 93 00 22 80 82 69 1c ...
  420. */
  421. /* Maxbyte to 1144 (for raw data) */
  422. static u8 ITUFeatureDecoderSetup[8] = {
  423. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  424. };
  425. void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  426. {
  427. u32 *ptr = Buffer;
  428. memset(Buffer, 0xff, Length);
  429. while (Length > 0) {
  430. if (Flags & DF_SWAP32)
  431. *ptr = 0x471FFF10;
  432. else
  433. *ptr = 0x10FF1F47;
  434. ptr += (188 / 4);
  435. Length -= 188;
  436. }
  437. }
  438. static void flush_buffers(struct ngene_channel *chan)
  439. {
  440. u8 val;
  441. do {
  442. msleep(1);
  443. spin_lock_irq(&chan->state_lock);
  444. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  445. spin_unlock_irq(&chan->state_lock);
  446. } while (val);
  447. }
  448. static void clear_buffers(struct ngene_channel *chan)
  449. {
  450. struct SBufferHeader *Cur = chan->nextBuffer;
  451. do {
  452. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  453. if (chan->mode & NGENE_IO_TSOUT)
  454. FillTSBuffer(Cur->Buffer1,
  455. chan->Capture1Length,
  456. chan->DataFormatFlags);
  457. Cur = Cur->Next;
  458. } while (Cur != chan->nextBuffer);
  459. if (chan->mode & NGENE_IO_TSOUT) {
  460. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  461. chan->AudioDTOValue;
  462. chan->AudioDTOUpdated = 0;
  463. Cur = chan->TSIdleBuffer.Head;
  464. do {
  465. memset(&Cur->ngeneBuffer.SR, 0,
  466. sizeof(Cur->ngeneBuffer.SR));
  467. FillTSBuffer(Cur->Buffer1,
  468. chan->Capture1Length,
  469. chan->DataFormatFlags);
  470. Cur = Cur->Next;
  471. } while (Cur != chan->TSIdleBuffer.Head);
  472. }
  473. }
  474. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  475. u8 control, u8 mode, u8 flags)
  476. {
  477. struct ngene_channel *chan = &dev->channel[stream];
  478. struct ngene_command com;
  479. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  480. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  481. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  482. u16 BsSDO = 0x9B00;
  483. down(&dev->stream_mutex);
  484. memset(&com, 0, sizeof(com));
  485. com.cmd.hdr.Opcode = CMD_CONTROL;
  486. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  487. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  488. if (chan->mode & NGENE_IO_TSOUT)
  489. com.cmd.StreamControl.Stream |= 0x07;
  490. com.cmd.StreamControl.Control = control |
  491. (flags & SFLAG_ORDER_LUMA_CHROMA);
  492. com.cmd.StreamControl.Mode = mode;
  493. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  494. com.out_len = 0;
  495. dprintk(KERN_INFO DEVICE_NAME
  496. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  497. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  498. com.cmd.StreamControl.Mode);
  499. chan->Mode = mode;
  500. if (!(control & 0x80)) {
  501. spin_lock_irq(&chan->state_lock);
  502. if (chan->State == KSSTATE_RUN) {
  503. chan->State = KSSTATE_ACQUIRE;
  504. chan->HWState = HWSTATE_STOP;
  505. spin_unlock_irq(&chan->state_lock);
  506. if (ngene_command(dev, &com) < 0) {
  507. up(&dev->stream_mutex);
  508. return -1;
  509. }
  510. /* clear_buffers(chan); */
  511. flush_buffers(chan);
  512. up(&dev->stream_mutex);
  513. return 0;
  514. }
  515. spin_unlock_irq(&chan->state_lock);
  516. up(&dev->stream_mutex);
  517. return 0;
  518. }
  519. if (mode & SMODE_AUDIO_CAPTURE) {
  520. com.cmd.StreamControl.CaptureBlockCount =
  521. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  522. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  523. } else if (mode & SMODE_TRANSPORT_STREAM) {
  524. com.cmd.StreamControl.CaptureBlockCount =
  525. chan->Capture1Length / TS_BLOCK_SIZE;
  526. com.cmd.StreamControl.MaxLinesPerField =
  527. chan->Capture1Length / TS_BLOCK_SIZE;
  528. com.cmd.StreamControl.Buffer_Address =
  529. chan->TSRingBuffer.PAHead;
  530. if (chan->mode & NGENE_IO_TSOUT) {
  531. com.cmd.StreamControl.BytesPerVBILine =
  532. chan->Capture1Length / TS_BLOCK_SIZE;
  533. com.cmd.StreamControl.Stream |= 0x07;
  534. }
  535. } else {
  536. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  537. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  538. com.cmd.StreamControl.MinLinesPerField = 100;
  539. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  540. if (mode & SMODE_VBI_CAPTURE) {
  541. com.cmd.StreamControl.MaxVBILinesPerField =
  542. chan->nVBILines;
  543. com.cmd.StreamControl.MinVBILinesPerField = 0;
  544. com.cmd.StreamControl.BytesPerVBILine =
  545. chan->nBytesPerVBILine;
  546. }
  547. if (flags & SFLAG_COLORBAR)
  548. com.cmd.StreamControl.Stream |= 0x04;
  549. }
  550. spin_lock_irq(&chan->state_lock);
  551. if (mode & SMODE_AUDIO_CAPTURE) {
  552. chan->nextBuffer = chan->RingBuffer.Head;
  553. if (mode & SMODE_AUDIO_SPDIF) {
  554. com.cmd.StreamControl.SetupDataLen =
  555. sizeof(SPDIFConfiguration);
  556. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  557. memcpy(com.cmd.StreamControl.SetupData,
  558. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  559. } else {
  560. com.cmd.StreamControl.SetupDataLen = 4;
  561. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  562. memcpy(com.cmd.StreamControl.SetupData,
  563. I2SConfiguration +
  564. 4 * dev->card_info->i2s[stream], 4);
  565. }
  566. } else if (mode & SMODE_TRANSPORT_STREAM) {
  567. chan->nextBuffer = chan->TSRingBuffer.Head;
  568. if (stream >= STREAM_AUDIOIN1) {
  569. if (chan->mode & NGENE_IO_TSOUT) {
  570. com.cmd.StreamControl.SetupDataLen =
  571. sizeof(TS_I2SOutConfiguration);
  572. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  573. memcpy(com.cmd.StreamControl.SetupData,
  574. TS_I2SOutConfiguration,
  575. sizeof(TS_I2SOutConfiguration));
  576. } else {
  577. com.cmd.StreamControl.SetupDataLen =
  578. sizeof(TS_I2SConfiguration);
  579. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  580. memcpy(com.cmd.StreamControl.SetupData,
  581. TS_I2SConfiguration,
  582. sizeof(TS_I2SConfiguration));
  583. }
  584. } else {
  585. com.cmd.StreamControl.SetupDataLen = 8;
  586. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  587. memcpy(com.cmd.StreamControl.SetupData,
  588. TSFeatureDecoderSetup +
  589. 8 * dev->card_info->tsf[stream], 8);
  590. }
  591. } else {
  592. chan->nextBuffer = chan->RingBuffer.Head;
  593. com.cmd.StreamControl.SetupDataLen =
  594. 16 + sizeof(ITUFeatureDecoderSetup);
  595. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  596. memcpy(com.cmd.StreamControl.SetupData,
  597. ITUDecoderSetup[chan->itumode], 16);
  598. memcpy(com.cmd.StreamControl.SetupData + 16,
  599. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  600. }
  601. clear_buffers(chan);
  602. chan->State = KSSTATE_RUN;
  603. if (mode & SMODE_TRANSPORT_STREAM)
  604. chan->HWState = HWSTATE_RUN;
  605. else
  606. chan->HWState = HWSTATE_STARTUP;
  607. spin_unlock_irq(&chan->state_lock);
  608. if (ngene_command(dev, &com) < 0) {
  609. up(&dev->stream_mutex);
  610. return -1;
  611. }
  612. up(&dev->stream_mutex);
  613. return 0;
  614. }
  615. void set_transfer(struct ngene_channel *chan, int state)
  616. {
  617. u8 control = 0, mode = 0, flags = 0;
  618. struct ngene *dev = chan->dev;
  619. int ret;
  620. /*
  621. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  622. msleep(100);
  623. */
  624. if (state) {
  625. if (chan->running) {
  626. printk(KERN_INFO DEVICE_NAME ": already running\n");
  627. return;
  628. }
  629. } else {
  630. if (!chan->running) {
  631. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  632. return;
  633. }
  634. }
  635. if (dev->card_info->switch_ctrl)
  636. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  637. if (state) {
  638. spin_lock_irq(&chan->state_lock);
  639. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  640. ngreadl(0x9310)); */
  641. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  642. control = 0x80;
  643. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  644. chan->Capture1Length = 512 * 188;
  645. mode = SMODE_TRANSPORT_STREAM;
  646. }
  647. if (chan->mode & NGENE_IO_TSOUT) {
  648. chan->pBufferExchange = tsout_exchange;
  649. /* 0x66666666 = 50MHz *2^33 /250MHz */
  650. chan->AudioDTOValue = 0x80000000;
  651. chan->AudioDTOUpdated = 1;
  652. }
  653. if (chan->mode & NGENE_IO_TSIN)
  654. chan->pBufferExchange = tsin_exchange;
  655. spin_unlock_irq(&chan->state_lock);
  656. } else
  657. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  658. ngreadl(0x9310)); */
  659. ret = ngene_command_stream_control(dev, chan->number,
  660. control, mode, flags);
  661. if (!ret)
  662. chan->running = state;
  663. else
  664. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  665. state);
  666. if (!state) {
  667. spin_lock_irq(&chan->state_lock);
  668. chan->pBufferExchange = NULL;
  669. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  670. spin_unlock_irq(&chan->state_lock);
  671. }
  672. }
  673. /****************************************************************************/
  674. /* nGene hardware init and release functions ********************************/
  675. /****************************************************************************/
  676. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  677. {
  678. struct SBufferHeader *Cur = rb->Head;
  679. u32 j;
  680. if (!Cur)
  681. return;
  682. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  683. if (Cur->Buffer1)
  684. pci_free_consistent(dev->pci_dev,
  685. rb->Buffer1Length,
  686. Cur->Buffer1,
  687. Cur->scList1->Address);
  688. if (Cur->Buffer2)
  689. pci_free_consistent(dev->pci_dev,
  690. rb->Buffer2Length,
  691. Cur->Buffer2,
  692. Cur->scList2->Address);
  693. }
  694. if (rb->SCListMem)
  695. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  696. rb->SCListMem, rb->PASCListMem);
  697. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  698. }
  699. static void free_idlebuffer(struct ngene *dev,
  700. struct SRingBufferDescriptor *rb,
  701. struct SRingBufferDescriptor *tb)
  702. {
  703. int j;
  704. struct SBufferHeader *Cur = tb->Head;
  705. if (!rb->Head)
  706. return;
  707. free_ringbuffer(dev, rb);
  708. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  709. Cur->Buffer2 = NULL;
  710. Cur->scList2 = NULL;
  711. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  712. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  713. }
  714. }
  715. static void free_common_buffers(struct ngene *dev)
  716. {
  717. u32 i;
  718. struct ngene_channel *chan;
  719. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  720. chan = &dev->channel[i];
  721. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  722. free_ringbuffer(dev, &chan->RingBuffer);
  723. free_ringbuffer(dev, &chan->TSRingBuffer);
  724. }
  725. if (dev->OverflowBuffer)
  726. pci_free_consistent(dev->pci_dev,
  727. OVERFLOW_BUFFER_SIZE,
  728. dev->OverflowBuffer, dev->PAOverflowBuffer);
  729. if (dev->FWInterfaceBuffer)
  730. pci_free_consistent(dev->pci_dev,
  731. 4096,
  732. dev->FWInterfaceBuffer,
  733. dev->PAFWInterfaceBuffer);
  734. }
  735. /****************************************************************************/
  736. /* Ring buffer handling *****************************************************/
  737. /****************************************************************************/
  738. static int create_ring_buffer(struct pci_dev *pci_dev,
  739. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  740. {
  741. dma_addr_t tmp;
  742. struct SBufferHeader *Head;
  743. u32 i;
  744. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  745. u64 PARingBufferHead;
  746. u64 PARingBufferCur;
  747. u64 PARingBufferNext;
  748. struct SBufferHeader *Cur, *Next;
  749. descr->Head = NULL;
  750. descr->MemSize = 0;
  751. descr->PAHead = 0;
  752. descr->NumBuffers = 0;
  753. if (MemSize < 4096)
  754. MemSize = 4096;
  755. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  756. PARingBufferHead = tmp;
  757. if (!Head)
  758. return -ENOMEM;
  759. memset(Head, 0, MemSize);
  760. PARingBufferCur = PARingBufferHead;
  761. Cur = Head;
  762. for (i = 0; i < NumBuffers - 1; i++) {
  763. Next = (struct SBufferHeader *)
  764. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  765. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  766. Cur->Next = Next;
  767. Cur->ngeneBuffer.Next = PARingBufferNext;
  768. Cur = Next;
  769. PARingBufferCur = PARingBufferNext;
  770. }
  771. /* Last Buffer points back to first one */
  772. Cur->Next = Head;
  773. Cur->ngeneBuffer.Next = PARingBufferHead;
  774. descr->Head = Head;
  775. descr->MemSize = MemSize;
  776. descr->PAHead = PARingBufferHead;
  777. descr->NumBuffers = NumBuffers;
  778. return 0;
  779. }
  780. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  781. dma_addr_t of,
  782. struct SRingBufferDescriptor *pRingBuffer,
  783. u32 Buffer1Length, u32 Buffer2Length)
  784. {
  785. dma_addr_t tmp;
  786. u32 i, j;
  787. int status = 0;
  788. u32 SCListMemSize = pRingBuffer->NumBuffers
  789. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  790. NUM_SCATTER_GATHER_ENTRIES)
  791. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  792. u64 PASCListMem;
  793. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  794. u64 PASCListEntry;
  795. struct SBufferHeader *Cur;
  796. void *SCListMem;
  797. if (SCListMemSize < 4096)
  798. SCListMemSize = 4096;
  799. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  800. PASCListMem = tmp;
  801. if (SCListMem == NULL)
  802. return -ENOMEM;
  803. memset(SCListMem, 0, SCListMemSize);
  804. pRingBuffer->SCListMem = SCListMem;
  805. pRingBuffer->PASCListMem = PASCListMem;
  806. pRingBuffer->SCListMemSize = SCListMemSize;
  807. pRingBuffer->Buffer1Length = Buffer1Length;
  808. pRingBuffer->Buffer2Length = Buffer2Length;
  809. SCListEntry = SCListMem;
  810. PASCListEntry = PASCListMem;
  811. Cur = pRingBuffer->Head;
  812. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  813. u64 PABuffer;
  814. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  815. &tmp);
  816. PABuffer = tmp;
  817. if (Buffer == NULL)
  818. return -ENOMEM;
  819. Cur->Buffer1 = Buffer;
  820. SCListEntry->Address = PABuffer;
  821. SCListEntry->Length = Buffer1Length;
  822. Cur->scList1 = SCListEntry;
  823. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  824. Cur->ngeneBuffer.Number_of_entries_1 =
  825. NUM_SCATTER_GATHER_ENTRIES;
  826. SCListEntry += 1;
  827. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  828. #if NUM_SCATTER_GATHER_ENTRIES > 1
  829. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  830. SCListEntry->Address = of;
  831. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  832. SCListEntry += 1;
  833. PASCListEntry +=
  834. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  835. }
  836. #endif
  837. if (!Buffer2Length)
  838. continue;
  839. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  840. PABuffer = tmp;
  841. if (Buffer == NULL)
  842. return -ENOMEM;
  843. Cur->Buffer2 = Buffer;
  844. SCListEntry->Address = PABuffer;
  845. SCListEntry->Length = Buffer2Length;
  846. Cur->scList2 = SCListEntry;
  847. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  848. Cur->ngeneBuffer.Number_of_entries_2 =
  849. NUM_SCATTER_GATHER_ENTRIES;
  850. SCListEntry += 1;
  851. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  852. #if NUM_SCATTER_GATHER_ENTRIES > 1
  853. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  854. SCListEntry->Address = of;
  855. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  856. SCListEntry += 1;
  857. PASCListEntry +=
  858. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  859. }
  860. #endif
  861. }
  862. return status;
  863. }
  864. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  865. struct SRingBufferDescriptor *pRingBuffer)
  866. {
  867. int status = 0;
  868. /* Copy pointer to scatter gather list in TSRingbuffer
  869. structure for buffer 2
  870. Load number of buffer
  871. */
  872. u32 n = pRingBuffer->NumBuffers;
  873. /* Point to first buffer entry */
  874. struct SBufferHeader *Cur = pRingBuffer->Head;
  875. int i;
  876. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  877. for (i = 0; i < n; i++) {
  878. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  879. Cur->scList2 = pIdleBuffer->Head->scList1;
  880. Cur->ngeneBuffer.Address_of_first_entry_2 =
  881. pIdleBuffer->Head->ngeneBuffer.
  882. Address_of_first_entry_1;
  883. Cur->ngeneBuffer.Number_of_entries_2 =
  884. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  885. Cur = Cur->Next;
  886. }
  887. return status;
  888. }
  889. static u32 RingBufferSizes[MAX_STREAM] = {
  890. RING_SIZE_VIDEO,
  891. RING_SIZE_VIDEO,
  892. RING_SIZE_AUDIO,
  893. RING_SIZE_AUDIO,
  894. RING_SIZE_AUDIO,
  895. };
  896. static u32 Buffer1Sizes[MAX_STREAM] = {
  897. MAX_VIDEO_BUFFER_SIZE,
  898. MAX_VIDEO_BUFFER_SIZE,
  899. MAX_AUDIO_BUFFER_SIZE,
  900. MAX_AUDIO_BUFFER_SIZE,
  901. MAX_AUDIO_BUFFER_SIZE
  902. };
  903. static u32 Buffer2Sizes[MAX_STREAM] = {
  904. MAX_VBI_BUFFER_SIZE,
  905. MAX_VBI_BUFFER_SIZE,
  906. 0,
  907. 0,
  908. 0
  909. };
  910. static int AllocCommonBuffers(struct ngene *dev)
  911. {
  912. int status = 0, i;
  913. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  914. &dev->PAFWInterfaceBuffer);
  915. if (!dev->FWInterfaceBuffer)
  916. return -ENOMEM;
  917. dev->hosttongene = dev->FWInterfaceBuffer;
  918. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  919. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  920. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  921. OVERFLOW_BUFFER_SIZE,
  922. &dev->PAOverflowBuffer);
  923. if (!dev->OverflowBuffer)
  924. return -ENOMEM;
  925. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  926. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  927. int type = dev->card_info->io_type[i];
  928. dev->channel[i].State = KSSTATE_STOP;
  929. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  930. status = create_ring_buffer(dev->pci_dev,
  931. &dev->channel[i].RingBuffer,
  932. RingBufferSizes[i]);
  933. if (status < 0)
  934. break;
  935. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  936. status = AllocateRingBuffers(dev->pci_dev,
  937. dev->
  938. PAOverflowBuffer,
  939. &dev->channel[i].
  940. RingBuffer,
  941. Buffer1Sizes[i],
  942. Buffer2Sizes[i]);
  943. if (status < 0)
  944. break;
  945. } else if (type & NGENE_IO_HDTV) {
  946. status = AllocateRingBuffers(dev->pci_dev,
  947. dev->
  948. PAOverflowBuffer,
  949. &dev->channel[i].
  950. RingBuffer,
  951. MAX_HDTV_BUFFER_SIZE,
  952. 0);
  953. if (status < 0)
  954. break;
  955. }
  956. }
  957. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  958. status = create_ring_buffer(dev->pci_dev,
  959. &dev->channel[i].
  960. TSRingBuffer, RING_SIZE_TS);
  961. if (status < 0)
  962. break;
  963. status = AllocateRingBuffers(dev->pci_dev,
  964. dev->PAOverflowBuffer,
  965. &dev->channel[i].
  966. TSRingBuffer,
  967. MAX_TS_BUFFER_SIZE, 0);
  968. if (status)
  969. break;
  970. }
  971. if (type & NGENE_IO_TSOUT) {
  972. status = create_ring_buffer(dev->pci_dev,
  973. &dev->channel[i].
  974. TSIdleBuffer, 1);
  975. if (status < 0)
  976. break;
  977. status = AllocateRingBuffers(dev->pci_dev,
  978. dev->PAOverflowBuffer,
  979. &dev->channel[i].
  980. TSIdleBuffer,
  981. MAX_TS_BUFFER_SIZE, 0);
  982. if (status)
  983. break;
  984. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  985. &dev->channel[i].TSRingBuffer);
  986. }
  987. }
  988. return status;
  989. }
  990. static void ngene_release_buffers(struct ngene *dev)
  991. {
  992. if (dev->iomem)
  993. iounmap(dev->iomem);
  994. free_common_buffers(dev);
  995. vfree(dev->tsout_buf);
  996. vfree(dev->tsin_buf);
  997. vfree(dev->ain_buf);
  998. vfree(dev->vin_buf);
  999. vfree(dev);
  1000. }
  1001. static int ngene_get_buffers(struct ngene *dev)
  1002. {
  1003. if (AllocCommonBuffers(dev))
  1004. return -ENOMEM;
  1005. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1006. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1007. if (!dev->tsout_buf)
  1008. return -ENOMEM;
  1009. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1010. dev->tsout_buf, TSOUT_BUF_SIZE);
  1011. }
  1012. if (dev->card_info->io_type[2]&NGENE_IO_TSIN) {
  1013. dev->tsin_buf = vmalloc(TSIN_BUF_SIZE);
  1014. if (!dev->tsin_buf)
  1015. return -ENOMEM;
  1016. dvb_ringbuffer_init(&dev->tsin_rbuf,
  1017. dev->tsin_buf, TSIN_BUF_SIZE);
  1018. }
  1019. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1020. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1021. if (!dev->ain_buf)
  1022. return -ENOMEM;
  1023. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1024. }
  1025. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1026. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1027. if (!dev->vin_buf)
  1028. return -ENOMEM;
  1029. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1030. }
  1031. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1032. pci_resource_len(dev->pci_dev, 0));
  1033. if (!dev->iomem)
  1034. return -ENOMEM;
  1035. return 0;
  1036. }
  1037. static void ngene_init(struct ngene *dev)
  1038. {
  1039. int i;
  1040. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1041. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1042. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1043. for (i = 0; i < MAX_STREAM; i++) {
  1044. dev->channel[i].dev = dev;
  1045. dev->channel[i].number = i;
  1046. }
  1047. dev->fw_interface_version = 0;
  1048. ngwritel(0, NGENE_INT_ENABLE);
  1049. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1050. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1051. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1052. dev->device_version);
  1053. }
  1054. static int ngene_load_firm(struct ngene *dev)
  1055. {
  1056. u32 size;
  1057. const struct firmware *fw = NULL;
  1058. u8 *ngene_fw;
  1059. char *fw_name;
  1060. int err, version;
  1061. version = dev->card_info->fw_version;
  1062. switch (version) {
  1063. default:
  1064. case 15:
  1065. version = 15;
  1066. size = 23466;
  1067. fw_name = "ngene_15.fw";
  1068. dev->cmd_timeout_workaround = true;
  1069. break;
  1070. case 16:
  1071. size = 23498;
  1072. fw_name = "ngene_16.fw";
  1073. dev->cmd_timeout_workaround = true;
  1074. break;
  1075. case 17:
  1076. size = 24446;
  1077. fw_name = "ngene_17.fw";
  1078. dev->cmd_timeout_workaround = true;
  1079. break;
  1080. case 18:
  1081. size = 0;
  1082. fw_name = "ngene_18.fw";
  1083. break;
  1084. }
  1085. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1086. printk(KERN_ERR DEVICE_NAME
  1087. ": Could not load firmware file %s.\n", fw_name);
  1088. printk(KERN_INFO DEVICE_NAME
  1089. ": Copy %s to your hotplug directory!\n", fw_name);
  1090. return -1;
  1091. }
  1092. if (size == 0)
  1093. size = fw->size;
  1094. if (size != fw->size) {
  1095. printk(KERN_ERR DEVICE_NAME
  1096. ": Firmware %s has invalid size!", fw_name);
  1097. err = -1;
  1098. } else {
  1099. printk(KERN_INFO DEVICE_NAME
  1100. ": Loading firmware file %s.\n", fw_name);
  1101. ngene_fw = (u8 *) fw->data;
  1102. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1103. }
  1104. release_firmware(fw);
  1105. return err;
  1106. }
  1107. static void ngene_stop(struct ngene *dev)
  1108. {
  1109. down(&dev->cmd_mutex);
  1110. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1111. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1112. ngwritel(0, NGENE_INT_ENABLE);
  1113. ngwritel(0, NGENE_COMMAND);
  1114. ngwritel(0, NGENE_COMMAND_HI);
  1115. ngwritel(0, NGENE_STATUS);
  1116. ngwritel(0, NGENE_STATUS_HI);
  1117. ngwritel(0, NGENE_EVENT);
  1118. ngwritel(0, NGENE_EVENT_HI);
  1119. free_irq(dev->pci_dev->irq, dev);
  1120. #ifdef CONFIG_PCI_MSI
  1121. if (dev->msi_enabled)
  1122. pci_disable_msi(dev->pci_dev);
  1123. #endif
  1124. }
  1125. static int ngene_buffer_config(struct ngene *dev)
  1126. {
  1127. int stat;
  1128. if (dev->card_info->fw_version >= 17) {
  1129. u8 tsin12_config[6] = { 0x60, 0x60, 0x00, 0x00, 0x00, 0x00 };
  1130. u8 tsin1234_config[6] = { 0x30, 0x30, 0x00, 0x30, 0x30, 0x00 };
  1131. u8 tsio1235_config[6] = { 0x30, 0x30, 0x00, 0x28, 0x00, 0x38 };
  1132. u8 *bconf = tsin12_config;
  1133. if (dev->card_info->io_type[2]&NGENE_IO_TSIN &&
  1134. dev->card_info->io_type[3]&NGENE_IO_TSIN) {
  1135. bconf = tsin1234_config;
  1136. if (dev->card_info->io_type[4]&NGENE_IO_TSOUT &&
  1137. dev->ci.en)
  1138. bconf = tsio1235_config;
  1139. }
  1140. stat = ngene_command_config_free_buf(dev, bconf);
  1141. } else {
  1142. int bconf = BUFFER_CONFIG_4422;
  1143. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1144. bconf = BUFFER_CONFIG_3333;
  1145. stat = ngene_command_config_buf(dev, bconf);
  1146. }
  1147. return stat;
  1148. }
  1149. static int ngene_start(struct ngene *dev)
  1150. {
  1151. int stat;
  1152. int i;
  1153. pci_set_master(dev->pci_dev);
  1154. ngene_init(dev);
  1155. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1156. IRQF_SHARED, "nGene",
  1157. (void *)dev);
  1158. if (stat < 0)
  1159. return stat;
  1160. init_waitqueue_head(&dev->cmd_wq);
  1161. init_waitqueue_head(&dev->tx_wq);
  1162. init_waitqueue_head(&dev->rx_wq);
  1163. sema_init(&dev->cmd_mutex, 1);
  1164. sema_init(&dev->stream_mutex, 1);
  1165. sema_init(&dev->pll_mutex, 1);
  1166. sema_init(&dev->i2c_switch_mutex, 1);
  1167. spin_lock_init(&dev->cmd_lock);
  1168. for (i = 0; i < MAX_STREAM; i++)
  1169. spin_lock_init(&dev->channel[i].state_lock);
  1170. ngwritel(1, TIMESTAMPS);
  1171. ngwritel(1, NGENE_INT_ENABLE);
  1172. stat = ngene_load_firm(dev);
  1173. if (stat < 0)
  1174. goto fail;
  1175. #ifdef CONFIG_PCI_MSI
  1176. /* enable MSI if kernel and card support it */
  1177. if (pci_msi_enabled() && dev->card_info->msi_supported) {
  1178. unsigned long flags;
  1179. ngwritel(0, NGENE_INT_ENABLE);
  1180. free_irq(dev->pci_dev->irq, dev);
  1181. stat = pci_enable_msi(dev->pci_dev);
  1182. if (stat) {
  1183. printk(KERN_INFO DEVICE_NAME
  1184. ": MSI not available\n");
  1185. flags = IRQF_SHARED;
  1186. } else {
  1187. flags = 0;
  1188. dev->msi_enabled = true;
  1189. }
  1190. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1191. flags, "nGene", dev);
  1192. if (stat < 0)
  1193. goto fail2;
  1194. ngwritel(1, NGENE_INT_ENABLE);
  1195. }
  1196. #endif
  1197. stat = ngene_i2c_init(dev, 0);
  1198. if (stat < 0)
  1199. goto fail;
  1200. stat = ngene_i2c_init(dev, 1);
  1201. if (stat < 0)
  1202. goto fail;
  1203. if (!stat)
  1204. return stat;
  1205. /* otherwise error: fall through */
  1206. fail:
  1207. ngwritel(0, NGENE_INT_ENABLE);
  1208. free_irq(dev->pci_dev->irq, dev);
  1209. #ifdef CONFIG_PCI_MSI
  1210. fail2:
  1211. if (dev->msi_enabled)
  1212. pci_disable_msi(dev->pci_dev);
  1213. #endif
  1214. return stat;
  1215. }
  1216. /****************************************************************************/
  1217. /****************************************************************************/
  1218. /****************************************************************************/
  1219. static void release_channel(struct ngene_channel *chan)
  1220. {
  1221. struct dvb_demux *dvbdemux = &chan->demux;
  1222. struct ngene *dev = chan->dev;
  1223. struct ngene_info *ni = dev->card_info;
  1224. int io = ni->io_type[chan->number];
  1225. if (chan->dev->cmd_timeout_workaround && chan->running)
  1226. set_transfer(chan, 0);
  1227. tasklet_kill(&chan->demux_tasklet);
  1228. if (chan->number >= 2 && chan->number <= 3 && dev->ci.en)
  1229. return;
  1230. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1231. if (chan->ci_dev)
  1232. dvb_unregister_device(chan->ci_dev);
  1233. if (chan->fe) {
  1234. dvb_unregister_frontend(chan->fe);
  1235. dvb_frontend_detach(chan->fe);
  1236. chan->fe = NULL;
  1237. }
  1238. dvbdemux->dmx.close(&dvbdemux->dmx);
  1239. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1240. &chan->hw_frontend);
  1241. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1242. &chan->mem_frontend);
  1243. dvb_dmxdev_release(&chan->dmxdev);
  1244. dvb_dmx_release(&chan->demux);
  1245. if (chan->number == 0 || !one_adapter)
  1246. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1247. }
  1248. }
  1249. static int init_channel(struct ngene_channel *chan)
  1250. {
  1251. int ret = 0, nr = chan->number;
  1252. struct dvb_adapter *adapter = NULL;
  1253. struct dvb_demux *dvbdemux = &chan->demux;
  1254. struct ngene *dev = chan->dev;
  1255. struct ngene_info *ni = dev->card_info;
  1256. int io = ni->io_type[nr];
  1257. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1258. chan->users = 0;
  1259. chan->type = io;
  1260. chan->mode = chan->type; /* for now only one mode */
  1261. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1262. if (nr >= STREAM_AUDIOIN1)
  1263. chan->DataFormatFlags = DF_SWAP32;
  1264. if (nr >= 2 && nr <= 3 && dev->ci.en)
  1265. return 0;
  1266. if (nr == 0 || !one_adapter || dev->first_adapter == NULL) {
  1267. adapter = &dev->adapter[nr];
  1268. ret = dvb_register_adapter(adapter, "nGene",
  1269. THIS_MODULE,
  1270. &chan->dev->pci_dev->dev,
  1271. adapter_nr);
  1272. if (ret < 0)
  1273. return ret;
  1274. if (dev->first_adapter == NULL)
  1275. dev->first_adapter = adapter;
  1276. } else {
  1277. adapter = dev->first_adapter;
  1278. }
  1279. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1280. ngene_start_feed,
  1281. ngene_stop_feed, chan);
  1282. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1283. &chan->hw_frontend,
  1284. &chan->mem_frontend, adapter);
  1285. if (dev->ci.en && (io&NGENE_IO_TSOUT)) {
  1286. dvb_ca_en50221_init(adapter, dev->ci.en, 0, 1);
  1287. set_transfer(chan, 1);
  1288. set_transfer(&chan->dev->channel[2], 1);
  1289. dvb_register_device(adapter, &chan->ci_dev,
  1290. &ngene_dvbdev_ci, (void *) chan,
  1291. DVB_DEVICE_SEC);
  1292. }
  1293. }
  1294. if (io & NGENE_IO_TSIN) {
  1295. chan->fe = NULL;
  1296. if (ni->demod_attach[nr]) {
  1297. ret = ni->demod_attach[nr](chan);
  1298. if (ret < 0)
  1299. goto err_fe;
  1300. }
  1301. if (chan->fe && ni->tuner_attach[nr]) {
  1302. ret = ni->tuner_attach[nr](chan);
  1303. if (ret < 0)
  1304. goto err_fe;
  1305. }
  1306. if (chan->fe) {
  1307. if (dvb_register_frontend(adapter, chan->fe) < 0)
  1308. goto err_fe;
  1309. }
  1310. }
  1311. return ret;
  1312. err_fe:
  1313. if (chan->fe) {
  1314. dvb_frontend_detach(chan->fe);
  1315. chan->fe = NULL;
  1316. }
  1317. /* FIXME: this causes an oops... */
  1318. /* release_channel(chan); */
  1319. /* return ret; */
  1320. return 0;
  1321. }
  1322. static int init_channels(struct ngene *dev)
  1323. {
  1324. int i, j;
  1325. for (i = 0; i < MAX_STREAM; i++) {
  1326. dev->channel[i].number = i;
  1327. if (init_channel(&dev->channel[i]) < 0) {
  1328. for (j = i - 1; j >= 0; j--)
  1329. release_channel(&dev->channel[j]);
  1330. return -1;
  1331. }
  1332. }
  1333. return 0;
  1334. }
  1335. static void cxd_attach(struct ngene *dev)
  1336. {
  1337. struct ngene_ci *ci = &dev->ci;
  1338. ci->en = cxd2099_attach(0x40, dev, &dev->channel[0].i2c_adapter);
  1339. ci->dev = dev;
  1340. return;
  1341. }
  1342. static void cxd_detach(struct ngene *dev)
  1343. {
  1344. struct ngene_ci *ci = &dev->ci;
  1345. dvb_ca_en50221_release(ci->en);
  1346. kfree(ci->en);
  1347. ci->en = 0;
  1348. }
  1349. /****************************************************************************/
  1350. /* device probe/remove calls ************************************************/
  1351. /****************************************************************************/
  1352. void __devexit ngene_remove(struct pci_dev *pdev)
  1353. {
  1354. struct ngene *dev = pci_get_drvdata(pdev);
  1355. int i;
  1356. tasklet_kill(&dev->event_tasklet);
  1357. for (i = MAX_STREAM - 1; i >= 0; i--)
  1358. release_channel(&dev->channel[i]);
  1359. if (dev->ci.en)
  1360. cxd_detach(dev);
  1361. ngene_stop(dev);
  1362. ngene_release_buffers(dev);
  1363. pci_set_drvdata(pdev, NULL);
  1364. pci_disable_device(pdev);
  1365. }
  1366. int __devinit ngene_probe(struct pci_dev *pci_dev,
  1367. const struct pci_device_id *id)
  1368. {
  1369. struct ngene *dev;
  1370. int stat = 0;
  1371. if (pci_enable_device(pci_dev) < 0)
  1372. return -ENODEV;
  1373. dev = vzalloc(sizeof(struct ngene));
  1374. if (dev == NULL) {
  1375. stat = -ENOMEM;
  1376. goto fail0;
  1377. }
  1378. dev->pci_dev = pci_dev;
  1379. dev->card_info = (struct ngene_info *)id->driver_data;
  1380. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1381. pci_set_drvdata(pci_dev, dev);
  1382. /* Alloc buffers and start nGene */
  1383. stat = ngene_get_buffers(dev);
  1384. if (stat < 0)
  1385. goto fail1;
  1386. stat = ngene_start(dev);
  1387. if (stat < 0)
  1388. goto fail1;
  1389. cxd_attach(dev);
  1390. stat = ngene_buffer_config(dev);
  1391. if (stat < 0)
  1392. goto fail1;
  1393. dev->i2c_current_bus = -1;
  1394. /* Register DVB adapters and devices for both channels */
  1395. if (init_channels(dev) < 0)
  1396. goto fail2;
  1397. return 0;
  1398. fail2:
  1399. ngene_stop(dev);
  1400. fail1:
  1401. ngene_release_buffers(dev);
  1402. fail0:
  1403. pci_disable_device(pci_dev);
  1404. pci_set_drvdata(pci_dev, NULL);
  1405. return stat;
  1406. }