gpio.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/sched.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <asm/hardware.h>
  21. #include <asm/irq.h>
  22. #include <asm/arch/irqs.h>
  23. #include <asm/arch/gpio.h>
  24. #include <asm/mach/irq.h>
  25. #include <asm/io.h>
  26. /*
  27. * OMAP1510 GPIO registers
  28. */
  29. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  30. #define OMAP1510_GPIO_DATA_INPUT 0x00
  31. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  32. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  33. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  34. #define OMAP1510_GPIO_INT_MASK 0x10
  35. #define OMAP1510_GPIO_INT_STATUS 0x14
  36. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  37. #define OMAP1510_IH_GPIO_BASE 64
  38. /*
  39. * OMAP1610 specific GPIO registers
  40. */
  41. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  42. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  43. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  44. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  45. #define OMAP1610_GPIO_REVISION 0x0000
  46. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  47. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  48. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  49. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  50. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  51. #define OMAP1610_GPIO_DATAIN 0x002c
  52. #define OMAP1610_GPIO_DATAOUT 0x0030
  53. #define OMAP1610_GPIO_DIRECTION 0x0034
  54. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  55. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  56. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  57. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  58. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  59. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  60. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  61. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  62. /*
  63. * OMAP730 specific GPIO registers
  64. */
  65. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  66. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  67. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  68. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  69. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  70. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  71. #define OMAP730_GPIO_DATA_INPUT 0x00
  72. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  73. #define OMAP730_GPIO_DIR_CONTROL 0x08
  74. #define OMAP730_GPIO_INT_CONTROL 0x0c
  75. #define OMAP730_GPIO_INT_MASK 0x10
  76. #define OMAP730_GPIO_INT_STATUS 0x14
  77. /*
  78. * omap24xx specific GPIO registers
  79. */
  80. #define OMAP24XX_GPIO1_BASE (void __iomem *)0x48018000
  81. #define OMAP24XX_GPIO2_BASE (void __iomem *)0x4801a000
  82. #define OMAP24XX_GPIO3_BASE (void __iomem *)0x4801c000
  83. #define OMAP24XX_GPIO4_BASE (void __iomem *)0x4801e000
  84. #define OMAP24XX_GPIO_REVISION 0x0000
  85. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  86. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  87. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  88. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  89. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  90. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  91. #define OMAP24XX_GPIO_CTRL 0x0030
  92. #define OMAP24XX_GPIO_OE 0x0034
  93. #define OMAP24XX_GPIO_DATAIN 0x0038
  94. #define OMAP24XX_GPIO_DATAOUT 0x003c
  95. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  96. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  97. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  98. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  99. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  100. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  101. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  102. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  103. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  104. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  105. struct gpio_bank {
  106. void __iomem *base;
  107. u16 irq;
  108. u16 virtual_irq_start;
  109. int method;
  110. u32 reserved_map;
  111. u32 suspend_wakeup;
  112. u32 saved_wakeup;
  113. spinlock_t lock;
  114. };
  115. #define METHOD_MPUIO 0
  116. #define METHOD_GPIO_1510 1
  117. #define METHOD_GPIO_1610 2
  118. #define METHOD_GPIO_730 3
  119. #define METHOD_GPIO_24XX 4
  120. #ifdef CONFIG_ARCH_OMAP16XX
  121. static struct gpio_bank gpio_bank_1610[5] = {
  122. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  123. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  124. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  125. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  126. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  127. };
  128. #endif
  129. #ifdef CONFIG_ARCH_OMAP15XX
  130. static struct gpio_bank gpio_bank_1510[2] = {
  131. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  132. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  133. };
  134. #endif
  135. #ifdef CONFIG_ARCH_OMAP730
  136. static struct gpio_bank gpio_bank_730[7] = {
  137. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  138. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  139. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  140. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  141. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  142. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  143. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  144. };
  145. #endif
  146. #ifdef CONFIG_ARCH_OMAP24XX
  147. static struct gpio_bank gpio_bank_24xx[4] = {
  148. { OMAP24XX_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  149. { OMAP24XX_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  150. { OMAP24XX_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  151. { OMAP24XX_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  152. };
  153. #endif
  154. static struct gpio_bank *gpio_bank;
  155. static int gpio_bank_count;
  156. static inline struct gpio_bank *get_gpio_bank(int gpio)
  157. {
  158. #ifdef CONFIG_ARCH_OMAP15XX
  159. if (cpu_is_omap15xx()) {
  160. if (OMAP_GPIO_IS_MPUIO(gpio))
  161. return &gpio_bank[0];
  162. return &gpio_bank[1];
  163. }
  164. #endif
  165. #if defined(CONFIG_ARCH_OMAP16XX)
  166. if (cpu_is_omap16xx()) {
  167. if (OMAP_GPIO_IS_MPUIO(gpio))
  168. return &gpio_bank[0];
  169. return &gpio_bank[1 + (gpio >> 4)];
  170. }
  171. #endif
  172. #ifdef CONFIG_ARCH_OMAP730
  173. if (cpu_is_omap730()) {
  174. if (OMAP_GPIO_IS_MPUIO(gpio))
  175. return &gpio_bank[0];
  176. return &gpio_bank[1 + (gpio >> 5)];
  177. }
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP24XX
  180. if (cpu_is_omap24xx())
  181. return &gpio_bank[gpio >> 5];
  182. #endif
  183. }
  184. static inline int get_gpio_index(int gpio)
  185. {
  186. #ifdef CONFIG_ARCH_OMAP730
  187. if (cpu_is_omap730())
  188. return gpio & 0x1f;
  189. #endif
  190. #ifdef CONFIG_ARCH_OMAP24XX
  191. if (cpu_is_omap24xx())
  192. return gpio & 0x1f;
  193. #endif
  194. return gpio & 0x0f;
  195. }
  196. static inline int gpio_valid(int gpio)
  197. {
  198. if (gpio < 0)
  199. return -1;
  200. #ifndef CONFIG_ARCH_OMAP24XX
  201. if (OMAP_GPIO_IS_MPUIO(gpio)) {
  202. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  203. return -1;
  204. return 0;
  205. }
  206. #endif
  207. #ifdef CONFIG_ARCH_OMAP15XX
  208. if (cpu_is_omap15xx() && gpio < 16)
  209. return 0;
  210. #endif
  211. #if defined(CONFIG_ARCH_OMAP16XX)
  212. if ((cpu_is_omap16xx()) && gpio < 64)
  213. return 0;
  214. #endif
  215. #ifdef CONFIG_ARCH_OMAP730
  216. if (cpu_is_omap730() && gpio < 192)
  217. return 0;
  218. #endif
  219. #ifdef CONFIG_ARCH_OMAP24XX
  220. if (cpu_is_omap24xx() && gpio < 128)
  221. return 0;
  222. #endif
  223. return -1;
  224. }
  225. static int check_gpio(int gpio)
  226. {
  227. if (unlikely(gpio_valid(gpio)) < 0) {
  228. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  229. dump_stack();
  230. return -1;
  231. }
  232. return 0;
  233. }
  234. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  235. {
  236. void __iomem *reg = bank->base;
  237. u32 l;
  238. switch (bank->method) {
  239. case METHOD_MPUIO:
  240. reg += OMAP_MPUIO_IO_CNTL;
  241. break;
  242. case METHOD_GPIO_1510:
  243. reg += OMAP1510_GPIO_DIR_CONTROL;
  244. break;
  245. case METHOD_GPIO_1610:
  246. reg += OMAP1610_GPIO_DIRECTION;
  247. break;
  248. case METHOD_GPIO_730:
  249. reg += OMAP730_GPIO_DIR_CONTROL;
  250. break;
  251. case METHOD_GPIO_24XX:
  252. reg += OMAP24XX_GPIO_OE;
  253. break;
  254. }
  255. l = __raw_readl(reg);
  256. if (is_input)
  257. l |= 1 << gpio;
  258. else
  259. l &= ~(1 << gpio);
  260. __raw_writel(l, reg);
  261. }
  262. void omap_set_gpio_direction(int gpio, int is_input)
  263. {
  264. struct gpio_bank *bank;
  265. if (check_gpio(gpio) < 0)
  266. return;
  267. bank = get_gpio_bank(gpio);
  268. spin_lock(&bank->lock);
  269. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  270. spin_unlock(&bank->lock);
  271. }
  272. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  273. {
  274. void __iomem *reg = bank->base;
  275. u32 l = 0;
  276. switch (bank->method) {
  277. case METHOD_MPUIO:
  278. reg += OMAP_MPUIO_OUTPUT;
  279. l = __raw_readl(reg);
  280. if (enable)
  281. l |= 1 << gpio;
  282. else
  283. l &= ~(1 << gpio);
  284. break;
  285. case METHOD_GPIO_1510:
  286. reg += OMAP1510_GPIO_DATA_OUTPUT;
  287. l = __raw_readl(reg);
  288. if (enable)
  289. l |= 1 << gpio;
  290. else
  291. l &= ~(1 << gpio);
  292. break;
  293. case METHOD_GPIO_1610:
  294. if (enable)
  295. reg += OMAP1610_GPIO_SET_DATAOUT;
  296. else
  297. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  298. l = 1 << gpio;
  299. break;
  300. case METHOD_GPIO_730:
  301. reg += OMAP730_GPIO_DATA_OUTPUT;
  302. l = __raw_readl(reg);
  303. if (enable)
  304. l |= 1 << gpio;
  305. else
  306. l &= ~(1 << gpio);
  307. break;
  308. case METHOD_GPIO_24XX:
  309. if (enable)
  310. reg += OMAP24XX_GPIO_SETDATAOUT;
  311. else
  312. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  313. l = 1 << gpio;
  314. break;
  315. default:
  316. BUG();
  317. return;
  318. }
  319. __raw_writel(l, reg);
  320. }
  321. void omap_set_gpio_dataout(int gpio, int enable)
  322. {
  323. struct gpio_bank *bank;
  324. if (check_gpio(gpio) < 0)
  325. return;
  326. bank = get_gpio_bank(gpio);
  327. spin_lock(&bank->lock);
  328. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  329. spin_unlock(&bank->lock);
  330. }
  331. int omap_get_gpio_datain(int gpio)
  332. {
  333. struct gpio_bank *bank;
  334. void __iomem *reg;
  335. if (check_gpio(gpio) < 0)
  336. return -1;
  337. bank = get_gpio_bank(gpio);
  338. reg = bank->base;
  339. switch (bank->method) {
  340. case METHOD_MPUIO:
  341. reg += OMAP_MPUIO_INPUT_LATCH;
  342. break;
  343. case METHOD_GPIO_1510:
  344. reg += OMAP1510_GPIO_DATA_INPUT;
  345. break;
  346. case METHOD_GPIO_1610:
  347. reg += OMAP1610_GPIO_DATAIN;
  348. break;
  349. case METHOD_GPIO_730:
  350. reg += OMAP730_GPIO_DATA_INPUT;
  351. break;
  352. case METHOD_GPIO_24XX:
  353. reg += OMAP24XX_GPIO_DATAIN;
  354. break;
  355. default:
  356. BUG();
  357. return -1;
  358. }
  359. return (__raw_readl(reg)
  360. & (1 << get_gpio_index(gpio))) != 0;
  361. }
  362. #define MOD_REG_BIT(reg, bit_mask, set) \
  363. do { \
  364. int l = __raw_readl(base + reg); \
  365. if (set) l |= bit_mask; \
  366. else l &= ~bit_mask; \
  367. __raw_writel(l, base + reg); \
  368. } while(0)
  369. static inline void set_24xx_gpio_triggering(void __iomem *base, int gpio, int trigger)
  370. {
  371. u32 gpio_bit = 1 << gpio;
  372. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  373. trigger & __IRQT_LOWLVL);
  374. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  375. trigger & __IRQT_HIGHLVL);
  376. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  377. trigger & __IRQT_RISEDGE);
  378. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  379. trigger & __IRQT_FALEDGE);
  380. /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
  381. * triggering requested. */
  382. }
  383. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  384. {
  385. void __iomem *reg = bank->base;
  386. u32 l = 0;
  387. switch (bank->method) {
  388. case METHOD_MPUIO:
  389. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  390. l = __raw_readl(reg);
  391. if (trigger & __IRQT_RISEDGE)
  392. l |= 1 << gpio;
  393. else if (trigger & __IRQT_FALEDGE)
  394. l &= ~(1 << gpio);
  395. else
  396. goto bad;
  397. break;
  398. case METHOD_GPIO_1510:
  399. reg += OMAP1510_GPIO_INT_CONTROL;
  400. l = __raw_readl(reg);
  401. if (trigger & __IRQT_RISEDGE)
  402. l |= 1 << gpio;
  403. else if (trigger & __IRQT_FALEDGE)
  404. l &= ~(1 << gpio);
  405. else
  406. goto bad;
  407. break;
  408. case METHOD_GPIO_1610:
  409. if (gpio & 0x08)
  410. reg += OMAP1610_GPIO_EDGE_CTRL2;
  411. else
  412. reg += OMAP1610_GPIO_EDGE_CTRL1;
  413. gpio &= 0x07;
  414. /* We allow only edge triggering, i.e. two lowest bits */
  415. if (trigger & (__IRQT_LOWLVL | __IRQT_HIGHLVL))
  416. BUG();
  417. l = __raw_readl(reg);
  418. l &= ~(3 << (gpio << 1));
  419. if (trigger & __IRQT_RISEDGE)
  420. l |= 2 << (gpio << 1);
  421. if (trigger & __IRQT_FALEDGE)
  422. l |= 1 << (gpio << 1);
  423. break;
  424. case METHOD_GPIO_730:
  425. reg += OMAP730_GPIO_INT_CONTROL;
  426. l = __raw_readl(reg);
  427. if (trigger & __IRQT_RISEDGE)
  428. l |= 1 << gpio;
  429. else if (trigger & __IRQT_FALEDGE)
  430. l &= ~(1 << gpio);
  431. else
  432. goto bad;
  433. break;
  434. case METHOD_GPIO_24XX:
  435. set_24xx_gpio_triggering(reg, gpio, trigger);
  436. break;
  437. default:
  438. BUG();
  439. goto bad;
  440. }
  441. __raw_writel(l, reg);
  442. return 0;
  443. bad:
  444. return -EINVAL;
  445. }
  446. static int gpio_irq_type(unsigned irq, unsigned type)
  447. {
  448. struct gpio_bank *bank;
  449. unsigned gpio;
  450. int retval;
  451. if (irq > IH_MPUIO_BASE)
  452. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  453. else
  454. gpio = irq - IH_GPIO_BASE;
  455. if (check_gpio(gpio) < 0)
  456. return -EINVAL;
  457. if (type & IRQT_PROBE)
  458. return -EINVAL;
  459. if (!cpu_is_omap24xx() && (type & (__IRQT_LOWLVL|__IRQT_HIGHLVL)))
  460. return -EINVAL;
  461. bank = get_gpio_bank(gpio);
  462. spin_lock(&bank->lock);
  463. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  464. spin_unlock(&bank->lock);
  465. return retval;
  466. }
  467. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  468. {
  469. void __iomem *reg = bank->base;
  470. switch (bank->method) {
  471. case METHOD_MPUIO:
  472. /* MPUIO irqstatus is reset by reading the status register,
  473. * so do nothing here */
  474. return;
  475. case METHOD_GPIO_1510:
  476. reg += OMAP1510_GPIO_INT_STATUS;
  477. break;
  478. case METHOD_GPIO_1610:
  479. reg += OMAP1610_GPIO_IRQSTATUS1;
  480. break;
  481. case METHOD_GPIO_730:
  482. reg += OMAP730_GPIO_INT_STATUS;
  483. break;
  484. case METHOD_GPIO_24XX:
  485. reg += OMAP24XX_GPIO_IRQSTATUS1;
  486. break;
  487. default:
  488. BUG();
  489. return;
  490. }
  491. __raw_writel(gpio_mask, reg);
  492. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  493. if (cpu_is_omap2420())
  494. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  495. }
  496. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  497. {
  498. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  499. }
  500. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  501. {
  502. void __iomem *reg = bank->base;
  503. int inv = 0;
  504. u32 l;
  505. u32 mask;
  506. switch (bank->method) {
  507. case METHOD_MPUIO:
  508. reg += OMAP_MPUIO_GPIO_MASKIT;
  509. mask = 0xffff;
  510. inv = 1;
  511. break;
  512. case METHOD_GPIO_1510:
  513. reg += OMAP1510_GPIO_INT_MASK;
  514. mask = 0xffff;
  515. inv = 1;
  516. break;
  517. case METHOD_GPIO_1610:
  518. reg += OMAP1610_GPIO_IRQENABLE1;
  519. mask = 0xffff;
  520. break;
  521. case METHOD_GPIO_730:
  522. reg += OMAP730_GPIO_INT_MASK;
  523. mask = 0xffffffff;
  524. inv = 1;
  525. break;
  526. case METHOD_GPIO_24XX:
  527. reg += OMAP24XX_GPIO_IRQENABLE1;
  528. mask = 0xffffffff;
  529. break;
  530. default:
  531. BUG();
  532. return 0;
  533. }
  534. l = __raw_readl(reg);
  535. if (inv)
  536. l = ~l;
  537. l &= mask;
  538. return l;
  539. }
  540. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  541. {
  542. void __iomem *reg = bank->base;
  543. u32 l;
  544. switch (bank->method) {
  545. case METHOD_MPUIO:
  546. reg += OMAP_MPUIO_GPIO_MASKIT;
  547. l = __raw_readl(reg);
  548. if (enable)
  549. l &= ~(gpio_mask);
  550. else
  551. l |= gpio_mask;
  552. break;
  553. case METHOD_GPIO_1510:
  554. reg += OMAP1510_GPIO_INT_MASK;
  555. l = __raw_readl(reg);
  556. if (enable)
  557. l &= ~(gpio_mask);
  558. else
  559. l |= gpio_mask;
  560. break;
  561. case METHOD_GPIO_1610:
  562. if (enable)
  563. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  564. else
  565. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  566. l = gpio_mask;
  567. break;
  568. case METHOD_GPIO_730:
  569. reg += OMAP730_GPIO_INT_MASK;
  570. l = __raw_readl(reg);
  571. if (enable)
  572. l &= ~(gpio_mask);
  573. else
  574. l |= gpio_mask;
  575. break;
  576. case METHOD_GPIO_24XX:
  577. if (enable)
  578. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  579. else
  580. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  581. l = gpio_mask;
  582. break;
  583. default:
  584. BUG();
  585. return;
  586. }
  587. __raw_writel(l, reg);
  588. }
  589. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  590. {
  591. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  592. }
  593. /*
  594. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  595. * 1510 does not seem to have a wake-up register. If JTAG is connected
  596. * to the target, system will wake up always on GPIO events. While
  597. * system is running all registered GPIO interrupts need to have wake-up
  598. * enabled. When system is suspended, only selected GPIO interrupts need
  599. * to have wake-up enabled.
  600. */
  601. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  602. {
  603. switch (bank->method) {
  604. case METHOD_GPIO_1610:
  605. case METHOD_GPIO_24XX:
  606. spin_lock(&bank->lock);
  607. if (enable)
  608. bank->suspend_wakeup |= (1 << gpio);
  609. else
  610. bank->suspend_wakeup &= ~(1 << gpio);
  611. spin_unlock(&bank->lock);
  612. return 0;
  613. default:
  614. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  615. bank->method);
  616. return -EINVAL;
  617. }
  618. }
  619. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  620. {
  621. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  622. _set_gpio_irqenable(bank, gpio, 0);
  623. _clear_gpio_irqstatus(bank, gpio);
  624. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  625. }
  626. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  627. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  628. {
  629. unsigned int gpio = irq - IH_GPIO_BASE;
  630. struct gpio_bank *bank;
  631. int retval;
  632. if (check_gpio(gpio) < 0)
  633. return -ENODEV;
  634. bank = get_gpio_bank(gpio);
  635. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  636. return retval;
  637. }
  638. int omap_request_gpio(int gpio)
  639. {
  640. struct gpio_bank *bank;
  641. if (check_gpio(gpio) < 0)
  642. return -EINVAL;
  643. bank = get_gpio_bank(gpio);
  644. spin_lock(&bank->lock);
  645. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  646. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  647. dump_stack();
  648. spin_unlock(&bank->lock);
  649. return -1;
  650. }
  651. bank->reserved_map |= (1 << get_gpio_index(gpio));
  652. /* Set trigger to none. You need to enable the desired trigger with
  653. * request_irq() or set_irq_type().
  654. */
  655. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  656. #ifdef CONFIG_ARCH_OMAP15XX
  657. if (bank->method == METHOD_GPIO_1510) {
  658. void __iomem *reg;
  659. /* Claim the pin for MPU */
  660. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  661. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  662. }
  663. #endif
  664. #ifdef CONFIG_ARCH_OMAP16XX
  665. if (bank->method == METHOD_GPIO_1610) {
  666. /* Enable wake-up during idle for dynamic tick */
  667. void __iomem *reg = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  668. __raw_writel(1 << get_gpio_index(gpio), reg);
  669. }
  670. #endif
  671. #ifdef CONFIG_ARCH_OMAP24XX
  672. if (bank->method == METHOD_GPIO_24XX) {
  673. /* Enable wake-up during idle for dynamic tick */
  674. void __iomem *reg = bank->base + OMAP24XX_GPIO_SETWKUENA;
  675. __raw_writel(1 << get_gpio_index(gpio), reg);
  676. }
  677. #endif
  678. spin_unlock(&bank->lock);
  679. return 0;
  680. }
  681. void omap_free_gpio(int gpio)
  682. {
  683. struct gpio_bank *bank;
  684. if (check_gpio(gpio) < 0)
  685. return;
  686. bank = get_gpio_bank(gpio);
  687. spin_lock(&bank->lock);
  688. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  689. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  690. dump_stack();
  691. spin_unlock(&bank->lock);
  692. return;
  693. }
  694. #ifdef CONFIG_ARCH_OMAP16XX
  695. if (bank->method == METHOD_GPIO_1610) {
  696. /* Disable wake-up during idle for dynamic tick */
  697. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  698. __raw_writel(1 << get_gpio_index(gpio), reg);
  699. }
  700. #endif
  701. #ifdef CONFIG_ARCH_OMAP24XX
  702. if (bank->method == METHOD_GPIO_24XX) {
  703. /* Disable wake-up during idle for dynamic tick */
  704. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  705. __raw_writel(1 << get_gpio_index(gpio), reg);
  706. }
  707. #endif
  708. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  709. _reset_gpio(bank, gpio);
  710. spin_unlock(&bank->lock);
  711. }
  712. /*
  713. * We need to unmask the GPIO bank interrupt as soon as possible to
  714. * avoid missing GPIO interrupts for other lines in the bank.
  715. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  716. * in the bank to avoid missing nested interrupts for a GPIO line.
  717. * If we wait to unmask individual GPIO lines in the bank after the
  718. * line's interrupt handler has been run, we may miss some nested
  719. * interrupts.
  720. */
  721. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  722. {
  723. void __iomem *isr_reg = NULL;
  724. u32 isr;
  725. unsigned int gpio_irq;
  726. struct gpio_bank *bank;
  727. u32 retrigger = 0;
  728. int unmasked = 0;
  729. desc->chip->ack(irq);
  730. bank = get_irq_data(irq);
  731. if (bank->method == METHOD_MPUIO)
  732. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  733. #ifdef CONFIG_ARCH_OMAP15XX
  734. if (bank->method == METHOD_GPIO_1510)
  735. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  736. #endif
  737. #if defined(CONFIG_ARCH_OMAP16XX)
  738. if (bank->method == METHOD_GPIO_1610)
  739. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  740. #endif
  741. #ifdef CONFIG_ARCH_OMAP730
  742. if (bank->method == METHOD_GPIO_730)
  743. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  744. #endif
  745. #ifdef CONFIG_ARCH_OMAP24XX
  746. if (bank->method == METHOD_GPIO_24XX)
  747. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  748. #endif
  749. while(1) {
  750. u32 isr_saved, level_mask = 0;
  751. u32 enabled;
  752. enabled = _get_gpio_irqbank_mask(bank);
  753. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  754. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  755. isr &= 0x0000ffff;
  756. if (cpu_is_omap24xx()) {
  757. level_mask =
  758. __raw_readl(bank->base +
  759. OMAP24XX_GPIO_LEVELDETECT0) |
  760. __raw_readl(bank->base +
  761. OMAP24XX_GPIO_LEVELDETECT1);
  762. level_mask &= enabled;
  763. }
  764. /* clear edge sensitive interrupts before handler(s) are
  765. called so that we don't miss any interrupt occurred while
  766. executing them */
  767. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  768. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  769. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  770. /* if there is only edge sensitive GPIO pin interrupts
  771. configured, we could unmask GPIO bank interrupt immediately */
  772. if (!level_mask && !unmasked) {
  773. unmasked = 1;
  774. desc->chip->unmask(irq);
  775. }
  776. isr |= retrigger;
  777. retrigger = 0;
  778. if (!isr)
  779. break;
  780. gpio_irq = bank->virtual_irq_start;
  781. for (; isr != 0; isr >>= 1, gpio_irq++) {
  782. struct irq_desc *d;
  783. int irq_mask;
  784. if (!(isr & 1))
  785. continue;
  786. d = irq_desc + gpio_irq;
  787. /* Don't run the handler if it's already running
  788. * or was disabled lazely.
  789. */
  790. if (unlikely((d->depth ||
  791. (d->status & IRQ_INPROGRESS)))) {
  792. irq_mask = 1 <<
  793. (gpio_irq - bank->virtual_irq_start);
  794. /* The unmasking will be done by
  795. * enable_irq in case it is disabled or
  796. * after returning from the handler if
  797. * it's already running.
  798. */
  799. _enable_gpio_irqbank(bank, irq_mask, 0);
  800. if (!d->depth) {
  801. /* Level triggered interrupts
  802. * won't ever be reentered
  803. */
  804. BUG_ON(level_mask & irq_mask);
  805. d->status |= IRQ_PENDING;
  806. }
  807. continue;
  808. }
  809. desc_handle_irq(gpio_irq, d);
  810. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  811. irq_mask = 1 <<
  812. (gpio_irq - bank->virtual_irq_start);
  813. d->status &= ~IRQ_PENDING;
  814. _enable_gpio_irqbank(bank, irq_mask, 1);
  815. retrigger |= irq_mask;
  816. }
  817. }
  818. if (cpu_is_omap24xx()) {
  819. /* clear level sensitive interrupts after handler(s) */
  820. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  821. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  822. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  823. }
  824. }
  825. /* if bank has any level sensitive GPIO pin interrupt
  826. configured, we must unmask the bank interrupt only after
  827. handler(s) are executed in order to avoid spurious bank
  828. interrupt */
  829. if (!unmasked)
  830. desc->chip->unmask(irq);
  831. }
  832. static void gpio_irq_shutdown(unsigned int irq)
  833. {
  834. unsigned int gpio = irq - IH_GPIO_BASE;
  835. struct gpio_bank *bank = get_gpio_bank(gpio);
  836. _reset_gpio(bank, gpio);
  837. }
  838. static void gpio_ack_irq(unsigned int irq)
  839. {
  840. unsigned int gpio = irq - IH_GPIO_BASE;
  841. struct gpio_bank *bank = get_gpio_bank(gpio);
  842. _clear_gpio_irqstatus(bank, gpio);
  843. }
  844. static void gpio_mask_irq(unsigned int irq)
  845. {
  846. unsigned int gpio = irq - IH_GPIO_BASE;
  847. struct gpio_bank *bank = get_gpio_bank(gpio);
  848. _set_gpio_irqenable(bank, gpio, 0);
  849. }
  850. static void gpio_unmask_irq(unsigned int irq)
  851. {
  852. unsigned int gpio = irq - IH_GPIO_BASE;
  853. unsigned int gpio_idx = get_gpio_index(gpio);
  854. struct gpio_bank *bank = get_gpio_bank(gpio);
  855. _set_gpio_irqenable(bank, gpio_idx, 1);
  856. }
  857. static void mpuio_ack_irq(unsigned int irq)
  858. {
  859. /* The ISR is reset automatically, so do nothing here. */
  860. }
  861. static void mpuio_mask_irq(unsigned int irq)
  862. {
  863. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  864. struct gpio_bank *bank = get_gpio_bank(gpio);
  865. _set_gpio_irqenable(bank, gpio, 0);
  866. }
  867. static void mpuio_unmask_irq(unsigned int irq)
  868. {
  869. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  870. struct gpio_bank *bank = get_gpio_bank(gpio);
  871. _set_gpio_irqenable(bank, gpio, 1);
  872. }
  873. static struct irq_chip gpio_irq_chip = {
  874. .name = "GPIO",
  875. .shutdown = gpio_irq_shutdown,
  876. .ack = gpio_ack_irq,
  877. .mask = gpio_mask_irq,
  878. .unmask = gpio_unmask_irq,
  879. .set_type = gpio_irq_type,
  880. .set_wake = gpio_wake_enable,
  881. };
  882. static struct irq_chip mpuio_irq_chip = {
  883. .name = "MPUIO",
  884. .ack = mpuio_ack_irq,
  885. .mask = mpuio_mask_irq,
  886. .unmask = mpuio_unmask_irq,
  887. .set_type = gpio_irq_type,
  888. };
  889. static int initialized;
  890. static struct clk * gpio_ick;
  891. static struct clk * gpio_fck;
  892. static int __init _omap_gpio_init(void)
  893. {
  894. int i;
  895. struct gpio_bank *bank;
  896. initialized = 1;
  897. if (cpu_is_omap15xx()) {
  898. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  899. if (IS_ERR(gpio_ick))
  900. printk("Could not get arm_gpio_ck\n");
  901. else
  902. clk_enable(gpio_ick);
  903. }
  904. if (cpu_is_omap24xx()) {
  905. gpio_ick = clk_get(NULL, "gpios_ick");
  906. if (IS_ERR(gpio_ick))
  907. printk("Could not get gpios_ick\n");
  908. else
  909. clk_enable(gpio_ick);
  910. gpio_fck = clk_get(NULL, "gpios_fck");
  911. if (IS_ERR(gpio_fck))
  912. printk("Could not get gpios_fck\n");
  913. else
  914. clk_enable(gpio_fck);
  915. }
  916. #ifdef CONFIG_ARCH_OMAP15XX
  917. if (cpu_is_omap15xx()) {
  918. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  919. gpio_bank_count = 2;
  920. gpio_bank = gpio_bank_1510;
  921. }
  922. #endif
  923. #if defined(CONFIG_ARCH_OMAP16XX)
  924. if (cpu_is_omap16xx()) {
  925. u32 rev;
  926. gpio_bank_count = 5;
  927. gpio_bank = gpio_bank_1610;
  928. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  929. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  930. (rev >> 4) & 0x0f, rev & 0x0f);
  931. }
  932. #endif
  933. #ifdef CONFIG_ARCH_OMAP730
  934. if (cpu_is_omap730()) {
  935. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  936. gpio_bank_count = 7;
  937. gpio_bank = gpio_bank_730;
  938. }
  939. #endif
  940. #ifdef CONFIG_ARCH_OMAP24XX
  941. if (cpu_is_omap24xx()) {
  942. int rev;
  943. gpio_bank_count = 4;
  944. gpio_bank = gpio_bank_24xx;
  945. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  946. printk(KERN_INFO "OMAP24xx GPIO hardware version %d.%d\n",
  947. (rev >> 4) & 0x0f, rev & 0x0f);
  948. }
  949. #endif
  950. for (i = 0; i < gpio_bank_count; i++) {
  951. int j, gpio_count = 16;
  952. bank = &gpio_bank[i];
  953. bank->reserved_map = 0;
  954. bank->base = IO_ADDRESS(bank->base);
  955. spin_lock_init(&bank->lock);
  956. if (bank->method == METHOD_MPUIO) {
  957. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  958. }
  959. #ifdef CONFIG_ARCH_OMAP15XX
  960. if (bank->method == METHOD_GPIO_1510) {
  961. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  962. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  963. }
  964. #endif
  965. #if defined(CONFIG_ARCH_OMAP16XX)
  966. if (bank->method == METHOD_GPIO_1610) {
  967. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  968. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  969. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  970. }
  971. #endif
  972. #ifdef CONFIG_ARCH_OMAP730
  973. if (bank->method == METHOD_GPIO_730) {
  974. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  975. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  976. gpio_count = 32; /* 730 has 32-bit GPIOs */
  977. }
  978. #endif
  979. #ifdef CONFIG_ARCH_OMAP24XX
  980. if (bank->method == METHOD_GPIO_24XX) {
  981. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  982. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  983. gpio_count = 32;
  984. }
  985. #endif
  986. for (j = bank->virtual_irq_start;
  987. j < bank->virtual_irq_start + gpio_count; j++) {
  988. if (bank->method == METHOD_MPUIO)
  989. set_irq_chip(j, &mpuio_irq_chip);
  990. else
  991. set_irq_chip(j, &gpio_irq_chip);
  992. set_irq_handler(j, handle_simple_irq);
  993. set_irq_flags(j, IRQF_VALID);
  994. }
  995. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  996. set_irq_data(bank->irq, bank);
  997. }
  998. /* Enable system clock for GPIO module.
  999. * The CAM_CLK_CTRL *is* really the right place. */
  1000. if (cpu_is_omap16xx())
  1001. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1002. return 0;
  1003. }
  1004. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  1005. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1006. {
  1007. int i;
  1008. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1009. return 0;
  1010. for (i = 0; i < gpio_bank_count; i++) {
  1011. struct gpio_bank *bank = &gpio_bank[i];
  1012. void __iomem *wake_status;
  1013. void __iomem *wake_clear;
  1014. void __iomem *wake_set;
  1015. switch (bank->method) {
  1016. case METHOD_GPIO_1610:
  1017. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1018. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1019. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1020. break;
  1021. case METHOD_GPIO_24XX:
  1022. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1023. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1024. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1025. break;
  1026. default:
  1027. continue;
  1028. }
  1029. spin_lock(&bank->lock);
  1030. bank->saved_wakeup = __raw_readl(wake_status);
  1031. __raw_writel(0xffffffff, wake_clear);
  1032. __raw_writel(bank->suspend_wakeup, wake_set);
  1033. spin_unlock(&bank->lock);
  1034. }
  1035. return 0;
  1036. }
  1037. static int omap_gpio_resume(struct sys_device *dev)
  1038. {
  1039. int i;
  1040. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1041. return 0;
  1042. for (i = 0; i < gpio_bank_count; i++) {
  1043. struct gpio_bank *bank = &gpio_bank[i];
  1044. void __iomem *wake_clear;
  1045. void __iomem *wake_set;
  1046. switch (bank->method) {
  1047. case METHOD_GPIO_1610:
  1048. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1049. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1050. break;
  1051. case METHOD_GPIO_24XX:
  1052. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1053. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1054. break;
  1055. default:
  1056. continue;
  1057. }
  1058. spin_lock(&bank->lock);
  1059. __raw_writel(0xffffffff, wake_clear);
  1060. __raw_writel(bank->saved_wakeup, wake_set);
  1061. spin_unlock(&bank->lock);
  1062. }
  1063. return 0;
  1064. }
  1065. static struct sysdev_class omap_gpio_sysclass = {
  1066. set_kset_name("gpio"),
  1067. .suspend = omap_gpio_suspend,
  1068. .resume = omap_gpio_resume,
  1069. };
  1070. static struct sys_device omap_gpio_device = {
  1071. .id = 0,
  1072. .cls = &omap_gpio_sysclass,
  1073. };
  1074. #endif
  1075. /*
  1076. * This may get called early from board specific init
  1077. * for boards that have interrupts routed via FPGA.
  1078. */
  1079. int omap_gpio_init(void)
  1080. {
  1081. if (!initialized)
  1082. return _omap_gpio_init();
  1083. else
  1084. return 0;
  1085. }
  1086. static int __init omap_gpio_sysinit(void)
  1087. {
  1088. int ret = 0;
  1089. if (!initialized)
  1090. ret = _omap_gpio_init();
  1091. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
  1092. if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
  1093. if (ret == 0) {
  1094. ret = sysdev_class_register(&omap_gpio_sysclass);
  1095. if (ret == 0)
  1096. ret = sysdev_register(&omap_gpio_device);
  1097. }
  1098. }
  1099. #endif
  1100. return ret;
  1101. }
  1102. EXPORT_SYMBOL(omap_request_gpio);
  1103. EXPORT_SYMBOL(omap_free_gpio);
  1104. EXPORT_SYMBOL(omap_set_gpio_direction);
  1105. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1106. EXPORT_SYMBOL(omap_get_gpio_datain);
  1107. arch_initcall(omap_gpio_sysinit);