atombios_dp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE 8
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0 + 4;
  62. args.v1.lpDataOut = 16 + 4;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. unsigned retry;
  101. if (send_bytes > 16)
  102. return -1;
  103. msg[0] = address;
  104. msg[1] = address >> 8;
  105. msg[2] = AUX_NATIVE_WRITE << 4;
  106. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  107. memcpy(&msg[4], send, send_bytes);
  108. for (retry = 0; retry < 4; retry++) {
  109. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  110. msg, msg_bytes, NULL, 0, delay, &ack);
  111. if (ret == -EBUSY)
  112. continue;
  113. else if (ret < 0)
  114. return ret;
  115. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  116. return send_bytes;
  117. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  118. udelay(400);
  119. else
  120. return -EIO;
  121. }
  122. return -EIO;
  123. }
  124. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  125. u16 address, u8 *recv, int recv_bytes, u8 delay)
  126. {
  127. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  128. u8 msg[4];
  129. int msg_bytes = 4;
  130. u8 ack;
  131. int ret;
  132. unsigned retry;
  133. msg[0] = address;
  134. msg[1] = address >> 8;
  135. msg[2] = AUX_NATIVE_READ << 4;
  136. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  137. for (retry = 0; retry < 4; retry++) {
  138. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  139. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  140. if (ret == -EBUSY)
  141. continue;
  142. else if (ret < 0)
  143. return ret;
  144. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  145. return ret;
  146. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  147. udelay(400);
  148. else if (ret == 0)
  149. return -EPROTO;
  150. else
  151. return -EIO;
  152. }
  153. return -EIO;
  154. }
  155. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  156. u16 reg, u8 val)
  157. {
  158. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  159. }
  160. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  161. u16 reg)
  162. {
  163. u8 val = 0;
  164. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  165. return val;
  166. }
  167. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  168. u8 write_byte, u8 *read_byte)
  169. {
  170. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  171. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  172. u16 address = algo_data->address;
  173. u8 msg[5];
  174. u8 reply[2];
  175. unsigned retry;
  176. int msg_bytes;
  177. int reply_bytes = 1;
  178. int ret;
  179. u8 ack;
  180. /* Set up the command byte */
  181. if (mode & MODE_I2C_READ)
  182. msg[2] = AUX_I2C_READ << 4;
  183. else
  184. msg[2] = AUX_I2C_WRITE << 4;
  185. if (!(mode & MODE_I2C_STOP))
  186. msg[2] |= AUX_I2C_MOT << 4;
  187. msg[0] = address;
  188. msg[1] = address >> 8;
  189. switch (mode) {
  190. case MODE_I2C_WRITE:
  191. msg_bytes = 5;
  192. msg[3] = msg_bytes << 4;
  193. msg[4] = write_byte;
  194. break;
  195. case MODE_I2C_READ:
  196. msg_bytes = 4;
  197. msg[3] = msg_bytes << 4;
  198. break;
  199. default:
  200. msg_bytes = 4;
  201. msg[3] = 3 << 4;
  202. break;
  203. }
  204. for (retry = 0; retry < 4; retry++) {
  205. ret = radeon_process_aux_ch(auxch,
  206. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  207. if (ret == -EBUSY)
  208. continue;
  209. else if (ret < 0) {
  210. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  211. return ret;
  212. }
  213. switch (ack & AUX_NATIVE_REPLY_MASK) {
  214. case AUX_NATIVE_REPLY_ACK:
  215. /* I2C-over-AUX Reply field is only valid
  216. * when paired with AUX ACK.
  217. */
  218. break;
  219. case AUX_NATIVE_REPLY_NACK:
  220. DRM_DEBUG_KMS("aux_ch native nack\n");
  221. return -EREMOTEIO;
  222. case AUX_NATIVE_REPLY_DEFER:
  223. DRM_DEBUG_KMS("aux_ch native defer\n");
  224. udelay(400);
  225. continue;
  226. default:
  227. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  228. return -EREMOTEIO;
  229. }
  230. switch (ack & AUX_I2C_REPLY_MASK) {
  231. case AUX_I2C_REPLY_ACK:
  232. if (mode == MODE_I2C_READ)
  233. *read_byte = reply[0];
  234. return ret;
  235. case AUX_I2C_REPLY_NACK:
  236. DRM_DEBUG_KMS("aux_i2c nack\n");
  237. return -EREMOTEIO;
  238. case AUX_I2C_REPLY_DEFER:
  239. DRM_DEBUG_KMS("aux_i2c defer\n");
  240. udelay(400);
  241. break;
  242. default:
  243. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  244. return -EREMOTEIO;
  245. }
  246. }
  247. DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
  248. return -EREMOTEIO;
  249. }
  250. /***** general DP utility functions *****/
  251. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  252. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  253. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  254. int lane_count,
  255. u8 train_set[4])
  256. {
  257. u8 v = 0;
  258. u8 p = 0;
  259. int lane;
  260. for (lane = 0; lane < lane_count; lane++) {
  261. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  262. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  263. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  264. lane,
  265. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  266. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  267. if (this_v > v)
  268. v = this_v;
  269. if (this_p > p)
  270. p = this_p;
  271. }
  272. if (v >= DP_VOLTAGE_MAX)
  273. v |= DP_TRAIN_MAX_SWING_REACHED;
  274. if (p >= DP_PRE_EMPHASIS_MAX)
  275. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  276. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  277. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  278. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  279. for (lane = 0; lane < 4; lane++)
  280. train_set[lane] = v | p;
  281. }
  282. /* convert bits per color to bits per pixel */
  283. /* get bpc from the EDID */
  284. static int convert_bpc_to_bpp(int bpc)
  285. {
  286. if (bpc == 0)
  287. return 24;
  288. else
  289. return bpc * 3;
  290. }
  291. /* get the max pix clock supported by the link rate and lane num */
  292. static int dp_get_max_dp_pix_clock(int link_rate,
  293. int lane_num,
  294. int bpp)
  295. {
  296. return (link_rate * lane_num * 8) / bpp;
  297. }
  298. static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
  299. {
  300. switch (dpcd[DP_MAX_LINK_RATE]) {
  301. case DP_LINK_BW_1_62:
  302. default:
  303. return 162000;
  304. case DP_LINK_BW_2_7:
  305. return 270000;
  306. case DP_LINK_BW_5_4:
  307. return 540000;
  308. }
  309. }
  310. static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
  311. {
  312. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  313. }
  314. static u8 dp_get_dp_link_rate_coded(int link_rate)
  315. {
  316. switch (link_rate) {
  317. case 162000:
  318. default:
  319. return DP_LINK_BW_1_62;
  320. case 270000:
  321. return DP_LINK_BW_2_7;
  322. case 540000:
  323. return DP_LINK_BW_5_4;
  324. }
  325. }
  326. /***** radeon specific DP functions *****/
  327. /* First get the min lane# when low rate is used according to pixel clock
  328. * (prefer low rate), second check max lane# supported by DP panel,
  329. * if the max lane# < low rate lane# then use max lane# instead.
  330. */
  331. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  332. u8 dpcd[DP_DPCD_SIZE],
  333. int pix_clock)
  334. {
  335. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  336. int max_link_rate = dp_get_max_link_rate(dpcd);
  337. int max_lane_num = dp_get_max_lane_number(dpcd);
  338. int lane_num;
  339. int max_dp_pix_clock;
  340. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  341. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  342. if (pix_clock <= max_dp_pix_clock)
  343. break;
  344. }
  345. return lane_num;
  346. }
  347. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  348. u8 dpcd[DP_DPCD_SIZE],
  349. int pix_clock)
  350. {
  351. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  352. int lane_num, max_pix_clock;
  353. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  354. ENCODER_OBJECT_ID_NUTMEG)
  355. return 270000;
  356. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  357. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  358. if (pix_clock <= max_pix_clock)
  359. return 162000;
  360. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  361. if (pix_clock <= max_pix_clock)
  362. return 270000;
  363. if (radeon_connector_is_dp12_capable(connector)) {
  364. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  365. if (pix_clock <= max_pix_clock)
  366. return 540000;
  367. }
  368. return dp_get_max_link_rate(dpcd);
  369. }
  370. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  371. int action, int dp_clock,
  372. u8 ucconfig, u8 lane_num)
  373. {
  374. DP_ENCODER_SERVICE_PARAMETERS args;
  375. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  376. memset(&args, 0, sizeof(args));
  377. args.ucLinkClock = dp_clock / 10;
  378. args.ucConfig = ucconfig;
  379. args.ucAction = action;
  380. args.ucLaneNum = lane_num;
  381. args.ucStatus = 0;
  382. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  383. return args.ucStatus;
  384. }
  385. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  386. {
  387. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  388. struct drm_device *dev = radeon_connector->base.dev;
  389. struct radeon_device *rdev = dev->dev_private;
  390. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  391. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  392. }
  393. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  394. {
  395. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  396. u8 buf[3];
  397. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  398. return;
  399. if (radeon_dp_aux_native_read(radeon_connector, DP_SINK_OUI, buf, 3, 0))
  400. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  401. buf[0], buf[1], buf[2]);
  402. if (radeon_dp_aux_native_read(radeon_connector, DP_BRANCH_OUI, buf, 3, 0))
  403. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  404. buf[0], buf[1], buf[2]);
  405. }
  406. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  407. {
  408. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  409. u8 msg[25];
  410. int ret, i;
  411. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
  412. if (ret > 0) {
  413. memcpy(dig_connector->dpcd, msg, 8);
  414. DRM_DEBUG_KMS("DPCD: ");
  415. for (i = 0; i < 8; i++)
  416. DRM_DEBUG_KMS("%02x ", msg[i]);
  417. DRM_DEBUG_KMS("\n");
  418. radeon_dp_probe_oui(radeon_connector);
  419. return true;
  420. }
  421. dig_connector->dpcd[0] = 0;
  422. return false;
  423. }
  424. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  425. struct drm_connector *connector)
  426. {
  427. struct drm_device *dev = encoder->dev;
  428. struct radeon_device *rdev = dev->dev_private;
  429. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  430. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  431. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  432. u8 tmp;
  433. if (!ASIC_IS_DCE4(rdev))
  434. return panel_mode;
  435. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  436. /* DP bridge chips */
  437. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  438. if (tmp & 1)
  439. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  440. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  441. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  442. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  443. else
  444. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  445. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  446. /* eDP */
  447. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  448. if (tmp & 1)
  449. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  450. }
  451. return panel_mode;
  452. }
  453. void radeon_dp_set_link_config(struct drm_connector *connector,
  454. const struct drm_display_mode *mode)
  455. {
  456. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  457. struct radeon_connector_atom_dig *dig_connector;
  458. if (!radeon_connector->con_priv)
  459. return;
  460. dig_connector = radeon_connector->con_priv;
  461. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  462. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  463. dig_connector->dp_clock =
  464. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  465. dig_connector->dp_lane_count =
  466. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  467. }
  468. }
  469. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  470. struct drm_display_mode *mode)
  471. {
  472. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  473. struct radeon_connector_atom_dig *dig_connector;
  474. int dp_clock;
  475. if (!radeon_connector->con_priv)
  476. return MODE_CLOCK_HIGH;
  477. dig_connector = radeon_connector->con_priv;
  478. dp_clock =
  479. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  480. if ((dp_clock == 540000) &&
  481. (!radeon_connector_is_dp12_capable(connector)))
  482. return MODE_CLOCK_HIGH;
  483. return MODE_OK;
  484. }
  485. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  486. u8 link_status[DP_LINK_STATUS_SIZE])
  487. {
  488. int ret;
  489. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  490. link_status, DP_LINK_STATUS_SIZE, 100);
  491. if (ret <= 0) {
  492. return false;
  493. }
  494. DRM_DEBUG_KMS("link status %*ph\n", 6, link_status);
  495. return true;
  496. }
  497. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  498. {
  499. u8 link_status[DP_LINK_STATUS_SIZE];
  500. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  501. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  502. return false;
  503. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  504. return false;
  505. return true;
  506. }
  507. struct radeon_dp_link_train_info {
  508. struct radeon_device *rdev;
  509. struct drm_encoder *encoder;
  510. struct drm_connector *connector;
  511. struct radeon_connector *radeon_connector;
  512. int enc_id;
  513. int dp_clock;
  514. int dp_lane_count;
  515. int rd_interval;
  516. bool tp3_supported;
  517. u8 dpcd[8];
  518. u8 train_set[4];
  519. u8 link_status[DP_LINK_STATUS_SIZE];
  520. u8 tries;
  521. bool use_dpencoder;
  522. };
  523. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  524. {
  525. /* set the initial vs/emph on the source */
  526. atombios_dig_transmitter_setup(dp_info->encoder,
  527. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  528. 0, dp_info->train_set[0]); /* sets all lanes at once */
  529. /* set the vs/emph on the sink */
  530. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  531. dp_info->train_set, dp_info->dp_lane_count, 0);
  532. }
  533. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  534. {
  535. int rtp = 0;
  536. /* set training pattern on the source */
  537. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  538. switch (tp) {
  539. case DP_TRAINING_PATTERN_1:
  540. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  541. break;
  542. case DP_TRAINING_PATTERN_2:
  543. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  544. break;
  545. case DP_TRAINING_PATTERN_3:
  546. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  547. break;
  548. }
  549. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  550. } else {
  551. switch (tp) {
  552. case DP_TRAINING_PATTERN_1:
  553. rtp = 0;
  554. break;
  555. case DP_TRAINING_PATTERN_2:
  556. rtp = 1;
  557. break;
  558. }
  559. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  560. dp_info->dp_clock, dp_info->enc_id, rtp);
  561. }
  562. /* enable training pattern on the sink */
  563. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  564. }
  565. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  566. {
  567. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  568. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  569. u8 tmp;
  570. /* power up the sink */
  571. if (dp_info->dpcd[0] >= 0x11)
  572. radeon_write_dpcd_reg(dp_info->radeon_connector,
  573. DP_SET_POWER, DP_SET_POWER_D0);
  574. /* possibly enable downspread on the sink */
  575. if (dp_info->dpcd[3] & 0x1)
  576. radeon_write_dpcd_reg(dp_info->radeon_connector,
  577. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  578. else
  579. radeon_write_dpcd_reg(dp_info->radeon_connector,
  580. DP_DOWNSPREAD_CTRL, 0);
  581. if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  582. (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  583. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
  584. }
  585. /* set the lane count on the sink */
  586. tmp = dp_info->dp_lane_count;
  587. if (dp_info->dpcd[DP_DPCD_REV] >= 0x11 &&
  588. dp_info->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)
  589. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  590. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  591. /* set the link rate on the sink */
  592. tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
  593. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  594. /* start training on the source */
  595. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  596. atombios_dig_encoder_setup(dp_info->encoder,
  597. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  598. else
  599. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  600. dp_info->dp_clock, dp_info->enc_id, 0);
  601. /* disable the training pattern on the sink */
  602. radeon_write_dpcd_reg(dp_info->radeon_connector,
  603. DP_TRAINING_PATTERN_SET,
  604. DP_TRAINING_PATTERN_DISABLE);
  605. return 0;
  606. }
  607. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  608. {
  609. udelay(400);
  610. /* disable the training pattern on the sink */
  611. radeon_write_dpcd_reg(dp_info->radeon_connector,
  612. DP_TRAINING_PATTERN_SET,
  613. DP_TRAINING_PATTERN_DISABLE);
  614. /* disable the training pattern on the source */
  615. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  616. atombios_dig_encoder_setup(dp_info->encoder,
  617. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  618. else
  619. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  620. dp_info->dp_clock, dp_info->enc_id, 0);
  621. return 0;
  622. }
  623. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  624. {
  625. bool clock_recovery;
  626. u8 voltage;
  627. int i;
  628. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  629. memset(dp_info->train_set, 0, 4);
  630. radeon_dp_update_vs_emph(dp_info);
  631. udelay(400);
  632. /* clock recovery loop */
  633. clock_recovery = false;
  634. dp_info->tries = 0;
  635. voltage = 0xff;
  636. while (1) {
  637. if (dp_info->rd_interval == 0)
  638. udelay(100);
  639. else
  640. mdelay(dp_info->rd_interval * 4);
  641. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  642. DRM_ERROR("displayport link status failed\n");
  643. break;
  644. }
  645. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  646. clock_recovery = true;
  647. break;
  648. }
  649. for (i = 0; i < dp_info->dp_lane_count; i++) {
  650. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  651. break;
  652. }
  653. if (i == dp_info->dp_lane_count) {
  654. DRM_ERROR("clock recovery reached max voltage\n");
  655. break;
  656. }
  657. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  658. ++dp_info->tries;
  659. if (dp_info->tries == 5) {
  660. DRM_ERROR("clock recovery tried 5 times\n");
  661. break;
  662. }
  663. } else
  664. dp_info->tries = 0;
  665. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  666. /* Compute new train_set as requested by sink */
  667. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  668. radeon_dp_update_vs_emph(dp_info);
  669. }
  670. if (!clock_recovery) {
  671. DRM_ERROR("clock recovery failed\n");
  672. return -1;
  673. } else {
  674. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  675. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  676. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  677. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  678. return 0;
  679. }
  680. }
  681. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  682. {
  683. bool channel_eq;
  684. if (dp_info->tp3_supported)
  685. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  686. else
  687. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  688. /* channel equalization loop */
  689. dp_info->tries = 0;
  690. channel_eq = false;
  691. while (1) {
  692. if (dp_info->rd_interval == 0)
  693. udelay(400);
  694. else
  695. mdelay(dp_info->rd_interval * 4);
  696. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  697. DRM_ERROR("displayport link status failed\n");
  698. break;
  699. }
  700. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  701. channel_eq = true;
  702. break;
  703. }
  704. /* Try 5 times */
  705. if (dp_info->tries > 5) {
  706. DRM_ERROR("channel eq failed: 5 tries\n");
  707. break;
  708. }
  709. /* Compute new train_set as requested by sink */
  710. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  711. radeon_dp_update_vs_emph(dp_info);
  712. dp_info->tries++;
  713. }
  714. if (!channel_eq) {
  715. DRM_ERROR("channel eq failed\n");
  716. return -1;
  717. } else {
  718. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  719. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  720. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  721. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  722. return 0;
  723. }
  724. }
  725. void radeon_dp_link_train(struct drm_encoder *encoder,
  726. struct drm_connector *connector)
  727. {
  728. struct drm_device *dev = encoder->dev;
  729. struct radeon_device *rdev = dev->dev_private;
  730. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  731. struct radeon_encoder_atom_dig *dig;
  732. struct radeon_connector *radeon_connector;
  733. struct radeon_connector_atom_dig *dig_connector;
  734. struct radeon_dp_link_train_info dp_info;
  735. int index;
  736. u8 tmp, frev, crev;
  737. if (!radeon_encoder->enc_priv)
  738. return;
  739. dig = radeon_encoder->enc_priv;
  740. radeon_connector = to_radeon_connector(connector);
  741. if (!radeon_connector->con_priv)
  742. return;
  743. dig_connector = radeon_connector->con_priv;
  744. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  745. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  746. return;
  747. /* DPEncoderService newer than 1.1 can't program properly the
  748. * training pattern. When facing such version use the
  749. * DIGXEncoderControl (X== 1 | 2)
  750. */
  751. dp_info.use_dpencoder = true;
  752. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  753. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  754. if (crev > 1) {
  755. dp_info.use_dpencoder = false;
  756. }
  757. }
  758. dp_info.enc_id = 0;
  759. if (dig->dig_encoder)
  760. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  761. else
  762. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  763. if (dig->linkb)
  764. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  765. else
  766. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  767. dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
  768. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  769. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  770. dp_info.tp3_supported = true;
  771. else
  772. dp_info.tp3_supported = false;
  773. memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
  774. dp_info.rdev = rdev;
  775. dp_info.encoder = encoder;
  776. dp_info.connector = connector;
  777. dp_info.radeon_connector = radeon_connector;
  778. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  779. dp_info.dp_clock = dig_connector->dp_clock;
  780. if (radeon_dp_link_train_init(&dp_info))
  781. goto done;
  782. if (radeon_dp_link_train_cr(&dp_info))
  783. goto done;
  784. if (radeon_dp_link_train_ce(&dp_info))
  785. goto done;
  786. done:
  787. if (radeon_dp_link_train_finish(&dp_info))
  788. return;
  789. }