pci.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  38. PCI_VENDOR_ID_INTEL,
  39. PCI_VENDOR_ID_ATI,
  40. PCI_VENDOR_ID_AMD,
  41. PCI_VENDOR_ID_SI
  42. };
  43. static const u8 ac_to_hwq[] = {
  44. VO_QUEUE,
  45. VI_QUEUE,
  46. BE_QUEUE,
  47. BK_QUEUE
  48. };
  49. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  50. struct sk_buff *skb)
  51. {
  52. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  53. __le16 fc = rtl_get_fc(skb);
  54. u8 queue_index = skb_get_queue_mapping(skb);
  55. if (unlikely(ieee80211_is_beacon(fc)))
  56. return BEACON_QUEUE;
  57. if (ieee80211_is_mgmt(fc))
  58. return MGNT_QUEUE;
  59. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  60. if (ieee80211_is_nullfunc(fc))
  61. return HIGH_QUEUE;
  62. return ac_to_hwq[queue_index];
  63. }
  64. /* Update PCI dependent default settings*/
  65. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  66. {
  67. struct rtl_priv *rtlpriv = rtl_priv(hw);
  68. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  69. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  70. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  71. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  72. u8 init_aspm;
  73. ppsc->reg_rfps_level = 0;
  74. ppsc->support_aspm = false;
  75. /*Update PCI ASPM setting */
  76. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  77. switch (rtlpci->const_pci_aspm) {
  78. case 0:
  79. /*No ASPM */
  80. break;
  81. case 1:
  82. /*ASPM dynamically enabled/disable. */
  83. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  84. break;
  85. case 2:
  86. /*ASPM with Clock Req dynamically enabled/disable. */
  87. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  88. RT_RF_OFF_LEVL_CLK_REQ);
  89. break;
  90. case 3:
  91. /*
  92. * Always enable ASPM and Clock Req
  93. * from initialization to halt.
  94. * */
  95. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  96. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  97. RT_RF_OFF_LEVL_CLK_REQ);
  98. break;
  99. case 4:
  100. /*
  101. * Always enable ASPM without Clock Req
  102. * from initialization to halt.
  103. * */
  104. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  105. RT_RF_OFF_LEVL_CLK_REQ);
  106. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  107. break;
  108. }
  109. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  110. /*Update Radio OFF setting */
  111. switch (rtlpci->const_hwsw_rfoff_d3) {
  112. case 1:
  113. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  114. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  115. break;
  116. case 2:
  117. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  119. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  120. break;
  121. case 3:
  122. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  123. break;
  124. }
  125. /*Set HW definition to determine if it supports ASPM. */
  126. switch (rtlpci->const_support_pciaspm) {
  127. case 0:{
  128. /*Not support ASPM. */
  129. bool support_aspm = false;
  130. ppsc->support_aspm = support_aspm;
  131. break;
  132. }
  133. case 1:{
  134. /*Support ASPM. */
  135. bool support_aspm = true;
  136. bool support_backdoor = true;
  137. ppsc->support_aspm = support_aspm;
  138. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  139. !priv->ndis_adapter.amd_l1_patch)
  140. support_backdoor = false; */
  141. ppsc->support_backdoor = support_backdoor;
  142. break;
  143. }
  144. case 2:
  145. /*ASPM value set by chipset. */
  146. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  147. bool support_aspm = true;
  148. ppsc->support_aspm = support_aspm;
  149. }
  150. break;
  151. default:
  152. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  153. "switch case not processed\n");
  154. break;
  155. }
  156. /* toshiba aspm issue, toshiba will set aspm selfly
  157. * so we should not set aspm in driver */
  158. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  159. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  160. init_aspm == 0x43)
  161. ppsc->support_aspm = false;
  162. }
  163. static bool _rtl_pci_platform_switch_device_pci_aspm(
  164. struct ieee80211_hw *hw,
  165. u8 value)
  166. {
  167. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  168. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  169. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  170. value |= 0x40;
  171. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  172. return false;
  173. }
  174. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  175. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  176. {
  177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  178. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  179. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  180. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  181. udelay(100);
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. "PCI(Bridge) UNKNOWN\n");
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  235. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  236. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  237. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  238. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  239. u16 aspmlevel;
  240. u8 u_pcibridge_aspmsetting;
  241. u8 u_device_aspmsetting;
  242. if (!ppsc->support_aspm)
  243. return;
  244. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  245. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  246. "PCI(Bridge) UNKNOWN\n");
  247. return;
  248. }
  249. /*4 Enable Pci Bridge ASPM */
  250. u_pcibridge_aspmsetting =
  251. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  252. rtlpci->const_hostpci_aspm_setting;
  253. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  254. u_pcibridge_aspmsetting &= ~BIT(0);
  255. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  256. u_pcibridge_aspmsetting);
  257. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  258. "PlatformEnableASPM():PciBridge busnumber[%x], DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  259. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  260. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  261. u_pcibridge_aspmsetting);
  262. udelay(50);
  263. /*Get ASPM level (with/without Clock Req) */
  264. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  265. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  266. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  267. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  268. u_device_aspmsetting |= aspmlevel;
  269. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  270. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  271. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  272. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  273. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  274. }
  275. udelay(100);
  276. }
  277. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  278. {
  279. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  280. bool status = false;
  281. u8 offset_e0;
  282. unsigned offset_e4;
  283. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  284. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  285. if (offset_e0 == 0xA0) {
  286. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  287. if (offset_e4 & BIT(23))
  288. status = true;
  289. }
  290. return status;
  291. }
  292. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  293. {
  294. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  295. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  296. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  297. u8 linkctrl_reg;
  298. u8 num4bbytes;
  299. num4bbytes = (capabilityoffset + 0x10) / 4;
  300. /*Read Link Control Register */
  301. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  302. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  303. }
  304. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  305. struct ieee80211_hw *hw)
  306. {
  307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  308. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  309. u8 tmp;
  310. u16 linkctrl_reg;
  311. /*Link Control Register */
  312. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  313. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  314. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  315. pcipriv->ndis_adapter.linkctrl_reg);
  316. pci_read_config_byte(pdev, 0x98, &tmp);
  317. tmp |= BIT(4);
  318. pci_write_config_byte(pdev, 0x98, tmp);
  319. tmp = 0x17;
  320. pci_write_config_byte(pdev, 0x70f, tmp);
  321. }
  322. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  323. {
  324. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  325. _rtl_pci_update_default_setting(hw);
  326. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  327. /*Always enable ASPM & Clock Req. */
  328. rtl_pci_enable_aspm(hw);
  329. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  330. }
  331. }
  332. static void _rtl_pci_io_handler_init(struct device *dev,
  333. struct ieee80211_hw *hw)
  334. {
  335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  336. rtlpriv->io.dev = dev;
  337. rtlpriv->io.write8_async = pci_write8_async;
  338. rtlpriv->io.write16_async = pci_write16_async;
  339. rtlpriv->io.write32_async = pci_write32_async;
  340. rtlpriv->io.read8_sync = pci_read8_sync;
  341. rtlpriv->io.read16_sync = pci_read16_sync;
  342. rtlpriv->io.read32_sync = pci_read32_sync;
  343. }
  344. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  345. {
  346. }
  347. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  348. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  349. {
  350. struct rtl_priv *rtlpriv = rtl_priv(hw);
  351. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  352. u8 additionlen = FCS_LEN;
  353. struct sk_buff *next_skb;
  354. /* here open is 4, wep/tkip is 8, aes is 12*/
  355. if (info->control.hw_key)
  356. additionlen += info->control.hw_key->icv_len;
  357. /* The most skb num is 6 */
  358. tcb_desc->empkt_num = 0;
  359. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  360. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  361. struct ieee80211_tx_info *next_info;
  362. next_info = IEEE80211_SKB_CB(next_skb);
  363. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  364. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  365. next_skb->len + additionlen;
  366. tcb_desc->empkt_num++;
  367. } else {
  368. break;
  369. }
  370. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  371. next_skb))
  372. break;
  373. if (tcb_desc->empkt_num >= 5)
  374. break;
  375. }
  376. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  377. return true;
  378. }
  379. /* just for early mode now */
  380. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  381. {
  382. struct rtl_priv *rtlpriv = rtl_priv(hw);
  383. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  384. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  385. struct sk_buff *skb = NULL;
  386. struct ieee80211_tx_info *info = NULL;
  387. int tid;
  388. if (!rtlpriv->rtlhal.earlymode_enable)
  389. return;
  390. /* we juse use em for BE/BK/VI/VO */
  391. for (tid = 7; tid >= 0; tid--) {
  392. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  393. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  394. while (!mac->act_scanning &&
  395. rtlpriv->psc.rfpwr_state == ERFON) {
  396. struct rtl_tcb_desc tcb_desc;
  397. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  398. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  399. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  400. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  401. skb = skb_dequeue(&mac->skb_waitq[tid]);
  402. } else {
  403. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  404. break;
  405. }
  406. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  407. /* Some macaddr can't do early mode. like
  408. * multicast/broadcast/no_qos data */
  409. info = IEEE80211_SKB_CB(skb);
  410. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  411. _rtl_update_earlymode_info(hw, skb,
  412. &tcb_desc, tid);
  413. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  414. }
  415. }
  416. }
  417. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  418. {
  419. struct rtl_priv *rtlpriv = rtl_priv(hw);
  420. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  421. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  422. while (skb_queue_len(&ring->queue)) {
  423. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  424. struct sk_buff *skb;
  425. struct ieee80211_tx_info *info;
  426. __le16 fc;
  427. u8 tid;
  428. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  429. HW_DESC_OWN);
  430. /*
  431. *beacon packet will only use the first
  432. *descriptor defautly,and the own may not
  433. *be cleared by the hardware
  434. */
  435. if (own)
  436. return;
  437. ring->idx = (ring->idx + 1) % ring->entries;
  438. skb = __skb_dequeue(&ring->queue);
  439. pci_unmap_single(rtlpci->pdev,
  440. rtlpriv->cfg->ops->
  441. get_desc((u8 *) entry, true,
  442. HW_DESC_TXBUFF_ADDR),
  443. skb->len, PCI_DMA_TODEVICE);
  444. /* remove early mode header */
  445. if (rtlpriv->rtlhal.earlymode_enable)
  446. skb_pull(skb, EM_HDR_LEN);
  447. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  448. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  449. ring->idx,
  450. skb_queue_len(&ring->queue),
  451. *(u16 *) (skb->data + 22));
  452. if (prio == TXCMD_QUEUE) {
  453. dev_kfree_skb(skb);
  454. goto tx_status_ok;
  455. }
  456. /* for sw LPS, just after NULL skb send out, we can
  457. * sure AP kown we are sleeped, our we should not let
  458. * rf to sleep*/
  459. fc = rtl_get_fc(skb);
  460. if (ieee80211_is_nullfunc(fc)) {
  461. if (ieee80211_has_pm(fc)) {
  462. rtlpriv->mac80211.offchan_delay = true;
  463. rtlpriv->psc.state_inap = true;
  464. } else {
  465. rtlpriv->psc.state_inap = false;
  466. }
  467. }
  468. /* update tid tx pkt num */
  469. tid = rtl_get_tid(skb);
  470. if (tid <= 7)
  471. rtlpriv->link_info.tidtx_inperiod[tid]++;
  472. info = IEEE80211_SKB_CB(skb);
  473. ieee80211_tx_info_clear_status(info);
  474. info->flags |= IEEE80211_TX_STAT_ACK;
  475. /*info->status.rates[0].count = 1; */
  476. ieee80211_tx_status_irqsafe(hw, skb);
  477. if ((ring->entries - skb_queue_len(&ring->queue))
  478. == 2) {
  479. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  480. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  481. prio, ring->idx,
  482. skb_queue_len(&ring->queue));
  483. ieee80211_wake_queue(hw,
  484. skb_get_queue_mapping
  485. (skb));
  486. }
  487. tx_status_ok:
  488. skb = NULL;
  489. }
  490. if (((rtlpriv->link_info.num_rx_inperiod +
  491. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  492. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  493. schedule_work(&rtlpriv->works.lps_leave_work);
  494. }
  495. }
  496. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  497. struct ieee80211_rx_status rx_status)
  498. {
  499. struct rtl_priv *rtlpriv = rtl_priv(hw);
  500. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  501. __le16 fc = rtl_get_fc(skb);
  502. bool unicast = false;
  503. struct sk_buff *uskb = NULL;
  504. u8 *pdata;
  505. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  506. if (is_broadcast_ether_addr(hdr->addr1)) {
  507. ;/*TODO*/
  508. } else if (is_multicast_ether_addr(hdr->addr1)) {
  509. ;/*TODO*/
  510. } else {
  511. unicast = true;
  512. rtlpriv->stats.rxbytesunicast += skb->len;
  513. }
  514. rtl_is_special_data(hw, skb, false);
  515. if (ieee80211_is_data(fc)) {
  516. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  517. if (unicast)
  518. rtlpriv->link_info.num_rx_inperiod++;
  519. }
  520. /* for sw lps */
  521. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  522. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  523. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  524. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  525. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  526. return;
  527. if (unlikely(!rtl_action_proc(hw, skb, false)))
  528. return;
  529. uskb = dev_alloc_skb(skb->len + 128);
  530. if (!uskb)
  531. return; /* exit if allocation failed */
  532. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  533. pdata = (u8 *)skb_put(uskb, skb->len);
  534. memcpy(pdata, skb->data, skb->len);
  535. ieee80211_rx_irqsafe(hw, uskb);
  536. }
  537. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  538. {
  539. struct rtl_priv *rtlpriv = rtl_priv(hw);
  540. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  541. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  542. struct ieee80211_rx_status rx_status = { 0 };
  543. unsigned int count = rtlpci->rxringcount;
  544. u8 own;
  545. u8 tmp_one;
  546. u32 bufferaddress;
  547. struct rtl_stats stats = {
  548. .signal = 0,
  549. .noise = -98,
  550. .rate = 0,
  551. };
  552. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  553. /*RX NORMAL PKT */
  554. while (count--) {
  555. /*rx descriptor */
  556. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  557. index];
  558. /*rx pkt */
  559. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  560. index];
  561. struct sk_buff *new_skb = NULL;
  562. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  563. false, HW_DESC_OWN);
  564. /*wait data to be filled by hardware */
  565. if (own)
  566. break;
  567. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  568. &rx_status,
  569. (u8 *) pdesc, skb);
  570. if (stats.crc || stats.hwerror)
  571. goto done;
  572. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  573. if (unlikely(!new_skb)) {
  574. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  575. "can't alloc skb for rx\n");
  576. goto done;
  577. }
  578. pci_unmap_single(rtlpci->pdev,
  579. *((dma_addr_t *) skb->cb),
  580. rtlpci->rxbuffersize,
  581. PCI_DMA_FROMDEVICE);
  582. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  583. HW_DESC_RXPKT_LEN));
  584. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  585. /*
  586. * NOTICE This can not be use for mac80211,
  587. * this is done in mac80211 code,
  588. * if you done here sec DHCP will fail
  589. * skb_trim(skb, skb->len - 4);
  590. */
  591. _rtl_receive_one(hw, skb, rx_status);
  592. if (((rtlpriv->link_info.num_rx_inperiod +
  593. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  594. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  595. schedule_work(&rtlpriv->works.lps_leave_work);
  596. }
  597. dev_kfree_skb_any(skb);
  598. skb = new_skb;
  599. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  600. *((dma_addr_t *) skb->cb) =
  601. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  602. rtlpci->rxbuffersize,
  603. PCI_DMA_FROMDEVICE);
  604. done:
  605. bufferaddress = (*((dma_addr_t *)skb->cb));
  606. tmp_one = 1;
  607. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  608. HW_DESC_RXBUFF_ADDR,
  609. (u8 *)&bufferaddress);
  610. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  611. HW_DESC_RXPKT_LEN,
  612. (u8 *)&rtlpci->rxbuffersize);
  613. if (index == rtlpci->rxringcount - 1)
  614. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  615. HW_DESC_RXERO,
  616. &tmp_one);
  617. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  618. &tmp_one);
  619. index = (index + 1) % rtlpci->rxringcount;
  620. }
  621. rtlpci->rx_ring[rx_queue_idx].idx = index;
  622. }
  623. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  624. {
  625. struct ieee80211_hw *hw = dev_id;
  626. struct rtl_priv *rtlpriv = rtl_priv(hw);
  627. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  628. unsigned long flags;
  629. u32 inta = 0;
  630. u32 intb = 0;
  631. irqreturn_t ret = IRQ_HANDLED;
  632. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  633. /*read ISR: 4/8bytes */
  634. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  635. /*Shared IRQ or HW disappared */
  636. if (!inta || inta == 0xffff) {
  637. ret = IRQ_NONE;
  638. goto done;
  639. }
  640. /*<1> beacon related */
  641. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  642. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  643. "beacon ok interrupt!\n");
  644. }
  645. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  646. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  647. "beacon err interrupt!\n");
  648. }
  649. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  650. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  651. }
  652. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  653. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  654. "prepare beacon for interrupt!\n");
  655. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  656. }
  657. /*<3> Tx related */
  658. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  659. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  660. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  661. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  662. "Manage ok interrupt!\n");
  663. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  664. }
  665. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  666. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  667. "HIGH_QUEUE ok interrupt!\n");
  668. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  669. }
  670. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  671. rtlpriv->link_info.num_tx_inperiod++;
  672. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  673. "BK Tx OK interrupt!\n");
  674. _rtl_pci_tx_isr(hw, BK_QUEUE);
  675. }
  676. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  677. rtlpriv->link_info.num_tx_inperiod++;
  678. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  679. "BE TX OK interrupt!\n");
  680. _rtl_pci_tx_isr(hw, BE_QUEUE);
  681. }
  682. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  683. rtlpriv->link_info.num_tx_inperiod++;
  684. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  685. "VI TX OK interrupt!\n");
  686. _rtl_pci_tx_isr(hw, VI_QUEUE);
  687. }
  688. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  689. rtlpriv->link_info.num_tx_inperiod++;
  690. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  691. "Vo TX OK interrupt!\n");
  692. _rtl_pci_tx_isr(hw, VO_QUEUE);
  693. }
  694. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  695. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  696. rtlpriv->link_info.num_tx_inperiod++;
  697. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  698. "CMD TX OK interrupt!\n");
  699. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  700. }
  701. }
  702. /*<2> Rx related */
  703. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  704. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  705. _rtl_pci_rx_interrupt(hw);
  706. }
  707. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  708. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  709. "rx descriptor unavailable!\n");
  710. _rtl_pci_rx_interrupt(hw);
  711. }
  712. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  713. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  714. _rtl_pci_rx_interrupt(hw);
  715. }
  716. if (rtlpriv->rtlhal.earlymode_enable)
  717. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  718. done:
  719. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  720. return ret;
  721. }
  722. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  723. {
  724. _rtl_pci_tx_chk_waitq(hw);
  725. }
  726. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  727. {
  728. struct rtl_priv *rtlpriv = rtl_priv(hw);
  729. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  730. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  731. struct rtl8192_tx_ring *ring = NULL;
  732. struct ieee80211_hdr *hdr = NULL;
  733. struct ieee80211_tx_info *info = NULL;
  734. struct sk_buff *pskb = NULL;
  735. struct rtl_tx_desc *pdesc = NULL;
  736. struct rtl_tcb_desc tcb_desc;
  737. u8 temp_one = 1;
  738. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  739. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  740. pskb = __skb_dequeue(&ring->queue);
  741. if (pskb) {
  742. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  743. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  744. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  745. pskb->len, PCI_DMA_TODEVICE);
  746. kfree_skb(pskb);
  747. }
  748. /*NB: the beacon data buffer must be 32-bit aligned. */
  749. pskb = ieee80211_beacon_get(hw, mac->vif);
  750. if (pskb == NULL)
  751. return;
  752. hdr = rtl_get_hdr(pskb);
  753. info = IEEE80211_SKB_CB(pskb);
  754. pdesc = &ring->desc[0];
  755. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  756. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  757. __skb_queue_tail(&ring->queue, pskb);
  758. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  759. &temp_one);
  760. return;
  761. }
  762. static void rtl_lps_leave_work_callback(struct work_struct *work)
  763. {
  764. struct rtl_works *rtlworks =
  765. container_of(work, struct rtl_works, lps_leave_work);
  766. struct ieee80211_hw *hw = rtlworks->hw;
  767. rtl_lps_leave(hw);
  768. }
  769. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  770. {
  771. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  772. u8 i;
  773. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  774. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  775. /*
  776. *we just alloc 2 desc for beacon queue,
  777. *because we just need first desc in hw beacon.
  778. */
  779. rtlpci->txringcount[BEACON_QUEUE] = 2;
  780. /*
  781. *BE queue need more descriptor for performance
  782. *consideration or, No more tx desc will happen,
  783. *and may cause mac80211 mem leakage.
  784. */
  785. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  786. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  787. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  788. }
  789. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  790. struct pci_dev *pdev)
  791. {
  792. struct rtl_priv *rtlpriv = rtl_priv(hw);
  793. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  794. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  795. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  796. rtlpci->up_first_time = true;
  797. rtlpci->being_init_adapter = false;
  798. rtlhal->hw = hw;
  799. rtlpci->pdev = pdev;
  800. /*Tx/Rx related var */
  801. _rtl_pci_init_trx_var(hw);
  802. /*IBSS*/ mac->beacon_interval = 100;
  803. /*AMPDU*/
  804. mac->min_space_cfg = 0;
  805. mac->max_mss_density = 0;
  806. /*set sane AMPDU defaults */
  807. mac->current_ampdu_density = 7;
  808. mac->current_ampdu_factor = 3;
  809. /*QOS*/
  810. rtlpci->acm_method = eAcmWay2_SW;
  811. /*task */
  812. tasklet_init(&rtlpriv->works.irq_tasklet,
  813. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  814. (unsigned long)hw);
  815. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  816. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  817. (unsigned long)hw);
  818. INIT_WORK(&rtlpriv->works.lps_leave_work, rtl_lps_leave_work_callback);
  819. }
  820. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  821. unsigned int prio, unsigned int entries)
  822. {
  823. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  824. struct rtl_priv *rtlpriv = rtl_priv(hw);
  825. struct rtl_tx_desc *ring;
  826. dma_addr_t dma;
  827. u32 nextdescaddress;
  828. int i;
  829. ring = pci_alloc_consistent(rtlpci->pdev,
  830. sizeof(*ring) * entries, &dma);
  831. if (!ring || (unsigned long)ring & 0xFF) {
  832. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  833. "Cannot allocate TX ring (prio = %d)\n", prio);
  834. return -ENOMEM;
  835. }
  836. memset(ring, 0, sizeof(*ring) * entries);
  837. rtlpci->tx_ring[prio].desc = ring;
  838. rtlpci->tx_ring[prio].dma = dma;
  839. rtlpci->tx_ring[prio].idx = 0;
  840. rtlpci->tx_ring[prio].entries = entries;
  841. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  842. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  843. prio, ring);
  844. for (i = 0; i < entries; i++) {
  845. nextdescaddress = (u32) dma +
  846. ((i + 1) % entries) *
  847. sizeof(*ring);
  848. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  849. true, HW_DESC_TX_NEXTDESC_ADDR,
  850. (u8 *)&nextdescaddress);
  851. }
  852. return 0;
  853. }
  854. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  855. {
  856. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  857. struct rtl_priv *rtlpriv = rtl_priv(hw);
  858. struct rtl_rx_desc *entry = NULL;
  859. int i, rx_queue_idx;
  860. u8 tmp_one = 1;
  861. /*
  862. *rx_queue_idx 0:RX_MPDU_QUEUE
  863. *rx_queue_idx 1:RX_CMD_QUEUE
  864. */
  865. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  866. rx_queue_idx++) {
  867. rtlpci->rx_ring[rx_queue_idx].desc =
  868. pci_alloc_consistent(rtlpci->pdev,
  869. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  870. desc) * rtlpci->rxringcount,
  871. &rtlpci->rx_ring[rx_queue_idx].dma);
  872. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  873. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  874. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  875. "Cannot allocate RX ring\n");
  876. return -ENOMEM;
  877. }
  878. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  879. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  880. rtlpci->rxringcount);
  881. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  882. /* If amsdu_8k is disabled, set buffersize to 4096. This
  883. * change will reduce memory fragmentation.
  884. */
  885. if (rtlpci->rxbuffersize > 4096 &&
  886. rtlpriv->rtlhal.disable_amsdu_8k)
  887. rtlpci->rxbuffersize = 4096;
  888. for (i = 0; i < rtlpci->rxringcount; i++) {
  889. struct sk_buff *skb =
  890. dev_alloc_skb(rtlpci->rxbuffersize);
  891. u32 bufferaddress;
  892. if (!skb)
  893. return 0;
  894. kmemleak_not_leak(skb);
  895. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  896. /*skb->dev = dev; */
  897. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  898. /*
  899. *just set skb->cb to mapping addr
  900. *for pci_unmap_single use
  901. */
  902. *((dma_addr_t *) skb->cb) =
  903. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  904. rtlpci->rxbuffersize,
  905. PCI_DMA_FROMDEVICE);
  906. bufferaddress = (*((dma_addr_t *)skb->cb));
  907. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  908. HW_DESC_RXBUFF_ADDR,
  909. (u8 *)&bufferaddress);
  910. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  911. HW_DESC_RXPKT_LEN,
  912. (u8 *)&rtlpci->
  913. rxbuffersize);
  914. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  915. HW_DESC_RXOWN,
  916. &tmp_one);
  917. }
  918. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  919. HW_DESC_RXERO, &tmp_one);
  920. }
  921. return 0;
  922. }
  923. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  924. unsigned int prio)
  925. {
  926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  927. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  928. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  929. while (skb_queue_len(&ring->queue)) {
  930. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  931. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  932. pci_unmap_single(rtlpci->pdev,
  933. rtlpriv->cfg->
  934. ops->get_desc((u8 *) entry, true,
  935. HW_DESC_TXBUFF_ADDR),
  936. skb->len, PCI_DMA_TODEVICE);
  937. kfree_skb(skb);
  938. ring->idx = (ring->idx + 1) % ring->entries;
  939. }
  940. if (ring->desc) {
  941. pci_free_consistent(rtlpci->pdev,
  942. sizeof(*ring->desc) * ring->entries,
  943. ring->desc, ring->dma);
  944. ring->desc = NULL;
  945. }
  946. }
  947. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  948. {
  949. int i, rx_queue_idx;
  950. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  951. /*rx_queue_idx 1:RX_CMD_QUEUE */
  952. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  953. rx_queue_idx++) {
  954. for (i = 0; i < rtlpci->rxringcount; i++) {
  955. struct sk_buff *skb =
  956. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  957. if (!skb)
  958. continue;
  959. pci_unmap_single(rtlpci->pdev,
  960. *((dma_addr_t *) skb->cb),
  961. rtlpci->rxbuffersize,
  962. PCI_DMA_FROMDEVICE);
  963. kfree_skb(skb);
  964. }
  965. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  966. pci_free_consistent(rtlpci->pdev,
  967. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  968. desc) * rtlpci->rxringcount,
  969. rtlpci->rx_ring[rx_queue_idx].desc,
  970. rtlpci->rx_ring[rx_queue_idx].dma);
  971. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  972. }
  973. }
  974. }
  975. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  976. {
  977. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  978. int ret;
  979. int i;
  980. ret = _rtl_pci_init_rx_ring(hw);
  981. if (ret)
  982. return ret;
  983. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  984. ret = _rtl_pci_init_tx_ring(hw, i,
  985. rtlpci->txringcount[i]);
  986. if (ret)
  987. goto err_free_rings;
  988. }
  989. return 0;
  990. err_free_rings:
  991. _rtl_pci_free_rx_ring(rtlpci);
  992. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  993. if (rtlpci->tx_ring[i].desc)
  994. _rtl_pci_free_tx_ring(hw, i);
  995. return 1;
  996. }
  997. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  998. {
  999. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1000. u32 i;
  1001. /*free rx rings */
  1002. _rtl_pci_free_rx_ring(rtlpci);
  1003. /*free tx rings */
  1004. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1005. _rtl_pci_free_tx_ring(hw, i);
  1006. return 0;
  1007. }
  1008. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1009. {
  1010. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1011. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1012. int i, rx_queue_idx;
  1013. unsigned long flags;
  1014. u8 tmp_one = 1;
  1015. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1016. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1017. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1018. rx_queue_idx++) {
  1019. /*
  1020. *force the rx_ring[RX_MPDU_QUEUE/
  1021. *RX_CMD_QUEUE].idx to the first one
  1022. */
  1023. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1024. struct rtl_rx_desc *entry = NULL;
  1025. for (i = 0; i < rtlpci->rxringcount; i++) {
  1026. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1027. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1028. false,
  1029. HW_DESC_RXOWN,
  1030. &tmp_one);
  1031. }
  1032. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1033. }
  1034. }
  1035. /*
  1036. *after reset, release previous pending packet,
  1037. *and force the tx idx to the first one
  1038. */
  1039. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1040. if (rtlpci->tx_ring[i].desc) {
  1041. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1042. while (skb_queue_len(&ring->queue)) {
  1043. struct rtl_tx_desc *entry;
  1044. struct sk_buff *skb;
  1045. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1046. flags);
  1047. entry = &ring->desc[ring->idx];
  1048. skb = __skb_dequeue(&ring->queue);
  1049. pci_unmap_single(rtlpci->pdev,
  1050. rtlpriv->cfg->ops->
  1051. get_desc((u8 *)
  1052. entry,
  1053. true,
  1054. HW_DESC_TXBUFF_ADDR),
  1055. skb->len, PCI_DMA_TODEVICE);
  1056. ring->idx = (ring->idx + 1) % ring->entries;
  1057. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1058. flags);
  1059. kfree_skb(skb);
  1060. }
  1061. ring->idx = 0;
  1062. }
  1063. }
  1064. return 0;
  1065. }
  1066. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1067. struct ieee80211_sta *sta,
  1068. struct sk_buff *skb)
  1069. {
  1070. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1071. struct rtl_sta_info *sta_entry = NULL;
  1072. u8 tid = rtl_get_tid(skb);
  1073. __le16 fc = rtl_get_fc(skb);
  1074. if (!sta)
  1075. return false;
  1076. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1077. if (!rtlpriv->rtlhal.earlymode_enable)
  1078. return false;
  1079. if (ieee80211_is_nullfunc(fc))
  1080. return false;
  1081. if (ieee80211_is_qos_nullfunc(fc))
  1082. return false;
  1083. if (ieee80211_is_pspoll(fc))
  1084. return false;
  1085. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1086. return false;
  1087. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1088. return false;
  1089. if (tid > 7)
  1090. return false;
  1091. /* maybe every tid should be checked */
  1092. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1093. return false;
  1094. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1095. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1096. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1097. return true;
  1098. }
  1099. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1100. struct ieee80211_sta *sta,
  1101. struct sk_buff *skb,
  1102. struct rtl_tcb_desc *ptcb_desc)
  1103. {
  1104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1105. struct rtl_sta_info *sta_entry = NULL;
  1106. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1107. struct rtl8192_tx_ring *ring;
  1108. struct rtl_tx_desc *pdesc;
  1109. u8 idx;
  1110. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1111. unsigned long flags;
  1112. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1113. __le16 fc = rtl_get_fc(skb);
  1114. u8 *pda_addr = hdr->addr1;
  1115. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1116. /*ssn */
  1117. u8 tid = 0;
  1118. u16 seq_number = 0;
  1119. u8 own;
  1120. u8 temp_one = 1;
  1121. if (ieee80211_is_mgmt(fc))
  1122. rtl_tx_mgmt_proc(hw, skb);
  1123. if (rtlpriv->psc.sw_ps_enabled) {
  1124. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1125. !ieee80211_has_pm(fc))
  1126. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1127. }
  1128. rtl_action_proc(hw, skb, true);
  1129. if (is_multicast_ether_addr(pda_addr))
  1130. rtlpriv->stats.txbytesmulticast += skb->len;
  1131. else if (is_broadcast_ether_addr(pda_addr))
  1132. rtlpriv->stats.txbytesbroadcast += skb->len;
  1133. else
  1134. rtlpriv->stats.txbytesunicast += skb->len;
  1135. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1136. ring = &rtlpci->tx_ring[hw_queue];
  1137. if (hw_queue != BEACON_QUEUE)
  1138. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1139. ring->entries;
  1140. else
  1141. idx = 0;
  1142. pdesc = &ring->desc[idx];
  1143. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1144. true, HW_DESC_OWN);
  1145. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1146. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1147. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1148. hw_queue, ring->idx, idx,
  1149. skb_queue_len(&ring->queue));
  1150. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1151. return skb->len;
  1152. }
  1153. if (ieee80211_is_data_qos(fc)) {
  1154. tid = rtl_get_tid(skb);
  1155. if (sta) {
  1156. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1157. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1158. IEEE80211_SCTL_SEQ) >> 4;
  1159. seq_number += 1;
  1160. if (!ieee80211_has_morefrags(hdr->frame_control))
  1161. sta_entry->tids[tid].seq_number = seq_number;
  1162. }
  1163. }
  1164. if (ieee80211_is_data(fc))
  1165. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1166. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1167. info, sta, skb, hw_queue, ptcb_desc);
  1168. __skb_queue_tail(&ring->queue, skb);
  1169. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1170. HW_DESC_OWN, &temp_one);
  1171. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1172. hw_queue != BEACON_QUEUE) {
  1173. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1174. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1175. hw_queue, ring->idx, idx,
  1176. skb_queue_len(&ring->queue));
  1177. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1178. }
  1179. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1180. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1181. return 0;
  1182. }
  1183. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1184. {
  1185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1187. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1188. u16 i = 0;
  1189. int queue_id;
  1190. struct rtl8192_tx_ring *ring;
  1191. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1192. u32 queue_len;
  1193. ring = &pcipriv->dev.tx_ring[queue_id];
  1194. queue_len = skb_queue_len(&ring->queue);
  1195. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1196. queue_id == TXCMD_QUEUE) {
  1197. queue_id--;
  1198. continue;
  1199. } else {
  1200. msleep(20);
  1201. i++;
  1202. }
  1203. /* we just wait 1s for all queues */
  1204. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1205. is_hal_stop(rtlhal) || i >= 200)
  1206. return;
  1207. }
  1208. }
  1209. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1210. {
  1211. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1212. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1213. _rtl_pci_deinit_trx_ring(hw);
  1214. synchronize_irq(rtlpci->pdev->irq);
  1215. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1216. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1217. flush_workqueue(rtlpriv->works.rtl_wq);
  1218. destroy_workqueue(rtlpriv->works.rtl_wq);
  1219. }
  1220. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1221. {
  1222. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1223. int err;
  1224. _rtl_pci_init_struct(hw, pdev);
  1225. err = _rtl_pci_init_trx_ring(hw);
  1226. if (err) {
  1227. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1228. "tx ring initialization failed\n");
  1229. return err;
  1230. }
  1231. return 0;
  1232. }
  1233. static int rtl_pci_start(struct ieee80211_hw *hw)
  1234. {
  1235. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1236. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1237. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1238. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1239. int err;
  1240. rtl_pci_reset_trx_ring(hw);
  1241. rtlpci->driver_is_goingto_unload = false;
  1242. err = rtlpriv->cfg->ops->hw_init(hw);
  1243. if (err) {
  1244. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1245. "Failed to config hardware!\n");
  1246. return err;
  1247. }
  1248. rtlpriv->cfg->ops->enable_interrupt(hw);
  1249. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1250. rtl_init_rx_config(hw);
  1251. /*should be after adapter start and interrupt enable. */
  1252. set_hal_start(rtlhal);
  1253. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1254. rtlpci->up_first_time = false;
  1255. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1256. return 0;
  1257. }
  1258. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1259. {
  1260. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1261. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1262. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1263. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1264. unsigned long flags;
  1265. u8 RFInProgressTimeOut = 0;
  1266. /*
  1267. *should be before disable interrupt&adapter
  1268. *and will do it immediately.
  1269. */
  1270. set_hal_stop(rtlhal);
  1271. rtlpriv->cfg->ops->disable_interrupt(hw);
  1272. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1273. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1274. while (ppsc->rfchange_inprogress) {
  1275. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1276. if (RFInProgressTimeOut > 100) {
  1277. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1278. break;
  1279. }
  1280. mdelay(1);
  1281. RFInProgressTimeOut++;
  1282. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1283. }
  1284. ppsc->rfchange_inprogress = true;
  1285. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1286. rtlpci->driver_is_goingto_unload = true;
  1287. rtlpriv->cfg->ops->hw_disable(hw);
  1288. /* some things are not needed if firmware not available */
  1289. if (!rtlpriv->max_fw_size)
  1290. return;
  1291. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1292. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1293. ppsc->rfchange_inprogress = false;
  1294. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1295. rtl_pci_enable_aspm(hw);
  1296. }
  1297. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1298. struct ieee80211_hw *hw)
  1299. {
  1300. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1301. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1302. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1303. struct pci_dev *bridge_pdev = pdev->bus->self;
  1304. u16 venderid;
  1305. u16 deviceid;
  1306. u8 revisionid;
  1307. u16 irqline;
  1308. u8 tmp;
  1309. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1310. venderid = pdev->vendor;
  1311. deviceid = pdev->device;
  1312. pci_read_config_byte(pdev, 0x8, &revisionid);
  1313. pci_read_config_word(pdev, 0x3C, &irqline);
  1314. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1315. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1316. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1317. * the correct driver is r8192e_pci, thus this routine should
  1318. * return false.
  1319. */
  1320. if (deviceid == RTL_PCI_8192SE_DID &&
  1321. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1322. return false;
  1323. if (deviceid == RTL_PCI_8192_DID ||
  1324. deviceid == RTL_PCI_0044_DID ||
  1325. deviceid == RTL_PCI_0047_DID ||
  1326. deviceid == RTL_PCI_8192SE_DID ||
  1327. deviceid == RTL_PCI_8174_DID ||
  1328. deviceid == RTL_PCI_8173_DID ||
  1329. deviceid == RTL_PCI_8172_DID ||
  1330. deviceid == RTL_PCI_8171_DID) {
  1331. switch (revisionid) {
  1332. case RTL_PCI_REVISION_ID_8192PCIE:
  1333. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1334. "8192 PCI-E is found - vid/did=%x/%x\n",
  1335. venderid, deviceid);
  1336. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1337. return false;
  1338. case RTL_PCI_REVISION_ID_8192SE:
  1339. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1340. "8192SE is found - vid/did=%x/%x\n",
  1341. venderid, deviceid);
  1342. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1343. break;
  1344. default:
  1345. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1346. "Err: Unknown device - vid/did=%x/%x\n",
  1347. venderid, deviceid);
  1348. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1349. break;
  1350. }
  1351. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1352. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1353. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1354. "8723AE PCI-E is found - "
  1355. "vid/did=%x/%x\n", venderid, deviceid);
  1356. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1357. deviceid == RTL_PCI_8192CE_DID ||
  1358. deviceid == RTL_PCI_8191CE_DID ||
  1359. deviceid == RTL_PCI_8188CE_DID) {
  1360. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1361. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1362. "8192C PCI-E is found - vid/did=%x/%x\n",
  1363. venderid, deviceid);
  1364. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1365. deviceid == RTL_PCI_8192DE_DID2) {
  1366. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1368. "8192D PCI-E is found - vid/did=%x/%x\n",
  1369. venderid, deviceid);
  1370. } else {
  1371. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1372. "Err: Unknown device - vid/did=%x/%x\n",
  1373. venderid, deviceid);
  1374. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1375. }
  1376. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1377. if (revisionid == 0 || revisionid == 1) {
  1378. if (revisionid == 0) {
  1379. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1380. "Find 92DE MAC0\n");
  1381. rtlhal->interfaceindex = 0;
  1382. } else if (revisionid == 1) {
  1383. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1384. "Find 92DE MAC1\n");
  1385. rtlhal->interfaceindex = 1;
  1386. }
  1387. } else {
  1388. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1389. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1390. venderid, deviceid, revisionid);
  1391. rtlhal->interfaceindex = 0;
  1392. }
  1393. }
  1394. /*find bus info */
  1395. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1396. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1397. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1398. if (bridge_pdev) {
  1399. /*find bridge info if available */
  1400. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1401. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1402. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1403. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1404. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1405. "Pci Bridge Vendor is found index: %d\n",
  1406. tmp);
  1407. break;
  1408. }
  1409. }
  1410. }
  1411. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1412. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1413. pcipriv->ndis_adapter.pcibridge_busnum =
  1414. bridge_pdev->bus->number;
  1415. pcipriv->ndis_adapter.pcibridge_devnum =
  1416. PCI_SLOT(bridge_pdev->devfn);
  1417. pcipriv->ndis_adapter.pcibridge_funcnum =
  1418. PCI_FUNC(bridge_pdev->devfn);
  1419. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1420. pci_pcie_cap(bridge_pdev);
  1421. pcipriv->ndis_adapter.num4bytes =
  1422. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1423. rtl_pci_get_linkcontrol_field(hw);
  1424. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1425. PCI_BRIDGE_VENDOR_AMD) {
  1426. pcipriv->ndis_adapter.amd_l1_patch =
  1427. rtl_pci_get_amd_l1_patch(hw);
  1428. }
  1429. }
  1430. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1431. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1432. pcipriv->ndis_adapter.busnumber,
  1433. pcipriv->ndis_adapter.devnumber,
  1434. pcipriv->ndis_adapter.funcnumber,
  1435. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1436. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1437. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1438. pcipriv->ndis_adapter.pcibridge_busnum,
  1439. pcipriv->ndis_adapter.pcibridge_devnum,
  1440. pcipriv->ndis_adapter.pcibridge_funcnum,
  1441. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1442. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1443. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1444. pcipriv->ndis_adapter.amd_l1_patch);
  1445. rtl_pci_parse_configuration(pdev, hw);
  1446. return true;
  1447. }
  1448. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1449. const struct pci_device_id *id)
  1450. {
  1451. struct ieee80211_hw *hw = NULL;
  1452. struct rtl_priv *rtlpriv = NULL;
  1453. struct rtl_pci_priv *pcipriv = NULL;
  1454. struct rtl_pci *rtlpci;
  1455. unsigned long pmem_start, pmem_len, pmem_flags;
  1456. int err;
  1457. err = pci_enable_device(pdev);
  1458. if (err) {
  1459. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1460. pci_name(pdev));
  1461. return err;
  1462. }
  1463. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1464. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1465. RT_ASSERT(false,
  1466. "Unable to obtain 32bit DMA for consistent allocations\n");
  1467. err = -ENOMEM;
  1468. goto fail1;
  1469. }
  1470. }
  1471. pci_set_master(pdev);
  1472. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1473. sizeof(struct rtl_priv), &rtl_ops);
  1474. if (!hw) {
  1475. RT_ASSERT(false,
  1476. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1477. err = -ENOMEM;
  1478. goto fail1;
  1479. }
  1480. SET_IEEE80211_DEV(hw, &pdev->dev);
  1481. pci_set_drvdata(pdev, hw);
  1482. rtlpriv = hw->priv;
  1483. pcipriv = (void *)rtlpriv->priv;
  1484. pcipriv->dev.pdev = pdev;
  1485. init_completion(&rtlpriv->firmware_loading_complete);
  1486. /* init cfg & intf_ops */
  1487. rtlpriv->rtlhal.interface = INTF_PCI;
  1488. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1489. rtlpriv->intf_ops = &rtl_pci_ops;
  1490. /*
  1491. *init dbgp flags before all
  1492. *other functions, because we will
  1493. *use it in other funtions like
  1494. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1495. *you can not use these macro
  1496. *before this
  1497. */
  1498. rtl_dbgp_flag_init(hw);
  1499. /* MEM map */
  1500. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1501. if (err) {
  1502. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1503. goto fail1;
  1504. }
  1505. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1506. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1507. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1508. /*shared mem start */
  1509. rtlpriv->io.pci_mem_start =
  1510. (unsigned long)pci_iomap(pdev,
  1511. rtlpriv->cfg->bar_id, pmem_len);
  1512. if (rtlpriv->io.pci_mem_start == 0) {
  1513. RT_ASSERT(false, "Can't map PCI mem\n");
  1514. err = -ENOMEM;
  1515. goto fail2;
  1516. }
  1517. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1518. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1519. pmem_start, pmem_len, pmem_flags,
  1520. rtlpriv->io.pci_mem_start);
  1521. /* Disable Clk Request */
  1522. pci_write_config_byte(pdev, 0x81, 0);
  1523. /* leave D3 mode */
  1524. pci_write_config_byte(pdev, 0x44, 0);
  1525. pci_write_config_byte(pdev, 0x04, 0x06);
  1526. pci_write_config_byte(pdev, 0x04, 0x07);
  1527. /* find adapter */
  1528. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1529. err = -ENODEV;
  1530. goto fail3;
  1531. }
  1532. /* Init IO handler */
  1533. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1534. /*like read eeprom and so on */
  1535. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1536. /*aspm */
  1537. rtl_pci_init_aspm(hw);
  1538. /* Init mac80211 sw */
  1539. err = rtl_init_core(hw);
  1540. if (err) {
  1541. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1542. "Can't allocate sw for mac80211\n");
  1543. goto fail3;
  1544. }
  1545. /* Init PCI sw */
  1546. err = rtl_pci_init(hw, pdev);
  1547. if (err) {
  1548. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1549. goto fail3;
  1550. }
  1551. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1552. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1553. err = -ENODEV;
  1554. goto fail3;
  1555. }
  1556. rtlpriv->cfg->ops->init_sw_leds(hw);
  1557. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1558. if (err) {
  1559. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1560. "failed to create sysfs device attributes\n");
  1561. goto fail3;
  1562. }
  1563. rtlpci = rtl_pcidev(pcipriv);
  1564. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1565. IRQF_SHARED, KBUILD_MODNAME, hw);
  1566. if (err) {
  1567. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1568. "%s: failed to register IRQ handler\n",
  1569. wiphy_name(hw->wiphy));
  1570. goto fail3;
  1571. }
  1572. rtlpci->irq_alloc = 1;
  1573. return 0;
  1574. fail3:
  1575. rtl_deinit_core(hw);
  1576. _rtl_pci_io_handler_release(hw);
  1577. if (rtlpriv->io.pci_mem_start != 0)
  1578. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1579. fail2:
  1580. pci_release_regions(pdev);
  1581. complete(&rtlpriv->firmware_loading_complete);
  1582. fail1:
  1583. if (hw)
  1584. ieee80211_free_hw(hw);
  1585. pci_set_drvdata(pdev, NULL);
  1586. pci_disable_device(pdev);
  1587. return err;
  1588. }
  1589. EXPORT_SYMBOL(rtl_pci_probe);
  1590. void rtl_pci_disconnect(struct pci_dev *pdev)
  1591. {
  1592. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1593. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1594. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1595. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1596. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1597. /* just in case driver is removed before firmware callback */
  1598. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1599. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1600. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1601. /*ieee80211_unregister_hw will call ops_stop */
  1602. if (rtlmac->mac80211_registered == 1) {
  1603. ieee80211_unregister_hw(hw);
  1604. rtlmac->mac80211_registered = 0;
  1605. } else {
  1606. rtl_deinit_deferred_work(hw);
  1607. rtlpriv->intf_ops->adapter_stop(hw);
  1608. }
  1609. rtlpriv->cfg->ops->disable_interrupt(hw);
  1610. /*deinit rfkill */
  1611. rtl_deinit_rfkill(hw);
  1612. rtl_pci_deinit(hw);
  1613. rtl_deinit_core(hw);
  1614. _rtl_pci_io_handler_release(hw);
  1615. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1616. if (rtlpci->irq_alloc) {
  1617. free_irq(rtlpci->pdev->irq, hw);
  1618. rtlpci->irq_alloc = 0;
  1619. }
  1620. if (rtlpriv->io.pci_mem_start != 0) {
  1621. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1622. pci_release_regions(pdev);
  1623. }
  1624. pci_disable_device(pdev);
  1625. rtl_pci_disable_aspm(hw);
  1626. pci_set_drvdata(pdev, NULL);
  1627. ieee80211_free_hw(hw);
  1628. }
  1629. EXPORT_SYMBOL(rtl_pci_disconnect);
  1630. /***************************************
  1631. kernel pci power state define:
  1632. PCI_D0 ((pci_power_t __force) 0)
  1633. PCI_D1 ((pci_power_t __force) 1)
  1634. PCI_D2 ((pci_power_t __force) 2)
  1635. PCI_D3hot ((pci_power_t __force) 3)
  1636. PCI_D3cold ((pci_power_t __force) 4)
  1637. PCI_UNKNOWN ((pci_power_t __force) 5)
  1638. This function is called when system
  1639. goes into suspend state mac80211 will
  1640. call rtl_mac_stop() from the mac80211
  1641. suspend function first, So there is
  1642. no need to call hw_disable here.
  1643. ****************************************/
  1644. int rtl_pci_suspend(struct device *dev)
  1645. {
  1646. struct pci_dev *pdev = to_pci_dev(dev);
  1647. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1648. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1649. rtlpriv->cfg->ops->hw_suspend(hw);
  1650. rtl_deinit_rfkill(hw);
  1651. return 0;
  1652. }
  1653. EXPORT_SYMBOL(rtl_pci_suspend);
  1654. int rtl_pci_resume(struct device *dev)
  1655. {
  1656. struct pci_dev *pdev = to_pci_dev(dev);
  1657. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1658. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1659. rtlpriv->cfg->ops->hw_resume(hw);
  1660. rtl_init_rfkill(hw);
  1661. return 0;
  1662. }
  1663. EXPORT_SYMBOL(rtl_pci_resume);
  1664. struct rtl_intf_ops rtl_pci_ops = {
  1665. .read_efuse_byte = read_efuse_byte,
  1666. .adapter_start = rtl_pci_start,
  1667. .adapter_stop = rtl_pci_stop,
  1668. .adapter_tx = rtl_pci_tx,
  1669. .flush = rtl_pci_flush,
  1670. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1671. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1672. .disable_aspm = rtl_pci_disable_aspm,
  1673. .enable_aspm = rtl_pci_enable_aspm,
  1674. };