ath9k.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "hw.h"
  24. #include "rc.h"
  25. #include "debug.h"
  26. struct ath_node;
  27. /* Macro to expand scalars to 64-bit objects */
  28. #define ito64(x) (sizeof(x) == 8) ? \
  29. (((unsigned long long int)(x)) & (0xff)) : \
  30. (sizeof(x) == 16) ? \
  31. (((unsigned long long int)(x)) & 0xffff) : \
  32. ((sizeof(x) == 32) ? \
  33. (((unsigned long long int)(x)) & 0xffffffff) : \
  34. (unsigned long long int)(x))
  35. /* increment with wrap-around */
  36. #define INCR(_l, _sz) do { \
  37. (_l)++; \
  38. (_l) &= ((_sz) - 1); \
  39. } while (0)
  40. /* decrement with wrap-around */
  41. #define DECR(_l, _sz) do { \
  42. (_l)--; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  46. #define ASSERT(exp) BUG_ON(!(exp))
  47. #define TSF_TO_TU(_h,_l) \
  48. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  49. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  50. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  51. struct ath_config {
  52. u32 ath_aggr_prot;
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. u8 swBeaconProcess;
  56. };
  57. /*************************/
  58. /* Descriptor Management */
  59. /*************************/
  60. #define ATH_TXBUF_RESET(_bf) do { \
  61. (_bf)->bf_status = 0; \
  62. (_bf)->bf_lastbf = NULL; \
  63. (_bf)->bf_next = NULL; \
  64. memset(&((_bf)->bf_state), 0, \
  65. sizeof(struct ath_buf_state)); \
  66. } while (0)
  67. /**
  68. * enum buffer_type - Buffer type flags
  69. *
  70. * @BUF_HT: Send this buffer using HT capabilities
  71. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  72. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  73. * (used in aggregation scheduling)
  74. * @BUF_RETRY: Indicates whether the buffer is retried
  75. * @BUF_XRETRY: To denote excessive retries of the buffer
  76. */
  77. enum buffer_type {
  78. BUF_HT = BIT(1),
  79. BUF_AMPDU = BIT(2),
  80. BUF_AGGR = BIT(3),
  81. BUF_RETRY = BIT(4),
  82. BUF_XRETRY = BIT(5),
  83. };
  84. struct ath_buf_state {
  85. int bfs_nframes;
  86. u16 bfs_al;
  87. u16 bfs_frmlen;
  88. int bfs_seqno;
  89. int bfs_tidno;
  90. int bfs_retries;
  91. u32 bf_type;
  92. u32 bfs_keyix;
  93. enum ath9k_key_type bfs_keytype;
  94. };
  95. #define bf_nframes bf_state.bfs_nframes
  96. #define bf_al bf_state.bfs_al
  97. #define bf_frmlen bf_state.bfs_frmlen
  98. #define bf_retries bf_state.bfs_retries
  99. #define bf_seqno bf_state.bfs_seqno
  100. #define bf_tidno bf_state.bfs_tidno
  101. #define bf_keyix bf_state.bfs_keyix
  102. #define bf_keytype bf_state.bfs_keytype
  103. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  104. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  105. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  106. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  107. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  108. struct ath_buf {
  109. struct list_head list;
  110. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  111. an aggregate) */
  112. struct ath_buf *bf_next; /* next subframe in the aggregate */
  113. void *bf_mpdu; /* enclosing frame structure */
  114. struct ath_desc *bf_desc; /* virtual addr of desc */
  115. dma_addr_t bf_daddr; /* physical addr of desc */
  116. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  117. u32 bf_status;
  118. u16 bf_flags;
  119. struct ath_buf_state bf_state;
  120. dma_addr_t bf_dmacontext;
  121. };
  122. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  123. #define ATH_BUFSTATUS_STALE 0x00000002
  124. struct ath_descdma {
  125. const char *dd_name;
  126. struct ath_desc *dd_desc;
  127. dma_addr_t dd_desc_paddr;
  128. u32 dd_desc_len;
  129. struct ath_buf *dd_bufptr;
  130. dma_addr_t dd_dmacontext;
  131. };
  132. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  133. struct list_head *head, const char *name,
  134. int nbuf, int ndesc);
  135. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  136. struct list_head *head);
  137. /***********/
  138. /* RX / TX */
  139. /***********/
  140. #define ATH_MAX_ANTENNA 3
  141. #define ATH_RXBUF 512
  142. #define WME_NUM_TID 16
  143. #define ATH_TXBUF 512
  144. #define ATH_TXMAXTRY 13
  145. #define ATH_11N_TXMAXTRY 10
  146. #define ATH_MGT_TXMAXTRY 4
  147. #define WME_BA_BMP_SIZE 64
  148. #define WME_MAX_BA WME_BA_BMP_SIZE
  149. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  150. #define TID_TO_WME_AC(_tid) \
  151. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  152. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  153. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  154. WME_AC_VO)
  155. #define WME_AC_BE 0
  156. #define WME_AC_BK 1
  157. #define WME_AC_VI 2
  158. #define WME_AC_VO 3
  159. #define WME_NUM_AC 4
  160. #define ADDBA_EXCHANGE_ATTEMPTS 10
  161. #define ATH_AGGR_DELIM_SZ 4
  162. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  163. /* number of delimiters for encryption padding */
  164. #define ATH_AGGR_ENCRYPTDELIM 10
  165. /* minimum h/w qdepth to be sustained to maximize aggregation */
  166. #define ATH_AGGR_MIN_QDEPTH 2
  167. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  168. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  169. #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
  170. #define IEEE80211_SEQ_SEQ_SHIFT 4
  171. #define IEEE80211_SEQ_MAX 4096
  172. #define IEEE80211_MIN_AMPDU_BUF 0x8
  173. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  174. #define IEEE80211_WEP_IVLEN 3
  175. #define IEEE80211_WEP_KIDLEN 1
  176. #define IEEE80211_WEP_CRCLEN 4
  177. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  178. (IEEE80211_WEP_IVLEN + \
  179. IEEE80211_WEP_KIDLEN + \
  180. IEEE80211_WEP_CRCLEN))
  181. /* return whether a bit at index _n in bitmap _bm is set
  182. * _sz is the size of the bitmap */
  183. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  184. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  185. /* return block-ack bitmap index given sequence and starting sequence */
  186. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  187. /* returns delimiter padding required given the packet length */
  188. #define ATH_AGGR_GET_NDELIM(_len) \
  189. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  190. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  191. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  192. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  193. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  194. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  195. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  196. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  197. enum ATH_AGGR_STATUS {
  198. ATH_AGGR_DONE,
  199. ATH_AGGR_BAW_CLOSED,
  200. ATH_AGGR_LIMITED,
  201. };
  202. struct ath_txq {
  203. u32 axq_qnum;
  204. u32 *axq_link;
  205. struct list_head axq_q;
  206. spinlock_t axq_lock;
  207. u32 axq_depth;
  208. u8 axq_aggr_depth;
  209. u32 axq_totalqueued;
  210. bool stopped;
  211. struct ath_buf *axq_linkbuf;
  212. /* first desc of the last descriptor that contains CTS */
  213. struct ath_desc *axq_lastdsWithCTS;
  214. /* final desc of the gating desc that determines whether
  215. lastdsWithCTS has been DMA'ed or not */
  216. struct ath_desc *axq_gatingds;
  217. struct list_head axq_acq;
  218. };
  219. #define AGGR_CLEANUP BIT(1)
  220. #define AGGR_ADDBA_COMPLETE BIT(2)
  221. #define AGGR_ADDBA_PROGRESS BIT(3)
  222. struct ath_atx_tid {
  223. struct list_head list;
  224. struct list_head buf_q;
  225. struct ath_node *an;
  226. struct ath_atx_ac *ac;
  227. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
  228. u16 seq_start;
  229. u16 seq_next;
  230. u16 baw_size;
  231. int tidno;
  232. int baw_head; /* first un-acked tx buffer */
  233. int baw_tail; /* next unused tx buffer slot */
  234. int sched;
  235. int paused;
  236. u8 state;
  237. int addba_exchangeattempts;
  238. };
  239. struct ath_atx_ac {
  240. int sched;
  241. int qnum;
  242. struct list_head list;
  243. struct list_head tid_q;
  244. };
  245. struct ath_tx_control {
  246. struct ath_txq *txq;
  247. int if_id;
  248. enum ath9k_internal_frame_type frame_type;
  249. };
  250. #define ATH_TX_ERROR 0x01
  251. #define ATH_TX_XRETRY 0x02
  252. #define ATH_TX_BAR 0x04
  253. /* All RSSI values are noise floor adjusted */
  254. struct ath_tx_stat {
  255. int rssi;
  256. int rssictl[ATH_MAX_ANTENNA];
  257. int rssiextn[ATH_MAX_ANTENNA];
  258. int rateieee;
  259. int rateKbps;
  260. int ratecode;
  261. int flags;
  262. u32 airtime; /* time on air per final tx rate */
  263. };
  264. struct aggr_rifs_param {
  265. int param_max_frames;
  266. int param_max_len;
  267. int param_rl;
  268. int param_al;
  269. struct ath_rc_series *param_rcs;
  270. };
  271. struct ath_node {
  272. struct ath_softc *an_sc;
  273. struct ath_atx_tid tid[WME_NUM_TID];
  274. struct ath_atx_ac ac[WME_NUM_AC];
  275. u16 maxampdu;
  276. u8 mpdudensity;
  277. };
  278. struct ath_tx {
  279. u16 seq_no;
  280. u32 txqsetup;
  281. int hwq_map[ATH9K_WME_AC_VO+1];
  282. spinlock_t txbuflock;
  283. struct list_head txbuf;
  284. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  285. struct ath_descdma txdma;
  286. };
  287. struct ath_rx {
  288. u8 defant;
  289. u8 rxotherant;
  290. u32 *rxlink;
  291. int bufsize;
  292. unsigned int rxfilter;
  293. spinlock_t rxflushlock;
  294. spinlock_t rxbuflock;
  295. struct list_head rxbuf;
  296. struct ath_descdma rxdma;
  297. };
  298. int ath_startrecv(struct ath_softc *sc);
  299. bool ath_stoprecv(struct ath_softc *sc);
  300. void ath_flushrecv(struct ath_softc *sc);
  301. u32 ath_calcrxfilter(struct ath_softc *sc);
  302. int ath_rx_init(struct ath_softc *sc, int nbufs);
  303. void ath_rx_cleanup(struct ath_softc *sc);
  304. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  305. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  306. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  307. int ath_tx_setup(struct ath_softc *sc, int haltype);
  308. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  309. void ath_draintxq(struct ath_softc *sc,
  310. struct ath_txq *txq, bool retry_tx);
  311. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  312. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  313. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  314. int ath_tx_init(struct ath_softc *sc, int nbufs);
  315. int ath_tx_cleanup(struct ath_softc *sc);
  316. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  317. int ath_txq_update(struct ath_softc *sc, int qnum,
  318. struct ath9k_tx_queue_info *q);
  319. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  320. struct ath_tx_control *txctl);
  321. void ath_tx_tasklet(struct ath_softc *sc);
  322. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  323. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  324. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  325. u16 tid, u16 *ssn);
  326. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  327. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  328. /********/
  329. /* VIFs */
  330. /********/
  331. struct ath_vif {
  332. int av_bslot;
  333. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  334. enum nl80211_iftype av_opmode;
  335. struct ath_buf *av_bcbuf;
  336. struct ath_tx_control av_btxctl;
  337. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  338. };
  339. /*******************/
  340. /* Beacon Handling */
  341. /*******************/
  342. /*
  343. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  344. * number of BSSIDs) if a given beacon does not go out even after waiting this
  345. * number of beacon intervals, the game's up.
  346. */
  347. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  348. #define ATH_BCBUF 4
  349. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  350. #define ATH_DEFAULT_BMISS_LIMIT 10
  351. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  352. struct ath_beacon_config {
  353. u16 beacon_interval;
  354. u16 listen_interval;
  355. u16 dtim_period;
  356. u16 bmiss_timeout;
  357. u8 dtim_count;
  358. };
  359. struct ath_beacon {
  360. enum {
  361. OK, /* no change needed */
  362. UPDATE, /* update pending */
  363. COMMIT /* beacon sent, commit change */
  364. } updateslot; /* slot time update fsm */
  365. u32 beaconq;
  366. u32 bmisscnt;
  367. u32 ast_be_xmit;
  368. u64 bc_tstamp;
  369. struct ieee80211_vif *bslot[ATH_BCBUF];
  370. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  371. int slottime;
  372. int slotupdate;
  373. struct ath9k_tx_queue_info beacon_qi;
  374. struct ath_descdma bdma;
  375. struct ath_txq *cabq;
  376. struct list_head bbuf;
  377. };
  378. void ath_beacon_tasklet(unsigned long data);
  379. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  380. int ath_beaconq_setup(struct ath_hw *ah);
  381. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  382. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  383. /*******/
  384. /* ANI */
  385. /*******/
  386. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  387. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  388. #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
  389. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  390. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  391. struct ath_ani {
  392. bool caldone;
  393. int16_t noise_floor;
  394. unsigned int longcal_timer;
  395. unsigned int shortcal_timer;
  396. unsigned int resetcal_timer;
  397. unsigned int checkani_timer;
  398. struct timer_list timer;
  399. };
  400. /********************/
  401. /* LED Control */
  402. /********************/
  403. #define ATH_LED_PIN 1
  404. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  405. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  406. enum ath_led_type {
  407. ATH_LED_RADIO,
  408. ATH_LED_ASSOC,
  409. ATH_LED_TX,
  410. ATH_LED_RX
  411. };
  412. struct ath_led {
  413. struct ath_softc *sc;
  414. struct led_classdev led_cdev;
  415. enum ath_led_type led_type;
  416. char name[32];
  417. bool registered;
  418. };
  419. /* Rfkill */
  420. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  421. struct ath_rfkill {
  422. struct rfkill *rfkill;
  423. struct delayed_work rfkill_poll;
  424. char rfkill_name[32];
  425. };
  426. /********************/
  427. /* Main driver core */
  428. /********************/
  429. /*
  430. * Default cache line size, in bytes.
  431. * Used when PCI device not fully initialized by bootrom/BIOS
  432. */
  433. #define DEFAULT_CACHELINE 32
  434. #define ATH_DEFAULT_NOISE_FLOOR -95
  435. #define ATH_REGCLASSIDS_MAX 10
  436. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  437. #define ATH_MAX_SW_RETRIES 10
  438. #define ATH_CHAN_MAX 255
  439. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  440. /*
  441. * The key cache is used for h/w cipher state and also for
  442. * tracking station state such as the current tx antenna.
  443. * We also setup a mapping table between key cache slot indices
  444. * and station state to short-circuit node lookups on rx.
  445. * Different parts have different size key caches. We handle
  446. * up to ATH_KEYMAX entries (could dynamically allocate state).
  447. */
  448. #define ATH_KEYMAX 128 /* max key cache size we handle */
  449. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  450. #define ATH_RSSI_DUMMY_MARKER 0x127
  451. #define ATH_RATE_DUMMY_MARKER 0
  452. #define SC_OP_INVALID BIT(0)
  453. #define SC_OP_BEACONS BIT(1)
  454. #define SC_OP_RXAGGR BIT(2)
  455. #define SC_OP_TXAGGR BIT(3)
  456. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  457. #define SC_OP_FULL_RESET BIT(5)
  458. #define SC_OP_PREAMBLE_SHORT BIT(6)
  459. #define SC_OP_PROTECT_ENABLE BIT(7)
  460. #define SC_OP_RXFLUSH BIT(8)
  461. #define SC_OP_LED_ASSOCIATED BIT(9)
  462. #define SC_OP_RFKILL_REGISTERED BIT(10)
  463. #define SC_OP_RFKILL_SW_BLOCKED BIT(11)
  464. #define SC_OP_RFKILL_HW_BLOCKED BIT(12)
  465. #define SC_OP_WAIT_FOR_BEACON BIT(13)
  466. #define SC_OP_LED_ON BIT(14)
  467. #define SC_OP_SCANNING BIT(15)
  468. #define SC_OP_TSF_RESET BIT(16)
  469. struct ath_bus_ops {
  470. void (*read_cachesize)(struct ath_softc *sc, int *csz);
  471. void (*cleanup)(struct ath_softc *sc);
  472. bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
  473. };
  474. struct ath_wiphy;
  475. struct ath_softc {
  476. struct ieee80211_hw *hw;
  477. struct device *dev;
  478. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  479. struct ath_wiphy *pri_wiphy;
  480. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  481. * have NULL entries */
  482. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  483. int chan_idx;
  484. int chan_is_ht;
  485. struct ath_wiphy *next_wiphy;
  486. struct work_struct chan_work;
  487. int wiphy_select_failures;
  488. unsigned long wiphy_select_first_fail;
  489. struct delayed_work wiphy_work;
  490. unsigned long wiphy_scheduler_int;
  491. int wiphy_scheduler_index;
  492. struct tasklet_struct intr_tq;
  493. struct tasklet_struct bcon_tasklet;
  494. struct ath_hw *sc_ah;
  495. void __iomem *mem;
  496. int irq;
  497. spinlock_t sc_resetlock;
  498. spinlock_t sc_serial_rw;
  499. struct mutex mutex;
  500. u8 curbssid[ETH_ALEN];
  501. u8 bssidmask[ETH_ALEN];
  502. u32 intrstatus;
  503. u32 sc_flags; /* SC_OP_* */
  504. u16 curtxpow;
  505. u16 curaid;
  506. u16 cachelsz;
  507. u8 nbcnvifs;
  508. u16 nvifs;
  509. u8 tx_chainmask;
  510. u8 rx_chainmask;
  511. u32 keymax;
  512. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  513. u8 splitmic;
  514. atomic_t ps_usecount;
  515. enum ath9k_int imask;
  516. enum ath9k_ht_extprotspacing ht_extprotspacing;
  517. enum ath9k_ht_macmode tx_chan_width;
  518. struct ath_config config;
  519. struct ath_rx rx;
  520. struct ath_tx tx;
  521. struct ath_beacon beacon;
  522. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  523. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  524. struct ath_rate_table *cur_rate_table;
  525. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  526. struct ath_led radio_led;
  527. struct ath_led assoc_led;
  528. struct ath_led tx_led;
  529. struct ath_led rx_led;
  530. struct delayed_work ath_led_blink_work;
  531. int led_on_duration;
  532. int led_off_duration;
  533. int led_on_cnt;
  534. int led_off_cnt;
  535. struct ath_rfkill rf_kill;
  536. struct ath_ani ani;
  537. struct ath9k_node_stats nodestats;
  538. #ifdef CONFIG_ATH9K_DEBUG
  539. struct ath9k_debug debug;
  540. #endif
  541. struct ath_bus_ops *bus_ops;
  542. };
  543. struct ath_wiphy {
  544. struct ath_softc *sc; /* shared for all virtual wiphys */
  545. struct ieee80211_hw *hw;
  546. enum ath_wiphy_state {
  547. ATH_WIPHY_INACTIVE,
  548. ATH_WIPHY_ACTIVE,
  549. ATH_WIPHY_PAUSING,
  550. ATH_WIPHY_PAUSED,
  551. ATH_WIPHY_SCAN,
  552. } state;
  553. int chan_idx;
  554. int chan_is_ht;
  555. };
  556. int ath_reset(struct ath_softc *sc, bool retry_tx);
  557. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  558. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  559. int ath_cabq_update(struct ath_softc *);
  560. static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
  561. {
  562. sc->bus_ops->read_cachesize(sc, csz);
  563. }
  564. static inline void ath_bus_cleanup(struct ath_softc *sc)
  565. {
  566. sc->bus_ops->cleanup(sc);
  567. }
  568. extern struct ieee80211_ops ath9k_ops;
  569. irqreturn_t ath_isr(int irq, void *dev);
  570. void ath_cleanup(struct ath_softc *sc);
  571. int ath_attach(u16 devid, struct ath_softc *sc);
  572. void ath_detach(struct ath_softc *sc);
  573. const char *ath_mac_bb_name(u32 mac_bb_version);
  574. const char *ath_rf_name(u16 rf_version);
  575. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  576. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  577. struct ath9k_channel *ichan);
  578. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  579. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  580. struct ath9k_channel *hchan);
  581. void ath_radio_enable(struct ath_softc *sc);
  582. void ath_radio_disable(struct ath_softc *sc);
  583. #ifdef CONFIG_PCI
  584. int ath_pci_init(void);
  585. void ath_pci_exit(void);
  586. #else
  587. static inline int ath_pci_init(void) { return 0; };
  588. static inline void ath_pci_exit(void) {};
  589. #endif
  590. #ifdef CONFIG_ATHEROS_AR71XX
  591. int ath_ahb_init(void);
  592. void ath_ahb_exit(void);
  593. #else
  594. static inline int ath_ahb_init(void) { return 0; };
  595. static inline void ath_ahb_exit(void) {};
  596. #endif
  597. static inline void ath9k_ps_wakeup(struct ath_softc *sc)
  598. {
  599. if (atomic_inc_return(&sc->ps_usecount) == 1)
  600. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
  601. sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
  602. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  603. }
  604. }
  605. static inline void ath9k_ps_restore(struct ath_softc *sc)
  606. {
  607. if (atomic_dec_and_test(&sc->ps_usecount))
  608. if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
  609. !(sc->sc_flags & SC_OP_WAIT_FOR_BEACON))
  610. ath9k_hw_setpower(sc->sc_ah,
  611. sc->sc_ah->restore_mode);
  612. }
  613. void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
  614. int ath9k_wiphy_add(struct ath_softc *sc);
  615. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  616. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
  617. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  618. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  619. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  620. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  621. void ath9k_wiphy_chan_work(struct work_struct *work);
  622. bool ath9k_wiphy_started(struct ath_softc *sc);
  623. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  624. struct ath_wiphy *selected);
  625. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  626. void ath9k_wiphy_work(struct work_struct *work);
  627. /*
  628. * Read and write, they both share the same lock. We do this to serialize
  629. * reads and writes on Atheros 802.11n PCI devices only. This is required
  630. * as the FIFO on these devices can only accept sanely 2 requests. After
  631. * that the device goes bananas. Serializing the reads/writes prevents this
  632. * from happening.
  633. */
  634. static inline void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
  635. {
  636. if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
  637. unsigned long flags;
  638. spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
  639. iowrite32(val, ah->ah_sc->mem + reg_offset);
  640. spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
  641. } else
  642. iowrite32(val, ah->ah_sc->mem + reg_offset);
  643. }
  644. static inline unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
  645. {
  646. u32 val;
  647. if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
  648. unsigned long flags;
  649. spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
  650. val = ioread32(ah->ah_sc->mem + reg_offset);
  651. spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
  652. } else
  653. val = ioread32(ah->ah_sc->mem + reg_offset);
  654. return val;
  655. }
  656. #endif /* ATH9K_H */