c-r4k.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  7. * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. */
  10. #include <linux/config.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/sched.h>
  14. #include <linux/mm.h>
  15. #include <linux/bitops.h>
  16. #include <asm/bcache.h>
  17. #include <asm/bootinfo.h>
  18. #include <asm/cache.h>
  19. #include <asm/cacheops.h>
  20. #include <asm/cpu.h>
  21. #include <asm/cpu-features.h>
  22. #include <asm/io.h>
  23. #include <asm/page.h>
  24. #include <asm/pgtable.h>
  25. #include <asm/r4kcache.h>
  26. #include <asm/system.h>
  27. #include <asm/mmu_context.h>
  28. #include <asm/war.h>
  29. #include <asm/cacheflush.h> /* for run_uncached() */
  30. /*
  31. * Must die.
  32. */
  33. static unsigned long icache_size __read_mostly;
  34. static unsigned long dcache_size __read_mostly;
  35. static unsigned long scache_size __read_mostly;
  36. /*
  37. * Dummy cache handling routines for machines without boardcaches
  38. */
  39. static void no_sc_noop(void) {}
  40. static struct bcache_ops no_sc_ops = {
  41. .bc_enable = (void *)no_sc_noop,
  42. .bc_disable = (void *)no_sc_noop,
  43. .bc_wback_inv = (void *)no_sc_noop,
  44. .bc_inv = (void *)no_sc_noop
  45. };
  46. struct bcache_ops *bcops = &no_sc_ops;
  47. #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
  48. #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
  49. #define R4600_HIT_CACHEOP_WAR_IMPL \
  50. do { \
  51. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
  52. *(volatile unsigned long *)CKSEG1; \
  53. if (R4600_V1_HIT_CACHEOP_WAR) \
  54. __asm__ __volatile__("nop;nop;nop;nop"); \
  55. } while (0)
  56. static void (*r4k_blast_dcache_page)(unsigned long addr);
  57. static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
  58. {
  59. R4600_HIT_CACHEOP_WAR_IMPL;
  60. blast_dcache32_page(addr);
  61. }
  62. static inline void r4k_blast_dcache_page_setup(void)
  63. {
  64. unsigned long dc_lsize = cpu_dcache_line_size();
  65. if (dc_lsize == 16)
  66. r4k_blast_dcache_page = blast_dcache16_page;
  67. else if (dc_lsize == 32)
  68. r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
  69. }
  70. static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
  71. static inline void r4k_blast_dcache_page_indexed_setup(void)
  72. {
  73. unsigned long dc_lsize = cpu_dcache_line_size();
  74. if (dc_lsize == 16)
  75. r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
  76. else if (dc_lsize == 32)
  77. r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
  78. }
  79. static void (* r4k_blast_dcache)(void);
  80. static inline void r4k_blast_dcache_setup(void)
  81. {
  82. unsigned long dc_lsize = cpu_dcache_line_size();
  83. if (dc_lsize == 16)
  84. r4k_blast_dcache = blast_dcache16;
  85. else if (dc_lsize == 32)
  86. r4k_blast_dcache = blast_dcache32;
  87. }
  88. /* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
  89. #define JUMP_TO_ALIGN(order) \
  90. __asm__ __volatile__( \
  91. "b\t1f\n\t" \
  92. ".align\t" #order "\n\t" \
  93. "1:\n\t" \
  94. )
  95. #define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
  96. #define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
  97. static inline void blast_r4600_v1_icache32(void)
  98. {
  99. unsigned long flags;
  100. local_irq_save(flags);
  101. blast_icache32();
  102. local_irq_restore(flags);
  103. }
  104. static inline void tx49_blast_icache32(void)
  105. {
  106. unsigned long start = INDEX_BASE;
  107. unsigned long end = start + current_cpu_data.icache.waysize;
  108. unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
  109. unsigned long ws_end = current_cpu_data.icache.ways <<
  110. current_cpu_data.icache.waybit;
  111. unsigned long ws, addr;
  112. CACHE32_UNROLL32_ALIGN2;
  113. /* I'm in even chunk. blast odd chunks */
  114. for (ws = 0; ws < ws_end; ws += ws_inc)
  115. for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
  116. cache32_unroll32(addr|ws,Index_Invalidate_I);
  117. CACHE32_UNROLL32_ALIGN;
  118. /* I'm in odd chunk. blast even chunks */
  119. for (ws = 0; ws < ws_end; ws += ws_inc)
  120. for (addr = start; addr < end; addr += 0x400 * 2)
  121. cache32_unroll32(addr|ws,Index_Invalidate_I);
  122. }
  123. static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
  124. {
  125. unsigned long flags;
  126. local_irq_save(flags);
  127. blast_icache32_page_indexed(page);
  128. local_irq_restore(flags);
  129. }
  130. static inline void tx49_blast_icache32_page_indexed(unsigned long page)
  131. {
  132. unsigned long start = page;
  133. unsigned long end = start + PAGE_SIZE;
  134. unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
  135. unsigned long ws_end = current_cpu_data.icache.ways <<
  136. current_cpu_data.icache.waybit;
  137. unsigned long ws, addr;
  138. CACHE32_UNROLL32_ALIGN2;
  139. /* I'm in even chunk. blast odd chunks */
  140. for (ws = 0; ws < ws_end; ws += ws_inc)
  141. for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
  142. cache32_unroll32(addr|ws,Index_Invalidate_I);
  143. CACHE32_UNROLL32_ALIGN;
  144. /* I'm in odd chunk. blast even chunks */
  145. for (ws = 0; ws < ws_end; ws += ws_inc)
  146. for (addr = start; addr < end; addr += 0x400 * 2)
  147. cache32_unroll32(addr|ws,Index_Invalidate_I);
  148. }
  149. static void (* r4k_blast_icache_page)(unsigned long addr);
  150. static inline void r4k_blast_icache_page_setup(void)
  151. {
  152. unsigned long ic_lsize = cpu_icache_line_size();
  153. if (ic_lsize == 16)
  154. r4k_blast_icache_page = blast_icache16_page;
  155. else if (ic_lsize == 32)
  156. r4k_blast_icache_page = blast_icache32_page;
  157. else if (ic_lsize == 64)
  158. r4k_blast_icache_page = blast_icache64_page;
  159. }
  160. static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
  161. static inline void r4k_blast_icache_page_indexed_setup(void)
  162. {
  163. unsigned long ic_lsize = cpu_icache_line_size();
  164. if (ic_lsize == 16)
  165. r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
  166. else if (ic_lsize == 32) {
  167. if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
  168. r4k_blast_icache_page_indexed =
  169. blast_icache32_r4600_v1_page_indexed;
  170. else if (TX49XX_ICACHE_INDEX_INV_WAR)
  171. r4k_blast_icache_page_indexed =
  172. tx49_blast_icache32_page_indexed;
  173. else
  174. r4k_blast_icache_page_indexed =
  175. blast_icache32_page_indexed;
  176. } else if (ic_lsize == 64)
  177. r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
  178. }
  179. static void (* r4k_blast_icache)(void);
  180. static inline void r4k_blast_icache_setup(void)
  181. {
  182. unsigned long ic_lsize = cpu_icache_line_size();
  183. if (ic_lsize == 16)
  184. r4k_blast_icache = blast_icache16;
  185. else if (ic_lsize == 32) {
  186. if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
  187. r4k_blast_icache = blast_r4600_v1_icache32;
  188. else if (TX49XX_ICACHE_INDEX_INV_WAR)
  189. r4k_blast_icache = tx49_blast_icache32;
  190. else
  191. r4k_blast_icache = blast_icache32;
  192. } else if (ic_lsize == 64)
  193. r4k_blast_icache = blast_icache64;
  194. }
  195. static void (* r4k_blast_scache_page)(unsigned long addr);
  196. static inline void r4k_blast_scache_page_setup(void)
  197. {
  198. unsigned long sc_lsize = cpu_scache_line_size();
  199. if (sc_lsize == 16)
  200. r4k_blast_scache_page = blast_scache16_page;
  201. else if (sc_lsize == 32)
  202. r4k_blast_scache_page = blast_scache32_page;
  203. else if (sc_lsize == 64)
  204. r4k_blast_scache_page = blast_scache64_page;
  205. else if (sc_lsize == 128)
  206. r4k_blast_scache_page = blast_scache128_page;
  207. }
  208. static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
  209. static inline void r4k_blast_scache_page_indexed_setup(void)
  210. {
  211. unsigned long sc_lsize = cpu_scache_line_size();
  212. if (sc_lsize == 16)
  213. r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
  214. else if (sc_lsize == 32)
  215. r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
  216. else if (sc_lsize == 64)
  217. r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
  218. else if (sc_lsize == 128)
  219. r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
  220. }
  221. static void (* r4k_blast_scache)(void);
  222. static inline void r4k_blast_scache_setup(void)
  223. {
  224. unsigned long sc_lsize = cpu_scache_line_size();
  225. if (sc_lsize == 16)
  226. r4k_blast_scache = blast_scache16;
  227. else if (sc_lsize == 32)
  228. r4k_blast_scache = blast_scache32;
  229. else if (sc_lsize == 64)
  230. r4k_blast_scache = blast_scache64;
  231. else if (sc_lsize == 128)
  232. r4k_blast_scache = blast_scache128;
  233. }
  234. /*
  235. * This is former mm's flush_cache_all() which really should be
  236. * flush_cache_vunmap these days ...
  237. */
  238. static inline void local_r4k_flush_cache_all(void * args)
  239. {
  240. r4k_blast_dcache();
  241. r4k_blast_icache();
  242. }
  243. static void r4k_flush_cache_all(void)
  244. {
  245. if (!cpu_has_dc_aliases)
  246. return;
  247. on_each_cpu(local_r4k_flush_cache_all, NULL, 1, 1);
  248. }
  249. static inline void local_r4k___flush_cache_all(void * args)
  250. {
  251. r4k_blast_dcache();
  252. r4k_blast_icache();
  253. switch (current_cpu_data.cputype) {
  254. case CPU_R4000SC:
  255. case CPU_R4000MC:
  256. case CPU_R4400SC:
  257. case CPU_R4400MC:
  258. case CPU_R10000:
  259. case CPU_R12000:
  260. r4k_blast_scache();
  261. }
  262. }
  263. static void r4k___flush_cache_all(void)
  264. {
  265. on_each_cpu(local_r4k___flush_cache_all, NULL, 1, 1);
  266. }
  267. static inline void local_r4k_flush_cache_range(void * args)
  268. {
  269. struct vm_area_struct *vma = args;
  270. int exec;
  271. if (!(cpu_context(smp_processor_id(), vma->vm_mm)))
  272. return;
  273. exec = vma->vm_flags & VM_EXEC;
  274. if (cpu_has_dc_aliases || exec)
  275. r4k_blast_dcache();
  276. if (exec)
  277. r4k_blast_icache();
  278. }
  279. static void r4k_flush_cache_range(struct vm_area_struct *vma,
  280. unsigned long start, unsigned long end)
  281. {
  282. on_each_cpu(local_r4k_flush_cache_range, vma, 1, 1);
  283. }
  284. static inline void local_r4k_flush_cache_mm(void * args)
  285. {
  286. struct mm_struct *mm = args;
  287. if (!cpu_context(smp_processor_id(), mm))
  288. return;
  289. r4k_blast_dcache();
  290. r4k_blast_icache();
  291. /*
  292. * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
  293. * only flush the primary caches but R10000 and R12000 behave sane ...
  294. */
  295. if (current_cpu_data.cputype == CPU_R4000SC ||
  296. current_cpu_data.cputype == CPU_R4000MC ||
  297. current_cpu_data.cputype == CPU_R4400SC ||
  298. current_cpu_data.cputype == CPU_R4400MC)
  299. r4k_blast_scache();
  300. }
  301. static void r4k_flush_cache_mm(struct mm_struct *mm)
  302. {
  303. if (!cpu_has_dc_aliases)
  304. return;
  305. on_each_cpu(local_r4k_flush_cache_mm, mm, 1, 1);
  306. }
  307. struct flush_cache_page_args {
  308. struct vm_area_struct *vma;
  309. unsigned long addr;
  310. };
  311. static inline void local_r4k_flush_cache_page(void *args)
  312. {
  313. struct flush_cache_page_args *fcp_args = args;
  314. struct vm_area_struct *vma = fcp_args->vma;
  315. unsigned long addr = fcp_args->addr;
  316. int exec = vma->vm_flags & VM_EXEC;
  317. struct mm_struct *mm = vma->vm_mm;
  318. pgd_t *pgdp;
  319. pud_t *pudp;
  320. pmd_t *pmdp;
  321. pte_t *ptep;
  322. /*
  323. * If ownes no valid ASID yet, cannot possibly have gotten
  324. * this page into the cache.
  325. */
  326. if (cpu_context(smp_processor_id(), mm) == 0)
  327. return;
  328. addr &= PAGE_MASK;
  329. pgdp = pgd_offset(mm, addr);
  330. pudp = pud_offset(pgdp, addr);
  331. pmdp = pmd_offset(pudp, addr);
  332. ptep = pte_offset(pmdp, addr);
  333. /*
  334. * If the page isn't marked valid, the page cannot possibly be
  335. * in the cache.
  336. */
  337. if (!(pte_val(*ptep) & _PAGE_PRESENT))
  338. return;
  339. /*
  340. * Doing flushes for another ASID than the current one is
  341. * too difficult since stupid R4k caches do a TLB translation
  342. * for every cache flush operation. So we do indexed flushes
  343. * in that case, which doesn't overly flush the cache too much.
  344. */
  345. if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID)) {
  346. if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
  347. r4k_blast_dcache_page(addr);
  348. if (exec && !cpu_icache_snoops_remote_store)
  349. r4k_blast_scache_page(addr);
  350. }
  351. if (exec)
  352. r4k_blast_icache_page(addr);
  353. return;
  354. }
  355. /*
  356. * Do indexed flush, too much work to get the (possible) TLB refills
  357. * to work correctly.
  358. */
  359. addr = INDEX_BASE + (addr & (dcache_size - 1));
  360. if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
  361. r4k_blast_dcache_page_indexed(addr);
  362. if (exec && !cpu_icache_snoops_remote_store)
  363. r4k_blast_scache_page_indexed(addr);
  364. }
  365. if (exec) {
  366. if (cpu_has_vtag_icache) {
  367. int cpu = smp_processor_id();
  368. if (cpu_context(cpu, mm) != 0)
  369. drop_mmu_context(mm, cpu);
  370. } else
  371. r4k_blast_icache_page_indexed(addr);
  372. }
  373. }
  374. static void r4k_flush_cache_page(struct vm_area_struct *vma,
  375. unsigned long addr, unsigned long pfn)
  376. {
  377. struct flush_cache_page_args args;
  378. args.vma = vma;
  379. args.addr = addr;
  380. on_each_cpu(local_r4k_flush_cache_page, &args, 1, 1);
  381. }
  382. static inline void local_r4k_flush_data_cache_page(void * addr)
  383. {
  384. r4k_blast_dcache_page((unsigned long) addr);
  385. }
  386. static void r4k_flush_data_cache_page(unsigned long addr)
  387. {
  388. on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr, 1, 1);
  389. }
  390. struct flush_icache_range_args {
  391. unsigned long start;
  392. unsigned long end;
  393. };
  394. static inline void local_r4k_flush_icache_range(void *args)
  395. {
  396. struct flush_icache_range_args *fir_args = args;
  397. unsigned long start = fir_args->start;
  398. unsigned long end = fir_args->end;
  399. if (!cpu_has_ic_fills_f_dc) {
  400. if (end - start > dcache_size) {
  401. r4k_blast_dcache();
  402. } else {
  403. R4600_HIT_CACHEOP_WAR_IMPL;
  404. protected_blast_dcache_range(start, end);
  405. }
  406. if (!cpu_icache_snoops_remote_store) {
  407. if (end - start > scache_size)
  408. r4k_blast_scache();
  409. else
  410. protected_blast_scache_range(start, end);
  411. }
  412. }
  413. if (end - start > icache_size)
  414. r4k_blast_icache();
  415. else
  416. protected_blast_icache_range(start, end);
  417. }
  418. static void r4k_flush_icache_range(unsigned long start, unsigned long end)
  419. {
  420. struct flush_icache_range_args args;
  421. args.start = start;
  422. args.end = end;
  423. on_each_cpu(local_r4k_flush_icache_range, &args, 1, 1);
  424. instruction_hazard();
  425. }
  426. /*
  427. * Ok, this seriously sucks. We use them to flush a user page but don't
  428. * know the virtual address, so we have to blast away the whole icache
  429. * which is significantly more expensive than the real thing. Otoh we at
  430. * least know the kernel address of the page so we can flush it
  431. * selectivly.
  432. */
  433. struct flush_icache_page_args {
  434. struct vm_area_struct *vma;
  435. struct page *page;
  436. };
  437. static inline void local_r4k_flush_icache_page(void *args)
  438. {
  439. struct flush_icache_page_args *fip_args = args;
  440. struct vm_area_struct *vma = fip_args->vma;
  441. struct page *page = fip_args->page;
  442. /*
  443. * Tricky ... Because we don't know the virtual address we've got the
  444. * choice of either invalidating the entire primary and secondary
  445. * caches or invalidating the secondary caches also. With the subset
  446. * enforcment on R4000SC, R4400SC, R10000 and R12000 invalidating the
  447. * secondary cache will result in any entries in the primary caches
  448. * also getting invalidated which hopefully is a bit more economical.
  449. */
  450. if (cpu_has_subset_pcaches) {
  451. unsigned long addr = (unsigned long) page_address(page);
  452. r4k_blast_scache_page(addr);
  453. ClearPageDcacheDirty(page);
  454. return;
  455. }
  456. if (!cpu_has_ic_fills_f_dc) {
  457. unsigned long addr = (unsigned long) page_address(page);
  458. r4k_blast_dcache_page(addr);
  459. if (!cpu_icache_snoops_remote_store)
  460. r4k_blast_scache_page(addr);
  461. ClearPageDcacheDirty(page);
  462. }
  463. /*
  464. * We're not sure of the virtual address(es) involved here, so
  465. * we have to flush the entire I-cache.
  466. */
  467. if (cpu_has_vtag_icache) {
  468. int cpu = smp_processor_id();
  469. if (cpu_context(cpu, vma->vm_mm) != 0)
  470. drop_mmu_context(vma->vm_mm, cpu);
  471. } else
  472. r4k_blast_icache();
  473. }
  474. static void r4k_flush_icache_page(struct vm_area_struct *vma,
  475. struct page *page)
  476. {
  477. struct flush_icache_page_args args;
  478. /*
  479. * If there's no context yet, or the page isn't executable, no I-cache
  480. * flush is needed.
  481. */
  482. if (!(vma->vm_flags & VM_EXEC))
  483. return;
  484. args.vma = vma;
  485. args.page = page;
  486. on_each_cpu(local_r4k_flush_icache_page, &args, 1, 1);
  487. }
  488. #ifdef CONFIG_DMA_NONCOHERENT
  489. static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
  490. {
  491. /* Catch bad driver code */
  492. BUG_ON(size == 0);
  493. if (cpu_has_subset_pcaches) {
  494. if (size >= scache_size)
  495. r4k_blast_scache();
  496. else
  497. blast_scache_range(addr, addr + size);
  498. return;
  499. }
  500. /*
  501. * Either no secondary cache or the available caches don't have the
  502. * subset property so we have to flush the primary caches
  503. * explicitly
  504. */
  505. if (size >= dcache_size) {
  506. r4k_blast_dcache();
  507. } else {
  508. R4600_HIT_CACHEOP_WAR_IMPL;
  509. blast_dcache_range(addr, addr + size);
  510. }
  511. bc_wback_inv(addr, size);
  512. }
  513. static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
  514. {
  515. /* Catch bad driver code */
  516. BUG_ON(size == 0);
  517. if (cpu_has_subset_pcaches) {
  518. if (size >= scache_size)
  519. r4k_blast_scache();
  520. else
  521. blast_scache_range(addr, addr + size);
  522. return;
  523. }
  524. if (size >= dcache_size) {
  525. r4k_blast_dcache();
  526. } else {
  527. R4600_HIT_CACHEOP_WAR_IMPL;
  528. blast_dcache_range(addr, addr + size);
  529. }
  530. bc_inv(addr, size);
  531. }
  532. #endif /* CONFIG_DMA_NONCOHERENT */
  533. /*
  534. * While we're protected against bad userland addresses we don't care
  535. * very much about what happens in that case. Usually a segmentation
  536. * fault will dump the process later on anyway ...
  537. */
  538. static void local_r4k_flush_cache_sigtramp(void * arg)
  539. {
  540. unsigned long ic_lsize = cpu_icache_line_size();
  541. unsigned long dc_lsize = cpu_dcache_line_size();
  542. unsigned long sc_lsize = cpu_scache_line_size();
  543. unsigned long addr = (unsigned long) arg;
  544. R4600_HIT_CACHEOP_WAR_IMPL;
  545. protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
  546. if (!cpu_icache_snoops_remote_store)
  547. protected_writeback_scache_line(addr & ~(sc_lsize - 1));
  548. protected_flush_icache_line(addr & ~(ic_lsize - 1));
  549. if (MIPS4K_ICACHE_REFILL_WAR) {
  550. __asm__ __volatile__ (
  551. ".set push\n\t"
  552. ".set noat\n\t"
  553. ".set mips3\n\t"
  554. #ifdef CONFIG_32BIT
  555. "la $at,1f\n\t"
  556. #endif
  557. #ifdef CONFIG_64BIT
  558. "dla $at,1f\n\t"
  559. #endif
  560. "cache %0,($at)\n\t"
  561. "nop; nop; nop\n"
  562. "1:\n\t"
  563. ".set pop"
  564. :
  565. : "i" (Hit_Invalidate_I));
  566. }
  567. if (MIPS_CACHE_SYNC_WAR)
  568. __asm__ __volatile__ ("sync");
  569. }
  570. static void r4k_flush_cache_sigtramp(unsigned long addr)
  571. {
  572. on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr, 1, 1);
  573. }
  574. static void r4k_flush_icache_all(void)
  575. {
  576. if (cpu_has_vtag_icache)
  577. r4k_blast_icache();
  578. }
  579. static inline void rm7k_erratum31(void)
  580. {
  581. const unsigned long ic_lsize = 32;
  582. unsigned long addr;
  583. /* RM7000 erratum #31. The icache is screwed at startup. */
  584. write_c0_taglo(0);
  585. write_c0_taghi(0);
  586. for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
  587. __asm__ __volatile__ (
  588. ".set push\n\t"
  589. ".set noreorder\n\t"
  590. ".set mips3\n\t"
  591. "cache\t%1, 0(%0)\n\t"
  592. "cache\t%1, 0x1000(%0)\n\t"
  593. "cache\t%1, 0x2000(%0)\n\t"
  594. "cache\t%1, 0x3000(%0)\n\t"
  595. "cache\t%2, 0(%0)\n\t"
  596. "cache\t%2, 0x1000(%0)\n\t"
  597. "cache\t%2, 0x2000(%0)\n\t"
  598. "cache\t%2, 0x3000(%0)\n\t"
  599. "cache\t%1, 0(%0)\n\t"
  600. "cache\t%1, 0x1000(%0)\n\t"
  601. "cache\t%1, 0x2000(%0)\n\t"
  602. "cache\t%1, 0x3000(%0)\n\t"
  603. ".set pop\n"
  604. :
  605. : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
  606. }
  607. }
  608. static char *way_string[] __initdata = { NULL, "direct mapped", "2-way",
  609. "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
  610. };
  611. static void __init probe_pcache(void)
  612. {
  613. struct cpuinfo_mips *c = &current_cpu_data;
  614. unsigned int config = read_c0_config();
  615. unsigned int prid = read_c0_prid();
  616. unsigned long config1;
  617. unsigned int lsize;
  618. switch (c->cputype) {
  619. case CPU_R4600: /* QED style two way caches? */
  620. case CPU_R4700:
  621. case CPU_R5000:
  622. case CPU_NEVADA:
  623. icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
  624. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  625. c->icache.ways = 2;
  626. c->icache.waybit = ffs(icache_size/2) - 1;
  627. dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
  628. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  629. c->dcache.ways = 2;
  630. c->dcache.waybit= ffs(dcache_size/2) - 1;
  631. c->options |= MIPS_CPU_CACHE_CDEX_P;
  632. break;
  633. case CPU_R5432:
  634. case CPU_R5500:
  635. icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
  636. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  637. c->icache.ways = 2;
  638. c->icache.waybit= 0;
  639. dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
  640. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  641. c->dcache.ways = 2;
  642. c->dcache.waybit = 0;
  643. c->options |= MIPS_CPU_CACHE_CDEX_P;
  644. break;
  645. case CPU_TX49XX:
  646. icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
  647. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  648. c->icache.ways = 4;
  649. c->icache.waybit= 0;
  650. dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
  651. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  652. c->dcache.ways = 4;
  653. c->dcache.waybit = 0;
  654. c->options |= MIPS_CPU_CACHE_CDEX_P;
  655. break;
  656. case CPU_R4000PC:
  657. case CPU_R4000SC:
  658. case CPU_R4000MC:
  659. case CPU_R4400PC:
  660. case CPU_R4400SC:
  661. case CPU_R4400MC:
  662. case CPU_R4300:
  663. icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
  664. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  665. c->icache.ways = 1;
  666. c->icache.waybit = 0; /* doesn't matter */
  667. dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
  668. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  669. c->dcache.ways = 1;
  670. c->dcache.waybit = 0; /* does not matter */
  671. c->options |= MIPS_CPU_CACHE_CDEX_P;
  672. break;
  673. case CPU_R10000:
  674. case CPU_R12000:
  675. icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
  676. c->icache.linesz = 64;
  677. c->icache.ways = 2;
  678. c->icache.waybit = 0;
  679. dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
  680. c->dcache.linesz = 32;
  681. c->dcache.ways = 2;
  682. c->dcache.waybit = 0;
  683. c->options |= MIPS_CPU_PREFETCH;
  684. break;
  685. case CPU_VR4133:
  686. write_c0_config(config & ~CONF_EB);
  687. case CPU_VR4131:
  688. /* Workaround for cache instruction bug of VR4131 */
  689. if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
  690. c->processor_id == 0x0c82U) {
  691. config &= ~0x00000030U;
  692. config |= 0x00410000U;
  693. write_c0_config(config);
  694. }
  695. icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
  696. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  697. c->icache.ways = 2;
  698. c->icache.waybit = ffs(icache_size/2) - 1;
  699. dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
  700. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  701. c->dcache.ways = 2;
  702. c->dcache.waybit = ffs(dcache_size/2) - 1;
  703. c->options |= MIPS_CPU_CACHE_CDEX_P;
  704. break;
  705. case CPU_VR41XX:
  706. case CPU_VR4111:
  707. case CPU_VR4121:
  708. case CPU_VR4122:
  709. case CPU_VR4181:
  710. case CPU_VR4181A:
  711. icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
  712. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  713. c->icache.ways = 1;
  714. c->icache.waybit = 0; /* doesn't matter */
  715. dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
  716. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  717. c->dcache.ways = 1;
  718. c->dcache.waybit = 0; /* does not matter */
  719. c->options |= MIPS_CPU_CACHE_CDEX_P;
  720. break;
  721. case CPU_RM7000:
  722. rm7k_erratum31();
  723. case CPU_RM9000:
  724. icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
  725. c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
  726. c->icache.ways = 4;
  727. c->icache.waybit = ffs(icache_size / c->icache.ways) - 1;
  728. dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
  729. c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
  730. c->dcache.ways = 4;
  731. c->dcache.waybit = ffs(dcache_size / c->dcache.ways) - 1;
  732. #if !defined(CONFIG_SMP) || !defined(RM9000_CDEX_SMP_WAR)
  733. c->options |= MIPS_CPU_CACHE_CDEX_P;
  734. #endif
  735. c->options |= MIPS_CPU_PREFETCH;
  736. break;
  737. default:
  738. if (!(config & MIPS_CONF_M))
  739. panic("Don't know how to probe P-caches on this cpu.");
  740. /*
  741. * So we seem to be a MIPS32 or MIPS64 CPU
  742. * So let's probe the I-cache ...
  743. */
  744. config1 = read_c0_config1();
  745. if ((lsize = ((config1 >> 19) & 7)))
  746. c->icache.linesz = 2 << lsize;
  747. else
  748. c->icache.linesz = lsize;
  749. c->icache.sets = 64 << ((config1 >> 22) & 7);
  750. c->icache.ways = 1 + ((config1 >> 16) & 7);
  751. icache_size = c->icache.sets *
  752. c->icache.ways *
  753. c->icache.linesz;
  754. c->icache.waybit = ffs(icache_size/c->icache.ways) - 1;
  755. if (config & 0x8) /* VI bit */
  756. c->icache.flags |= MIPS_CACHE_VTAG;
  757. /*
  758. * Now probe the MIPS32 / MIPS64 data cache.
  759. */
  760. c->dcache.flags = 0;
  761. if ((lsize = ((config1 >> 10) & 7)))
  762. c->dcache.linesz = 2 << lsize;
  763. else
  764. c->dcache.linesz= lsize;
  765. c->dcache.sets = 64 << ((config1 >> 13) & 7);
  766. c->dcache.ways = 1 + ((config1 >> 7) & 7);
  767. dcache_size = c->dcache.sets *
  768. c->dcache.ways *
  769. c->dcache.linesz;
  770. c->dcache.waybit = ffs(dcache_size/c->dcache.ways) - 1;
  771. c->options |= MIPS_CPU_PREFETCH;
  772. break;
  773. }
  774. /*
  775. * Processor configuration sanity check for the R4000SC erratum
  776. * #5. With page sizes larger than 32kB there is no possibility
  777. * to get a VCE exception anymore so we don't care about this
  778. * misconfiguration. The case is rather theoretical anyway;
  779. * presumably no vendor is shipping his hardware in the "bad"
  780. * configuration.
  781. */
  782. if ((prid & 0xff00) == PRID_IMP_R4000 && (prid & 0xff) < 0x40 &&
  783. !(config & CONF_SC) && c->icache.linesz != 16 &&
  784. PAGE_SIZE <= 0x8000)
  785. panic("Improper R4000SC processor configuration detected");
  786. /* compute a couple of other cache variables */
  787. c->icache.waysize = icache_size / c->icache.ways;
  788. c->dcache.waysize = dcache_size / c->dcache.ways;
  789. c->icache.sets = icache_size / (c->icache.linesz * c->icache.ways);
  790. c->dcache.sets = dcache_size / (c->dcache.linesz * c->dcache.ways);
  791. /*
  792. * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
  793. * 2-way virtually indexed so normally would suffer from aliases. So
  794. * normally they'd suffer from aliases but magic in the hardware deals
  795. * with that for us so we don't need to take care ourselves.
  796. */
  797. switch (c->cputype) {
  798. case CPU_20KC:
  799. case CPU_25KF:
  800. case CPU_R10000:
  801. case CPU_R12000:
  802. case CPU_SB1:
  803. break;
  804. case CPU_24K:
  805. if (!(read_c0_config7() & (1 << 16)))
  806. default:
  807. if (c->dcache.waysize > PAGE_SIZE)
  808. c->dcache.flags |= MIPS_CACHE_ALIASES;
  809. }
  810. switch (c->cputype) {
  811. case CPU_20KC:
  812. /*
  813. * Some older 20Kc chips doesn't have the 'VI' bit in
  814. * the config register.
  815. */
  816. c->icache.flags |= MIPS_CACHE_VTAG;
  817. break;
  818. case CPU_AU1000:
  819. case CPU_AU1500:
  820. case CPU_AU1100:
  821. case CPU_AU1550:
  822. case CPU_AU1200:
  823. c->icache.flags |= MIPS_CACHE_IC_F_DC;
  824. break;
  825. }
  826. printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
  827. icache_size >> 10,
  828. cpu_has_vtag_icache ? "virtually tagged" : "physically tagged",
  829. way_string[c->icache.ways], c->icache.linesz);
  830. printk("Primary data cache %ldkB, %s, linesize %d bytes.\n",
  831. dcache_size >> 10, way_string[c->dcache.ways], c->dcache.linesz);
  832. }
  833. /*
  834. * If you even _breathe_ on this function, look at the gcc output and make sure
  835. * it does not pop things on and off the stack for the cache sizing loop that
  836. * executes in KSEG1 space or else you will crash and burn badly. You have
  837. * been warned.
  838. */
  839. static int __init probe_scache(void)
  840. {
  841. extern unsigned long stext;
  842. unsigned long flags, addr, begin, end, pow2;
  843. unsigned int config = read_c0_config();
  844. struct cpuinfo_mips *c = &current_cpu_data;
  845. int tmp;
  846. if (config & CONF_SC)
  847. return 0;
  848. begin = (unsigned long) &stext;
  849. begin &= ~((4 * 1024 * 1024) - 1);
  850. end = begin + (4 * 1024 * 1024);
  851. /*
  852. * This is such a bitch, you'd think they would make it easy to do
  853. * this. Away you daemons of stupidity!
  854. */
  855. local_irq_save(flags);
  856. /* Fill each size-multiple cache line with a valid tag. */
  857. pow2 = (64 * 1024);
  858. for (addr = begin; addr < end; addr = (begin + pow2)) {
  859. unsigned long *p = (unsigned long *) addr;
  860. __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
  861. pow2 <<= 1;
  862. }
  863. /* Load first line with zero (therefore invalid) tag. */
  864. write_c0_taglo(0);
  865. write_c0_taghi(0);
  866. __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
  867. cache_op(Index_Store_Tag_I, begin);
  868. cache_op(Index_Store_Tag_D, begin);
  869. cache_op(Index_Store_Tag_SD, begin);
  870. /* Now search for the wrap around point. */
  871. pow2 = (128 * 1024);
  872. tmp = 0;
  873. for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
  874. cache_op(Index_Load_Tag_SD, addr);
  875. __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
  876. if (!read_c0_taglo())
  877. break;
  878. pow2 <<= 1;
  879. }
  880. local_irq_restore(flags);
  881. addr -= begin;
  882. scache_size = addr;
  883. c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
  884. c->scache.ways = 1;
  885. c->dcache.waybit = 0; /* does not matter */
  886. return 1;
  887. }
  888. extern int r5k_sc_init(void);
  889. extern int rm7k_sc_init(void);
  890. static void __init setup_scache(void)
  891. {
  892. struct cpuinfo_mips *c = &current_cpu_data;
  893. unsigned int config = read_c0_config();
  894. int sc_present = 0;
  895. /*
  896. * Do the probing thing on R4000SC and R4400SC processors. Other
  897. * processors don't have a S-cache that would be relevant to the
  898. * Linux memory managment.
  899. */
  900. switch (c->cputype) {
  901. case CPU_R4000SC:
  902. case CPU_R4000MC:
  903. case CPU_R4400SC:
  904. case CPU_R4400MC:
  905. sc_present = run_uncached(probe_scache);
  906. if (sc_present)
  907. c->options |= MIPS_CPU_CACHE_CDEX_S;
  908. break;
  909. case CPU_R10000:
  910. case CPU_R12000:
  911. scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
  912. c->scache.linesz = 64 << ((config >> 13) & 1);
  913. c->scache.ways = 2;
  914. c->scache.waybit= 0;
  915. sc_present = 1;
  916. break;
  917. case CPU_R5000:
  918. case CPU_NEVADA:
  919. #ifdef CONFIG_R5000_CPU_SCACHE
  920. r5k_sc_init();
  921. #endif
  922. return;
  923. case CPU_RM7000:
  924. case CPU_RM9000:
  925. #ifdef CONFIG_RM7000_CPU_SCACHE
  926. rm7k_sc_init();
  927. #endif
  928. return;
  929. default:
  930. sc_present = 0;
  931. }
  932. if (!sc_present)
  933. return;
  934. if ((c->isa_level == MIPS_CPU_ISA_M32R1 ||
  935. c->isa_level == MIPS_CPU_ISA_M64R1) &&
  936. !(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
  937. panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
  938. /* compute a couple of other cache variables */
  939. c->scache.waysize = scache_size / c->scache.ways;
  940. c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
  941. printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
  942. scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
  943. c->options |= MIPS_CPU_SUBSET_CACHES;
  944. }
  945. static inline void coherency_setup(void)
  946. {
  947. change_c0_config(CONF_CM_CMASK, CONF_CM_DEFAULT);
  948. /*
  949. * c0_status.cu=0 specifies that updates by the sc instruction use
  950. * the coherency mode specified by the TLB; 1 means cachable
  951. * coherent update on write will be used. Not all processors have
  952. * this bit and; some wire it to zero, others like Toshiba had the
  953. * silly idea of putting something else there ...
  954. */
  955. switch (current_cpu_data.cputype) {
  956. case CPU_R4000PC:
  957. case CPU_R4000SC:
  958. case CPU_R4000MC:
  959. case CPU_R4400PC:
  960. case CPU_R4400SC:
  961. case CPU_R4400MC:
  962. clear_c0_config(CONF_CU);
  963. break;
  964. }
  965. }
  966. void __init r4k_cache_init(void)
  967. {
  968. extern void build_clear_page(void);
  969. extern void build_copy_page(void);
  970. extern char except_vec2_generic;
  971. struct cpuinfo_mips *c = &current_cpu_data;
  972. /* Default cache error handler for R4000 and R5000 family */
  973. set_uncached_handler (0x100, &except_vec2_generic, 0x80);
  974. probe_pcache();
  975. setup_scache();
  976. r4k_blast_dcache_page_setup();
  977. r4k_blast_dcache_page_indexed_setup();
  978. r4k_blast_dcache_setup();
  979. r4k_blast_icache_page_setup();
  980. r4k_blast_icache_page_indexed_setup();
  981. r4k_blast_icache_setup();
  982. r4k_blast_scache_page_setup();
  983. r4k_blast_scache_page_indexed_setup();
  984. r4k_blast_scache_setup();
  985. /*
  986. * Some MIPS32 and MIPS64 processors have physically indexed caches.
  987. * This code supports virtually indexed processors and will be
  988. * unnecessarily inefficient on physically indexed processors.
  989. */
  990. shm_align_mask = max_t( unsigned long,
  991. c->dcache.sets * c->dcache.linesz - 1,
  992. PAGE_SIZE - 1);
  993. flush_cache_all = r4k_flush_cache_all;
  994. __flush_cache_all = r4k___flush_cache_all;
  995. flush_cache_mm = r4k_flush_cache_mm;
  996. flush_cache_page = r4k_flush_cache_page;
  997. flush_icache_page = r4k_flush_icache_page;
  998. flush_cache_range = r4k_flush_cache_range;
  999. flush_cache_sigtramp = r4k_flush_cache_sigtramp;
  1000. flush_icache_all = r4k_flush_icache_all;
  1001. flush_data_cache_page = r4k_flush_data_cache_page;
  1002. flush_icache_range = r4k_flush_icache_range;
  1003. #ifdef CONFIG_DMA_NONCOHERENT
  1004. _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
  1005. _dma_cache_wback = r4k_dma_cache_wback_inv;
  1006. _dma_cache_inv = r4k_dma_cache_inv;
  1007. #endif
  1008. build_clear_page();
  1009. build_copy_page();
  1010. local_r4k___flush_cache_all(NULL);
  1011. coherency_setup();
  1012. }