pfc-r8a7740.c 121 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958
  1. /*
  2. * R8A7740 processor support
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; version 2 of the
  10. * License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include <mach/r8a7740.h>
  23. #include <mach/irqs.h>
  24. #include "sh_pfc.h"
  25. #define CPU_ALL_PORT(fn, pfx, sfx) \
  26. PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
  27. PORT_10(fn, pfx##10, sfx), PORT_90(fn, pfx##1, sfx), \
  28. PORT_10(fn, pfx##20, sfx), \
  29. PORT_1(fn, pfx##210, sfx), PORT_1(fn, pfx##211, sfx)
  30. #define IRQC_PIN_MUX(irq, pin) \
  31. static const unsigned int intc_irq##irq##_pins[] = { \
  32. pin, \
  33. }; \
  34. static const unsigned int intc_irq##irq##_mux[] = { \
  35. IRQ##irq##_MARK, \
  36. }
  37. #define IRQC_PINS_MUX(irq, idx, pin) \
  38. static const unsigned int intc_irq##irq##_##idx##_pins[] = { \
  39. pin, \
  40. }; \
  41. static const unsigned int intc_irq##irq##_##idx##_mux[] = { \
  42. IRQ##irq##_PORT##pin##_MARK, \
  43. }
  44. enum {
  45. PINMUX_RESERVED = 0,
  46. /* PORT0_DATA -> PORT211_DATA */
  47. PINMUX_DATA_BEGIN,
  48. PORT_ALL(DATA),
  49. PINMUX_DATA_END,
  50. /* PORT0_IN -> PORT211_IN */
  51. PINMUX_INPUT_BEGIN,
  52. PORT_ALL(IN),
  53. PINMUX_INPUT_END,
  54. /* PORT0_IN_PU -> PORT211_IN_PU */
  55. PINMUX_INPUT_PULLUP_BEGIN,
  56. PORT_ALL(IN_PU),
  57. PINMUX_INPUT_PULLUP_END,
  58. /* PORT0_IN_PD -> PORT211_IN_PD */
  59. PINMUX_INPUT_PULLDOWN_BEGIN,
  60. PORT_ALL(IN_PD),
  61. PINMUX_INPUT_PULLDOWN_END,
  62. /* PORT0_OUT -> PORT211_OUT */
  63. PINMUX_OUTPUT_BEGIN,
  64. PORT_ALL(OUT),
  65. PINMUX_OUTPUT_END,
  66. PINMUX_FUNCTION_BEGIN,
  67. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT211_FN_IN */
  68. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT211_FN_OUT */
  69. PORT_ALL(FN0), /* PORT0_FN0 -> PORT211_FN0 */
  70. PORT_ALL(FN1), /* PORT0_FN1 -> PORT211_FN1 */
  71. PORT_ALL(FN2), /* PORT0_FN2 -> PORT211_FN2 */
  72. PORT_ALL(FN3), /* PORT0_FN3 -> PORT211_FN3 */
  73. PORT_ALL(FN4), /* PORT0_FN4 -> PORT211_FN4 */
  74. PORT_ALL(FN5), /* PORT0_FN5 -> PORT211_FN5 */
  75. PORT_ALL(FN6), /* PORT0_FN6 -> PORT211_FN6 */
  76. PORT_ALL(FN7), /* PORT0_FN7 -> PORT211_FN7 */
  77. MSEL1CR_31_0, MSEL1CR_31_1,
  78. MSEL1CR_30_0, MSEL1CR_30_1,
  79. MSEL1CR_29_0, MSEL1CR_29_1,
  80. MSEL1CR_28_0, MSEL1CR_28_1,
  81. MSEL1CR_27_0, MSEL1CR_27_1,
  82. MSEL1CR_26_0, MSEL1CR_26_1,
  83. MSEL1CR_16_0, MSEL1CR_16_1,
  84. MSEL1CR_15_0, MSEL1CR_15_1,
  85. MSEL1CR_14_0, MSEL1CR_14_1,
  86. MSEL1CR_13_0, MSEL1CR_13_1,
  87. MSEL1CR_12_0, MSEL1CR_12_1,
  88. MSEL1CR_9_0, MSEL1CR_9_1,
  89. MSEL1CR_7_0, MSEL1CR_7_1,
  90. MSEL1CR_6_0, MSEL1CR_6_1,
  91. MSEL1CR_5_0, MSEL1CR_5_1,
  92. MSEL1CR_4_0, MSEL1CR_4_1,
  93. MSEL1CR_3_0, MSEL1CR_3_1,
  94. MSEL1CR_2_0, MSEL1CR_2_1,
  95. MSEL1CR_0_0, MSEL1CR_0_1,
  96. MSEL3CR_15_0, MSEL3CR_15_1, /* Trace / Debug ? */
  97. MSEL3CR_6_0, MSEL3CR_6_1,
  98. MSEL4CR_19_0, MSEL4CR_19_1,
  99. MSEL4CR_18_0, MSEL4CR_18_1,
  100. MSEL4CR_15_0, MSEL4CR_15_1,
  101. MSEL4CR_10_0, MSEL4CR_10_1,
  102. MSEL4CR_6_0, MSEL4CR_6_1,
  103. MSEL4CR_4_0, MSEL4CR_4_1,
  104. MSEL4CR_1_0, MSEL4CR_1_1,
  105. MSEL5CR_31_0, MSEL5CR_31_1, /* irq/fiq output */
  106. MSEL5CR_30_0, MSEL5CR_30_1,
  107. MSEL5CR_29_0, MSEL5CR_29_1,
  108. MSEL5CR_27_0, MSEL5CR_27_1,
  109. MSEL5CR_25_0, MSEL5CR_25_1,
  110. MSEL5CR_23_0, MSEL5CR_23_1,
  111. MSEL5CR_21_0, MSEL5CR_21_1,
  112. MSEL5CR_19_0, MSEL5CR_19_1,
  113. MSEL5CR_17_0, MSEL5CR_17_1,
  114. MSEL5CR_15_0, MSEL5CR_15_1,
  115. MSEL5CR_14_0, MSEL5CR_14_1,
  116. MSEL5CR_13_0, MSEL5CR_13_1,
  117. MSEL5CR_12_0, MSEL5CR_12_1,
  118. MSEL5CR_11_0, MSEL5CR_11_1,
  119. MSEL5CR_10_0, MSEL5CR_10_1,
  120. MSEL5CR_8_0, MSEL5CR_8_1,
  121. MSEL5CR_7_0, MSEL5CR_7_1,
  122. MSEL5CR_6_0, MSEL5CR_6_1,
  123. MSEL5CR_5_0, MSEL5CR_5_1,
  124. MSEL5CR_4_0, MSEL5CR_4_1,
  125. MSEL5CR_3_0, MSEL5CR_3_1,
  126. MSEL5CR_2_0, MSEL5CR_2_1,
  127. MSEL5CR_0_0, MSEL5CR_0_1,
  128. PINMUX_FUNCTION_END,
  129. PINMUX_MARK_BEGIN,
  130. /* IRQ */
  131. IRQ0_PORT2_MARK, IRQ0_PORT13_MARK,
  132. IRQ1_MARK,
  133. IRQ2_PORT11_MARK, IRQ2_PORT12_MARK,
  134. IRQ3_PORT10_MARK, IRQ3_PORT14_MARK,
  135. IRQ4_PORT15_MARK, IRQ4_PORT172_MARK,
  136. IRQ5_PORT0_MARK, IRQ5_PORT1_MARK,
  137. IRQ6_PORT121_MARK, IRQ6_PORT173_MARK,
  138. IRQ7_PORT120_MARK, IRQ7_PORT209_MARK,
  139. IRQ8_MARK,
  140. IRQ9_PORT118_MARK, IRQ9_PORT210_MARK,
  141. IRQ10_MARK,
  142. IRQ11_MARK,
  143. IRQ12_PORT42_MARK, IRQ12_PORT97_MARK,
  144. IRQ13_PORT64_MARK, IRQ13_PORT98_MARK,
  145. IRQ14_PORT63_MARK, IRQ14_PORT99_MARK,
  146. IRQ15_PORT62_MARK, IRQ15_PORT100_MARK,
  147. IRQ16_PORT68_MARK, IRQ16_PORT211_MARK,
  148. IRQ17_MARK,
  149. IRQ18_MARK,
  150. IRQ19_MARK,
  151. IRQ20_MARK,
  152. IRQ21_MARK,
  153. IRQ22_MARK,
  154. IRQ23_MARK,
  155. IRQ24_MARK,
  156. IRQ25_MARK,
  157. IRQ26_PORT58_MARK, IRQ26_PORT81_MARK,
  158. IRQ27_PORT57_MARK, IRQ27_PORT168_MARK,
  159. IRQ28_PORT56_MARK, IRQ28_PORT169_MARK,
  160. IRQ29_PORT50_MARK, IRQ29_PORT170_MARK,
  161. IRQ30_PORT49_MARK, IRQ30_PORT171_MARK,
  162. IRQ31_PORT41_MARK, IRQ31_PORT167_MARK,
  163. /* Function */
  164. /* DBGT */
  165. DBGMDT2_MARK, DBGMDT1_MARK, DBGMDT0_MARK,
  166. DBGMD10_MARK, DBGMD11_MARK, DBGMD20_MARK,
  167. DBGMD21_MARK,
  168. /* FSI-A */
  169. FSIAISLD_PORT0_MARK, /* FSIAISLD Port 0/5 */
  170. FSIAISLD_PORT5_MARK,
  171. FSIASPDIF_PORT9_MARK, /* FSIASPDIF Port 9/18 */
  172. FSIASPDIF_PORT18_MARK,
  173. FSIAOSLD1_MARK, FSIAOSLD2_MARK, FSIAOLR_MARK,
  174. FSIAOBT_MARK, FSIAOSLD_MARK, FSIAOMC_MARK,
  175. FSIACK_MARK, FSIAILR_MARK, FSIAIBT_MARK,
  176. /* FSI-B */
  177. FSIBCK_MARK,
  178. /* FMSI */
  179. FMSISLD_PORT1_MARK, /* FMSISLD Port 1/6 */
  180. FMSISLD_PORT6_MARK,
  181. FMSIILR_MARK, FMSIIBT_MARK, FMSIOLR_MARK, FMSIOBT_MARK,
  182. FMSICK_MARK, FMSOILR_MARK, FMSOIBT_MARK, FMSOOLR_MARK,
  183. FMSOOBT_MARK, FMSOSLD_MARK, FMSOCK_MARK,
  184. /* SCIFA0 */
  185. SCIFA0_SCK_MARK, SCIFA0_CTS_MARK, SCIFA0_RTS_MARK,
  186. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  187. /* SCIFA1 */
  188. SCIFA1_CTS_MARK, SCIFA1_SCK_MARK, SCIFA1_RXD_MARK,
  189. SCIFA1_TXD_MARK, SCIFA1_RTS_MARK,
  190. /* SCIFA2 */
  191. SCIFA2_SCK_PORT22_MARK, /* SCIFA2_SCK Port 22/199 */
  192. SCIFA2_SCK_PORT199_MARK,
  193. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  194. SCIFA2_CTS_MARK, SCIFA2_RTS_MARK,
  195. /* SCIFA3 */
  196. SCIFA3_RTS_PORT105_MARK, /* MSEL5CR_8_0 */
  197. SCIFA3_SCK_PORT116_MARK,
  198. SCIFA3_CTS_PORT117_MARK,
  199. SCIFA3_RXD_PORT174_MARK,
  200. SCIFA3_TXD_PORT175_MARK,
  201. SCIFA3_RTS_PORT161_MARK, /* MSEL5CR_8_1 */
  202. SCIFA3_SCK_PORT158_MARK,
  203. SCIFA3_CTS_PORT162_MARK,
  204. SCIFA3_RXD_PORT159_MARK,
  205. SCIFA3_TXD_PORT160_MARK,
  206. /* SCIFA4 */
  207. SCIFA4_RXD_PORT12_MARK, /* MSEL5CR[12:11] = 00 */
  208. SCIFA4_TXD_PORT13_MARK,
  209. SCIFA4_RXD_PORT204_MARK, /* MSEL5CR[12:11] = 01 */
  210. SCIFA4_TXD_PORT203_MARK,
  211. SCIFA4_RXD_PORT94_MARK, /* MSEL5CR[12:11] = 10 */
  212. SCIFA4_TXD_PORT93_MARK,
  213. SCIFA4_SCK_PORT21_MARK, /* SCIFA4_SCK Port 21/205 */
  214. SCIFA4_SCK_PORT205_MARK,
  215. /* SCIFA5 */
  216. SCIFA5_TXD_PORT20_MARK, /* MSEL5CR[15:14] = 00 */
  217. SCIFA5_RXD_PORT10_MARK,
  218. SCIFA5_RXD_PORT207_MARK, /* MSEL5CR[15:14] = 01 */
  219. SCIFA5_TXD_PORT208_MARK,
  220. SCIFA5_TXD_PORT91_MARK, /* MSEL5CR[15:14] = 10 */
  221. SCIFA5_RXD_PORT92_MARK,
  222. SCIFA5_SCK_PORT23_MARK, /* SCIFA5_SCK Port 23/206 */
  223. SCIFA5_SCK_PORT206_MARK,
  224. /* SCIFA6 */
  225. SCIFA6_SCK_MARK, SCIFA6_RXD_MARK, SCIFA6_TXD_MARK,
  226. /* SCIFA7 */
  227. SCIFA7_TXD_MARK, SCIFA7_RXD_MARK,
  228. /* SCIFAB */
  229. SCIFB_SCK_PORT190_MARK, /* MSEL5CR_17_0 */
  230. SCIFB_RXD_PORT191_MARK,
  231. SCIFB_TXD_PORT192_MARK,
  232. SCIFB_RTS_PORT186_MARK,
  233. SCIFB_CTS_PORT187_MARK,
  234. SCIFB_SCK_PORT2_MARK, /* MSEL5CR_17_1 */
  235. SCIFB_RXD_PORT3_MARK,
  236. SCIFB_TXD_PORT4_MARK,
  237. SCIFB_RTS_PORT172_MARK,
  238. SCIFB_CTS_PORT173_MARK,
  239. /* LCD0 */
  240. LCDC0_SELECT_MARK,
  241. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  242. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  243. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  244. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  245. LCD0_D16_MARK, LCD0_D17_MARK,
  246. LCD0_DON_MARK, LCD0_VCPWC_MARK, LCD0_VEPWC_MARK,
  247. LCD0_DCK_MARK, LCD0_VSYN_MARK, /* for RGB */
  248. LCD0_HSYN_MARK, LCD0_DISP_MARK, /* for RGB */
  249. LCD0_WR_MARK, LCD0_RD_MARK, /* for SYS */
  250. LCD0_CS_MARK, LCD0_RS_MARK, /* for SYS */
  251. LCD0_D21_PORT158_MARK, LCD0_D23_PORT159_MARK, /* MSEL5CR_6_1 */
  252. LCD0_D22_PORT160_MARK, LCD0_D20_PORT161_MARK,
  253. LCD0_D19_PORT162_MARK, LCD0_D18_PORT163_MARK,
  254. LCD0_LCLK_PORT165_MARK,
  255. LCD0_D18_PORT40_MARK, LCD0_D22_PORT0_MARK, /* MSEL5CR_6_0 */
  256. LCD0_D23_PORT1_MARK, LCD0_D21_PORT2_MARK,
  257. LCD0_D20_PORT3_MARK, LCD0_D19_PORT4_MARK,
  258. LCD0_LCLK_PORT102_MARK,
  259. /* LCD1 */
  260. LCDC1_SELECT_MARK,
  261. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  262. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  263. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  264. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  265. LCD1_D16_MARK, LCD1_D17_MARK, LCD1_D18_MARK, LCD1_D19_MARK,
  266. LCD1_D20_MARK, LCD1_D21_MARK, LCD1_D22_MARK, LCD1_D23_MARK,
  267. LCD1_DON_MARK, LCD1_VCPWC_MARK,
  268. LCD1_LCLK_MARK, LCD1_VEPWC_MARK,
  269. LCD1_DCK_MARK, LCD1_VSYN_MARK, /* for RGB */
  270. LCD1_HSYN_MARK, LCD1_DISP_MARK, /* for RGB */
  271. LCD1_RS_MARK, LCD1_CS_MARK, /* for SYS */
  272. LCD1_RD_MARK, LCD1_WR_MARK, /* for SYS */
  273. /* RSPI */
  274. RSPI_SSL0_A_MARK, RSPI_SSL1_A_MARK, RSPI_SSL2_A_MARK,
  275. RSPI_SSL3_A_MARK, RSPI_CK_A_MARK, RSPI_MOSI_A_MARK,
  276. RSPI_MISO_A_MARK,
  277. /* VIO CKO */
  278. VIO_CKO1_MARK, /* needs fixup */
  279. VIO_CKO2_MARK,
  280. VIO_CKO_1_MARK,
  281. VIO_CKO_MARK,
  282. /* VIO0 */
  283. VIO0_D0_MARK, VIO0_D1_MARK, VIO0_D2_MARK, VIO0_D3_MARK,
  284. VIO0_D4_MARK, VIO0_D5_MARK, VIO0_D6_MARK, VIO0_D7_MARK,
  285. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  286. VIO0_D12_MARK, VIO0_VD_MARK, VIO0_HD_MARK, VIO0_CLK_MARK,
  287. VIO0_FIELD_MARK,
  288. VIO0_D13_PORT26_MARK, /* MSEL5CR_27_0 */
  289. VIO0_D14_PORT25_MARK,
  290. VIO0_D15_PORT24_MARK,
  291. VIO0_D13_PORT22_MARK, /* MSEL5CR_27_1 */
  292. VIO0_D14_PORT95_MARK,
  293. VIO0_D15_PORT96_MARK,
  294. /* VIO1 */
  295. VIO1_D0_MARK, VIO1_D1_MARK, VIO1_D2_MARK, VIO1_D3_MARK,
  296. VIO1_D4_MARK, VIO1_D5_MARK, VIO1_D6_MARK, VIO1_D7_MARK,
  297. VIO1_VD_MARK, VIO1_HD_MARK, VIO1_CLK_MARK, VIO1_FIELD_MARK,
  298. /* TPU0 */
  299. TPU0TO0_MARK, TPU0TO1_MARK, TPU0TO3_MARK,
  300. TPU0TO2_PORT66_MARK, /* TPU0TO2 Port 66/202 */
  301. TPU0TO2_PORT202_MARK,
  302. /* SSP1 0 */
  303. STP0_IPD0_MARK, STP0_IPD1_MARK, STP0_IPD2_MARK, STP0_IPD3_MARK,
  304. STP0_IPD4_MARK, STP0_IPD5_MARK, STP0_IPD6_MARK, STP0_IPD7_MARK,
  305. STP0_IPEN_MARK, STP0_IPCLK_MARK, STP0_IPSYNC_MARK,
  306. /* SSP1 1 */
  307. STP1_IPD1_MARK, STP1_IPD2_MARK, STP1_IPD3_MARK, STP1_IPD4_MARK,
  308. STP1_IPD5_MARK, STP1_IPD6_MARK, STP1_IPD7_MARK, STP1_IPCLK_MARK,
  309. STP1_IPSYNC_MARK,
  310. STP1_IPD0_PORT186_MARK, /* MSEL5CR_23_0 */
  311. STP1_IPEN_PORT187_MARK,
  312. STP1_IPD0_PORT194_MARK, /* MSEL5CR_23_1 */
  313. STP1_IPEN_PORT193_MARK,
  314. /* SIM */
  315. SIM_RST_MARK, SIM_CLK_MARK,
  316. SIM_D_PORT22_MARK, /* SIM_D Port 22/199 */
  317. SIM_D_PORT199_MARK,
  318. /* SDHI0 */
  319. SDHI0_D0_MARK, SDHI0_D1_MARK, SDHI0_D2_MARK, SDHI0_D3_MARK,
  320. SDHI0_CD_MARK, SDHI0_WP_MARK, SDHI0_CMD_MARK, SDHI0_CLK_MARK,
  321. /* SDHI1 */
  322. SDHI1_D0_MARK, SDHI1_D1_MARK, SDHI1_D2_MARK, SDHI1_D3_MARK,
  323. SDHI1_CD_MARK, SDHI1_WP_MARK, SDHI1_CMD_MARK, SDHI1_CLK_MARK,
  324. /* SDHI2 */
  325. SDHI2_D0_MARK, SDHI2_D1_MARK, SDHI2_D2_MARK, SDHI2_D3_MARK,
  326. SDHI2_CLK_MARK, SDHI2_CMD_MARK,
  327. SDHI2_CD_PORT24_MARK, /* MSEL5CR_19_0 */
  328. SDHI2_WP_PORT25_MARK,
  329. SDHI2_WP_PORT177_MARK, /* MSEL5CR_19_1 */
  330. SDHI2_CD_PORT202_MARK,
  331. /* MSIOF2 */
  332. MSIOF2_TXD_MARK, MSIOF2_RXD_MARK, MSIOF2_TSCK_MARK,
  333. MSIOF2_SS2_MARK, MSIOF2_TSYNC_MARK, MSIOF2_SS1_MARK,
  334. MSIOF2_MCK1_MARK, MSIOF2_MCK0_MARK, MSIOF2_RSYNC_MARK,
  335. MSIOF2_RSCK_MARK,
  336. /* KEYSC */
  337. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
  338. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  339. KEYOUT4_MARK, KEYOUT5_MARK, KEYOUT6_MARK, KEYOUT7_MARK,
  340. KEYIN0_PORT43_MARK, /* MSEL4CR_18_0 */
  341. KEYIN1_PORT44_MARK,
  342. KEYIN2_PORT45_MARK,
  343. KEYIN3_PORT46_MARK,
  344. KEYIN0_PORT58_MARK, /* MSEL4CR_18_1 */
  345. KEYIN1_PORT57_MARK,
  346. KEYIN2_PORT56_MARK,
  347. KEYIN3_PORT55_MARK,
  348. /* VOU */
  349. DV_D0_MARK, DV_D1_MARK, DV_D2_MARK, DV_D3_MARK,
  350. DV_D4_MARK, DV_D5_MARK, DV_D6_MARK, DV_D7_MARK,
  351. DV_D8_MARK, DV_D9_MARK, DV_D10_MARK, DV_D11_MARK,
  352. DV_D12_MARK, DV_D13_MARK, DV_D14_MARK, DV_D15_MARK,
  353. DV_CLK_MARK, DV_VSYNC_MARK, DV_HSYNC_MARK,
  354. /* MEMC */
  355. MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK, MEMC_AD3_MARK,
  356. MEMC_AD4_MARK, MEMC_AD5_MARK, MEMC_AD6_MARK, MEMC_AD7_MARK,
  357. MEMC_AD8_MARK, MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
  358. MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK, MEMC_AD15_MARK,
  359. MEMC_CS0_MARK, MEMC_INT_MARK, MEMC_NWE_MARK, MEMC_NOE_MARK,
  360. MEMC_CS1_MARK, /* MSEL4CR_6_0 */
  361. MEMC_ADV_MARK,
  362. MEMC_WAIT_MARK,
  363. MEMC_BUSCLK_MARK,
  364. MEMC_A1_MARK, /* MSEL4CR_6_1 */
  365. MEMC_DREQ0_MARK,
  366. MEMC_DREQ1_MARK,
  367. MEMC_A0_MARK,
  368. /* MMC */
  369. MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK,
  370. MMC0_D3_PORT71_MARK, MMC0_D4_PORT72_MARK, MMC0_D5_PORT73_MARK,
  371. MMC0_D6_PORT74_MARK, MMC0_D7_PORT75_MARK, MMC0_CLK_PORT66_MARK,
  372. MMC0_CMD_PORT67_MARK, /* MSEL4CR_15_0 */
  373. MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK,
  374. MMC1_D3_PORT146_MARK, MMC1_D4_PORT145_MARK, MMC1_D5_PORT144_MARK,
  375. MMC1_D6_PORT143_MARK, MMC1_D7_PORT142_MARK, MMC1_CLK_PORT103_MARK,
  376. MMC1_CMD_PORT104_MARK, /* MSEL4CR_15_1 */
  377. /* MSIOF0 */
  378. MSIOF0_SS1_MARK, MSIOF0_SS2_MARK, MSIOF0_RXD_MARK,
  379. MSIOF0_TXD_MARK, MSIOF0_MCK0_MARK, MSIOF0_MCK1_MARK,
  380. MSIOF0_RSYNC_MARK, MSIOF0_RSCK_MARK, MSIOF0_TSCK_MARK,
  381. MSIOF0_TSYNC_MARK,
  382. /* MSIOF1 */
  383. MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
  384. MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
  385. MSIOF1_SS2_PORT116_MARK, MSIOF1_SS1_PORT117_MARK,
  386. MSIOF1_RXD_PORT118_MARK, MSIOF1_TXD_PORT119_MARK,
  387. MSIOF1_TSYNC_PORT120_MARK,
  388. MSIOF1_TSCK_PORT121_MARK, /* MSEL4CR_10_0 */
  389. MSIOF1_SS1_PORT67_MARK, MSIOF1_TSCK_PORT72_MARK,
  390. MSIOF1_TSYNC_PORT73_MARK, MSIOF1_TXD_PORT74_MARK,
  391. MSIOF1_RXD_PORT75_MARK,
  392. MSIOF1_SS2_PORT202_MARK, /* MSEL4CR_10_1 */
  393. /* GPIO */
  394. GPO0_MARK, GPI0_MARK, GPO1_MARK, GPI1_MARK,
  395. /* USB0 */
  396. USB0_OCI_MARK, USB0_PPON_MARK, VBUS_MARK,
  397. /* USB1 */
  398. USB1_OCI_MARK, USB1_PPON_MARK,
  399. /* BBIF1 */
  400. BBIF1_RXD_MARK, BBIF1_TXD_MARK, BBIF1_TSYNC_MARK,
  401. BBIF1_TSCK_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
  402. BBIF1_FLOW_MARK, BBIF1_RX_FLOW_N_MARK,
  403. /* BBIF2 */
  404. BBIF2_TXD2_PORT5_MARK, /* MSEL5CR_0_0 */
  405. BBIF2_RXD2_PORT60_MARK,
  406. BBIF2_TSYNC2_PORT6_MARK,
  407. BBIF2_TSCK2_PORT59_MARK,
  408. BBIF2_RXD2_PORT90_MARK, /* MSEL5CR_0_1 */
  409. BBIF2_TXD2_PORT183_MARK,
  410. BBIF2_TSCK2_PORT89_MARK,
  411. BBIF2_TSYNC2_PORT184_MARK,
  412. /* BSC / FLCTL / PCMCIA */
  413. CS0_MARK, CS2_MARK, CS4_MARK,
  414. CS5B_MARK, CS6A_MARK,
  415. CS5A_PORT105_MARK, /* CS5A PORT 19/105 */
  416. CS5A_PORT19_MARK,
  417. IOIS16_MARK, /* ? */
  418. A0_MARK, A1_MARK, A2_MARK, A3_MARK,
  419. A4_FOE_MARK, /* share with FLCTL */
  420. A5_FCDE_MARK, /* share with FLCTL */
  421. A6_MARK, A7_MARK, A8_MARK, A9_MARK,
  422. A10_MARK, A11_MARK, A12_MARK, A13_MARK,
  423. A14_MARK, A15_MARK, A16_MARK, A17_MARK,
  424. A18_MARK, A19_MARK, A20_MARK, A21_MARK,
  425. A22_MARK, A23_MARK, A24_MARK, A25_MARK,
  426. A26_MARK,
  427. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, /* share with FLCTL */
  428. D3_NAF3_MARK, D4_NAF4_MARK, D5_NAF5_MARK, /* share with FLCTL */
  429. D6_NAF6_MARK, D7_NAF7_MARK, D8_NAF8_MARK, /* share with FLCTL */
  430. D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK, /* share with FLCTL */
  431. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, /* share with FLCTL */
  432. D15_NAF15_MARK, /* share with FLCTL */
  433. D16_MARK, D17_MARK, D18_MARK, D19_MARK,
  434. D20_MARK, D21_MARK, D22_MARK, D23_MARK,
  435. D24_MARK, D25_MARK, D26_MARK, D27_MARK,
  436. D28_MARK, D29_MARK, D30_MARK, D31_MARK,
  437. WE0_FWE_MARK, /* share with FLCTL */
  438. WE1_MARK,
  439. WE2_ICIORD_MARK, /* share with PCMCIA */
  440. WE3_ICIOWR_MARK, /* share with PCMCIA */
  441. CKO_MARK, BS_MARK, RDWR_MARK,
  442. RD_FSC_MARK, /* share with FLCTL */
  443. WAIT_PORT177_MARK, /* WAIT Port 90/177 */
  444. WAIT_PORT90_MARK,
  445. FCE0_MARK, FCE1_MARK, FRB_MARK, /* FLCTL */
  446. /* IRDA */
  447. IRDA_FIRSEL_MARK, IRDA_IN_MARK, IRDA_OUT_MARK,
  448. /* ATAPI */
  449. IDE_D0_MARK, IDE_D1_MARK, IDE_D2_MARK, IDE_D3_MARK,
  450. IDE_D4_MARK, IDE_D5_MARK, IDE_D6_MARK, IDE_D7_MARK,
  451. IDE_D8_MARK, IDE_D9_MARK, IDE_D10_MARK, IDE_D11_MARK,
  452. IDE_D12_MARK, IDE_D13_MARK, IDE_D14_MARK, IDE_D15_MARK,
  453. IDE_A0_MARK, IDE_A1_MARK, IDE_A2_MARK, IDE_CS0_MARK,
  454. IDE_CS1_MARK, IDE_IOWR_MARK, IDE_IORD_MARK, IDE_IORDY_MARK,
  455. IDE_INT_MARK, IDE_RST_MARK, IDE_DIRECTION_MARK,
  456. IDE_EXBUF_ENB_MARK, IDE_IODACK_MARK, IDE_IODREQ_MARK,
  457. /* RMII */
  458. RMII_CRS_DV_MARK, RMII_RX_ER_MARK, RMII_RXD0_MARK,
  459. RMII_RXD1_MARK, RMII_TX_EN_MARK, RMII_TXD0_MARK,
  460. RMII_MDC_MARK, RMII_TXD1_MARK, RMII_MDIO_MARK,
  461. RMII_REF50CK_MARK, /* for RMII */
  462. RMII_REF125CK_MARK, /* for GMII */
  463. /* GEther */
  464. ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_ETXD0_MARK, ET_ETXD1_MARK,
  465. ET_ETXD2_MARK, ET_ETXD3_MARK,
  466. ET_ETXD4_MARK, ET_ETXD5_MARK, /* for GEther */
  467. ET_ETXD6_MARK, ET_ETXD7_MARK, /* for GEther */
  468. ET_COL_MARK, ET_TX_ER_MARK, ET_RX_CLK_MARK, ET_RX_DV_MARK,
  469. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  470. ET_ERXD4_MARK, ET_ERXD5_MARK, /* for GEther */
  471. ET_ERXD6_MARK, ET_ERXD7_MARK, /* for GEther */
  472. ET_RX_ER_MARK, ET_CRS_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  473. ET_LINK_MARK, ET_PHY_INT_MARK, ET_WOL_MARK, ET_GTX_CLK_MARK,
  474. /* DMA0 */
  475. DREQ0_MARK, DACK0_MARK,
  476. /* DMA1 */
  477. DREQ1_MARK, DACK1_MARK,
  478. /* SYSC */
  479. RESETOUTS_MARK, RESETP_PULLUP_MARK, RESETP_PLAIN_MARK,
  480. /* IRREM */
  481. IROUT_MARK,
  482. /* SDENC */
  483. SDENC_CPG_MARK, SDENC_DV_CLKI_MARK,
  484. /* HDMI */
  485. HDMI_HPD_MARK, HDMI_CEC_MARK,
  486. /* DEBUG */
  487. EDEBGREQ_PULLUP_MARK, /* for JTAG */
  488. EDEBGREQ_PULLDOWN_MARK,
  489. TRACEAUD_FROM_VIO_MARK, /* for TRACE/AUD */
  490. TRACEAUD_FROM_LCDC0_MARK,
  491. TRACEAUD_FROM_MEMC_MARK,
  492. PINMUX_MARK_END,
  493. };
  494. static const pinmux_enum_t pinmux_data[] = {
  495. /* specify valid pin states for each pin in GPIO mode */
  496. /* I/O and Pull U/D */
  497. PORT_DATA_IO_PD(0), PORT_DATA_IO_PD(1),
  498. PORT_DATA_IO_PD(2), PORT_DATA_IO_PD(3),
  499. PORT_DATA_IO_PD(4), PORT_DATA_IO_PD(5),
  500. PORT_DATA_IO_PD(6), PORT_DATA_IO(7),
  501. PORT_DATA_IO(8), PORT_DATA_IO(9),
  502. PORT_DATA_IO_PD(10), PORT_DATA_IO_PD(11),
  503. PORT_DATA_IO_PD(12), PORT_DATA_IO_PU_PD(13),
  504. PORT_DATA_IO_PD(14), PORT_DATA_IO_PD(15),
  505. PORT_DATA_IO_PD(16), PORT_DATA_IO_PD(17),
  506. PORT_DATA_IO(18), PORT_DATA_IO_PU(19),
  507. PORT_DATA_IO_PU_PD(20), PORT_DATA_IO_PD(21),
  508. PORT_DATA_IO_PU_PD(22), PORT_DATA_IO(23),
  509. PORT_DATA_IO_PU(24), PORT_DATA_IO_PU(25),
  510. PORT_DATA_IO_PU(26), PORT_DATA_IO_PU(27),
  511. PORT_DATA_IO_PU(28), PORT_DATA_IO_PU(29),
  512. PORT_DATA_IO_PU(30), PORT_DATA_IO_PD(31),
  513. PORT_DATA_IO_PD(32), PORT_DATA_IO_PD(33),
  514. PORT_DATA_IO_PD(34), PORT_DATA_IO_PU(35),
  515. PORT_DATA_IO_PU(36), PORT_DATA_IO_PD(37),
  516. PORT_DATA_IO_PU(38), PORT_DATA_IO_PD(39),
  517. PORT_DATA_IO_PU_PD(40), PORT_DATA_IO_PD(41),
  518. PORT_DATA_IO_PD(42), PORT_DATA_IO_PU_PD(43),
  519. PORT_DATA_IO_PU_PD(44), PORT_DATA_IO_PU_PD(45),
  520. PORT_DATA_IO_PU_PD(46), PORT_DATA_IO_PU_PD(47),
  521. PORT_DATA_IO_PU_PD(48), PORT_DATA_IO_PU_PD(49),
  522. PORT_DATA_IO_PU_PD(50), PORT_DATA_IO_PD(51),
  523. PORT_DATA_IO_PD(52), PORT_DATA_IO_PD(53),
  524. PORT_DATA_IO_PD(54), PORT_DATA_IO_PU_PD(55),
  525. PORT_DATA_IO_PU_PD(56), PORT_DATA_IO_PU_PD(57),
  526. PORT_DATA_IO_PU_PD(58), PORT_DATA_IO_PU_PD(59),
  527. PORT_DATA_IO_PU_PD(60), PORT_DATA_IO_PD(61),
  528. PORT_DATA_IO_PD(62), PORT_DATA_IO_PD(63),
  529. PORT_DATA_IO_PD(64), PORT_DATA_IO_PD(65),
  530. PORT_DATA_IO_PU_PD(66), PORT_DATA_IO_PU_PD(67),
  531. PORT_DATA_IO_PU_PD(68), PORT_DATA_IO_PU_PD(69),
  532. PORT_DATA_IO_PU_PD(70), PORT_DATA_IO_PU_PD(71),
  533. PORT_DATA_IO_PU_PD(72), PORT_DATA_IO_PU_PD(73),
  534. PORT_DATA_IO_PU_PD(74), PORT_DATA_IO_PU_PD(75),
  535. PORT_DATA_IO_PU_PD(76), PORT_DATA_IO_PU_PD(77),
  536. PORT_DATA_IO_PU_PD(78), PORT_DATA_IO_PU_PD(79),
  537. PORT_DATA_IO_PU_PD(80), PORT_DATA_IO_PU_PD(81),
  538. PORT_DATA_IO(82), PORT_DATA_IO_PU_PD(83),
  539. PORT_DATA_IO(84), PORT_DATA_IO_PD(85),
  540. PORT_DATA_IO_PD(86), PORT_DATA_IO_PD(87),
  541. PORT_DATA_IO_PD(88), PORT_DATA_IO_PD(89),
  542. PORT_DATA_IO_PD(90), PORT_DATA_IO_PU_PD(91),
  543. PORT_DATA_IO_PU_PD(92), PORT_DATA_IO_PU_PD(93),
  544. PORT_DATA_IO_PU_PD(94), PORT_DATA_IO_PU_PD(95),
  545. PORT_DATA_IO_PU_PD(96), PORT_DATA_IO_PU_PD(97),
  546. PORT_DATA_IO_PU_PD(98), PORT_DATA_IO_PU_PD(99),
  547. PORT_DATA_IO_PU_PD(100), PORT_DATA_IO(101),
  548. PORT_DATA_IO_PU(102), PORT_DATA_IO_PU_PD(103),
  549. PORT_DATA_IO_PU(104), PORT_DATA_IO_PU(105),
  550. PORT_DATA_IO_PU_PD(106), PORT_DATA_IO(107),
  551. PORT_DATA_IO(108), PORT_DATA_IO(109),
  552. PORT_DATA_IO(110), PORT_DATA_IO(111),
  553. PORT_DATA_IO(112), PORT_DATA_IO(113),
  554. PORT_DATA_IO_PU_PD(114), PORT_DATA_IO(115),
  555. PORT_DATA_IO_PD(116), PORT_DATA_IO_PD(117),
  556. PORT_DATA_IO_PD(118), PORT_DATA_IO_PD(119),
  557. PORT_DATA_IO_PD(120), PORT_DATA_IO_PD(121),
  558. PORT_DATA_IO_PD(122), PORT_DATA_IO_PD(123),
  559. PORT_DATA_IO_PD(124), PORT_DATA_IO(125),
  560. PORT_DATA_IO(126), PORT_DATA_IO(127),
  561. PORT_DATA_IO(128), PORT_DATA_IO(129),
  562. PORT_DATA_IO(130), PORT_DATA_IO(131),
  563. PORT_DATA_IO(132), PORT_DATA_IO(133),
  564. PORT_DATA_IO(134), PORT_DATA_IO(135),
  565. PORT_DATA_IO(136), PORT_DATA_IO(137),
  566. PORT_DATA_IO(138), PORT_DATA_IO(139),
  567. PORT_DATA_IO(140), PORT_DATA_IO(141),
  568. PORT_DATA_IO_PU(142), PORT_DATA_IO_PU(143),
  569. PORT_DATA_IO_PU(144), PORT_DATA_IO_PU(145),
  570. PORT_DATA_IO_PU(146), PORT_DATA_IO_PU(147),
  571. PORT_DATA_IO_PU(148), PORT_DATA_IO_PU(149),
  572. PORT_DATA_IO_PU(150), PORT_DATA_IO_PU(151),
  573. PORT_DATA_IO_PU(152), PORT_DATA_IO_PU(153),
  574. PORT_DATA_IO_PU(154), PORT_DATA_IO_PU(155),
  575. PORT_DATA_IO_PU(156), PORT_DATA_IO_PU(157),
  576. PORT_DATA_IO_PD(158), PORT_DATA_IO_PD(159),
  577. PORT_DATA_IO_PU_PD(160), PORT_DATA_IO_PD(161),
  578. PORT_DATA_IO_PD(162), PORT_DATA_IO_PD(163),
  579. PORT_DATA_IO_PD(164), PORT_DATA_IO_PD(165),
  580. PORT_DATA_IO_PU(166), PORT_DATA_IO_PU(167),
  581. PORT_DATA_IO_PU(168), PORT_DATA_IO_PU(169),
  582. PORT_DATA_IO_PU(170), PORT_DATA_IO_PU(171),
  583. PORT_DATA_IO_PD(172), PORT_DATA_IO_PD(173),
  584. PORT_DATA_IO_PD(174), PORT_DATA_IO_PD(175),
  585. PORT_DATA_IO_PU(176), PORT_DATA_IO_PU_PD(177),
  586. PORT_DATA_IO_PU(178), PORT_DATA_IO_PD(179),
  587. PORT_DATA_IO_PD(180), PORT_DATA_IO_PU(181),
  588. PORT_DATA_IO_PU(182), PORT_DATA_IO(183),
  589. PORT_DATA_IO_PD(184), PORT_DATA_IO_PD(185),
  590. PORT_DATA_IO_PD(186), PORT_DATA_IO_PD(187),
  591. PORT_DATA_IO_PD(188), PORT_DATA_IO_PD(189),
  592. PORT_DATA_IO_PD(190), PORT_DATA_IO_PD(191),
  593. PORT_DATA_IO_PD(192), PORT_DATA_IO_PU_PD(193),
  594. PORT_DATA_IO_PU_PD(194), PORT_DATA_IO_PD(195),
  595. PORT_DATA_IO_PU_PD(196), PORT_DATA_IO_PD(197),
  596. PORT_DATA_IO_PU_PD(198), PORT_DATA_IO_PU_PD(199),
  597. PORT_DATA_IO_PU_PD(200), PORT_DATA_IO_PU(201),
  598. PORT_DATA_IO_PU_PD(202), PORT_DATA_IO(203),
  599. PORT_DATA_IO_PU_PD(204), PORT_DATA_IO_PU_PD(205),
  600. PORT_DATA_IO_PU_PD(206), PORT_DATA_IO_PU_PD(207),
  601. PORT_DATA_IO_PU_PD(208), PORT_DATA_IO_PD(209),
  602. PORT_DATA_IO_PD(210), PORT_DATA_IO_PD(211),
  603. /* Port0 */
  604. PINMUX_DATA(DBGMDT2_MARK, PORT0_FN1),
  605. PINMUX_DATA(FSIAISLD_PORT0_MARK, PORT0_FN2, MSEL5CR_3_0),
  606. PINMUX_DATA(FSIAOSLD1_MARK, PORT0_FN3),
  607. PINMUX_DATA(LCD0_D22_PORT0_MARK, PORT0_FN4, MSEL5CR_6_0),
  608. PINMUX_DATA(SCIFA7_RXD_MARK, PORT0_FN6),
  609. PINMUX_DATA(LCD1_D4_MARK, PORT0_FN7),
  610. PINMUX_DATA(IRQ5_PORT0_MARK, PORT0_FN0, MSEL1CR_5_0),
  611. /* Port1 */
  612. PINMUX_DATA(DBGMDT1_MARK, PORT1_FN1),
  613. PINMUX_DATA(FMSISLD_PORT1_MARK, PORT1_FN2, MSEL5CR_5_0),
  614. PINMUX_DATA(FSIAOSLD2_MARK, PORT1_FN3),
  615. PINMUX_DATA(LCD0_D23_PORT1_MARK, PORT1_FN4, MSEL5CR_6_0),
  616. PINMUX_DATA(SCIFA7_TXD_MARK, PORT1_FN6),
  617. PINMUX_DATA(LCD1_D3_MARK, PORT1_FN7),
  618. PINMUX_DATA(IRQ5_PORT1_MARK, PORT1_FN0, MSEL1CR_5_1),
  619. /* Port2 */
  620. PINMUX_DATA(DBGMDT0_MARK, PORT2_FN1),
  621. PINMUX_DATA(SCIFB_SCK_PORT2_MARK, PORT2_FN2, MSEL5CR_17_1),
  622. PINMUX_DATA(LCD0_D21_PORT2_MARK, PORT2_FN4, MSEL5CR_6_0),
  623. PINMUX_DATA(LCD1_D2_MARK, PORT2_FN7),
  624. PINMUX_DATA(IRQ0_PORT2_MARK, PORT2_FN0, MSEL1CR_0_1),
  625. /* Port3 */
  626. PINMUX_DATA(DBGMD21_MARK, PORT3_FN1),
  627. PINMUX_DATA(SCIFB_RXD_PORT3_MARK, PORT3_FN2, MSEL5CR_17_1),
  628. PINMUX_DATA(LCD0_D20_PORT3_MARK, PORT3_FN4, MSEL5CR_6_0),
  629. PINMUX_DATA(LCD1_D1_MARK, PORT3_FN7),
  630. /* Port4 */
  631. PINMUX_DATA(DBGMD20_MARK, PORT4_FN1),
  632. PINMUX_DATA(SCIFB_TXD_PORT4_MARK, PORT4_FN2, MSEL5CR_17_1),
  633. PINMUX_DATA(LCD0_D19_PORT4_MARK, PORT4_FN4, MSEL5CR_6_0),
  634. PINMUX_DATA(LCD1_D0_MARK, PORT4_FN7),
  635. /* Port5 */
  636. PINMUX_DATA(DBGMD11_MARK, PORT5_FN1),
  637. PINMUX_DATA(BBIF2_TXD2_PORT5_MARK, PORT5_FN2, MSEL5CR_0_0),
  638. PINMUX_DATA(FSIAISLD_PORT5_MARK, PORT5_FN4, MSEL5CR_3_1),
  639. PINMUX_DATA(RSPI_SSL0_A_MARK, PORT5_FN6),
  640. PINMUX_DATA(LCD1_VCPWC_MARK, PORT5_FN7),
  641. /* Port6 */
  642. PINMUX_DATA(DBGMD10_MARK, PORT6_FN1),
  643. PINMUX_DATA(BBIF2_TSYNC2_PORT6_MARK, PORT6_FN2, MSEL5CR_0_0),
  644. PINMUX_DATA(FMSISLD_PORT6_MARK, PORT6_FN4, MSEL5CR_5_1),
  645. PINMUX_DATA(RSPI_SSL1_A_MARK, PORT6_FN6),
  646. PINMUX_DATA(LCD1_VEPWC_MARK, PORT6_FN7),
  647. /* Port7 */
  648. PINMUX_DATA(FSIAOLR_MARK, PORT7_FN1),
  649. /* Port8 */
  650. PINMUX_DATA(FSIAOBT_MARK, PORT8_FN1),
  651. /* Port9 */
  652. PINMUX_DATA(FSIAOSLD_MARK, PORT9_FN1),
  653. PINMUX_DATA(FSIASPDIF_PORT9_MARK, PORT9_FN2, MSEL5CR_4_0),
  654. /* Port10 */
  655. PINMUX_DATA(FSIAOMC_MARK, PORT10_FN1),
  656. PINMUX_DATA(SCIFA5_RXD_PORT10_MARK, PORT10_FN3, MSEL5CR_14_0, MSEL5CR_15_0),
  657. PINMUX_DATA(IRQ3_PORT10_MARK, PORT10_FN0, MSEL1CR_3_0),
  658. /* Port11 */
  659. PINMUX_DATA(FSIACK_MARK, PORT11_FN1),
  660. PINMUX_DATA(FSIBCK_MARK, PORT11_FN2),
  661. PINMUX_DATA(IRQ2_PORT11_MARK, PORT11_FN0, MSEL1CR_2_0),
  662. /* Port12 */
  663. PINMUX_DATA(FSIAILR_MARK, PORT12_FN1),
  664. PINMUX_DATA(SCIFA4_RXD_PORT12_MARK, PORT12_FN2, MSEL5CR_12_0, MSEL5CR_11_0),
  665. PINMUX_DATA(LCD1_RS_MARK, PORT12_FN6),
  666. PINMUX_DATA(LCD1_DISP_MARK, PORT12_FN7),
  667. PINMUX_DATA(IRQ2_PORT12_MARK, PORT12_FN0, MSEL1CR_2_1),
  668. /* Port13 */
  669. PINMUX_DATA(FSIAIBT_MARK, PORT13_FN1),
  670. PINMUX_DATA(SCIFA4_TXD_PORT13_MARK, PORT13_FN2, MSEL5CR_12_0, MSEL5CR_11_0),
  671. PINMUX_DATA(LCD1_RD_MARK, PORT13_FN7),
  672. PINMUX_DATA(IRQ0_PORT13_MARK, PORT13_FN0, MSEL1CR_0_0),
  673. /* Port14 */
  674. PINMUX_DATA(FMSOILR_MARK, PORT14_FN1),
  675. PINMUX_DATA(FMSIILR_MARK, PORT14_FN2),
  676. PINMUX_DATA(VIO_CKO1_MARK, PORT14_FN3),
  677. PINMUX_DATA(LCD1_D23_MARK, PORT14_FN7),
  678. PINMUX_DATA(IRQ3_PORT14_MARK, PORT14_FN0, MSEL1CR_3_1),
  679. /* Port15 */
  680. PINMUX_DATA(FMSOIBT_MARK, PORT15_FN1),
  681. PINMUX_DATA(FMSIIBT_MARK, PORT15_FN2),
  682. PINMUX_DATA(VIO_CKO2_MARK, PORT15_FN3),
  683. PINMUX_DATA(LCD1_D22_MARK, PORT15_FN7),
  684. PINMUX_DATA(IRQ4_PORT15_MARK, PORT15_FN0, MSEL1CR_4_0),
  685. /* Port16 */
  686. PINMUX_DATA(FMSOOLR_MARK, PORT16_FN1),
  687. PINMUX_DATA(FMSIOLR_MARK, PORT16_FN2),
  688. /* Port17 */
  689. PINMUX_DATA(FMSOOBT_MARK, PORT17_FN1),
  690. PINMUX_DATA(FMSIOBT_MARK, PORT17_FN2),
  691. /* Port18 */
  692. PINMUX_DATA(FMSOSLD_MARK, PORT18_FN1),
  693. PINMUX_DATA(FSIASPDIF_PORT18_MARK, PORT18_FN2, MSEL5CR_4_1),
  694. /* Port19 */
  695. PINMUX_DATA(FMSICK_MARK, PORT19_FN1),
  696. PINMUX_DATA(CS5A_PORT19_MARK, PORT19_FN7, MSEL5CR_2_1),
  697. PINMUX_DATA(IRQ10_MARK, PORT19_FN0),
  698. /* Port20 */
  699. PINMUX_DATA(FMSOCK_MARK, PORT20_FN1),
  700. PINMUX_DATA(SCIFA5_TXD_PORT20_MARK, PORT20_FN3, MSEL5CR_15_0, MSEL5CR_14_0),
  701. PINMUX_DATA(IRQ1_MARK, PORT20_FN0),
  702. /* Port21 */
  703. PINMUX_DATA(SCIFA1_CTS_MARK, PORT21_FN1),
  704. PINMUX_DATA(SCIFA4_SCK_PORT21_MARK, PORT21_FN2, MSEL5CR_10_0),
  705. PINMUX_DATA(TPU0TO1_MARK, PORT21_FN4),
  706. PINMUX_DATA(VIO1_FIELD_MARK, PORT21_FN5),
  707. PINMUX_DATA(STP0_IPD5_MARK, PORT21_FN6),
  708. PINMUX_DATA(LCD1_D10_MARK, PORT21_FN7),
  709. /* Port22 */
  710. PINMUX_DATA(SCIFA2_SCK_PORT22_MARK, PORT22_FN1, MSEL5CR_7_0),
  711. PINMUX_DATA(SIM_D_PORT22_MARK, PORT22_FN4, MSEL5CR_21_0),
  712. PINMUX_DATA(VIO0_D13_PORT22_MARK, PORT22_FN7, MSEL5CR_27_1),
  713. /* Port23 */
  714. PINMUX_DATA(SCIFA1_RTS_MARK, PORT23_FN1),
  715. PINMUX_DATA(SCIFA5_SCK_PORT23_MARK, PORT23_FN3, MSEL5CR_13_0),
  716. PINMUX_DATA(TPU0TO0_MARK, PORT23_FN4),
  717. PINMUX_DATA(VIO_CKO_1_MARK, PORT23_FN5),
  718. PINMUX_DATA(STP0_IPD2_MARK, PORT23_FN6),
  719. PINMUX_DATA(LCD1_D7_MARK, PORT23_FN7),
  720. /* Port24 */
  721. PINMUX_DATA(VIO0_D15_PORT24_MARK, PORT24_FN1, MSEL5CR_27_0),
  722. PINMUX_DATA(VIO1_D7_MARK, PORT24_FN5),
  723. PINMUX_DATA(SCIFA6_SCK_MARK, PORT24_FN6),
  724. PINMUX_DATA(SDHI2_CD_PORT24_MARK, PORT24_FN7, MSEL5CR_19_0),
  725. /* Port25 */
  726. PINMUX_DATA(VIO0_D14_PORT25_MARK, PORT25_FN1, MSEL5CR_27_0),
  727. PINMUX_DATA(VIO1_D6_MARK, PORT25_FN5),
  728. PINMUX_DATA(SCIFA6_RXD_MARK, PORT25_FN6),
  729. PINMUX_DATA(SDHI2_WP_PORT25_MARK, PORT25_FN7, MSEL5CR_19_0),
  730. /* Port26 */
  731. PINMUX_DATA(VIO0_D13_PORT26_MARK, PORT26_FN1, MSEL5CR_27_0),
  732. PINMUX_DATA(VIO1_D5_MARK, PORT26_FN5),
  733. PINMUX_DATA(SCIFA6_TXD_MARK, PORT26_FN6),
  734. /* Port27 - Port39 Function */
  735. PINMUX_DATA(VIO0_D7_MARK, PORT27_FN1),
  736. PINMUX_DATA(VIO0_D6_MARK, PORT28_FN1),
  737. PINMUX_DATA(VIO0_D5_MARK, PORT29_FN1),
  738. PINMUX_DATA(VIO0_D4_MARK, PORT30_FN1),
  739. PINMUX_DATA(VIO0_D3_MARK, PORT31_FN1),
  740. PINMUX_DATA(VIO0_D2_MARK, PORT32_FN1),
  741. PINMUX_DATA(VIO0_D1_MARK, PORT33_FN1),
  742. PINMUX_DATA(VIO0_D0_MARK, PORT34_FN1),
  743. PINMUX_DATA(VIO0_CLK_MARK, PORT35_FN1),
  744. PINMUX_DATA(VIO_CKO_MARK, PORT36_FN1),
  745. PINMUX_DATA(VIO0_HD_MARK, PORT37_FN1),
  746. PINMUX_DATA(VIO0_FIELD_MARK, PORT38_FN1),
  747. PINMUX_DATA(VIO0_VD_MARK, PORT39_FN1),
  748. /* Port38 IRQ */
  749. PINMUX_DATA(IRQ25_MARK, PORT38_FN0),
  750. /* Port40 */
  751. PINMUX_DATA(LCD0_D18_PORT40_MARK, PORT40_FN4, MSEL5CR_6_0),
  752. PINMUX_DATA(RSPI_CK_A_MARK, PORT40_FN6),
  753. PINMUX_DATA(LCD1_LCLK_MARK, PORT40_FN7),
  754. /* Port41 */
  755. PINMUX_DATA(LCD0_D17_MARK, PORT41_FN1),
  756. PINMUX_DATA(MSIOF2_SS1_MARK, PORT41_FN2),
  757. PINMUX_DATA(IRQ31_PORT41_MARK, PORT41_FN0, MSEL1CR_31_1),
  758. /* Port42 */
  759. PINMUX_DATA(LCD0_D16_MARK, PORT42_FN1),
  760. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT42_FN2),
  761. PINMUX_DATA(IRQ12_PORT42_MARK, PORT42_FN0, MSEL1CR_12_1),
  762. /* Port43 */
  763. PINMUX_DATA(LCD0_D15_MARK, PORT43_FN1),
  764. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT43_FN2),
  765. PINMUX_DATA(KEYIN0_PORT43_MARK, PORT43_FN3, MSEL4CR_18_0),
  766. PINMUX_DATA(DV_D15_MARK, PORT43_FN6),
  767. /* Port44 */
  768. PINMUX_DATA(LCD0_D14_MARK, PORT44_FN1),
  769. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT44_FN2),
  770. PINMUX_DATA(KEYIN1_PORT44_MARK, PORT44_FN3, MSEL4CR_18_0),
  771. PINMUX_DATA(DV_D14_MARK, PORT44_FN6),
  772. /* Port45 */
  773. PINMUX_DATA(LCD0_D13_MARK, PORT45_FN1),
  774. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT45_FN2),
  775. PINMUX_DATA(KEYIN2_PORT45_MARK, PORT45_FN3, MSEL4CR_18_0),
  776. PINMUX_DATA(DV_D13_MARK, PORT45_FN6),
  777. /* Port46 */
  778. PINMUX_DATA(LCD0_D12_MARK, PORT46_FN1),
  779. PINMUX_DATA(KEYIN3_PORT46_MARK, PORT46_FN3, MSEL4CR_18_0),
  780. PINMUX_DATA(DV_D12_MARK, PORT46_FN6),
  781. /* Port47 */
  782. PINMUX_DATA(LCD0_D11_MARK, PORT47_FN1),
  783. PINMUX_DATA(KEYIN4_MARK, PORT47_FN3),
  784. PINMUX_DATA(DV_D11_MARK, PORT47_FN6),
  785. /* Port48 */
  786. PINMUX_DATA(LCD0_D10_MARK, PORT48_FN1),
  787. PINMUX_DATA(KEYIN5_MARK, PORT48_FN3),
  788. PINMUX_DATA(DV_D10_MARK, PORT48_FN6),
  789. /* Port49 */
  790. PINMUX_DATA(LCD0_D9_MARK, PORT49_FN1),
  791. PINMUX_DATA(KEYIN6_MARK, PORT49_FN3),
  792. PINMUX_DATA(DV_D9_MARK, PORT49_FN6),
  793. PINMUX_DATA(IRQ30_PORT49_MARK, PORT49_FN0, MSEL1CR_30_1),
  794. /* Port50 */
  795. PINMUX_DATA(LCD0_D8_MARK, PORT50_FN1),
  796. PINMUX_DATA(KEYIN7_MARK, PORT50_FN3),
  797. PINMUX_DATA(DV_D8_MARK, PORT50_FN6),
  798. PINMUX_DATA(IRQ29_PORT50_MARK, PORT50_FN0, MSEL1CR_29_1),
  799. /* Port51 */
  800. PINMUX_DATA(LCD0_D7_MARK, PORT51_FN1),
  801. PINMUX_DATA(KEYOUT0_MARK, PORT51_FN3),
  802. PINMUX_DATA(DV_D7_MARK, PORT51_FN6),
  803. /* Port52 */
  804. PINMUX_DATA(LCD0_D6_MARK, PORT52_FN1),
  805. PINMUX_DATA(KEYOUT1_MARK, PORT52_FN3),
  806. PINMUX_DATA(DV_D6_MARK, PORT52_FN6),
  807. /* Port53 */
  808. PINMUX_DATA(LCD0_D5_MARK, PORT53_FN1),
  809. PINMUX_DATA(KEYOUT2_MARK, PORT53_FN3),
  810. PINMUX_DATA(DV_D5_MARK, PORT53_FN6),
  811. /* Port54 */
  812. PINMUX_DATA(LCD0_D4_MARK, PORT54_FN1),
  813. PINMUX_DATA(KEYOUT3_MARK, PORT54_FN3),
  814. PINMUX_DATA(DV_D4_MARK, PORT54_FN6),
  815. /* Port55 */
  816. PINMUX_DATA(LCD0_D3_MARK, PORT55_FN1),
  817. PINMUX_DATA(KEYOUT4_MARK, PORT55_FN3),
  818. PINMUX_DATA(KEYIN3_PORT55_MARK, PORT55_FN4, MSEL4CR_18_1),
  819. PINMUX_DATA(DV_D3_MARK, PORT55_FN6),
  820. /* Port56 */
  821. PINMUX_DATA(LCD0_D2_MARK, PORT56_FN1),
  822. PINMUX_DATA(KEYOUT5_MARK, PORT56_FN3),
  823. PINMUX_DATA(KEYIN2_PORT56_MARK, PORT56_FN4, MSEL4CR_18_1),
  824. PINMUX_DATA(DV_D2_MARK, PORT56_FN6),
  825. PINMUX_DATA(IRQ28_PORT56_MARK, PORT56_FN0, MSEL1CR_28_1),
  826. /* Port57 */
  827. PINMUX_DATA(LCD0_D1_MARK, PORT57_FN1),
  828. PINMUX_DATA(KEYOUT6_MARK, PORT57_FN3),
  829. PINMUX_DATA(KEYIN1_PORT57_MARK, PORT57_FN4, MSEL4CR_18_1),
  830. PINMUX_DATA(DV_D1_MARK, PORT57_FN6),
  831. PINMUX_DATA(IRQ27_PORT57_MARK, PORT57_FN0, MSEL1CR_27_1),
  832. /* Port58 */
  833. PINMUX_DATA(LCD0_D0_MARK, PORT58_FN1),
  834. PINMUX_DATA(KEYOUT7_MARK, PORT58_FN3),
  835. PINMUX_DATA(KEYIN0_PORT58_MARK, PORT58_FN4, MSEL4CR_18_1),
  836. PINMUX_DATA(DV_D0_MARK, PORT58_FN6),
  837. PINMUX_DATA(IRQ26_PORT58_MARK, PORT58_FN0, MSEL1CR_26_1),
  838. /* Port59 */
  839. PINMUX_DATA(LCD0_VCPWC_MARK, PORT59_FN1),
  840. PINMUX_DATA(BBIF2_TSCK2_PORT59_MARK, PORT59_FN2, MSEL5CR_0_0),
  841. PINMUX_DATA(RSPI_MOSI_A_MARK, PORT59_FN6),
  842. /* Port60 */
  843. PINMUX_DATA(LCD0_VEPWC_MARK, PORT60_FN1),
  844. PINMUX_DATA(BBIF2_RXD2_PORT60_MARK, PORT60_FN2, MSEL5CR_0_0),
  845. PINMUX_DATA(RSPI_MISO_A_MARK, PORT60_FN6),
  846. /* Port61 */
  847. PINMUX_DATA(LCD0_DON_MARK, PORT61_FN1),
  848. PINMUX_DATA(MSIOF2_TXD_MARK, PORT61_FN2),
  849. /* Port62 */
  850. PINMUX_DATA(LCD0_DCK_MARK, PORT62_FN1),
  851. PINMUX_DATA(LCD0_WR_MARK, PORT62_FN4),
  852. PINMUX_DATA(DV_CLK_MARK, PORT62_FN6),
  853. PINMUX_DATA(IRQ15_PORT62_MARK, PORT62_FN0, MSEL1CR_15_1),
  854. /* Port63 */
  855. PINMUX_DATA(LCD0_VSYN_MARK, PORT63_FN1),
  856. PINMUX_DATA(DV_VSYNC_MARK, PORT63_FN6),
  857. PINMUX_DATA(IRQ14_PORT63_MARK, PORT63_FN0, MSEL1CR_14_1),
  858. /* Port64 */
  859. PINMUX_DATA(LCD0_HSYN_MARK, PORT64_FN1),
  860. PINMUX_DATA(LCD0_CS_MARK, PORT64_FN4),
  861. PINMUX_DATA(DV_HSYNC_MARK, PORT64_FN6),
  862. PINMUX_DATA(IRQ13_PORT64_MARK, PORT64_FN0, MSEL1CR_13_1),
  863. /* Port65 */
  864. PINMUX_DATA(LCD0_DISP_MARK, PORT65_FN1),
  865. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT65_FN2),
  866. PINMUX_DATA(LCD0_RS_MARK, PORT65_FN4),
  867. /* Port66 */
  868. PINMUX_DATA(MEMC_INT_MARK, PORT66_FN1),
  869. PINMUX_DATA(TPU0TO2_PORT66_MARK, PORT66_FN3, MSEL5CR_25_0),
  870. PINMUX_DATA(MMC0_CLK_PORT66_MARK, PORT66_FN4, MSEL4CR_15_0),
  871. PINMUX_DATA(SDHI1_CLK_MARK, PORT66_FN6),
  872. /* Port67 - Port73 Function1 */
  873. PINMUX_DATA(MEMC_CS0_MARK, PORT67_FN1),
  874. PINMUX_DATA(MEMC_AD8_MARK, PORT68_FN1),
  875. PINMUX_DATA(MEMC_AD9_MARK, PORT69_FN1),
  876. PINMUX_DATA(MEMC_AD10_MARK, PORT70_FN1),
  877. PINMUX_DATA(MEMC_AD11_MARK, PORT71_FN1),
  878. PINMUX_DATA(MEMC_AD12_MARK, PORT72_FN1),
  879. PINMUX_DATA(MEMC_AD13_MARK, PORT73_FN1),
  880. /* Port67 - Port73 Function2 */
  881. PINMUX_DATA(MSIOF1_SS1_PORT67_MARK, PORT67_FN2, MSEL4CR_10_1),
  882. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT68_FN2),
  883. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT69_FN2),
  884. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT70_FN2),
  885. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT71_FN2),
  886. PINMUX_DATA(MSIOF1_TSCK_PORT72_MARK, PORT72_FN2, MSEL4CR_10_1),
  887. PINMUX_DATA(MSIOF1_TSYNC_PORT73_MARK, PORT73_FN2, MSEL4CR_10_1),
  888. /* Port67 - Port73 Function4 */
  889. PINMUX_DATA(MMC0_CMD_PORT67_MARK, PORT67_FN4, MSEL4CR_15_0),
  890. PINMUX_DATA(MMC0_D0_PORT68_MARK, PORT68_FN4, MSEL4CR_15_0),
  891. PINMUX_DATA(MMC0_D1_PORT69_MARK, PORT69_FN4, MSEL4CR_15_0),
  892. PINMUX_DATA(MMC0_D2_PORT70_MARK, PORT70_FN4, MSEL4CR_15_0),
  893. PINMUX_DATA(MMC0_D3_PORT71_MARK, PORT71_FN4, MSEL4CR_15_0),
  894. PINMUX_DATA(MMC0_D4_PORT72_MARK, PORT72_FN4, MSEL4CR_15_0),
  895. PINMUX_DATA(MMC0_D5_PORT73_MARK, PORT73_FN4, MSEL4CR_15_0),
  896. /* Port67 - Port73 Function6 */
  897. PINMUX_DATA(SDHI1_CMD_MARK, PORT67_FN6),
  898. PINMUX_DATA(SDHI1_D0_MARK, PORT68_FN6),
  899. PINMUX_DATA(SDHI1_D1_MARK, PORT69_FN6),
  900. PINMUX_DATA(SDHI1_D2_MARK, PORT70_FN6),
  901. PINMUX_DATA(SDHI1_D3_MARK, PORT71_FN6),
  902. PINMUX_DATA(SDHI1_CD_MARK, PORT72_FN6),
  903. PINMUX_DATA(SDHI1_WP_MARK, PORT73_FN6),
  904. /* Port67 - Port71 IRQ */
  905. PINMUX_DATA(IRQ20_MARK, PORT67_FN0),
  906. PINMUX_DATA(IRQ16_PORT68_MARK, PORT68_FN0, MSEL1CR_16_0),
  907. PINMUX_DATA(IRQ17_MARK, PORT69_FN0),
  908. PINMUX_DATA(IRQ18_MARK, PORT70_FN0),
  909. PINMUX_DATA(IRQ19_MARK, PORT71_FN0),
  910. /* Port74 */
  911. PINMUX_DATA(MEMC_AD14_MARK, PORT74_FN1),
  912. PINMUX_DATA(MSIOF1_TXD_PORT74_MARK, PORT74_FN2, MSEL4CR_10_1),
  913. PINMUX_DATA(MMC0_D6_PORT74_MARK, PORT74_FN4, MSEL4CR_15_0),
  914. PINMUX_DATA(STP1_IPD7_MARK, PORT74_FN6),
  915. PINMUX_DATA(LCD1_D21_MARK, PORT74_FN7),
  916. /* Port75 */
  917. PINMUX_DATA(MEMC_AD15_MARK, PORT75_FN1),
  918. PINMUX_DATA(MSIOF1_RXD_PORT75_MARK, PORT75_FN2, MSEL4CR_10_1),
  919. PINMUX_DATA(MMC0_D7_PORT75_MARK, PORT75_FN4, MSEL4CR_15_0),
  920. PINMUX_DATA(STP1_IPD6_MARK, PORT75_FN6),
  921. PINMUX_DATA(LCD1_D20_MARK, PORT75_FN7),
  922. /* Port76 - Port80 Function */
  923. PINMUX_DATA(SDHI0_CMD_MARK, PORT76_FN1),
  924. PINMUX_DATA(SDHI0_D0_MARK, PORT77_FN1),
  925. PINMUX_DATA(SDHI0_D1_MARK, PORT78_FN1),
  926. PINMUX_DATA(SDHI0_D2_MARK, PORT79_FN1),
  927. PINMUX_DATA(SDHI0_D3_MARK, PORT80_FN1),
  928. /* Port81 */
  929. PINMUX_DATA(SDHI0_CD_MARK, PORT81_FN1),
  930. PINMUX_DATA(IRQ26_PORT81_MARK, PORT81_FN0, MSEL1CR_26_0),
  931. /* Port82 - Port88 Function */
  932. PINMUX_DATA(SDHI0_CLK_MARK, PORT82_FN1),
  933. PINMUX_DATA(SDHI0_WP_MARK, PORT83_FN1),
  934. PINMUX_DATA(RESETOUTS_MARK, PORT84_FN1),
  935. PINMUX_DATA(USB0_PPON_MARK, PORT85_FN1),
  936. PINMUX_DATA(USB0_OCI_MARK, PORT86_FN1),
  937. PINMUX_DATA(USB1_PPON_MARK, PORT87_FN1),
  938. PINMUX_DATA(USB1_OCI_MARK, PORT88_FN1),
  939. /* Port89 */
  940. PINMUX_DATA(DREQ0_MARK, PORT89_FN1),
  941. PINMUX_DATA(BBIF2_TSCK2_PORT89_MARK, PORT89_FN2, MSEL5CR_0_1),
  942. PINMUX_DATA(RSPI_SSL3_A_MARK, PORT89_FN6),
  943. /* Port90 */
  944. PINMUX_DATA(DACK0_MARK, PORT90_FN1),
  945. PINMUX_DATA(BBIF2_RXD2_PORT90_MARK, PORT90_FN2, MSEL5CR_0_1),
  946. PINMUX_DATA(RSPI_SSL2_A_MARK, PORT90_FN6),
  947. PINMUX_DATA(WAIT_PORT90_MARK, PORT90_FN7, MSEL5CR_2_1),
  948. /* Port91 */
  949. PINMUX_DATA(MEMC_AD0_MARK, PORT91_FN1),
  950. PINMUX_DATA(BBIF1_RXD_MARK, PORT91_FN2),
  951. PINMUX_DATA(SCIFA5_TXD_PORT91_MARK, PORT91_FN3, MSEL5CR_15_1, MSEL5CR_14_0),
  952. PINMUX_DATA(LCD1_D5_MARK, PORT91_FN7),
  953. /* Port92 */
  954. PINMUX_DATA(MEMC_AD1_MARK, PORT92_FN1),
  955. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT92_FN2),
  956. PINMUX_DATA(SCIFA5_RXD_PORT92_MARK, PORT92_FN3, MSEL5CR_15_1, MSEL5CR_14_0),
  957. PINMUX_DATA(STP0_IPD1_MARK, PORT92_FN6),
  958. PINMUX_DATA(LCD1_D6_MARK, PORT92_FN7),
  959. /* Port93 */
  960. PINMUX_DATA(MEMC_AD2_MARK, PORT93_FN1),
  961. PINMUX_DATA(BBIF1_TSCK_MARK, PORT93_FN2),
  962. PINMUX_DATA(SCIFA4_TXD_PORT93_MARK, PORT93_FN3, MSEL5CR_12_1, MSEL5CR_11_0),
  963. PINMUX_DATA(STP0_IPD3_MARK, PORT93_FN6),
  964. PINMUX_DATA(LCD1_D8_MARK, PORT93_FN7),
  965. /* Port94 */
  966. PINMUX_DATA(MEMC_AD3_MARK, PORT94_FN1),
  967. PINMUX_DATA(BBIF1_TXD_MARK, PORT94_FN2),
  968. PINMUX_DATA(SCIFA4_RXD_PORT94_MARK, PORT94_FN3, MSEL5CR_12_1, MSEL5CR_11_0),
  969. PINMUX_DATA(STP0_IPD4_MARK, PORT94_FN6),
  970. PINMUX_DATA(LCD1_D9_MARK, PORT94_FN7),
  971. /* Port95 */
  972. PINMUX_DATA(MEMC_CS1_MARK, PORT95_FN1, MSEL4CR_6_0),
  973. PINMUX_DATA(MEMC_A1_MARK, PORT95_FN1, MSEL4CR_6_1),
  974. PINMUX_DATA(SCIFA2_CTS_MARK, PORT95_FN2),
  975. PINMUX_DATA(SIM_RST_MARK, PORT95_FN4),
  976. PINMUX_DATA(VIO0_D14_PORT95_MARK, PORT95_FN7, MSEL5CR_27_1),
  977. PINMUX_DATA(IRQ22_MARK, PORT95_FN0),
  978. /* Port96 */
  979. PINMUX_DATA(MEMC_ADV_MARK, PORT96_FN1, MSEL4CR_6_0),
  980. PINMUX_DATA(MEMC_DREQ0_MARK, PORT96_FN1, MSEL4CR_6_1),
  981. PINMUX_DATA(SCIFA2_RTS_MARK, PORT96_FN2),
  982. PINMUX_DATA(SIM_CLK_MARK, PORT96_FN4),
  983. PINMUX_DATA(VIO0_D15_PORT96_MARK, PORT96_FN7, MSEL5CR_27_1),
  984. PINMUX_DATA(IRQ23_MARK, PORT96_FN0),
  985. /* Port97 */
  986. PINMUX_DATA(MEMC_AD4_MARK, PORT97_FN1),
  987. PINMUX_DATA(BBIF1_RSCK_MARK, PORT97_FN2),
  988. PINMUX_DATA(LCD1_CS_MARK, PORT97_FN6),
  989. PINMUX_DATA(LCD1_HSYN_MARK, PORT97_FN7),
  990. PINMUX_DATA(IRQ12_PORT97_MARK, PORT97_FN0, MSEL1CR_12_0),
  991. /* Port98 */
  992. PINMUX_DATA(MEMC_AD5_MARK, PORT98_FN1),
  993. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT98_FN2),
  994. PINMUX_DATA(LCD1_VSYN_MARK, PORT98_FN7),
  995. PINMUX_DATA(IRQ13_PORT98_MARK, PORT98_FN0, MSEL1CR_13_0),
  996. /* Port99 */
  997. PINMUX_DATA(MEMC_AD6_MARK, PORT99_FN1),
  998. PINMUX_DATA(BBIF1_FLOW_MARK, PORT99_FN2),
  999. PINMUX_DATA(LCD1_WR_MARK, PORT99_FN6),
  1000. PINMUX_DATA(LCD1_DCK_MARK, PORT99_FN7),
  1001. PINMUX_DATA(IRQ14_PORT99_MARK, PORT99_FN0, MSEL1CR_14_0),
  1002. /* Port100 */
  1003. PINMUX_DATA(MEMC_AD7_MARK, PORT100_FN1),
  1004. PINMUX_DATA(BBIF1_RX_FLOW_N_MARK, PORT100_FN2),
  1005. PINMUX_DATA(LCD1_DON_MARK, PORT100_FN7),
  1006. PINMUX_DATA(IRQ15_PORT100_MARK, PORT100_FN0, MSEL1CR_15_0),
  1007. /* Port101 */
  1008. PINMUX_DATA(FCE0_MARK, PORT101_FN1),
  1009. /* Port102 */
  1010. PINMUX_DATA(FRB_MARK, PORT102_FN1),
  1011. PINMUX_DATA(LCD0_LCLK_PORT102_MARK, PORT102_FN4, MSEL5CR_6_0),
  1012. /* Port103 */
  1013. PINMUX_DATA(CS5B_MARK, PORT103_FN1),
  1014. PINMUX_DATA(FCE1_MARK, PORT103_FN2),
  1015. PINMUX_DATA(MMC1_CLK_PORT103_MARK, PORT103_FN3, MSEL4CR_15_1),
  1016. /* Port104 */
  1017. PINMUX_DATA(CS6A_MARK, PORT104_FN1),
  1018. PINMUX_DATA(MMC1_CMD_PORT104_MARK, PORT104_FN3, MSEL4CR_15_1),
  1019. PINMUX_DATA(IRQ11_MARK, PORT104_FN0),
  1020. /* Port105 */
  1021. PINMUX_DATA(CS5A_PORT105_MARK, PORT105_FN1, MSEL5CR_2_0),
  1022. PINMUX_DATA(SCIFA3_RTS_PORT105_MARK, PORT105_FN4, MSEL5CR_8_0),
  1023. /* Port106 */
  1024. PINMUX_DATA(IOIS16_MARK, PORT106_FN1),
  1025. PINMUX_DATA(IDE_EXBUF_ENB_MARK, PORT106_FN6),
  1026. /* Port107 - Port115 Function */
  1027. PINMUX_DATA(WE3_ICIOWR_MARK, PORT107_FN1),
  1028. PINMUX_DATA(WE2_ICIORD_MARK, PORT108_FN1),
  1029. PINMUX_DATA(CS0_MARK, PORT109_FN1),
  1030. PINMUX_DATA(CS2_MARK, PORT110_FN1),
  1031. PINMUX_DATA(CS4_MARK, PORT111_FN1),
  1032. PINMUX_DATA(WE1_MARK, PORT112_FN1),
  1033. PINMUX_DATA(WE0_FWE_MARK, PORT113_FN1),
  1034. PINMUX_DATA(RDWR_MARK, PORT114_FN1),
  1035. PINMUX_DATA(RD_FSC_MARK, PORT115_FN1),
  1036. /* Port116 */
  1037. PINMUX_DATA(A25_MARK, PORT116_FN1),
  1038. PINMUX_DATA(MSIOF0_SS2_MARK, PORT116_FN2),
  1039. PINMUX_DATA(MSIOF1_SS2_PORT116_MARK, PORT116_FN3, MSEL4CR_10_0),
  1040. PINMUX_DATA(SCIFA3_SCK_PORT116_MARK, PORT116_FN4, MSEL5CR_8_0),
  1041. PINMUX_DATA(GPO1_MARK, PORT116_FN5),
  1042. /* Port117 */
  1043. PINMUX_DATA(A24_MARK, PORT117_FN1),
  1044. PINMUX_DATA(MSIOF0_SS1_MARK, PORT117_FN2),
  1045. PINMUX_DATA(MSIOF1_SS1_PORT117_MARK, PORT117_FN3, MSEL4CR_10_0),
  1046. PINMUX_DATA(SCIFA3_CTS_PORT117_MARK, PORT117_FN4, MSEL5CR_8_0),
  1047. PINMUX_DATA(GPO0_MARK, PORT117_FN5),
  1048. /* Port118 */
  1049. PINMUX_DATA(A23_MARK, PORT118_FN1),
  1050. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT118_FN2),
  1051. PINMUX_DATA(MSIOF1_RXD_PORT118_MARK, PORT118_FN3, MSEL4CR_10_0),
  1052. PINMUX_DATA(GPI1_MARK, PORT118_FN5),
  1053. PINMUX_DATA(IRQ9_PORT118_MARK, PORT118_FN0, MSEL1CR_9_0),
  1054. /* Port119 */
  1055. PINMUX_DATA(A22_MARK, PORT119_FN1),
  1056. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT119_FN2),
  1057. PINMUX_DATA(MSIOF1_TXD_PORT119_MARK, PORT119_FN3, MSEL4CR_10_0),
  1058. PINMUX_DATA(GPI0_MARK, PORT119_FN5),
  1059. PINMUX_DATA(IRQ8_MARK, PORT119_FN0),
  1060. /* Port120 */
  1061. PINMUX_DATA(A21_MARK, PORT120_FN1),
  1062. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT120_FN2),
  1063. PINMUX_DATA(MSIOF1_TSYNC_PORT120_MARK, PORT120_FN3, MSEL4CR_10_0),
  1064. PINMUX_DATA(IRQ7_PORT120_MARK, PORT120_FN0, MSEL1CR_7_1),
  1065. /* Port121 */
  1066. PINMUX_DATA(A20_MARK, PORT121_FN1),
  1067. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT121_FN2),
  1068. PINMUX_DATA(MSIOF1_TSCK_PORT121_MARK, PORT121_FN3, MSEL4CR_10_0),
  1069. PINMUX_DATA(IRQ6_PORT121_MARK, PORT121_FN0, MSEL1CR_6_0),
  1070. /* Port122 */
  1071. PINMUX_DATA(A19_MARK, PORT122_FN1),
  1072. PINMUX_DATA(MSIOF0_RXD_MARK, PORT122_FN2),
  1073. /* Port123 */
  1074. PINMUX_DATA(A18_MARK, PORT123_FN1),
  1075. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT123_FN2),
  1076. /* Port124 */
  1077. PINMUX_DATA(A17_MARK, PORT124_FN1),
  1078. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT124_FN2),
  1079. /* Port125 - Port141 Function */
  1080. PINMUX_DATA(A16_MARK, PORT125_FN1),
  1081. PINMUX_DATA(A15_MARK, PORT126_FN1),
  1082. PINMUX_DATA(A14_MARK, PORT127_FN1),
  1083. PINMUX_DATA(A13_MARK, PORT128_FN1),
  1084. PINMUX_DATA(A12_MARK, PORT129_FN1),
  1085. PINMUX_DATA(A11_MARK, PORT130_FN1),
  1086. PINMUX_DATA(A10_MARK, PORT131_FN1),
  1087. PINMUX_DATA(A9_MARK, PORT132_FN1),
  1088. PINMUX_DATA(A8_MARK, PORT133_FN1),
  1089. PINMUX_DATA(A7_MARK, PORT134_FN1),
  1090. PINMUX_DATA(A6_MARK, PORT135_FN1),
  1091. PINMUX_DATA(A5_FCDE_MARK, PORT136_FN1),
  1092. PINMUX_DATA(A4_FOE_MARK, PORT137_FN1),
  1093. PINMUX_DATA(A3_MARK, PORT138_FN1),
  1094. PINMUX_DATA(A2_MARK, PORT139_FN1),
  1095. PINMUX_DATA(A1_MARK, PORT140_FN1),
  1096. PINMUX_DATA(CKO_MARK, PORT141_FN1),
  1097. /* Port142 - Port157 Function1 */
  1098. PINMUX_DATA(D15_NAF15_MARK, PORT142_FN1),
  1099. PINMUX_DATA(D14_NAF14_MARK, PORT143_FN1),
  1100. PINMUX_DATA(D13_NAF13_MARK, PORT144_FN1),
  1101. PINMUX_DATA(D12_NAF12_MARK, PORT145_FN1),
  1102. PINMUX_DATA(D11_NAF11_MARK, PORT146_FN1),
  1103. PINMUX_DATA(D10_NAF10_MARK, PORT147_FN1),
  1104. PINMUX_DATA(D9_NAF9_MARK, PORT148_FN1),
  1105. PINMUX_DATA(D8_NAF8_MARK, PORT149_FN1),
  1106. PINMUX_DATA(D7_NAF7_MARK, PORT150_FN1),
  1107. PINMUX_DATA(D6_NAF6_MARK, PORT151_FN1),
  1108. PINMUX_DATA(D5_NAF5_MARK, PORT152_FN1),
  1109. PINMUX_DATA(D4_NAF4_MARK, PORT153_FN1),
  1110. PINMUX_DATA(D3_NAF3_MARK, PORT154_FN1),
  1111. PINMUX_DATA(D2_NAF2_MARK, PORT155_FN1),
  1112. PINMUX_DATA(D1_NAF1_MARK, PORT156_FN1),
  1113. PINMUX_DATA(D0_NAF0_MARK, PORT157_FN1),
  1114. /* Port142 - Port149 Function3 */
  1115. PINMUX_DATA(MMC1_D7_PORT142_MARK, PORT142_FN3, MSEL4CR_15_1),
  1116. PINMUX_DATA(MMC1_D6_PORT143_MARK, PORT143_FN3, MSEL4CR_15_1),
  1117. PINMUX_DATA(MMC1_D5_PORT144_MARK, PORT144_FN3, MSEL4CR_15_1),
  1118. PINMUX_DATA(MMC1_D4_PORT145_MARK, PORT145_FN3, MSEL4CR_15_1),
  1119. PINMUX_DATA(MMC1_D3_PORT146_MARK, PORT146_FN3, MSEL4CR_15_1),
  1120. PINMUX_DATA(MMC1_D2_PORT147_MARK, PORT147_FN3, MSEL4CR_15_1),
  1121. PINMUX_DATA(MMC1_D1_PORT148_MARK, PORT148_FN3, MSEL4CR_15_1),
  1122. PINMUX_DATA(MMC1_D0_PORT149_MARK, PORT149_FN3, MSEL4CR_15_1),
  1123. /* Port158 */
  1124. PINMUX_DATA(D31_MARK, PORT158_FN1),
  1125. PINMUX_DATA(SCIFA3_SCK_PORT158_MARK, PORT158_FN2, MSEL5CR_8_1),
  1126. PINMUX_DATA(RMII_REF125CK_MARK, PORT158_FN3),
  1127. PINMUX_DATA(LCD0_D21_PORT158_MARK, PORT158_FN4, MSEL5CR_6_1),
  1128. PINMUX_DATA(IRDA_FIRSEL_MARK, PORT158_FN5),
  1129. PINMUX_DATA(IDE_D15_MARK, PORT158_FN6),
  1130. /* Port159 */
  1131. PINMUX_DATA(D30_MARK, PORT159_FN1),
  1132. PINMUX_DATA(SCIFA3_RXD_PORT159_MARK, PORT159_FN2, MSEL5CR_8_1),
  1133. PINMUX_DATA(RMII_REF50CK_MARK, PORT159_FN3),
  1134. PINMUX_DATA(LCD0_D23_PORT159_MARK, PORT159_FN4, MSEL5CR_6_1),
  1135. PINMUX_DATA(IDE_D14_MARK, PORT159_FN6),
  1136. /* Port160 */
  1137. PINMUX_DATA(D29_MARK, PORT160_FN1),
  1138. PINMUX_DATA(SCIFA3_TXD_PORT160_MARK, PORT160_FN2, MSEL5CR_8_1),
  1139. PINMUX_DATA(LCD0_D22_PORT160_MARK, PORT160_FN4, MSEL5CR_6_1),
  1140. PINMUX_DATA(VIO1_HD_MARK, PORT160_FN5),
  1141. PINMUX_DATA(IDE_D13_MARK, PORT160_FN6),
  1142. /* Port161 */
  1143. PINMUX_DATA(D28_MARK, PORT161_FN1),
  1144. PINMUX_DATA(SCIFA3_RTS_PORT161_MARK, PORT161_FN2, MSEL5CR_8_1),
  1145. PINMUX_DATA(ET_RX_DV_MARK, PORT161_FN3),
  1146. PINMUX_DATA(LCD0_D20_PORT161_MARK, PORT161_FN4, MSEL5CR_6_1),
  1147. PINMUX_DATA(IRDA_IN_MARK, PORT161_FN5),
  1148. PINMUX_DATA(IDE_D12_MARK, PORT161_FN6),
  1149. /* Port162 */
  1150. PINMUX_DATA(D27_MARK, PORT162_FN1),
  1151. PINMUX_DATA(SCIFA3_CTS_PORT162_MARK, PORT162_FN2, MSEL5CR_8_1),
  1152. PINMUX_DATA(LCD0_D19_PORT162_MARK, PORT162_FN4, MSEL5CR_6_1),
  1153. PINMUX_DATA(IRDA_OUT_MARK, PORT162_FN5),
  1154. PINMUX_DATA(IDE_D11_MARK, PORT162_FN6),
  1155. /* Port163 */
  1156. PINMUX_DATA(D26_MARK, PORT163_FN1),
  1157. PINMUX_DATA(MSIOF2_SS2_MARK, PORT163_FN2),
  1158. PINMUX_DATA(ET_COL_MARK, PORT163_FN3),
  1159. PINMUX_DATA(LCD0_D18_PORT163_MARK, PORT163_FN4, MSEL5CR_6_1),
  1160. PINMUX_DATA(IROUT_MARK, PORT163_FN5),
  1161. PINMUX_DATA(IDE_D10_MARK, PORT163_FN6),
  1162. /* Port164 */
  1163. PINMUX_DATA(D25_MARK, PORT164_FN1),
  1164. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT164_FN2),
  1165. PINMUX_DATA(ET_PHY_INT_MARK, PORT164_FN3),
  1166. PINMUX_DATA(LCD0_RD_MARK, PORT164_FN4),
  1167. PINMUX_DATA(IDE_D9_MARK, PORT164_FN6),
  1168. /* Port165 */
  1169. PINMUX_DATA(D24_MARK, PORT165_FN1),
  1170. PINMUX_DATA(MSIOF2_RXD_MARK, PORT165_FN2),
  1171. PINMUX_DATA(LCD0_LCLK_PORT165_MARK, PORT165_FN4, MSEL5CR_6_1),
  1172. PINMUX_DATA(IDE_D8_MARK, PORT165_FN6),
  1173. /* Port166 - Port171 Function1 */
  1174. PINMUX_DATA(D21_MARK, PORT166_FN1),
  1175. PINMUX_DATA(D20_MARK, PORT167_FN1),
  1176. PINMUX_DATA(D19_MARK, PORT168_FN1),
  1177. PINMUX_DATA(D18_MARK, PORT169_FN1),
  1178. PINMUX_DATA(D17_MARK, PORT170_FN1),
  1179. PINMUX_DATA(D16_MARK, PORT171_FN1),
  1180. /* Port166 - Port171 Function3 */
  1181. PINMUX_DATA(ET_ETXD5_MARK, PORT166_FN3),
  1182. PINMUX_DATA(ET_ETXD4_MARK, PORT167_FN3),
  1183. PINMUX_DATA(ET_ETXD3_MARK, PORT168_FN3),
  1184. PINMUX_DATA(ET_ETXD2_MARK, PORT169_FN3),
  1185. PINMUX_DATA(ET_ETXD1_MARK, PORT170_FN3),
  1186. PINMUX_DATA(ET_ETXD0_MARK, PORT171_FN3),
  1187. /* Port166 - Port171 Function6 */
  1188. PINMUX_DATA(IDE_D5_MARK, PORT166_FN6),
  1189. PINMUX_DATA(IDE_D4_MARK, PORT167_FN6),
  1190. PINMUX_DATA(IDE_D3_MARK, PORT168_FN6),
  1191. PINMUX_DATA(IDE_D2_MARK, PORT169_FN6),
  1192. PINMUX_DATA(IDE_D1_MARK, PORT170_FN6),
  1193. PINMUX_DATA(IDE_D0_MARK, PORT171_FN6),
  1194. /* Port167 - Port171 IRQ */
  1195. PINMUX_DATA(IRQ31_PORT167_MARK, PORT167_FN0, MSEL1CR_31_0),
  1196. PINMUX_DATA(IRQ27_PORT168_MARK, PORT168_FN0, MSEL1CR_27_0),
  1197. PINMUX_DATA(IRQ28_PORT169_MARK, PORT169_FN0, MSEL1CR_28_0),
  1198. PINMUX_DATA(IRQ29_PORT170_MARK, PORT170_FN0, MSEL1CR_29_0),
  1199. PINMUX_DATA(IRQ30_PORT171_MARK, PORT171_FN0, MSEL1CR_30_0),
  1200. /* Port172 */
  1201. PINMUX_DATA(D23_MARK, PORT172_FN1),
  1202. PINMUX_DATA(SCIFB_RTS_PORT172_MARK, PORT172_FN2, MSEL5CR_17_1),
  1203. PINMUX_DATA(ET_ETXD7_MARK, PORT172_FN3),
  1204. PINMUX_DATA(IDE_D7_MARK, PORT172_FN6),
  1205. PINMUX_DATA(IRQ4_PORT172_MARK, PORT172_FN0, MSEL1CR_4_1),
  1206. /* Port173 */
  1207. PINMUX_DATA(D22_MARK, PORT173_FN1),
  1208. PINMUX_DATA(SCIFB_CTS_PORT173_MARK, PORT173_FN2, MSEL5CR_17_1),
  1209. PINMUX_DATA(ET_ETXD6_MARK, PORT173_FN3),
  1210. PINMUX_DATA(IDE_D6_MARK, PORT173_FN6),
  1211. PINMUX_DATA(IRQ6_PORT173_MARK, PORT173_FN0, MSEL1CR_6_1),
  1212. /* Port174 */
  1213. PINMUX_DATA(A26_MARK, PORT174_FN1),
  1214. PINMUX_DATA(MSIOF0_TXD_MARK, PORT174_FN2),
  1215. PINMUX_DATA(ET_RX_CLK_MARK, PORT174_FN3),
  1216. PINMUX_DATA(SCIFA3_RXD_PORT174_MARK, PORT174_FN4, MSEL5CR_8_0),
  1217. /* Port175 */
  1218. PINMUX_DATA(A0_MARK, PORT175_FN1),
  1219. PINMUX_DATA(BS_MARK, PORT175_FN2),
  1220. PINMUX_DATA(ET_WOL_MARK, PORT175_FN3),
  1221. PINMUX_DATA(SCIFA3_TXD_PORT175_MARK, PORT175_FN4, MSEL5CR_8_0),
  1222. /* Port176 */
  1223. PINMUX_DATA(ET_GTX_CLK_MARK, PORT176_FN3),
  1224. /* Port177 */
  1225. PINMUX_DATA(WAIT_PORT177_MARK, PORT177_FN1, MSEL5CR_2_0),
  1226. PINMUX_DATA(ET_LINK_MARK, PORT177_FN3),
  1227. PINMUX_DATA(IDE_IOWR_MARK, PORT177_FN6),
  1228. PINMUX_DATA(SDHI2_WP_PORT177_MARK, PORT177_FN7, MSEL5CR_19_1),
  1229. /* Port178 */
  1230. PINMUX_DATA(VIO0_D12_MARK, PORT178_FN1),
  1231. PINMUX_DATA(VIO1_D4_MARK, PORT178_FN5),
  1232. PINMUX_DATA(IDE_IORD_MARK, PORT178_FN6),
  1233. /* Port179 */
  1234. PINMUX_DATA(VIO0_D11_MARK, PORT179_FN1),
  1235. PINMUX_DATA(VIO1_D3_MARK, PORT179_FN5),
  1236. PINMUX_DATA(IDE_IORDY_MARK, PORT179_FN6),
  1237. /* Port180 */
  1238. PINMUX_DATA(VIO0_D10_MARK, PORT180_FN1),
  1239. PINMUX_DATA(TPU0TO3_MARK, PORT180_FN4),
  1240. PINMUX_DATA(VIO1_D2_MARK, PORT180_FN5),
  1241. PINMUX_DATA(IDE_INT_MARK, PORT180_FN6),
  1242. PINMUX_DATA(IRQ24_MARK, PORT180_FN0),
  1243. /* Port181 */
  1244. PINMUX_DATA(VIO0_D9_MARK, PORT181_FN1),
  1245. PINMUX_DATA(VIO1_D1_MARK, PORT181_FN5),
  1246. PINMUX_DATA(IDE_RST_MARK, PORT181_FN6),
  1247. /* Port182 */
  1248. PINMUX_DATA(VIO0_D8_MARK, PORT182_FN1),
  1249. PINMUX_DATA(VIO1_D0_MARK, PORT182_FN5),
  1250. PINMUX_DATA(IDE_DIRECTION_MARK, PORT182_FN6),
  1251. /* Port183 */
  1252. PINMUX_DATA(DREQ1_MARK, PORT183_FN1),
  1253. PINMUX_DATA(BBIF2_TXD2_PORT183_MARK, PORT183_FN2, MSEL5CR_0_1),
  1254. PINMUX_DATA(ET_TX_EN_MARK, PORT183_FN3),
  1255. /* Port184 */
  1256. PINMUX_DATA(DACK1_MARK, PORT184_FN1),
  1257. PINMUX_DATA(BBIF2_TSYNC2_PORT184_MARK, PORT184_FN2, MSEL5CR_0_1),
  1258. PINMUX_DATA(ET_TX_CLK_MARK, PORT184_FN3),
  1259. /* Port185 - Port192 Function1 */
  1260. PINMUX_DATA(SCIFA1_SCK_MARK, PORT185_FN1),
  1261. PINMUX_DATA(SCIFB_RTS_PORT186_MARK, PORT186_FN1, MSEL5CR_17_0),
  1262. PINMUX_DATA(SCIFB_CTS_PORT187_MARK, PORT187_FN1, MSEL5CR_17_0),
  1263. PINMUX_DATA(SCIFA0_SCK_MARK, PORT188_FN1),
  1264. PINMUX_DATA(SCIFB_SCK_PORT190_MARK, PORT190_FN1, MSEL5CR_17_0),
  1265. PINMUX_DATA(SCIFB_RXD_PORT191_MARK, PORT191_FN1, MSEL5CR_17_0),
  1266. PINMUX_DATA(SCIFB_TXD_PORT192_MARK, PORT192_FN1, MSEL5CR_17_0),
  1267. /* Port185 - Port192 Function3 */
  1268. PINMUX_DATA(ET_ERXD0_MARK, PORT185_FN3),
  1269. PINMUX_DATA(ET_ERXD1_MARK, PORT186_FN3),
  1270. PINMUX_DATA(ET_ERXD2_MARK, PORT187_FN3),
  1271. PINMUX_DATA(ET_ERXD3_MARK, PORT188_FN3),
  1272. PINMUX_DATA(ET_ERXD4_MARK, PORT189_FN3),
  1273. PINMUX_DATA(ET_ERXD5_MARK, PORT190_FN3),
  1274. PINMUX_DATA(ET_ERXD6_MARK, PORT191_FN3),
  1275. PINMUX_DATA(ET_ERXD7_MARK, PORT192_FN3),
  1276. /* Port185 - Port192 Function6 */
  1277. PINMUX_DATA(STP1_IPCLK_MARK, PORT185_FN6),
  1278. PINMUX_DATA(STP1_IPD0_PORT186_MARK, PORT186_FN6, MSEL5CR_23_0),
  1279. PINMUX_DATA(STP1_IPEN_PORT187_MARK, PORT187_FN6, MSEL5CR_23_0),
  1280. PINMUX_DATA(STP1_IPSYNC_MARK, PORT188_FN6),
  1281. PINMUX_DATA(STP0_IPCLK_MARK, PORT189_FN6),
  1282. PINMUX_DATA(STP0_IPD0_MARK, PORT190_FN6),
  1283. PINMUX_DATA(STP0_IPEN_MARK, PORT191_FN6),
  1284. PINMUX_DATA(STP0_IPSYNC_MARK, PORT192_FN6),
  1285. /* Port193 */
  1286. PINMUX_DATA(SCIFA0_CTS_MARK, PORT193_FN1),
  1287. PINMUX_DATA(RMII_CRS_DV_MARK, PORT193_FN3),
  1288. PINMUX_DATA(STP1_IPEN_PORT193_MARK, PORT193_FN6, MSEL5CR_23_1), /* ? */
  1289. PINMUX_DATA(LCD1_D17_MARK, PORT193_FN7),
  1290. /* Port194 */
  1291. PINMUX_DATA(SCIFA0_RTS_MARK, PORT194_FN1),
  1292. PINMUX_DATA(RMII_RX_ER_MARK, PORT194_FN3),
  1293. PINMUX_DATA(STP1_IPD0_PORT194_MARK, PORT194_FN6, MSEL5CR_23_1), /* ? */
  1294. PINMUX_DATA(LCD1_D16_MARK, PORT194_FN7),
  1295. /* Port195 */
  1296. PINMUX_DATA(SCIFA1_RXD_MARK, PORT195_FN1),
  1297. PINMUX_DATA(RMII_RXD0_MARK, PORT195_FN3),
  1298. PINMUX_DATA(STP1_IPD3_MARK, PORT195_FN6),
  1299. PINMUX_DATA(LCD1_D15_MARK, PORT195_FN7),
  1300. /* Port196 */
  1301. PINMUX_DATA(SCIFA1_TXD_MARK, PORT196_FN1),
  1302. PINMUX_DATA(RMII_RXD1_MARK, PORT196_FN3),
  1303. PINMUX_DATA(STP1_IPD2_MARK, PORT196_FN6),
  1304. PINMUX_DATA(LCD1_D14_MARK, PORT196_FN7),
  1305. /* Port197 */
  1306. PINMUX_DATA(SCIFA0_RXD_MARK, PORT197_FN1),
  1307. PINMUX_DATA(VIO1_CLK_MARK, PORT197_FN5),
  1308. PINMUX_DATA(STP1_IPD5_MARK, PORT197_FN6),
  1309. PINMUX_DATA(LCD1_D19_MARK, PORT197_FN7),
  1310. /* Port198 */
  1311. PINMUX_DATA(SCIFA0_TXD_MARK, PORT198_FN1),
  1312. PINMUX_DATA(VIO1_VD_MARK, PORT198_FN5),
  1313. PINMUX_DATA(STP1_IPD4_MARK, PORT198_FN6),
  1314. PINMUX_DATA(LCD1_D18_MARK, PORT198_FN7),
  1315. /* Port199 */
  1316. PINMUX_DATA(MEMC_NWE_MARK, PORT199_FN1),
  1317. PINMUX_DATA(SCIFA2_SCK_PORT199_MARK, PORT199_FN2, MSEL5CR_7_1),
  1318. PINMUX_DATA(RMII_TX_EN_MARK, PORT199_FN3),
  1319. PINMUX_DATA(SIM_D_PORT199_MARK, PORT199_FN4, MSEL5CR_21_1),
  1320. PINMUX_DATA(STP1_IPD1_MARK, PORT199_FN6),
  1321. PINMUX_DATA(LCD1_D13_MARK, PORT199_FN7),
  1322. /* Port200 */
  1323. PINMUX_DATA(MEMC_NOE_MARK, PORT200_FN1),
  1324. PINMUX_DATA(SCIFA2_RXD_MARK, PORT200_FN2),
  1325. PINMUX_DATA(RMII_TXD0_MARK, PORT200_FN3),
  1326. PINMUX_DATA(STP0_IPD7_MARK, PORT200_FN6),
  1327. PINMUX_DATA(LCD1_D12_MARK, PORT200_FN7),
  1328. /* Port201 */
  1329. PINMUX_DATA(MEMC_WAIT_MARK, PORT201_FN1, MSEL4CR_6_0),
  1330. PINMUX_DATA(MEMC_DREQ1_MARK, PORT201_FN1, MSEL4CR_6_1),
  1331. PINMUX_DATA(SCIFA2_TXD_MARK, PORT201_FN2),
  1332. PINMUX_DATA(RMII_TXD1_MARK, PORT201_FN3),
  1333. PINMUX_DATA(STP0_IPD6_MARK, PORT201_FN6),
  1334. PINMUX_DATA(LCD1_D11_MARK, PORT201_FN7),
  1335. /* Port202 */
  1336. PINMUX_DATA(MEMC_BUSCLK_MARK, PORT202_FN1, MSEL4CR_6_0),
  1337. PINMUX_DATA(MEMC_A0_MARK, PORT202_FN1, MSEL4CR_6_1),
  1338. PINMUX_DATA(MSIOF1_SS2_PORT202_MARK, PORT202_FN2, MSEL4CR_10_1),
  1339. PINMUX_DATA(RMII_MDC_MARK, PORT202_FN3),
  1340. PINMUX_DATA(TPU0TO2_PORT202_MARK, PORT202_FN4, MSEL5CR_25_1),
  1341. PINMUX_DATA(IDE_CS0_MARK, PORT202_FN6),
  1342. PINMUX_DATA(SDHI2_CD_PORT202_MARK, PORT202_FN7, MSEL5CR_19_1),
  1343. PINMUX_DATA(IRQ21_MARK, PORT202_FN0),
  1344. /* Port203 - Port208 Function1 */
  1345. PINMUX_DATA(SDHI2_CLK_MARK, PORT203_FN1),
  1346. PINMUX_DATA(SDHI2_CMD_MARK, PORT204_FN1),
  1347. PINMUX_DATA(SDHI2_D0_MARK, PORT205_FN1),
  1348. PINMUX_DATA(SDHI2_D1_MARK, PORT206_FN1),
  1349. PINMUX_DATA(SDHI2_D2_MARK, PORT207_FN1),
  1350. PINMUX_DATA(SDHI2_D3_MARK, PORT208_FN1),
  1351. /* Port203 - Port208 Function3 */
  1352. PINMUX_DATA(ET_TX_ER_MARK, PORT203_FN3),
  1353. PINMUX_DATA(ET_RX_ER_MARK, PORT204_FN3),
  1354. PINMUX_DATA(ET_CRS_MARK, PORT205_FN3),
  1355. PINMUX_DATA(ET_MDC_MARK, PORT206_FN3),
  1356. PINMUX_DATA(ET_MDIO_MARK, PORT207_FN3),
  1357. PINMUX_DATA(RMII_MDIO_MARK, PORT208_FN3),
  1358. /* Port203 - Port208 Function6 */
  1359. PINMUX_DATA(IDE_A2_MARK, PORT203_FN6),
  1360. PINMUX_DATA(IDE_A1_MARK, PORT204_FN6),
  1361. PINMUX_DATA(IDE_A0_MARK, PORT205_FN6),
  1362. PINMUX_DATA(IDE_IODACK_MARK, PORT206_FN6),
  1363. PINMUX_DATA(IDE_IODREQ_MARK, PORT207_FN6),
  1364. PINMUX_DATA(IDE_CS1_MARK, PORT208_FN6),
  1365. /* Port203 - Port208 Function7 */
  1366. PINMUX_DATA(SCIFA4_TXD_PORT203_MARK, PORT203_FN7, MSEL5CR_12_0, MSEL5CR_11_1),
  1367. PINMUX_DATA(SCIFA4_RXD_PORT204_MARK, PORT204_FN7, MSEL5CR_12_0, MSEL5CR_11_1),
  1368. PINMUX_DATA(SCIFA4_SCK_PORT205_MARK, PORT205_FN7, MSEL5CR_10_1),
  1369. PINMUX_DATA(SCIFA5_SCK_PORT206_MARK, PORT206_FN7, MSEL5CR_13_1),
  1370. PINMUX_DATA(SCIFA5_RXD_PORT207_MARK, PORT207_FN7, MSEL5CR_15_0, MSEL5CR_14_1),
  1371. PINMUX_DATA(SCIFA5_TXD_PORT208_MARK, PORT208_FN7, MSEL5CR_15_0, MSEL5CR_14_1),
  1372. /* Port209 */
  1373. PINMUX_DATA(VBUS_MARK, PORT209_FN1),
  1374. PINMUX_DATA(IRQ7_PORT209_MARK, PORT209_FN0, MSEL1CR_7_0),
  1375. /* Port210 */
  1376. PINMUX_DATA(IRQ9_PORT210_MARK, PORT210_FN0, MSEL1CR_9_1),
  1377. PINMUX_DATA(HDMI_HPD_MARK, PORT210_FN1),
  1378. /* Port211 */
  1379. PINMUX_DATA(IRQ16_PORT211_MARK, PORT211_FN0, MSEL1CR_16_1),
  1380. PINMUX_DATA(HDMI_CEC_MARK, PORT211_FN1),
  1381. /* LCDC select */
  1382. PINMUX_DATA(LCDC0_SELECT_MARK, MSEL3CR_6_0),
  1383. PINMUX_DATA(LCDC1_SELECT_MARK, MSEL3CR_6_1),
  1384. /* SDENC */
  1385. PINMUX_DATA(SDENC_CPG_MARK, MSEL4CR_19_0),
  1386. PINMUX_DATA(SDENC_DV_CLKI_MARK, MSEL4CR_19_1),
  1387. /* SYSC */
  1388. PINMUX_DATA(RESETP_PULLUP_MARK, MSEL4CR_4_0),
  1389. PINMUX_DATA(RESETP_PLAIN_MARK, MSEL4CR_4_1),
  1390. /* DEBUG */
  1391. PINMUX_DATA(EDEBGREQ_PULLDOWN_MARK, MSEL4CR_1_0),
  1392. PINMUX_DATA(EDEBGREQ_PULLUP_MARK, MSEL4CR_1_1),
  1393. PINMUX_DATA(TRACEAUD_FROM_VIO_MARK, MSEL5CR_30_0, MSEL5CR_29_0),
  1394. PINMUX_DATA(TRACEAUD_FROM_LCDC0_MARK, MSEL5CR_30_0, MSEL5CR_29_1),
  1395. PINMUX_DATA(TRACEAUD_FROM_MEMC_MARK, MSEL5CR_30_1, MSEL5CR_29_0),
  1396. };
  1397. static struct sh_pfc_pin pinmux_pins[] = {
  1398. GPIO_PORT_ALL(),
  1399. };
  1400. /* - BSC -------------------------------------------------------------------- */
  1401. static const unsigned int bsc_data8_pins[] = {
  1402. /* D[0:7] */
  1403. 157, 156, 155, 154, 153, 152, 151, 150,
  1404. };
  1405. static const unsigned int bsc_data8_mux[] = {
  1406. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1407. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1408. };
  1409. static const unsigned int bsc_data16_pins[] = {
  1410. /* D[0:15] */
  1411. 157, 156, 155, 154, 153, 152, 151, 150,
  1412. 149, 148, 147, 146, 145, 144, 143, 142,
  1413. };
  1414. static const unsigned int bsc_data16_mux[] = {
  1415. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1416. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1417. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  1418. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  1419. };
  1420. static const unsigned int bsc_data32_pins[] = {
  1421. /* D[0:31] */
  1422. 157, 156, 155, 154, 153, 152, 151, 150,
  1423. 149, 148, 147, 146, 145, 144, 143, 142,
  1424. 171, 170, 169, 168, 167, 166, 173, 172,
  1425. 165, 164, 163, 162, 161, 160, 159, 158,
  1426. };
  1427. static const unsigned int bsc_data32_mux[] = {
  1428. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1429. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1430. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  1431. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  1432. D16_MARK, D17_MARK, D18_MARK, D19_MARK,
  1433. D20_MARK, D21_MARK, D22_MARK, D23_MARK,
  1434. D24_MARK, D25_MARK, D26_MARK, D27_MARK,
  1435. D28_MARK, D29_MARK, D30_MARK, D31_MARK,
  1436. };
  1437. static const unsigned int bsc_cs0_pins[] = {
  1438. /* CS */
  1439. 109,
  1440. };
  1441. static const unsigned int bsc_cs0_mux[] = {
  1442. CS0_MARK,
  1443. };
  1444. static const unsigned int bsc_cs2_pins[] = {
  1445. /* CS */
  1446. 110,
  1447. };
  1448. static const unsigned int bsc_cs2_mux[] = {
  1449. CS2_MARK,
  1450. };
  1451. static const unsigned int bsc_cs4_pins[] = {
  1452. /* CS */
  1453. 111,
  1454. };
  1455. static const unsigned int bsc_cs4_mux[] = {
  1456. CS4_MARK,
  1457. };
  1458. static const unsigned int bsc_cs5a_0_pins[] = {
  1459. /* CS */
  1460. 105,
  1461. };
  1462. static const unsigned int bsc_cs5a_0_mux[] = {
  1463. CS5A_PORT105_MARK,
  1464. };
  1465. static const unsigned int bsc_cs5a_1_pins[] = {
  1466. /* CS */
  1467. 19,
  1468. };
  1469. static const unsigned int bsc_cs5a_1_mux[] = {
  1470. CS5A_PORT19_MARK,
  1471. };
  1472. static const unsigned int bsc_cs5b_pins[] = {
  1473. /* CS */
  1474. 103,
  1475. };
  1476. static const unsigned int bsc_cs5b_mux[] = {
  1477. CS5B_MARK,
  1478. };
  1479. static const unsigned int bsc_cs6a_pins[] = {
  1480. /* CS */
  1481. 104,
  1482. };
  1483. static const unsigned int bsc_cs6a_mux[] = {
  1484. CS6A_MARK,
  1485. };
  1486. static const unsigned int bsc_rd_we8_pins[] = {
  1487. /* RD, WE[0] */
  1488. 115, 113,
  1489. };
  1490. static const unsigned int bsc_rd_we8_mux[] = {
  1491. RD_FSC_MARK, WE0_FWE_MARK,
  1492. };
  1493. static const unsigned int bsc_rd_we16_pins[] = {
  1494. /* RD, WE[0:1] */
  1495. 115, 113, 112,
  1496. };
  1497. static const unsigned int bsc_rd_we16_mux[] = {
  1498. RD_FSC_MARK, WE0_FWE_MARK, WE1_MARK,
  1499. };
  1500. static const unsigned int bsc_rd_we32_pins[] = {
  1501. /* RD, WE[0:3] */
  1502. 115, 113, 112, 108, 107,
  1503. };
  1504. static const unsigned int bsc_rd_we32_mux[] = {
  1505. RD_FSC_MARK, WE0_FWE_MARK, WE1_MARK, WE2_ICIORD_MARK, WE3_ICIOWR_MARK,
  1506. };
  1507. static const unsigned int bsc_bs_pins[] = {
  1508. /* BS */
  1509. 175,
  1510. };
  1511. static const unsigned int bsc_bs_mux[] = {
  1512. BS_MARK,
  1513. };
  1514. static const unsigned int bsc_rdwr_pins[] = {
  1515. /* RDWR */
  1516. 114,
  1517. };
  1518. static const unsigned int bsc_rdwr_mux[] = {
  1519. RDWR_MARK,
  1520. };
  1521. /* - CEU0 ------------------------------------------------------------------- */
  1522. static const unsigned int ceu0_data_0_7_pins[] = {
  1523. /* D[0:7] */
  1524. 34, 33, 32, 31, 30, 29, 28, 27,
  1525. };
  1526. static const unsigned int ceu0_data_0_7_mux[] = {
  1527. VIO0_D0_MARK, VIO0_D1_MARK, VIO0_D2_MARK, VIO0_D3_MARK,
  1528. VIO0_D4_MARK, VIO0_D5_MARK, VIO0_D6_MARK, VIO0_D7_MARK,
  1529. };
  1530. static const unsigned int ceu0_data_8_15_0_pins[] = {
  1531. /* D[8:15] */
  1532. 182, 181, 180, 179, 178, 26, 25, 24,
  1533. };
  1534. static const unsigned int ceu0_data_8_15_0_mux[] = {
  1535. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  1536. VIO0_D12_MARK, VIO0_D13_PORT26_MARK, VIO0_D14_PORT25_MARK,
  1537. VIO0_D15_PORT24_MARK,
  1538. };
  1539. static const unsigned int ceu0_data_8_15_1_pins[] = {
  1540. /* D[8:15] */
  1541. 182, 181, 180, 179, 178, 22, 95, 96,
  1542. };
  1543. static const unsigned int ceu0_data_8_15_1_mux[] = {
  1544. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  1545. VIO0_D12_MARK, VIO0_D13_PORT22_MARK, VIO0_D14_PORT95_MARK,
  1546. VIO0_D15_PORT96_MARK,
  1547. };
  1548. static const unsigned int ceu0_clk_0_pins[] = {
  1549. /* CKO */
  1550. 36,
  1551. };
  1552. static const unsigned int ceu0_clk_0_mux[] = {
  1553. VIO_CKO_MARK,
  1554. };
  1555. static const unsigned int ceu0_clk_1_pins[] = {
  1556. /* CKO */
  1557. 14,
  1558. };
  1559. static const unsigned int ceu0_clk_1_mux[] = {
  1560. VIO_CKO1_MARK,
  1561. };
  1562. static const unsigned int ceu0_clk_2_pins[] = {
  1563. /* CKO */
  1564. 15,
  1565. };
  1566. static const unsigned int ceu0_clk_2_mux[] = {
  1567. VIO_CKO2_MARK,
  1568. };
  1569. static const unsigned int ceu0_sync_pins[] = {
  1570. /* CLK, VD, HD */
  1571. 35, 39, 37,
  1572. };
  1573. static const unsigned int ceu0_sync_mux[] = {
  1574. VIO0_CLK_MARK, VIO0_VD_MARK, VIO0_HD_MARK,
  1575. };
  1576. static const unsigned int ceu0_field_pins[] = {
  1577. /* FIELD */
  1578. 38,
  1579. };
  1580. static const unsigned int ceu0_field_mux[] = {
  1581. VIO0_FIELD_MARK,
  1582. };
  1583. /* - CEU1 ------------------------------------------------------------------- */
  1584. static const unsigned int ceu1_data_pins[] = {
  1585. /* D[0:7] */
  1586. 182, 181, 180, 179, 178, 26, 25, 24,
  1587. };
  1588. static const unsigned int ceu1_data_mux[] = {
  1589. VIO1_D0_MARK, VIO1_D1_MARK, VIO1_D2_MARK, VIO1_D3_MARK,
  1590. VIO1_D4_MARK, VIO1_D5_MARK, VIO1_D6_MARK, VIO1_D7_MARK,
  1591. };
  1592. static const unsigned int ceu1_clk_pins[] = {
  1593. /* CKO */
  1594. 23,
  1595. };
  1596. static const unsigned int ceu1_clk_mux[] = {
  1597. VIO_CKO_1_MARK,
  1598. };
  1599. static const unsigned int ceu1_sync_pins[] = {
  1600. /* CLK, VD, HD */
  1601. 197, 198, 160,
  1602. };
  1603. static const unsigned int ceu1_sync_mux[] = {
  1604. VIO1_CLK_MARK, VIO1_VD_MARK, VIO1_HD_MARK,
  1605. };
  1606. static const unsigned int ceu1_field_pins[] = {
  1607. /* FIELD */
  1608. 21,
  1609. };
  1610. static const unsigned int ceu1_field_mux[] = {
  1611. VIO1_FIELD_MARK,
  1612. };
  1613. /* - GETHER ----------------------------------------------------------------- */
  1614. static const unsigned int gether_rmii_pins[] = {
  1615. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK, MDC, MDIO */
  1616. 195, 196, 194, 193, 200, 201, 199, 159, 202, 208,
  1617. };
  1618. static const unsigned int gether_rmii_mux[] = {
  1619. RMII_RXD0_MARK, RMII_RXD1_MARK, RMII_RX_ER_MARK, RMII_CRS_DV_MARK,
  1620. RMII_TXD0_MARK, RMII_TXD1_MARK, RMII_TX_EN_MARK, RMII_REF50CK_MARK,
  1621. RMII_MDC_MARK, RMII_MDIO_MARK,
  1622. };
  1623. static const unsigned int gether_mii_pins[] = {
  1624. /* RXD[0:3], RX_CLK, RX_DV, RX_ER
  1625. * TXD[0:3], TX_CLK, TX_EN, TX_ER
  1626. * CRS, COL, MDC, MDIO,
  1627. */
  1628. 185, 186, 187, 188, 174, 161, 204,
  1629. 171, 170, 169, 168, 184, 183, 203,
  1630. 205, 163, 206, 207,
  1631. };
  1632. static const unsigned int gether_mii_mux[] = {
  1633. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  1634. ET_RX_CLK_MARK, ET_RX_DV_MARK, ET_RX_ER_MARK,
  1635. ET_ETXD0_MARK, ET_ETXD1_MARK, ET_ETXD2_MARK, ET_ETXD3_MARK,
  1636. ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_TX_ER_MARK,
  1637. ET_CRS_MARK, ET_COL_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  1638. };
  1639. static const unsigned int gether_gmii_pins[] = {
  1640. /* RXD[0:7], RX_CLK, RX_DV, RX_ER
  1641. * TXD[0:7], GTX_CLK, TX_CLK, TX_EN, TX_ER
  1642. * CRS, COL, MDC, MDIO, REF125CK_MARK,
  1643. */
  1644. 185, 186, 187, 188, 189, 190, 191, 192, 174, 161, 204,
  1645. 171, 170, 169, 168, 167, 166, 173, 172, 176, 184, 183, 203,
  1646. 205, 163, 206, 207,
  1647. };
  1648. static const unsigned int gether_gmii_mux[] = {
  1649. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  1650. ET_ERXD4_MARK, ET_ERXD5_MARK, ET_ERXD6_MARK, ET_ERXD7_MARK,
  1651. ET_RX_CLK_MARK, ET_RX_DV_MARK, ET_RX_ER_MARK,
  1652. ET_ETXD0_MARK, ET_ETXD1_MARK, ET_ETXD2_MARK, ET_ETXD3_MARK,
  1653. ET_ETXD4_MARK, ET_ETXD5_MARK, ET_ETXD6_MARK, ET_ETXD7_MARK,
  1654. ET_GTX_CLK_MARK, ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_TX_ER_MARK,
  1655. ET_CRS_MARK, ET_COL_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  1656. RMII_REF125CK_MARK,
  1657. };
  1658. static const unsigned int gether_int_pins[] = {
  1659. /* PHY_INT */
  1660. 164,
  1661. };
  1662. static const unsigned int gether_int_mux[] = {
  1663. ET_PHY_INT_MARK,
  1664. };
  1665. static const unsigned int gether_link_pins[] = {
  1666. /* LINK */
  1667. 177,
  1668. };
  1669. static const unsigned int gether_link_mux[] = {
  1670. ET_LINK_MARK,
  1671. };
  1672. static const unsigned int gether_wol_pins[] = {
  1673. /* WOL */
  1674. 175,
  1675. };
  1676. static const unsigned int gether_wol_mux[] = {
  1677. ET_WOL_MARK,
  1678. };
  1679. /* - INTC ------------------------------------------------------------------- */
  1680. IRQC_PINS_MUX(0, 0, 2);
  1681. IRQC_PINS_MUX(0, 1, 13);
  1682. IRQC_PIN_MUX(1, 20);
  1683. IRQC_PINS_MUX(2, 0, 11);
  1684. IRQC_PINS_MUX(2, 1, 12);
  1685. IRQC_PINS_MUX(3, 0, 10);
  1686. IRQC_PINS_MUX(3, 1, 14);
  1687. IRQC_PINS_MUX(4, 0, 15);
  1688. IRQC_PINS_MUX(4, 1, 172);
  1689. IRQC_PINS_MUX(5, 0, 0);
  1690. IRQC_PINS_MUX(5, 1, 1);
  1691. IRQC_PINS_MUX(6, 0, 121);
  1692. IRQC_PINS_MUX(6, 1, 173);
  1693. IRQC_PINS_MUX(7, 0, 120);
  1694. IRQC_PINS_MUX(7, 1, 209);
  1695. IRQC_PIN_MUX(8, 119);
  1696. IRQC_PINS_MUX(9, 0, 118);
  1697. IRQC_PINS_MUX(9, 1, 210);
  1698. IRQC_PIN_MUX(10, 19);
  1699. IRQC_PIN_MUX(11, 104);
  1700. IRQC_PINS_MUX(12, 0, 42);
  1701. IRQC_PINS_MUX(12, 1, 97);
  1702. IRQC_PINS_MUX(13, 0, 64);
  1703. IRQC_PINS_MUX(13, 1, 98);
  1704. IRQC_PINS_MUX(14, 0, 63);
  1705. IRQC_PINS_MUX(14, 1, 99);
  1706. IRQC_PINS_MUX(15, 0, 62);
  1707. IRQC_PINS_MUX(15, 1, 100);
  1708. IRQC_PINS_MUX(16, 0, 68);
  1709. IRQC_PINS_MUX(16, 1, 211);
  1710. IRQC_PIN_MUX(17, 69);
  1711. IRQC_PIN_MUX(18, 70);
  1712. IRQC_PIN_MUX(19, 71);
  1713. IRQC_PIN_MUX(20, 67);
  1714. IRQC_PIN_MUX(21, 202);
  1715. IRQC_PIN_MUX(22, 95);
  1716. IRQC_PIN_MUX(23, 96);
  1717. IRQC_PIN_MUX(24, 180);
  1718. IRQC_PIN_MUX(25, 38);
  1719. IRQC_PINS_MUX(26, 0, 58);
  1720. IRQC_PINS_MUX(26, 1, 81);
  1721. IRQC_PINS_MUX(27, 0, 57);
  1722. IRQC_PINS_MUX(27, 1, 168);
  1723. IRQC_PINS_MUX(28, 0, 56);
  1724. IRQC_PINS_MUX(28, 1, 169);
  1725. IRQC_PINS_MUX(29, 0, 50);
  1726. IRQC_PINS_MUX(29, 1, 170);
  1727. IRQC_PINS_MUX(30, 0, 49);
  1728. IRQC_PINS_MUX(30, 1, 171);
  1729. IRQC_PINS_MUX(31, 0, 41);
  1730. IRQC_PINS_MUX(31, 1, 167);
  1731. /* - LCD0 ------------------------------------------------------------------- */
  1732. static const unsigned int lcd0_data8_pins[] = {
  1733. /* D[0:7] */
  1734. 58, 57, 56, 55, 54, 53, 52, 51,
  1735. };
  1736. static const unsigned int lcd0_data8_mux[] = {
  1737. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1738. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1739. };
  1740. static const unsigned int lcd0_data9_pins[] = {
  1741. /* D[0:8] */
  1742. 58, 57, 56, 55, 54, 53, 52, 51,
  1743. 50,
  1744. };
  1745. static const unsigned int lcd0_data9_mux[] = {
  1746. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1747. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1748. LCD0_D8_MARK,
  1749. };
  1750. static const unsigned int lcd0_data12_pins[] = {
  1751. /* D[0:11] */
  1752. 58, 57, 56, 55, 54, 53, 52, 51,
  1753. 50, 49, 48, 47,
  1754. };
  1755. static const unsigned int lcd0_data12_mux[] = {
  1756. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1757. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1758. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1759. };
  1760. static const unsigned int lcd0_data16_pins[] = {
  1761. /* D[0:15] */
  1762. 58, 57, 56, 55, 54, 53, 52, 51,
  1763. 50, 49, 48, 47, 46, 45, 44, 43,
  1764. };
  1765. static const unsigned int lcd0_data16_mux[] = {
  1766. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1767. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1768. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1769. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  1770. };
  1771. static const unsigned int lcd0_data18_pins[] = {
  1772. /* D[0:17] */
  1773. 58, 57, 56, 55, 54, 53, 52, 51,
  1774. 50, 49, 48, 47, 46, 45, 44, 43,
  1775. 42, 41,
  1776. };
  1777. static const unsigned int lcd0_data18_mux[] = {
  1778. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1779. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1780. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1781. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  1782. LCD0_D16_MARK, LCD0_D17_MARK,
  1783. };
  1784. static const unsigned int lcd0_data24_0_pins[] = {
  1785. /* D[0:23] */
  1786. 58, 57, 56, 55, 54, 53, 52, 51,
  1787. 50, 49, 48, 47, 46, 45, 44, 43,
  1788. 42, 41, 40, 4, 3, 2, 0, 1,
  1789. };
  1790. static const unsigned int lcd0_data24_0_mux[] = {
  1791. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1792. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1793. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1794. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  1795. LCD0_D16_MARK, LCD0_D17_MARK, LCD0_D18_PORT40_MARK, LCD0_D19_PORT4_MARK,
  1796. LCD0_D20_PORT3_MARK, LCD0_D21_PORT2_MARK, LCD0_D22_PORT0_MARK,
  1797. LCD0_D23_PORT1_MARK,
  1798. };
  1799. static const unsigned int lcd0_data24_1_pins[] = {
  1800. /* D[0:23] */
  1801. 58, 57, 56, 55, 54, 53, 52, 51,
  1802. 50, 49, 48, 47, 46, 45, 44, 43,
  1803. 42, 41, 163, 162, 161, 158, 160, 159,
  1804. };
  1805. static const unsigned int lcd0_data24_1_mux[] = {
  1806. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  1807. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  1808. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  1809. LCD0_D16_MARK, LCD0_D17_MARK, LCD0_D18_PORT163_MARK,
  1810. LCD0_D19_PORT162_MARK, LCD0_D20_PORT161_MARK, LCD0_D21_PORT158_MARK,
  1811. LCD0_D22_PORT160_MARK, LCD0_D23_PORT159_MARK,
  1812. };
  1813. static const unsigned int lcd0_display_pins[] = {
  1814. /* DON, VCPWC, VEPWC */
  1815. 61, 59, 60,
  1816. };
  1817. static const unsigned int lcd0_display_mux[] = {
  1818. LCD0_DON_MARK, LCD0_VCPWC_MARK, LCD0_VEPWC_MARK,
  1819. };
  1820. static const unsigned int lcd0_lclk_0_pins[] = {
  1821. /* LCLK */
  1822. 102,
  1823. };
  1824. static const unsigned int lcd0_lclk_0_mux[] = {
  1825. LCD0_LCLK_PORT102_MARK,
  1826. };
  1827. static const unsigned int lcd0_lclk_1_pins[] = {
  1828. /* LCLK */
  1829. 165,
  1830. };
  1831. static const unsigned int lcd0_lclk_1_mux[] = {
  1832. LCD0_LCLK_PORT165_MARK,
  1833. };
  1834. static const unsigned int lcd0_sync_pins[] = {
  1835. /* VSYN, HSYN, DCK, DISP */
  1836. 63, 64, 62, 65,
  1837. };
  1838. static const unsigned int lcd0_sync_mux[] = {
  1839. LCD0_VSYN_MARK, LCD0_HSYN_MARK, LCD0_DCK_MARK, LCD0_DISP_MARK,
  1840. };
  1841. static const unsigned int lcd0_sys_pins[] = {
  1842. /* CS, WR, RD, RS */
  1843. 64, 62, 164, 65,
  1844. };
  1845. static const unsigned int lcd0_sys_mux[] = {
  1846. LCD0_CS_MARK, LCD0_WR_MARK, LCD0_RD_MARK, LCD0_RS_MARK,
  1847. };
  1848. /* - LCD1 ------------------------------------------------------------------- */
  1849. static const unsigned int lcd1_data8_pins[] = {
  1850. /* D[0:7] */
  1851. 4, 3, 2, 1, 0, 91, 92, 23,
  1852. };
  1853. static const unsigned int lcd1_data8_mux[] = {
  1854. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1855. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1856. };
  1857. static const unsigned int lcd1_data9_pins[] = {
  1858. /* D[0:8] */
  1859. 4, 3, 2, 1, 0, 91, 92, 23,
  1860. 93,
  1861. };
  1862. static const unsigned int lcd1_data9_mux[] = {
  1863. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1864. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1865. LCD1_D8_MARK,
  1866. };
  1867. static const unsigned int lcd1_data12_pins[] = {
  1868. /* D[0:12] */
  1869. 4, 3, 2, 1, 0, 91, 92, 23,
  1870. 93, 94, 21, 201,
  1871. };
  1872. static const unsigned int lcd1_data12_mux[] = {
  1873. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1874. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1875. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  1876. };
  1877. static const unsigned int lcd1_data16_pins[] = {
  1878. /* D[0:15] */
  1879. 4, 3, 2, 1, 0, 91, 92, 23,
  1880. 93, 94, 21, 201, 200, 199, 196, 195,
  1881. };
  1882. static const unsigned int lcd1_data16_mux[] = {
  1883. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1884. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1885. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  1886. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  1887. };
  1888. static const unsigned int lcd1_data18_pins[] = {
  1889. /* D[0:17] */
  1890. 4, 3, 2, 1, 0, 91, 92, 23,
  1891. 93, 94, 21, 201, 200, 199, 196, 195,
  1892. 194, 193,
  1893. };
  1894. static const unsigned int lcd1_data18_mux[] = {
  1895. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1896. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1897. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  1898. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  1899. LCD1_D16_MARK, LCD1_D17_MARK,
  1900. };
  1901. static const unsigned int lcd1_data24_pins[] = {
  1902. /* D[0:23] */
  1903. 4, 3, 2, 1, 0, 91, 92, 23,
  1904. 93, 94, 21, 201, 200, 199, 196, 195,
  1905. 194, 193, 198, 197, 75, 74, 15, 14,
  1906. };
  1907. static const unsigned int lcd1_data24_mux[] = {
  1908. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  1909. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  1910. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  1911. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  1912. LCD1_D16_MARK, LCD1_D17_MARK, LCD1_D18_MARK, LCD1_D19_MARK,
  1913. LCD1_D20_MARK, LCD1_D21_MARK, LCD1_D22_MARK, LCD1_D23_MARK,
  1914. };
  1915. static const unsigned int lcd1_display_pins[] = {
  1916. /* DON, VCPWC, VEPWC */
  1917. 100, 5, 6,
  1918. };
  1919. static const unsigned int lcd1_display_mux[] = {
  1920. LCD1_DON_MARK, LCD1_VCPWC_MARK, LCD1_VEPWC_MARK,
  1921. };
  1922. static const unsigned int lcd1_lclk_pins[] = {
  1923. /* LCLK */
  1924. 40,
  1925. };
  1926. static const unsigned int lcd1_lclk_mux[] = {
  1927. LCD1_LCLK_MARK,
  1928. };
  1929. static const unsigned int lcd1_sync_pins[] = {
  1930. /* VSYN, HSYN, DCK, DISP */
  1931. 98, 97, 99, 12,
  1932. };
  1933. static const unsigned int lcd1_sync_mux[] = {
  1934. LCD1_VSYN_MARK, LCD1_HSYN_MARK, LCD1_DCK_MARK, LCD1_DISP_MARK,
  1935. };
  1936. static const unsigned int lcd1_sys_pins[] = {
  1937. /* CS, WR, RD, RS */
  1938. 97, 99, 13, 12,
  1939. };
  1940. static const unsigned int lcd1_sys_mux[] = {
  1941. LCD1_CS_MARK, LCD1_WR_MARK, LCD1_RD_MARK, LCD1_RS_MARK,
  1942. };
  1943. /* - MMCIF ------------------------------------------------------------------ */
  1944. static const unsigned int mmc0_data1_0_pins[] = {
  1945. /* D[0] */
  1946. 68,
  1947. };
  1948. static const unsigned int mmc0_data1_0_mux[] = {
  1949. MMC0_D0_PORT68_MARK,
  1950. };
  1951. static const unsigned int mmc0_data4_0_pins[] = {
  1952. /* D[0:3] */
  1953. 68, 69, 70, 71,
  1954. };
  1955. static const unsigned int mmc0_data4_0_mux[] = {
  1956. MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK, MMC0_D3_PORT71_MARK,
  1957. };
  1958. static const unsigned int mmc0_data8_0_pins[] = {
  1959. /* D[0:7] */
  1960. 68, 69, 70, 71, 72, 73, 74, 75,
  1961. };
  1962. static const unsigned int mmc0_data8_0_mux[] = {
  1963. MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK, MMC0_D3_PORT71_MARK,
  1964. MMC0_D4_PORT72_MARK, MMC0_D5_PORT73_MARK, MMC0_D6_PORT74_MARK, MMC0_D7_PORT75_MARK,
  1965. };
  1966. static const unsigned int mmc0_ctrl_0_pins[] = {
  1967. /* CMD, CLK */
  1968. 67, 66,
  1969. };
  1970. static const unsigned int mmc0_ctrl_0_mux[] = {
  1971. MMC0_CMD_PORT67_MARK, MMC0_CLK_PORT66_MARK,
  1972. };
  1973. static const unsigned int mmc0_data1_1_pins[] = {
  1974. /* D[0] */
  1975. 149,
  1976. };
  1977. static const unsigned int mmc0_data1_1_mux[] = {
  1978. MMC1_D0_PORT149_MARK,
  1979. };
  1980. static const unsigned int mmc0_data4_1_pins[] = {
  1981. /* D[0:3] */
  1982. 149, 148, 147, 146,
  1983. };
  1984. static const unsigned int mmc0_data4_1_mux[] = {
  1985. MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK, MMC1_D3_PORT146_MARK,
  1986. };
  1987. static const unsigned int mmc0_data8_1_pins[] = {
  1988. /* D[0:7] */
  1989. 149, 148, 147, 146, 145, 144, 143, 142,
  1990. };
  1991. static const unsigned int mmc0_data8_1_mux[] = {
  1992. MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK, MMC1_D3_PORT146_MARK,
  1993. MMC1_D4_PORT145_MARK, MMC1_D5_PORT144_MARK, MMC1_D6_PORT143_MARK, MMC1_D7_PORT142_MARK,
  1994. };
  1995. static const unsigned int mmc0_ctrl_1_pins[] = {
  1996. /* CMD, CLK */
  1997. 104, 103,
  1998. };
  1999. static const unsigned int mmc0_ctrl_1_mux[] = {
  2000. MMC1_CMD_PORT104_MARK, MMC1_CLK_PORT103_MARK,
  2001. };
  2002. /* - SCIFA0 ----------------------------------------------------------------- */
  2003. static const unsigned int scifa0_data_pins[] = {
  2004. /* RXD, TXD */
  2005. 197, 198,
  2006. };
  2007. static const unsigned int scifa0_data_mux[] = {
  2008. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2009. };
  2010. static const unsigned int scifa0_clk_pins[] = {
  2011. /* SCK */
  2012. 188,
  2013. };
  2014. static const unsigned int scifa0_clk_mux[] = {
  2015. SCIFA0_SCK_MARK,
  2016. };
  2017. static const unsigned int scifa0_ctrl_pins[] = {
  2018. /* RTS, CTS */
  2019. 194, 193,
  2020. };
  2021. static const unsigned int scifa0_ctrl_mux[] = {
  2022. SCIFA0_RTS_MARK, SCIFA0_CTS_MARK,
  2023. };
  2024. /* - SCIFA1 ----------------------------------------------------------------- */
  2025. static const unsigned int scifa1_data_pins[] = {
  2026. /* RXD, TXD */
  2027. 195, 196,
  2028. };
  2029. static const unsigned int scifa1_data_mux[] = {
  2030. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2031. };
  2032. static const unsigned int scifa1_clk_pins[] = {
  2033. /* SCK */
  2034. 185,
  2035. };
  2036. static const unsigned int scifa1_clk_mux[] = {
  2037. SCIFA1_SCK_MARK,
  2038. };
  2039. static const unsigned int scifa1_ctrl_pins[] = {
  2040. /* RTS, CTS */
  2041. 23, 21,
  2042. };
  2043. static const unsigned int scifa1_ctrl_mux[] = {
  2044. SCIFA1_RTS_MARK, SCIFA1_CTS_MARK,
  2045. };
  2046. /* - SCIFA2 ----------------------------------------------------------------- */
  2047. static const unsigned int scifa2_data_pins[] = {
  2048. /* RXD, TXD */
  2049. 200, 201,
  2050. };
  2051. static const unsigned int scifa2_data_mux[] = {
  2052. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2053. };
  2054. static const unsigned int scifa2_clk_0_pins[] = {
  2055. /* SCK */
  2056. 22,
  2057. };
  2058. static const unsigned int scifa2_clk_0_mux[] = {
  2059. SCIFA2_SCK_PORT22_MARK,
  2060. };
  2061. static const unsigned int scifa2_clk_1_pins[] = {
  2062. /* SCK */
  2063. 199,
  2064. };
  2065. static const unsigned int scifa2_clk_1_mux[] = {
  2066. SCIFA2_SCK_PORT199_MARK,
  2067. };
  2068. static const unsigned int scifa2_ctrl_pins[] = {
  2069. /* RTS, CTS */
  2070. 96, 95,
  2071. };
  2072. static const unsigned int scifa2_ctrl_mux[] = {
  2073. SCIFA2_RTS_MARK, SCIFA2_CTS_MARK,
  2074. };
  2075. /* - SCIFA3 ----------------------------------------------------------------- */
  2076. static const unsigned int scifa3_data_0_pins[] = {
  2077. /* RXD, TXD */
  2078. 174, 175,
  2079. };
  2080. static const unsigned int scifa3_data_0_mux[] = {
  2081. SCIFA3_RXD_PORT174_MARK, SCIFA3_TXD_PORT175_MARK,
  2082. };
  2083. static const unsigned int scifa3_clk_0_pins[] = {
  2084. /* SCK */
  2085. 116,
  2086. };
  2087. static const unsigned int scifa3_clk_0_mux[] = {
  2088. SCIFA3_SCK_PORT116_MARK,
  2089. };
  2090. static const unsigned int scifa3_ctrl_0_pins[] = {
  2091. /* RTS, CTS */
  2092. 105, 117,
  2093. };
  2094. static const unsigned int scifa3_ctrl_0_mux[] = {
  2095. SCIFA3_RTS_PORT105_MARK, SCIFA3_CTS_PORT117_MARK,
  2096. };
  2097. static const unsigned int scifa3_data_1_pins[] = {
  2098. /* RXD, TXD */
  2099. 159, 160,
  2100. };
  2101. static const unsigned int scifa3_data_1_mux[] = {
  2102. SCIFA3_RXD_PORT159_MARK, SCIFA3_TXD_PORT160_MARK,
  2103. };
  2104. static const unsigned int scifa3_clk_1_pins[] = {
  2105. /* SCK */
  2106. 158,
  2107. };
  2108. static const unsigned int scifa3_clk_1_mux[] = {
  2109. SCIFA3_SCK_PORT158_MARK,
  2110. };
  2111. static const unsigned int scifa3_ctrl_1_pins[] = {
  2112. /* RTS, CTS */
  2113. 161, 162,
  2114. };
  2115. static const unsigned int scifa3_ctrl_1_mux[] = {
  2116. SCIFA3_RTS_PORT161_MARK, SCIFA3_CTS_PORT162_MARK,
  2117. };
  2118. /* - SCIFA4 ----------------------------------------------------------------- */
  2119. static const unsigned int scifa4_data_0_pins[] = {
  2120. /* RXD, TXD */
  2121. 12, 13,
  2122. };
  2123. static const unsigned int scifa4_data_0_mux[] = {
  2124. SCIFA4_RXD_PORT12_MARK, SCIFA4_TXD_PORT13_MARK,
  2125. };
  2126. static const unsigned int scifa4_data_1_pins[] = {
  2127. /* RXD, TXD */
  2128. 204, 203,
  2129. };
  2130. static const unsigned int scifa4_data_1_mux[] = {
  2131. SCIFA4_RXD_PORT204_MARK, SCIFA4_TXD_PORT203_MARK,
  2132. };
  2133. static const unsigned int scifa4_data_2_pins[] = {
  2134. /* RXD, TXD */
  2135. 94, 93,
  2136. };
  2137. static const unsigned int scifa4_data_2_mux[] = {
  2138. SCIFA4_RXD_PORT94_MARK, SCIFA4_TXD_PORT93_MARK,
  2139. };
  2140. static const unsigned int scifa4_clk_0_pins[] = {
  2141. /* SCK */
  2142. 21,
  2143. };
  2144. static const unsigned int scifa4_clk_0_mux[] = {
  2145. SCIFA4_SCK_PORT21_MARK,
  2146. };
  2147. static const unsigned int scifa4_clk_1_pins[] = {
  2148. /* SCK */
  2149. 205,
  2150. };
  2151. static const unsigned int scifa4_clk_1_mux[] = {
  2152. SCIFA4_SCK_PORT205_MARK,
  2153. };
  2154. /* - SCIFA5 ----------------------------------------------------------------- */
  2155. static const unsigned int scifa5_data_0_pins[] = {
  2156. /* RXD, TXD */
  2157. 10, 20,
  2158. };
  2159. static const unsigned int scifa5_data_0_mux[] = {
  2160. SCIFA5_RXD_PORT10_MARK, SCIFA5_TXD_PORT20_MARK,
  2161. };
  2162. static const unsigned int scifa5_data_1_pins[] = {
  2163. /* RXD, TXD */
  2164. 207, 208,
  2165. };
  2166. static const unsigned int scifa5_data_1_mux[] = {
  2167. SCIFA5_RXD_PORT207_MARK, SCIFA5_TXD_PORT208_MARK,
  2168. };
  2169. static const unsigned int scifa5_data_2_pins[] = {
  2170. /* RXD, TXD */
  2171. 92, 91,
  2172. };
  2173. static const unsigned int scifa5_data_2_mux[] = {
  2174. SCIFA5_RXD_PORT92_MARK, SCIFA5_TXD_PORT91_MARK,
  2175. };
  2176. static const unsigned int scifa5_clk_0_pins[] = {
  2177. /* SCK */
  2178. 23,
  2179. };
  2180. static const unsigned int scifa5_clk_0_mux[] = {
  2181. SCIFA5_SCK_PORT23_MARK,
  2182. };
  2183. static const unsigned int scifa5_clk_1_pins[] = {
  2184. /* SCK */
  2185. 206,
  2186. };
  2187. static const unsigned int scifa5_clk_1_mux[] = {
  2188. SCIFA5_SCK_PORT206_MARK,
  2189. };
  2190. /* - SCIFA6 ----------------------------------------------------------------- */
  2191. static const unsigned int scifa6_data_pins[] = {
  2192. /* RXD, TXD */
  2193. 25, 26,
  2194. };
  2195. static const unsigned int scifa6_data_mux[] = {
  2196. SCIFA6_RXD_MARK, SCIFA6_TXD_MARK,
  2197. };
  2198. static const unsigned int scifa6_clk_pins[] = {
  2199. /* SCK */
  2200. 24,
  2201. };
  2202. static const unsigned int scifa6_clk_mux[] = {
  2203. SCIFA6_SCK_MARK,
  2204. };
  2205. /* - SCIFA7 ----------------------------------------------------------------- */
  2206. static const unsigned int scifa7_data_pins[] = {
  2207. /* RXD, TXD */
  2208. 0, 1,
  2209. };
  2210. static const unsigned int scifa7_data_mux[] = {
  2211. SCIFA7_RXD_MARK, SCIFA7_TXD_MARK,
  2212. };
  2213. /* - SCIFB ------------------------------------------------------------------ */
  2214. static const unsigned int scifb_data_0_pins[] = {
  2215. /* RXD, TXD */
  2216. 191, 192,
  2217. };
  2218. static const unsigned int scifb_data_0_mux[] = {
  2219. SCIFB_RXD_PORT191_MARK, SCIFB_TXD_PORT192_MARK,
  2220. };
  2221. static const unsigned int scifb_clk_0_pins[] = {
  2222. /* SCK */
  2223. 190,
  2224. };
  2225. static const unsigned int scifb_clk_0_mux[] = {
  2226. SCIFB_SCK_PORT190_MARK,
  2227. };
  2228. static const unsigned int scifb_ctrl_0_pins[] = {
  2229. /* RTS, CTS */
  2230. 186, 187,
  2231. };
  2232. static const unsigned int scifb_ctrl_0_mux[] = {
  2233. SCIFB_RTS_PORT186_MARK, SCIFB_CTS_PORT187_MARK,
  2234. };
  2235. static const unsigned int scifb_data_1_pins[] = {
  2236. /* RXD, TXD */
  2237. 3, 4,
  2238. };
  2239. static const unsigned int scifb_data_1_mux[] = {
  2240. SCIFB_RXD_PORT3_MARK, SCIFB_TXD_PORT4_MARK,
  2241. };
  2242. static const unsigned int scifb_clk_1_pins[] = {
  2243. /* SCK */
  2244. 2,
  2245. };
  2246. static const unsigned int scifb_clk_1_mux[] = {
  2247. SCIFB_SCK_PORT2_MARK,
  2248. };
  2249. static const unsigned int scifb_ctrl_1_pins[] = {
  2250. /* RTS, CTS */
  2251. 172, 173,
  2252. };
  2253. static const unsigned int scifb_ctrl_1_mux[] = {
  2254. SCIFB_RTS_PORT172_MARK, SCIFB_CTS_PORT173_MARK,
  2255. };
  2256. /* - SDHI0 ------------------------------------------------------------------ */
  2257. static const unsigned int sdhi0_data1_pins[] = {
  2258. /* D0 */
  2259. 77,
  2260. };
  2261. static const unsigned int sdhi0_data1_mux[] = {
  2262. SDHI0_D0_MARK,
  2263. };
  2264. static const unsigned int sdhi0_data4_pins[] = {
  2265. /* D[0:3] */
  2266. 77, 78, 79, 80,
  2267. };
  2268. static const unsigned int sdhi0_data4_mux[] = {
  2269. SDHI0_D0_MARK, SDHI0_D1_MARK, SDHI0_D2_MARK, SDHI0_D3_MARK,
  2270. };
  2271. static const unsigned int sdhi0_ctrl_pins[] = {
  2272. /* CMD, CLK */
  2273. 76, 82,
  2274. };
  2275. static const unsigned int sdhi0_ctrl_mux[] = {
  2276. SDHI0_CMD_MARK, SDHI0_CLK_MARK,
  2277. };
  2278. static const unsigned int sdhi0_cd_pins[] = {
  2279. /* CD */
  2280. 81,
  2281. };
  2282. static const unsigned int sdhi0_cd_mux[] = {
  2283. SDHI0_CD_MARK,
  2284. };
  2285. static const unsigned int sdhi0_wp_pins[] = {
  2286. /* WP */
  2287. 83,
  2288. };
  2289. static const unsigned int sdhi0_wp_mux[] = {
  2290. SDHI0_WP_MARK,
  2291. };
  2292. /* - SDHI1 ------------------------------------------------------------------ */
  2293. static const unsigned int sdhi1_data1_pins[] = {
  2294. /* D0 */
  2295. 68,
  2296. };
  2297. static const unsigned int sdhi1_data1_mux[] = {
  2298. SDHI1_D0_MARK,
  2299. };
  2300. static const unsigned int sdhi1_data4_pins[] = {
  2301. /* D[0:3] */
  2302. 68, 69, 70, 71,
  2303. };
  2304. static const unsigned int sdhi1_data4_mux[] = {
  2305. SDHI1_D0_MARK, SDHI1_D1_MARK, SDHI1_D2_MARK, SDHI1_D3_MARK,
  2306. };
  2307. static const unsigned int sdhi1_ctrl_pins[] = {
  2308. /* CMD, CLK */
  2309. 67, 66,
  2310. };
  2311. static const unsigned int sdhi1_ctrl_mux[] = {
  2312. SDHI1_CMD_MARK, SDHI1_CLK_MARK,
  2313. };
  2314. static const unsigned int sdhi1_cd_pins[] = {
  2315. /* CD */
  2316. 72,
  2317. };
  2318. static const unsigned int sdhi1_cd_mux[] = {
  2319. SDHI1_CD_MARK,
  2320. };
  2321. static const unsigned int sdhi1_wp_pins[] = {
  2322. /* WP */
  2323. 73,
  2324. };
  2325. static const unsigned int sdhi1_wp_mux[] = {
  2326. SDHI1_WP_MARK,
  2327. };
  2328. /* - SDHI2 ------------------------------------------------------------------ */
  2329. static const unsigned int sdhi2_data1_pins[] = {
  2330. /* D0 */
  2331. 205,
  2332. };
  2333. static const unsigned int sdhi2_data1_mux[] = {
  2334. SDHI2_D0_MARK,
  2335. };
  2336. static const unsigned int sdhi2_data4_pins[] = {
  2337. /* D[0:3] */
  2338. 205, 206, 207, 208,
  2339. };
  2340. static const unsigned int sdhi2_data4_mux[] = {
  2341. SDHI2_D0_MARK, SDHI2_D1_MARK, SDHI2_D2_MARK, SDHI2_D3_MARK,
  2342. };
  2343. static const unsigned int sdhi2_ctrl_pins[] = {
  2344. /* CMD, CLK */
  2345. 204, 203,
  2346. };
  2347. static const unsigned int sdhi2_ctrl_mux[] = {
  2348. SDHI2_CMD_MARK, SDHI2_CLK_MARK,
  2349. };
  2350. static const unsigned int sdhi2_cd_0_pins[] = {
  2351. /* CD */
  2352. 202,
  2353. };
  2354. static const unsigned int sdhi2_cd_0_mux[] = {
  2355. SDHI2_CD_PORT202_MARK,
  2356. };
  2357. static const unsigned int sdhi2_wp_0_pins[] = {
  2358. /* WP */
  2359. 177,
  2360. };
  2361. static const unsigned int sdhi2_wp_0_mux[] = {
  2362. SDHI2_WP_PORT177_MARK,
  2363. };
  2364. static const unsigned int sdhi2_cd_1_pins[] = {
  2365. /* CD */
  2366. 24,
  2367. };
  2368. static const unsigned int sdhi2_cd_1_mux[] = {
  2369. SDHI2_CD_PORT24_MARK,
  2370. };
  2371. static const unsigned int sdhi2_wp_1_pins[] = {
  2372. /* WP */
  2373. 25,
  2374. };
  2375. static const unsigned int sdhi2_wp_1_mux[] = {
  2376. SDHI2_WP_PORT25_MARK,
  2377. };
  2378. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2379. SH_PFC_PIN_GROUP(bsc_data8),
  2380. SH_PFC_PIN_GROUP(bsc_data16),
  2381. SH_PFC_PIN_GROUP(bsc_data32),
  2382. SH_PFC_PIN_GROUP(bsc_cs0),
  2383. SH_PFC_PIN_GROUP(bsc_cs2),
  2384. SH_PFC_PIN_GROUP(bsc_cs4),
  2385. SH_PFC_PIN_GROUP(bsc_cs5a_0),
  2386. SH_PFC_PIN_GROUP(bsc_cs5a_1),
  2387. SH_PFC_PIN_GROUP(bsc_cs5b),
  2388. SH_PFC_PIN_GROUP(bsc_cs6a),
  2389. SH_PFC_PIN_GROUP(bsc_rd_we8),
  2390. SH_PFC_PIN_GROUP(bsc_rd_we16),
  2391. SH_PFC_PIN_GROUP(bsc_rd_we32),
  2392. SH_PFC_PIN_GROUP(bsc_bs),
  2393. SH_PFC_PIN_GROUP(bsc_rdwr),
  2394. SH_PFC_PIN_GROUP(ceu0_data_0_7),
  2395. SH_PFC_PIN_GROUP(ceu0_data_8_15_0),
  2396. SH_PFC_PIN_GROUP(ceu0_data_8_15_1),
  2397. SH_PFC_PIN_GROUP(ceu0_clk_0),
  2398. SH_PFC_PIN_GROUP(ceu0_clk_1),
  2399. SH_PFC_PIN_GROUP(ceu0_clk_2),
  2400. SH_PFC_PIN_GROUP(ceu0_sync),
  2401. SH_PFC_PIN_GROUP(ceu0_field),
  2402. SH_PFC_PIN_GROUP(ceu1_data),
  2403. SH_PFC_PIN_GROUP(ceu1_clk),
  2404. SH_PFC_PIN_GROUP(ceu1_sync),
  2405. SH_PFC_PIN_GROUP(ceu1_field),
  2406. SH_PFC_PIN_GROUP(gether_rmii),
  2407. SH_PFC_PIN_GROUP(gether_mii),
  2408. SH_PFC_PIN_GROUP(gether_gmii),
  2409. SH_PFC_PIN_GROUP(gether_int),
  2410. SH_PFC_PIN_GROUP(gether_link),
  2411. SH_PFC_PIN_GROUP(gether_wol),
  2412. SH_PFC_PIN_GROUP(intc_irq0_0),
  2413. SH_PFC_PIN_GROUP(intc_irq0_1),
  2414. SH_PFC_PIN_GROUP(intc_irq1),
  2415. SH_PFC_PIN_GROUP(intc_irq2_0),
  2416. SH_PFC_PIN_GROUP(intc_irq2_1),
  2417. SH_PFC_PIN_GROUP(intc_irq3_0),
  2418. SH_PFC_PIN_GROUP(intc_irq3_1),
  2419. SH_PFC_PIN_GROUP(intc_irq4_0),
  2420. SH_PFC_PIN_GROUP(intc_irq4_1),
  2421. SH_PFC_PIN_GROUP(intc_irq5_0),
  2422. SH_PFC_PIN_GROUP(intc_irq5_1),
  2423. SH_PFC_PIN_GROUP(intc_irq6_0),
  2424. SH_PFC_PIN_GROUP(intc_irq6_1),
  2425. SH_PFC_PIN_GROUP(intc_irq7_0),
  2426. SH_PFC_PIN_GROUP(intc_irq7_1),
  2427. SH_PFC_PIN_GROUP(intc_irq8),
  2428. SH_PFC_PIN_GROUP(intc_irq9_0),
  2429. SH_PFC_PIN_GROUP(intc_irq9_1),
  2430. SH_PFC_PIN_GROUP(intc_irq10),
  2431. SH_PFC_PIN_GROUP(intc_irq11),
  2432. SH_PFC_PIN_GROUP(intc_irq12_0),
  2433. SH_PFC_PIN_GROUP(intc_irq12_1),
  2434. SH_PFC_PIN_GROUP(intc_irq13_0),
  2435. SH_PFC_PIN_GROUP(intc_irq13_1),
  2436. SH_PFC_PIN_GROUP(intc_irq14_0),
  2437. SH_PFC_PIN_GROUP(intc_irq14_1),
  2438. SH_PFC_PIN_GROUP(intc_irq15_0),
  2439. SH_PFC_PIN_GROUP(intc_irq15_1),
  2440. SH_PFC_PIN_GROUP(intc_irq16_0),
  2441. SH_PFC_PIN_GROUP(intc_irq16_1),
  2442. SH_PFC_PIN_GROUP(intc_irq17),
  2443. SH_PFC_PIN_GROUP(intc_irq18),
  2444. SH_PFC_PIN_GROUP(intc_irq19),
  2445. SH_PFC_PIN_GROUP(intc_irq20),
  2446. SH_PFC_PIN_GROUP(intc_irq21),
  2447. SH_PFC_PIN_GROUP(intc_irq22),
  2448. SH_PFC_PIN_GROUP(intc_irq23),
  2449. SH_PFC_PIN_GROUP(intc_irq24),
  2450. SH_PFC_PIN_GROUP(intc_irq25),
  2451. SH_PFC_PIN_GROUP(intc_irq26_0),
  2452. SH_PFC_PIN_GROUP(intc_irq26_1),
  2453. SH_PFC_PIN_GROUP(intc_irq27_0),
  2454. SH_PFC_PIN_GROUP(intc_irq27_1),
  2455. SH_PFC_PIN_GROUP(intc_irq28_0),
  2456. SH_PFC_PIN_GROUP(intc_irq28_1),
  2457. SH_PFC_PIN_GROUP(intc_irq29_0),
  2458. SH_PFC_PIN_GROUP(intc_irq29_1),
  2459. SH_PFC_PIN_GROUP(intc_irq30_0),
  2460. SH_PFC_PIN_GROUP(intc_irq30_1),
  2461. SH_PFC_PIN_GROUP(intc_irq31_0),
  2462. SH_PFC_PIN_GROUP(intc_irq31_1),
  2463. SH_PFC_PIN_GROUP(lcd0_data8),
  2464. SH_PFC_PIN_GROUP(lcd0_data9),
  2465. SH_PFC_PIN_GROUP(lcd0_data12),
  2466. SH_PFC_PIN_GROUP(lcd0_data16),
  2467. SH_PFC_PIN_GROUP(lcd0_data18),
  2468. SH_PFC_PIN_GROUP(lcd0_data24_0),
  2469. SH_PFC_PIN_GROUP(lcd0_data24_1),
  2470. SH_PFC_PIN_GROUP(lcd0_display),
  2471. SH_PFC_PIN_GROUP(lcd0_lclk_0),
  2472. SH_PFC_PIN_GROUP(lcd0_lclk_1),
  2473. SH_PFC_PIN_GROUP(lcd0_sync),
  2474. SH_PFC_PIN_GROUP(lcd0_sys),
  2475. SH_PFC_PIN_GROUP(lcd1_data8),
  2476. SH_PFC_PIN_GROUP(lcd1_data9),
  2477. SH_PFC_PIN_GROUP(lcd1_data12),
  2478. SH_PFC_PIN_GROUP(lcd1_data16),
  2479. SH_PFC_PIN_GROUP(lcd1_data18),
  2480. SH_PFC_PIN_GROUP(lcd1_data24),
  2481. SH_PFC_PIN_GROUP(lcd1_display),
  2482. SH_PFC_PIN_GROUP(lcd1_lclk),
  2483. SH_PFC_PIN_GROUP(lcd1_sync),
  2484. SH_PFC_PIN_GROUP(lcd1_sys),
  2485. SH_PFC_PIN_GROUP(mmc0_data1_0),
  2486. SH_PFC_PIN_GROUP(mmc0_data4_0),
  2487. SH_PFC_PIN_GROUP(mmc0_data8_0),
  2488. SH_PFC_PIN_GROUP(mmc0_ctrl_0),
  2489. SH_PFC_PIN_GROUP(mmc0_data1_1),
  2490. SH_PFC_PIN_GROUP(mmc0_data4_1),
  2491. SH_PFC_PIN_GROUP(mmc0_data8_1),
  2492. SH_PFC_PIN_GROUP(mmc0_ctrl_1),
  2493. SH_PFC_PIN_GROUP(scifa0_data),
  2494. SH_PFC_PIN_GROUP(scifa0_clk),
  2495. SH_PFC_PIN_GROUP(scifa0_ctrl),
  2496. SH_PFC_PIN_GROUP(scifa1_data),
  2497. SH_PFC_PIN_GROUP(scifa1_clk),
  2498. SH_PFC_PIN_GROUP(scifa1_ctrl),
  2499. SH_PFC_PIN_GROUP(scifa2_data),
  2500. SH_PFC_PIN_GROUP(scifa2_clk_0),
  2501. SH_PFC_PIN_GROUP(scifa2_clk_1),
  2502. SH_PFC_PIN_GROUP(scifa2_ctrl),
  2503. SH_PFC_PIN_GROUP(scifa3_data_0),
  2504. SH_PFC_PIN_GROUP(scifa3_clk_0),
  2505. SH_PFC_PIN_GROUP(scifa3_ctrl_0),
  2506. SH_PFC_PIN_GROUP(scifa3_data_1),
  2507. SH_PFC_PIN_GROUP(scifa3_clk_1),
  2508. SH_PFC_PIN_GROUP(scifa3_ctrl_1),
  2509. SH_PFC_PIN_GROUP(scifa4_data_0),
  2510. SH_PFC_PIN_GROUP(scifa4_data_1),
  2511. SH_PFC_PIN_GROUP(scifa4_data_2),
  2512. SH_PFC_PIN_GROUP(scifa4_clk_0),
  2513. SH_PFC_PIN_GROUP(scifa4_clk_1),
  2514. SH_PFC_PIN_GROUP(scifa5_data_0),
  2515. SH_PFC_PIN_GROUP(scifa5_data_1),
  2516. SH_PFC_PIN_GROUP(scifa5_data_2),
  2517. SH_PFC_PIN_GROUP(scifa5_clk_0),
  2518. SH_PFC_PIN_GROUP(scifa5_clk_1),
  2519. SH_PFC_PIN_GROUP(scifa6_data),
  2520. SH_PFC_PIN_GROUP(scifa6_clk),
  2521. SH_PFC_PIN_GROUP(scifa7_data),
  2522. SH_PFC_PIN_GROUP(scifb_data_0),
  2523. SH_PFC_PIN_GROUP(scifb_clk_0),
  2524. SH_PFC_PIN_GROUP(scifb_ctrl_0),
  2525. SH_PFC_PIN_GROUP(scifb_data_1),
  2526. SH_PFC_PIN_GROUP(scifb_clk_1),
  2527. SH_PFC_PIN_GROUP(scifb_ctrl_1),
  2528. SH_PFC_PIN_GROUP(sdhi0_data1),
  2529. SH_PFC_PIN_GROUP(sdhi0_data4),
  2530. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2531. SH_PFC_PIN_GROUP(sdhi0_cd),
  2532. SH_PFC_PIN_GROUP(sdhi0_wp),
  2533. SH_PFC_PIN_GROUP(sdhi1_data1),
  2534. SH_PFC_PIN_GROUP(sdhi1_data4),
  2535. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2536. SH_PFC_PIN_GROUP(sdhi1_cd),
  2537. SH_PFC_PIN_GROUP(sdhi1_wp),
  2538. SH_PFC_PIN_GROUP(sdhi2_data1),
  2539. SH_PFC_PIN_GROUP(sdhi2_data4),
  2540. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2541. SH_PFC_PIN_GROUP(sdhi2_cd_0),
  2542. SH_PFC_PIN_GROUP(sdhi2_wp_0),
  2543. SH_PFC_PIN_GROUP(sdhi2_cd_1),
  2544. SH_PFC_PIN_GROUP(sdhi2_wp_1),
  2545. };
  2546. static const char * const bsc_groups[] = {
  2547. "bsc_data8",
  2548. "bsc_data16",
  2549. "bsc_data32",
  2550. "bsc_cs0",
  2551. "bsc_cs2",
  2552. "bsc_cs4",
  2553. "bsc_cs5a_0",
  2554. "bsc_cs5a_1",
  2555. "bsc_cs5b",
  2556. "bsc_cs6a",
  2557. "bsc_rd_we8",
  2558. "bsc_rd_we16",
  2559. "bsc_rd_we32",
  2560. "bsc_bs",
  2561. "bsc_rdwr",
  2562. };
  2563. static const char * const ceu0_groups[] = {
  2564. "ceu0_data_0_7",
  2565. "ceu0_data_8_15_0",
  2566. "ceu0_data_8_15_1",
  2567. "ceu0_clk_0",
  2568. "ceu0_clk_1",
  2569. "ceu0_clk_2",
  2570. "ceu0_sync",
  2571. "ceu0_field",
  2572. };
  2573. static const char * const ceu1_groups[] = {
  2574. "ceu1_data",
  2575. "ceu1_clk",
  2576. "ceu1_sync",
  2577. "ceu1_field",
  2578. };
  2579. static const char * const gether_groups[] = {
  2580. "gether_rmii",
  2581. "gether_mii",
  2582. "gether_gmii",
  2583. "gether_int",
  2584. "gether_link",
  2585. "gether_wol",
  2586. };
  2587. static const char * const intc_groups[] = {
  2588. "intc_irq0_0",
  2589. "intc_irq0_1",
  2590. "intc_irq1",
  2591. "intc_irq2_0",
  2592. "intc_irq2_1",
  2593. "intc_irq3_0",
  2594. "intc_irq3_1",
  2595. "intc_irq4_0",
  2596. "intc_irq4_1",
  2597. "intc_irq5_0",
  2598. "intc_irq5_1",
  2599. "intc_irq6_0",
  2600. "intc_irq6_1",
  2601. "intc_irq7_0",
  2602. "intc_irq7_1",
  2603. "intc_irq8",
  2604. "intc_irq9_0",
  2605. "intc_irq9_1",
  2606. "intc_irq10",
  2607. "intc_irq11",
  2608. "intc_irq12_0",
  2609. "intc_irq12_1",
  2610. "intc_irq13_0",
  2611. "intc_irq13_1",
  2612. "intc_irq14_0",
  2613. "intc_irq14_1",
  2614. "intc_irq15_0",
  2615. "intc_irq15_1",
  2616. "intc_irq16_0",
  2617. "intc_irq16_1",
  2618. "intc_irq17",
  2619. "intc_irq18",
  2620. "intc_irq19",
  2621. "intc_irq20",
  2622. "intc_irq21",
  2623. "intc_irq22",
  2624. "intc_irq23",
  2625. "intc_irq24",
  2626. "intc_irq25",
  2627. "intc_irq26_0",
  2628. "intc_irq26_1",
  2629. "intc_irq27_0",
  2630. "intc_irq27_1",
  2631. "intc_irq28_0",
  2632. "intc_irq28_1",
  2633. "intc_irq29_0",
  2634. "intc_irq29_1",
  2635. "intc_irq30_0",
  2636. "intc_irq30_1",
  2637. "intc_irq31_0",
  2638. "intc_irq31_1",
  2639. };
  2640. static const char * const lcd0_groups[] = {
  2641. "lcd0_data8",
  2642. "lcd0_data9",
  2643. "lcd0_data12",
  2644. "lcd0_data16",
  2645. "lcd0_data18",
  2646. "lcd0_data24_0",
  2647. "lcd0_data24_1",
  2648. "lcd0_display",
  2649. "lcd0_lclk_0",
  2650. "lcd0_lclk_1",
  2651. "lcd0_sync",
  2652. "lcd0_sys",
  2653. };
  2654. static const char * const lcd1_groups[] = {
  2655. "lcd1_data8",
  2656. "lcd1_data9",
  2657. "lcd1_data12",
  2658. "lcd1_data16",
  2659. "lcd1_data18",
  2660. "lcd1_data24",
  2661. "lcd1_display",
  2662. "lcd1_lclk",
  2663. "lcd1_sync",
  2664. "lcd1_sys",
  2665. };
  2666. static const char * const mmc0_groups[] = {
  2667. "mmc0_data1_0",
  2668. "mmc0_data4_0",
  2669. "mmc0_data8_0",
  2670. "mmc0_ctrl_0",
  2671. "mmc0_data1_1",
  2672. "mmc0_data4_1",
  2673. "mmc0_data8_1",
  2674. "mmc0_ctrl_1",
  2675. };
  2676. static const char * const scifa0_groups[] = {
  2677. "scifa0_data",
  2678. "scifa0_clk",
  2679. "scifa0_ctrl",
  2680. };
  2681. static const char * const scifa1_groups[] = {
  2682. "scifa1_data",
  2683. "scifa1_clk",
  2684. "scifa1_ctrl",
  2685. };
  2686. static const char * const scifa2_groups[] = {
  2687. "scifa2_data",
  2688. "scifa2_clk_0",
  2689. "scifa2_clk_1",
  2690. "scifa2_ctrl",
  2691. };
  2692. static const char * const scifa3_groups[] = {
  2693. "scifa3_data_0",
  2694. "scifa3_clk_0",
  2695. "scifa3_ctrl_0",
  2696. "scifa3_data_1",
  2697. "scifa3_clk_1",
  2698. "scifa3_ctrl_1",
  2699. };
  2700. static const char * const scifa4_groups[] = {
  2701. "scifa4_data_0",
  2702. "scifa4_data_1",
  2703. "scifa4_data_2",
  2704. "scifa4_clk_0",
  2705. "scifa4_clk_1",
  2706. };
  2707. static const char * const scifa5_groups[] = {
  2708. "scifa5_data_0",
  2709. "scifa5_data_1",
  2710. "scifa5_data_2",
  2711. "scifa5_clk_0",
  2712. "scifa5_clk_1",
  2713. };
  2714. static const char * const scifa6_groups[] = {
  2715. "scifa6_data",
  2716. "scifa6_clk",
  2717. };
  2718. static const char * const scifa7_groups[] = {
  2719. "scifa7_data",
  2720. };
  2721. static const char * const scifb_groups[] = {
  2722. "scifb_data_0",
  2723. "scifb_clk_0",
  2724. "scifb_ctrl_0",
  2725. "scifb_data_1",
  2726. "scifb_clk_1",
  2727. "scifb_ctrl_1",
  2728. };
  2729. static const char * const sdhi0_groups[] = {
  2730. "sdhi0_data1",
  2731. "sdhi0_data4",
  2732. "sdhi0_ctrl",
  2733. "sdhi0_cd",
  2734. "sdhi0_wp",
  2735. };
  2736. static const char * const sdhi1_groups[] = {
  2737. "sdhi1_data1",
  2738. "sdhi1_data4",
  2739. "sdhi1_ctrl",
  2740. "sdhi1_cd",
  2741. "sdhi1_wp",
  2742. };
  2743. static const char * const sdhi2_groups[] = {
  2744. "sdhi2_data1",
  2745. "sdhi2_data4",
  2746. "sdhi2_ctrl",
  2747. "sdhi2_cd_0",
  2748. "sdhi2_wp_0",
  2749. "sdhi2_cd_1",
  2750. "sdhi2_wp_1",
  2751. };
  2752. static const struct sh_pfc_function pinmux_functions[] = {
  2753. SH_PFC_FUNCTION(bsc),
  2754. SH_PFC_FUNCTION(ceu0),
  2755. SH_PFC_FUNCTION(ceu1),
  2756. SH_PFC_FUNCTION(gether),
  2757. SH_PFC_FUNCTION(intc),
  2758. SH_PFC_FUNCTION(lcd0),
  2759. SH_PFC_FUNCTION(lcd1),
  2760. SH_PFC_FUNCTION(mmc0),
  2761. SH_PFC_FUNCTION(scifa0),
  2762. SH_PFC_FUNCTION(scifa1),
  2763. SH_PFC_FUNCTION(scifa2),
  2764. SH_PFC_FUNCTION(scifa3),
  2765. SH_PFC_FUNCTION(scifa4),
  2766. SH_PFC_FUNCTION(scifa5),
  2767. SH_PFC_FUNCTION(scifa6),
  2768. SH_PFC_FUNCTION(scifa7),
  2769. SH_PFC_FUNCTION(scifb),
  2770. SH_PFC_FUNCTION(sdhi0),
  2771. SH_PFC_FUNCTION(sdhi1),
  2772. SH_PFC_FUNCTION(sdhi2),
  2773. };
  2774. #define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
  2775. static const struct pinmux_func pinmux_func_gpios[] = {
  2776. /* IRQ */
  2777. GPIO_FN(IRQ0_PORT2), GPIO_FN(IRQ0_PORT13),
  2778. GPIO_FN(IRQ1),
  2779. GPIO_FN(IRQ2_PORT11), GPIO_FN(IRQ2_PORT12),
  2780. GPIO_FN(IRQ3_PORT10), GPIO_FN(IRQ3_PORT14),
  2781. GPIO_FN(IRQ4_PORT15), GPIO_FN(IRQ4_PORT172),
  2782. GPIO_FN(IRQ5_PORT0), GPIO_FN(IRQ5_PORT1),
  2783. GPIO_FN(IRQ6_PORT121), GPIO_FN(IRQ6_PORT173),
  2784. GPIO_FN(IRQ7_PORT120), GPIO_FN(IRQ7_PORT209),
  2785. GPIO_FN(IRQ8),
  2786. GPIO_FN(IRQ9_PORT118), GPIO_FN(IRQ9_PORT210),
  2787. GPIO_FN(IRQ10),
  2788. GPIO_FN(IRQ11),
  2789. GPIO_FN(IRQ12_PORT42), GPIO_FN(IRQ12_PORT97),
  2790. GPIO_FN(IRQ13_PORT64), GPIO_FN(IRQ13_PORT98),
  2791. GPIO_FN(IRQ14_PORT63), GPIO_FN(IRQ14_PORT99),
  2792. GPIO_FN(IRQ15_PORT62), GPIO_FN(IRQ15_PORT100),
  2793. GPIO_FN(IRQ16_PORT68), GPIO_FN(IRQ16_PORT211),
  2794. GPIO_FN(IRQ17),
  2795. GPIO_FN(IRQ18),
  2796. GPIO_FN(IRQ19),
  2797. GPIO_FN(IRQ20),
  2798. GPIO_FN(IRQ21),
  2799. GPIO_FN(IRQ22),
  2800. GPIO_FN(IRQ23),
  2801. GPIO_FN(IRQ24),
  2802. GPIO_FN(IRQ25),
  2803. GPIO_FN(IRQ26_PORT58), GPIO_FN(IRQ26_PORT81),
  2804. GPIO_FN(IRQ27_PORT57), GPIO_FN(IRQ27_PORT168),
  2805. GPIO_FN(IRQ28_PORT56), GPIO_FN(IRQ28_PORT169),
  2806. GPIO_FN(IRQ29_PORT50), GPIO_FN(IRQ29_PORT170),
  2807. GPIO_FN(IRQ30_PORT49), GPIO_FN(IRQ30_PORT171),
  2808. GPIO_FN(IRQ31_PORT41), GPIO_FN(IRQ31_PORT167),
  2809. /* Function */
  2810. /* DBGT */
  2811. GPIO_FN(DBGMDT2), GPIO_FN(DBGMDT1), GPIO_FN(DBGMDT0),
  2812. GPIO_FN(DBGMD10), GPIO_FN(DBGMD11), GPIO_FN(DBGMD20),
  2813. GPIO_FN(DBGMD21),
  2814. /* FSI-A */
  2815. GPIO_FN(FSIAISLD_PORT0), /* FSIAISLD Port 0/5 */
  2816. GPIO_FN(FSIAISLD_PORT5),
  2817. GPIO_FN(FSIASPDIF_PORT9), /* FSIASPDIF Port 9/18 */
  2818. GPIO_FN(FSIASPDIF_PORT18),
  2819. GPIO_FN(FSIAOSLD1), GPIO_FN(FSIAOSLD2), GPIO_FN(FSIAOLR),
  2820. GPIO_FN(FSIAOBT), GPIO_FN(FSIAOSLD), GPIO_FN(FSIAOMC),
  2821. GPIO_FN(FSIACK), GPIO_FN(FSIAILR), GPIO_FN(FSIAIBT),
  2822. /* FSI-B */
  2823. GPIO_FN(FSIBCK),
  2824. /* FMSI */
  2825. GPIO_FN(FMSISLD_PORT1), /* FMSISLD Port 1/6 */
  2826. GPIO_FN(FMSISLD_PORT6),
  2827. GPIO_FN(FMSIILR), GPIO_FN(FMSIIBT), GPIO_FN(FMSIOLR),
  2828. GPIO_FN(FMSIOBT), GPIO_FN(FMSICK), GPIO_FN(FMSOILR),
  2829. GPIO_FN(FMSOIBT), GPIO_FN(FMSOOLR), GPIO_FN(FMSOOBT),
  2830. GPIO_FN(FMSOSLD), GPIO_FN(FMSOCK),
  2831. /* SCIFA0 */
  2832. GPIO_FN(SCIFA0_SCK), GPIO_FN(SCIFA0_CTS), GPIO_FN(SCIFA0_RTS),
  2833. GPIO_FN(SCIFA0_RXD), GPIO_FN(SCIFA0_TXD),
  2834. /* SCIFA1 */
  2835. GPIO_FN(SCIFA1_CTS), GPIO_FN(SCIFA1_SCK),
  2836. GPIO_FN(SCIFA1_RXD), GPIO_FN(SCIFA1_TXD), GPIO_FN(SCIFA1_RTS),
  2837. /* SCIFA2 */
  2838. GPIO_FN(SCIFA2_SCK_PORT22), /* SCIFA2_SCK Port 22/199 */
  2839. GPIO_FN(SCIFA2_SCK_PORT199),
  2840. GPIO_FN(SCIFA2_RXD), GPIO_FN(SCIFA2_TXD),
  2841. GPIO_FN(SCIFA2_CTS), GPIO_FN(SCIFA2_RTS),
  2842. /* SCIFA3 */
  2843. GPIO_FN(SCIFA3_RTS_PORT105), /* MSEL5CR_8_0 */
  2844. GPIO_FN(SCIFA3_SCK_PORT116),
  2845. GPIO_FN(SCIFA3_CTS_PORT117),
  2846. GPIO_FN(SCIFA3_RXD_PORT174),
  2847. GPIO_FN(SCIFA3_TXD_PORT175),
  2848. GPIO_FN(SCIFA3_RTS_PORT161), /* MSEL5CR_8_1 */
  2849. GPIO_FN(SCIFA3_SCK_PORT158),
  2850. GPIO_FN(SCIFA3_CTS_PORT162),
  2851. GPIO_FN(SCIFA3_RXD_PORT159),
  2852. GPIO_FN(SCIFA3_TXD_PORT160),
  2853. /* SCIFA4 */
  2854. GPIO_FN(SCIFA4_RXD_PORT12), /* MSEL5CR[12:11] = 00 */
  2855. GPIO_FN(SCIFA4_TXD_PORT13),
  2856. GPIO_FN(SCIFA4_RXD_PORT204), /* MSEL5CR[12:11] = 01 */
  2857. GPIO_FN(SCIFA4_TXD_PORT203),
  2858. GPIO_FN(SCIFA4_RXD_PORT94), /* MSEL5CR[12:11] = 10 */
  2859. GPIO_FN(SCIFA4_TXD_PORT93),
  2860. GPIO_FN(SCIFA4_SCK_PORT21), /* SCIFA4_SCK Port 21/205 */
  2861. GPIO_FN(SCIFA4_SCK_PORT205),
  2862. /* SCIFA5 */
  2863. GPIO_FN(SCIFA5_TXD_PORT20), /* MSEL5CR[15:14] = 00 */
  2864. GPIO_FN(SCIFA5_RXD_PORT10),
  2865. GPIO_FN(SCIFA5_RXD_PORT207), /* MSEL5CR[15:14] = 01 */
  2866. GPIO_FN(SCIFA5_TXD_PORT208),
  2867. GPIO_FN(SCIFA5_TXD_PORT91), /* MSEL5CR[15:14] = 10 */
  2868. GPIO_FN(SCIFA5_RXD_PORT92),
  2869. GPIO_FN(SCIFA5_SCK_PORT23), /* SCIFA5_SCK Port 23/206 */
  2870. GPIO_FN(SCIFA5_SCK_PORT206),
  2871. /* SCIFA6 */
  2872. GPIO_FN(SCIFA6_SCK), GPIO_FN(SCIFA6_RXD), GPIO_FN(SCIFA6_TXD),
  2873. /* SCIFA7 */
  2874. GPIO_FN(SCIFA7_TXD), GPIO_FN(SCIFA7_RXD),
  2875. /* SCIFAB */
  2876. GPIO_FN(SCIFB_SCK_PORT190), /* MSEL5CR_17_0 */
  2877. GPIO_FN(SCIFB_RXD_PORT191),
  2878. GPIO_FN(SCIFB_TXD_PORT192),
  2879. GPIO_FN(SCIFB_RTS_PORT186),
  2880. GPIO_FN(SCIFB_CTS_PORT187),
  2881. GPIO_FN(SCIFB_SCK_PORT2), /* MSEL5CR_17_1 */
  2882. GPIO_FN(SCIFB_RXD_PORT3),
  2883. GPIO_FN(SCIFB_TXD_PORT4),
  2884. GPIO_FN(SCIFB_RTS_PORT172),
  2885. GPIO_FN(SCIFB_CTS_PORT173),
  2886. /* RSPI */
  2887. GPIO_FN(RSPI_SSL0_A), GPIO_FN(RSPI_SSL1_A), GPIO_FN(RSPI_SSL2_A),
  2888. GPIO_FN(RSPI_SSL3_A), GPIO_FN(RSPI_CK_A), GPIO_FN(RSPI_MOSI_A),
  2889. GPIO_FN(RSPI_MISO_A),
  2890. /* VIO CKO */
  2891. GPIO_FN(VIO_CKO1),
  2892. GPIO_FN(VIO_CKO2),
  2893. GPIO_FN(VIO_CKO_1),
  2894. GPIO_FN(VIO_CKO),
  2895. /* VIO0 */
  2896. GPIO_FN(VIO0_D0), GPIO_FN(VIO0_D1), GPIO_FN(VIO0_D2),
  2897. GPIO_FN(VIO0_D3), GPIO_FN(VIO0_D4), GPIO_FN(VIO0_D5),
  2898. GPIO_FN(VIO0_D6), GPIO_FN(VIO0_D7), GPIO_FN(VIO0_D8),
  2899. GPIO_FN(VIO0_D9), GPIO_FN(VIO0_D10), GPIO_FN(VIO0_D11),
  2900. GPIO_FN(VIO0_D12), GPIO_FN(VIO0_VD), GPIO_FN(VIO0_HD),
  2901. GPIO_FN(VIO0_CLK), GPIO_FN(VIO0_FIELD),
  2902. GPIO_FN(VIO0_D13_PORT26), /* MSEL5CR_27_0 */
  2903. GPIO_FN(VIO0_D14_PORT25),
  2904. GPIO_FN(VIO0_D15_PORT24),
  2905. GPIO_FN(VIO0_D13_PORT22), /* MSEL5CR_27_1 */
  2906. GPIO_FN(VIO0_D14_PORT95),
  2907. GPIO_FN(VIO0_D15_PORT96),
  2908. /* VIO1 */
  2909. GPIO_FN(VIO1_D0), GPIO_FN(VIO1_D1), GPIO_FN(VIO1_D2),
  2910. GPIO_FN(VIO1_D3), GPIO_FN(VIO1_D4), GPIO_FN(VIO1_D5),
  2911. GPIO_FN(VIO1_D6), GPIO_FN(VIO1_D7), GPIO_FN(VIO1_VD),
  2912. GPIO_FN(VIO1_HD), GPIO_FN(VIO1_CLK), GPIO_FN(VIO1_FIELD),
  2913. /* TPU0 */
  2914. GPIO_FN(TPU0TO0), GPIO_FN(TPU0TO1), GPIO_FN(TPU0TO3),
  2915. GPIO_FN(TPU0TO2_PORT66), /* TPU0TO2 Port 66/202 */
  2916. GPIO_FN(TPU0TO2_PORT202),
  2917. /* SSP1 0 */
  2918. GPIO_FN(STP0_IPD0), GPIO_FN(STP0_IPD1), GPIO_FN(STP0_IPD2),
  2919. GPIO_FN(STP0_IPD3), GPIO_FN(STP0_IPD4), GPIO_FN(STP0_IPD5),
  2920. GPIO_FN(STP0_IPD6), GPIO_FN(STP0_IPD7), GPIO_FN(STP0_IPEN),
  2921. GPIO_FN(STP0_IPCLK), GPIO_FN(STP0_IPSYNC),
  2922. /* SSP1 1 */
  2923. GPIO_FN(STP1_IPD1), GPIO_FN(STP1_IPD2), GPIO_FN(STP1_IPD3),
  2924. GPIO_FN(STP1_IPD4), GPIO_FN(STP1_IPD5), GPIO_FN(STP1_IPD6),
  2925. GPIO_FN(STP1_IPD7), GPIO_FN(STP1_IPCLK), GPIO_FN(STP1_IPSYNC),
  2926. GPIO_FN(STP1_IPD0_PORT186), /* MSEL5CR_23_0 */
  2927. GPIO_FN(STP1_IPEN_PORT187),
  2928. GPIO_FN(STP1_IPD0_PORT194), /* MSEL5CR_23_1 */
  2929. GPIO_FN(STP1_IPEN_PORT193),
  2930. /* SIM */
  2931. GPIO_FN(SIM_RST), GPIO_FN(SIM_CLK),
  2932. GPIO_FN(SIM_D_PORT22), /* SIM_D Port 22/199 */
  2933. GPIO_FN(SIM_D_PORT199),
  2934. /* MSIOF2 */
  2935. GPIO_FN(MSIOF2_TXD), GPIO_FN(MSIOF2_RXD), GPIO_FN(MSIOF2_TSCK),
  2936. GPIO_FN(MSIOF2_SS2), GPIO_FN(MSIOF2_TSYNC), GPIO_FN(MSIOF2_SS1),
  2937. GPIO_FN(MSIOF2_MCK1), GPIO_FN(MSIOF2_MCK0), GPIO_FN(MSIOF2_RSYNC),
  2938. GPIO_FN(MSIOF2_RSCK),
  2939. /* KEYSC */
  2940. GPIO_FN(KEYIN4), GPIO_FN(KEYIN5),
  2941. GPIO_FN(KEYIN6), GPIO_FN(KEYIN7),
  2942. GPIO_FN(KEYOUT0), GPIO_FN(KEYOUT1), GPIO_FN(KEYOUT2),
  2943. GPIO_FN(KEYOUT3), GPIO_FN(KEYOUT4), GPIO_FN(KEYOUT5),
  2944. GPIO_FN(KEYOUT6), GPIO_FN(KEYOUT7),
  2945. GPIO_FN(KEYIN0_PORT43), /* MSEL4CR_18_0 */
  2946. GPIO_FN(KEYIN1_PORT44),
  2947. GPIO_FN(KEYIN2_PORT45),
  2948. GPIO_FN(KEYIN3_PORT46),
  2949. GPIO_FN(KEYIN0_PORT58), /* MSEL4CR_18_1 */
  2950. GPIO_FN(KEYIN1_PORT57),
  2951. GPIO_FN(KEYIN2_PORT56),
  2952. GPIO_FN(KEYIN3_PORT55),
  2953. /* VOU */
  2954. GPIO_FN(DV_D0), GPIO_FN(DV_D1), GPIO_FN(DV_D2),
  2955. GPIO_FN(DV_D3), GPIO_FN(DV_D4), GPIO_FN(DV_D5),
  2956. GPIO_FN(DV_D6), GPIO_FN(DV_D7), GPIO_FN(DV_D8),
  2957. GPIO_FN(DV_D9), GPIO_FN(DV_D10), GPIO_FN(DV_D11),
  2958. GPIO_FN(DV_D12), GPIO_FN(DV_D13), GPIO_FN(DV_D14),
  2959. GPIO_FN(DV_D15), GPIO_FN(DV_CLK),
  2960. GPIO_FN(DV_VSYNC), GPIO_FN(DV_HSYNC),
  2961. /* MEMC */
  2962. GPIO_FN(MEMC_AD0), GPIO_FN(MEMC_AD1), GPIO_FN(MEMC_AD2),
  2963. GPIO_FN(MEMC_AD3), GPIO_FN(MEMC_AD4), GPIO_FN(MEMC_AD5),
  2964. GPIO_FN(MEMC_AD6), GPIO_FN(MEMC_AD7), GPIO_FN(MEMC_AD8),
  2965. GPIO_FN(MEMC_AD9), GPIO_FN(MEMC_AD10), GPIO_FN(MEMC_AD11),
  2966. GPIO_FN(MEMC_AD12), GPIO_FN(MEMC_AD13), GPIO_FN(MEMC_AD14),
  2967. GPIO_FN(MEMC_AD15), GPIO_FN(MEMC_CS0), GPIO_FN(MEMC_INT),
  2968. GPIO_FN(MEMC_NWE), GPIO_FN(MEMC_NOE), GPIO_FN(MEMC_CS1),
  2969. GPIO_FN(MEMC_A1), GPIO_FN(MEMC_ADV), GPIO_FN(MEMC_DREQ0),
  2970. GPIO_FN(MEMC_WAIT), GPIO_FN(MEMC_DREQ1), GPIO_FN(MEMC_BUSCLK),
  2971. GPIO_FN(MEMC_A0),
  2972. /* MSIOF0 */
  2973. GPIO_FN(MSIOF0_SS1), GPIO_FN(MSIOF0_SS2), GPIO_FN(MSIOF0_RXD),
  2974. GPIO_FN(MSIOF0_TXD), GPIO_FN(MSIOF0_MCK0), GPIO_FN(MSIOF0_MCK1),
  2975. GPIO_FN(MSIOF0_RSYNC), GPIO_FN(MSIOF0_RSCK), GPIO_FN(MSIOF0_TSCK),
  2976. GPIO_FN(MSIOF0_TSYNC),
  2977. /* MSIOF1 */
  2978. GPIO_FN(MSIOF1_RSCK), GPIO_FN(MSIOF1_RSYNC),
  2979. GPIO_FN(MSIOF1_MCK0), GPIO_FN(MSIOF1_MCK1),
  2980. GPIO_FN(MSIOF1_SS2_PORT116), GPIO_FN(MSIOF1_SS1_PORT117),
  2981. GPIO_FN(MSIOF1_RXD_PORT118), GPIO_FN(MSIOF1_TXD_PORT119),
  2982. GPIO_FN(MSIOF1_TSYNC_PORT120),
  2983. GPIO_FN(MSIOF1_TSCK_PORT121), /* MSEL4CR_10_0 */
  2984. GPIO_FN(MSIOF1_SS1_PORT67), GPIO_FN(MSIOF1_TSCK_PORT72),
  2985. GPIO_FN(MSIOF1_TSYNC_PORT73), GPIO_FN(MSIOF1_TXD_PORT74),
  2986. GPIO_FN(MSIOF1_RXD_PORT75),
  2987. GPIO_FN(MSIOF1_SS2_PORT202), /* MSEL4CR_10_1 */
  2988. /* GPIO */
  2989. GPIO_FN(GPO0), GPIO_FN(GPI0),
  2990. GPIO_FN(GPO1), GPIO_FN(GPI1),
  2991. /* USB0 */
  2992. GPIO_FN(USB0_OCI), GPIO_FN(USB0_PPON), GPIO_FN(VBUS),
  2993. /* USB1 */
  2994. GPIO_FN(USB1_OCI), GPIO_FN(USB1_PPON),
  2995. /* BBIF1 */
  2996. GPIO_FN(BBIF1_RXD), GPIO_FN(BBIF1_TXD), GPIO_FN(BBIF1_TSYNC),
  2997. GPIO_FN(BBIF1_TSCK), GPIO_FN(BBIF1_RSCK), GPIO_FN(BBIF1_RSYNC),
  2998. GPIO_FN(BBIF1_FLOW), GPIO_FN(BBIF1_RX_FLOW_N),
  2999. /* BBIF2 */
  3000. GPIO_FN(BBIF2_TXD2_PORT5), /* MSEL5CR_0_0 */
  3001. GPIO_FN(BBIF2_RXD2_PORT60),
  3002. GPIO_FN(BBIF2_TSYNC2_PORT6),
  3003. GPIO_FN(BBIF2_TSCK2_PORT59),
  3004. GPIO_FN(BBIF2_RXD2_PORT90), /* MSEL5CR_0_1 */
  3005. GPIO_FN(BBIF2_TXD2_PORT183),
  3006. GPIO_FN(BBIF2_TSCK2_PORT89),
  3007. GPIO_FN(BBIF2_TSYNC2_PORT184),
  3008. /* BSC / FLCTL / PCMCIA */
  3009. GPIO_FN(CS0), GPIO_FN(CS2), GPIO_FN(CS4),
  3010. GPIO_FN(CS5B), GPIO_FN(CS6A),
  3011. GPIO_FN(CS5A_PORT105), /* CS5A PORT 19/105 */
  3012. GPIO_FN(CS5A_PORT19),
  3013. GPIO_FN(IOIS16), /* ? */
  3014. GPIO_FN(A0), GPIO_FN(A1), GPIO_FN(A2), GPIO_FN(A3),
  3015. GPIO_FN(A4_FOE), GPIO_FN(A5_FCDE), /* share with FLCTL */
  3016. GPIO_FN(A6), GPIO_FN(A7), GPIO_FN(A8), GPIO_FN(A9),
  3017. GPIO_FN(A10), GPIO_FN(A11), GPIO_FN(A12), GPIO_FN(A13),
  3018. GPIO_FN(A14), GPIO_FN(A15), GPIO_FN(A16), GPIO_FN(A17),
  3019. GPIO_FN(A18), GPIO_FN(A19), GPIO_FN(A20), GPIO_FN(A21),
  3020. GPIO_FN(A22), GPIO_FN(A23), GPIO_FN(A24), GPIO_FN(A25),
  3021. GPIO_FN(A26),
  3022. GPIO_FN(D0_NAF0), GPIO_FN(D1_NAF1), /* share with FLCTL */
  3023. GPIO_FN(D2_NAF2), GPIO_FN(D3_NAF3), /* share with FLCTL */
  3024. GPIO_FN(D4_NAF4), GPIO_FN(D5_NAF5), /* share with FLCTL */
  3025. GPIO_FN(D6_NAF6), GPIO_FN(D7_NAF7), /* share with FLCTL */
  3026. GPIO_FN(D8_NAF8), GPIO_FN(D9_NAF9), /* share with FLCTL */
  3027. GPIO_FN(D10_NAF10), GPIO_FN(D11_NAF11), /* share with FLCTL */
  3028. GPIO_FN(D12_NAF12), GPIO_FN(D13_NAF13), /* share with FLCTL */
  3029. GPIO_FN(D14_NAF14), GPIO_FN(D15_NAF15), /* share with FLCTL */
  3030. GPIO_FN(D16), GPIO_FN(D17), GPIO_FN(D18), GPIO_FN(D19),
  3031. GPIO_FN(D20), GPIO_FN(D21), GPIO_FN(D22), GPIO_FN(D23),
  3032. GPIO_FN(D24), GPIO_FN(D25), GPIO_FN(D26), GPIO_FN(D27),
  3033. GPIO_FN(D28), GPIO_FN(D29), GPIO_FN(D30), GPIO_FN(D31),
  3034. GPIO_FN(WE0_FWE), /* share with FLCTL */
  3035. GPIO_FN(WE1),
  3036. GPIO_FN(WE2_ICIORD), /* share with PCMCIA */
  3037. GPIO_FN(WE3_ICIOWR), /* share with PCMCIA */
  3038. GPIO_FN(CKO), GPIO_FN(BS), GPIO_FN(RDWR),
  3039. GPIO_FN(RD_FSC), /* share with FLCTL */
  3040. GPIO_FN(WAIT_PORT177), /* WAIT Port 90/177 */
  3041. GPIO_FN(WAIT_PORT90),
  3042. GPIO_FN(FCE0), GPIO_FN(FCE1), GPIO_FN(FRB), /* FLCTL */
  3043. /* IRDA */
  3044. GPIO_FN(IRDA_FIRSEL), GPIO_FN(IRDA_IN), GPIO_FN(IRDA_OUT),
  3045. /* ATAPI */
  3046. GPIO_FN(IDE_D0), GPIO_FN(IDE_D1), GPIO_FN(IDE_D2),
  3047. GPIO_FN(IDE_D3), GPIO_FN(IDE_D4), GPIO_FN(IDE_D5),
  3048. GPIO_FN(IDE_D6), GPIO_FN(IDE_D7), GPIO_FN(IDE_D8),
  3049. GPIO_FN(IDE_D9), GPIO_FN(IDE_D10), GPIO_FN(IDE_D11),
  3050. GPIO_FN(IDE_D12), GPIO_FN(IDE_D13), GPIO_FN(IDE_D14),
  3051. GPIO_FN(IDE_D15), GPIO_FN(IDE_A0), GPIO_FN(IDE_A1),
  3052. GPIO_FN(IDE_A2), GPIO_FN(IDE_CS0), GPIO_FN(IDE_CS1),
  3053. GPIO_FN(IDE_IOWR), GPIO_FN(IDE_IORD), GPIO_FN(IDE_IORDY),
  3054. GPIO_FN(IDE_INT), GPIO_FN(IDE_RST), GPIO_FN(IDE_DIRECTION),
  3055. GPIO_FN(IDE_EXBUF_ENB), GPIO_FN(IDE_IODACK), GPIO_FN(IDE_IODREQ),
  3056. /* RMII */
  3057. GPIO_FN(RMII_CRS_DV), GPIO_FN(RMII_RX_ER), GPIO_FN(RMII_RXD0),
  3058. GPIO_FN(RMII_RXD1), GPIO_FN(RMII_TX_EN), GPIO_FN(RMII_TXD0),
  3059. GPIO_FN(RMII_MDC), GPIO_FN(RMII_TXD1), GPIO_FN(RMII_MDIO),
  3060. GPIO_FN(RMII_REF50CK), GPIO_FN(RMII_REF125CK), /* for GMII */
  3061. /* GEther */
  3062. GPIO_FN(ET_TX_CLK), GPIO_FN(ET_TX_EN), GPIO_FN(ET_ETXD0),
  3063. GPIO_FN(ET_ETXD1), GPIO_FN(ET_ETXD2), GPIO_FN(ET_ETXD3),
  3064. GPIO_FN(ET_ETXD4), GPIO_FN(ET_ETXD5), /* for GEther */
  3065. GPIO_FN(ET_ETXD6), GPIO_FN(ET_ETXD7), /* for GEther */
  3066. GPIO_FN(ET_COL), GPIO_FN(ET_TX_ER), GPIO_FN(ET_RX_CLK),
  3067. GPIO_FN(ET_RX_DV), GPIO_FN(ET_ERXD0), GPIO_FN(ET_ERXD1),
  3068. GPIO_FN(ET_ERXD2), GPIO_FN(ET_ERXD3),
  3069. GPIO_FN(ET_ERXD4), GPIO_FN(ET_ERXD5), /* for GEther */
  3070. GPIO_FN(ET_ERXD6), GPIO_FN(ET_ERXD7), /* for GEther */
  3071. GPIO_FN(ET_RX_ER), GPIO_FN(ET_CRS), GPIO_FN(ET_MDC),
  3072. GPIO_FN(ET_MDIO), GPIO_FN(ET_LINK), GPIO_FN(ET_PHY_INT),
  3073. GPIO_FN(ET_WOL), GPIO_FN(ET_GTX_CLK),
  3074. /* DMA0 */
  3075. GPIO_FN(DREQ0), GPIO_FN(DACK0),
  3076. /* DMA1 */
  3077. GPIO_FN(DREQ1), GPIO_FN(DACK1),
  3078. /* SYSC */
  3079. GPIO_FN(RESETOUTS),
  3080. /* IRREM */
  3081. GPIO_FN(IROUT),
  3082. /* LCDC */
  3083. GPIO_FN(LCDC0_SELECT),
  3084. GPIO_FN(LCDC1_SELECT),
  3085. /* SDENC */
  3086. GPIO_FN(SDENC_CPG),
  3087. GPIO_FN(SDENC_DV_CLKI),
  3088. /* HDMI */
  3089. GPIO_FN(HDMI_HPD),
  3090. GPIO_FN(HDMI_CEC),
  3091. /* SYSC */
  3092. GPIO_FN(RESETP_PULLUP),
  3093. GPIO_FN(RESETP_PLAIN),
  3094. /* DEBUG */
  3095. GPIO_FN(EDEBGREQ_PULLDOWN),
  3096. GPIO_FN(EDEBGREQ_PULLUP),
  3097. GPIO_FN(TRACEAUD_FROM_VIO),
  3098. GPIO_FN(TRACEAUD_FROM_LCDC0),
  3099. GPIO_FN(TRACEAUD_FROM_MEMC),
  3100. };
  3101. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  3102. PORTCR(0, 0xe6050000), /* PORT0CR */
  3103. PORTCR(1, 0xe6050001), /* PORT1CR */
  3104. PORTCR(2, 0xe6050002), /* PORT2CR */
  3105. PORTCR(3, 0xe6050003), /* PORT3CR */
  3106. PORTCR(4, 0xe6050004), /* PORT4CR */
  3107. PORTCR(5, 0xe6050005), /* PORT5CR */
  3108. PORTCR(6, 0xe6050006), /* PORT6CR */
  3109. PORTCR(7, 0xe6050007), /* PORT7CR */
  3110. PORTCR(8, 0xe6050008), /* PORT8CR */
  3111. PORTCR(9, 0xe6050009), /* PORT9CR */
  3112. PORTCR(10, 0xe605000a), /* PORT10CR */
  3113. PORTCR(11, 0xe605000b), /* PORT11CR */
  3114. PORTCR(12, 0xe605000c), /* PORT12CR */
  3115. PORTCR(13, 0xe605000d), /* PORT13CR */
  3116. PORTCR(14, 0xe605000e), /* PORT14CR */
  3117. PORTCR(15, 0xe605000f), /* PORT15CR */
  3118. PORTCR(16, 0xe6050010), /* PORT16CR */
  3119. PORTCR(17, 0xe6050011), /* PORT17CR */
  3120. PORTCR(18, 0xe6050012), /* PORT18CR */
  3121. PORTCR(19, 0xe6050013), /* PORT19CR */
  3122. PORTCR(20, 0xe6050014), /* PORT20CR */
  3123. PORTCR(21, 0xe6050015), /* PORT21CR */
  3124. PORTCR(22, 0xe6050016), /* PORT22CR */
  3125. PORTCR(23, 0xe6050017), /* PORT23CR */
  3126. PORTCR(24, 0xe6050018), /* PORT24CR */
  3127. PORTCR(25, 0xe6050019), /* PORT25CR */
  3128. PORTCR(26, 0xe605001a), /* PORT26CR */
  3129. PORTCR(27, 0xe605001b), /* PORT27CR */
  3130. PORTCR(28, 0xe605001c), /* PORT28CR */
  3131. PORTCR(29, 0xe605001d), /* PORT29CR */
  3132. PORTCR(30, 0xe605001e), /* PORT30CR */
  3133. PORTCR(31, 0xe605001f), /* PORT31CR */
  3134. PORTCR(32, 0xe6050020), /* PORT32CR */
  3135. PORTCR(33, 0xe6050021), /* PORT33CR */
  3136. PORTCR(34, 0xe6050022), /* PORT34CR */
  3137. PORTCR(35, 0xe6050023), /* PORT35CR */
  3138. PORTCR(36, 0xe6050024), /* PORT36CR */
  3139. PORTCR(37, 0xe6050025), /* PORT37CR */
  3140. PORTCR(38, 0xe6050026), /* PORT38CR */
  3141. PORTCR(39, 0xe6050027), /* PORT39CR */
  3142. PORTCR(40, 0xe6050028), /* PORT40CR */
  3143. PORTCR(41, 0xe6050029), /* PORT41CR */
  3144. PORTCR(42, 0xe605002a), /* PORT42CR */
  3145. PORTCR(43, 0xe605002b), /* PORT43CR */
  3146. PORTCR(44, 0xe605002c), /* PORT44CR */
  3147. PORTCR(45, 0xe605002d), /* PORT45CR */
  3148. PORTCR(46, 0xe605002e), /* PORT46CR */
  3149. PORTCR(47, 0xe605002f), /* PORT47CR */
  3150. PORTCR(48, 0xe6050030), /* PORT48CR */
  3151. PORTCR(49, 0xe6050031), /* PORT49CR */
  3152. PORTCR(50, 0xe6050032), /* PORT50CR */
  3153. PORTCR(51, 0xe6050033), /* PORT51CR */
  3154. PORTCR(52, 0xe6050034), /* PORT52CR */
  3155. PORTCR(53, 0xe6050035), /* PORT53CR */
  3156. PORTCR(54, 0xe6050036), /* PORT54CR */
  3157. PORTCR(55, 0xe6050037), /* PORT55CR */
  3158. PORTCR(56, 0xe6050038), /* PORT56CR */
  3159. PORTCR(57, 0xe6050039), /* PORT57CR */
  3160. PORTCR(58, 0xe605003a), /* PORT58CR */
  3161. PORTCR(59, 0xe605003b), /* PORT59CR */
  3162. PORTCR(60, 0xe605003c), /* PORT60CR */
  3163. PORTCR(61, 0xe605003d), /* PORT61CR */
  3164. PORTCR(62, 0xe605003e), /* PORT62CR */
  3165. PORTCR(63, 0xe605003f), /* PORT63CR */
  3166. PORTCR(64, 0xe6050040), /* PORT64CR */
  3167. PORTCR(65, 0xe6050041), /* PORT65CR */
  3168. PORTCR(66, 0xe6050042), /* PORT66CR */
  3169. PORTCR(67, 0xe6050043), /* PORT67CR */
  3170. PORTCR(68, 0xe6050044), /* PORT68CR */
  3171. PORTCR(69, 0xe6050045), /* PORT69CR */
  3172. PORTCR(70, 0xe6050046), /* PORT70CR */
  3173. PORTCR(71, 0xe6050047), /* PORT71CR */
  3174. PORTCR(72, 0xe6050048), /* PORT72CR */
  3175. PORTCR(73, 0xe6050049), /* PORT73CR */
  3176. PORTCR(74, 0xe605004a), /* PORT74CR */
  3177. PORTCR(75, 0xe605004b), /* PORT75CR */
  3178. PORTCR(76, 0xe605004c), /* PORT76CR */
  3179. PORTCR(77, 0xe605004d), /* PORT77CR */
  3180. PORTCR(78, 0xe605004e), /* PORT78CR */
  3181. PORTCR(79, 0xe605004f), /* PORT79CR */
  3182. PORTCR(80, 0xe6050050), /* PORT80CR */
  3183. PORTCR(81, 0xe6050051), /* PORT81CR */
  3184. PORTCR(82, 0xe6050052), /* PORT82CR */
  3185. PORTCR(83, 0xe6050053), /* PORT83CR */
  3186. PORTCR(84, 0xe6051054), /* PORT84CR */
  3187. PORTCR(85, 0xe6051055), /* PORT85CR */
  3188. PORTCR(86, 0xe6051056), /* PORT86CR */
  3189. PORTCR(87, 0xe6051057), /* PORT87CR */
  3190. PORTCR(88, 0xe6051058), /* PORT88CR */
  3191. PORTCR(89, 0xe6051059), /* PORT89CR */
  3192. PORTCR(90, 0xe605105a), /* PORT90CR */
  3193. PORTCR(91, 0xe605105b), /* PORT91CR */
  3194. PORTCR(92, 0xe605105c), /* PORT92CR */
  3195. PORTCR(93, 0xe605105d), /* PORT93CR */
  3196. PORTCR(94, 0xe605105e), /* PORT94CR */
  3197. PORTCR(95, 0xe605105f), /* PORT95CR */
  3198. PORTCR(96, 0xe6051060), /* PORT96CR */
  3199. PORTCR(97, 0xe6051061), /* PORT97CR */
  3200. PORTCR(98, 0xe6051062), /* PORT98CR */
  3201. PORTCR(99, 0xe6051063), /* PORT99CR */
  3202. PORTCR(100, 0xe6051064), /* PORT100CR */
  3203. PORTCR(101, 0xe6051065), /* PORT101CR */
  3204. PORTCR(102, 0xe6051066), /* PORT102CR */
  3205. PORTCR(103, 0xe6051067), /* PORT103CR */
  3206. PORTCR(104, 0xe6051068), /* PORT104CR */
  3207. PORTCR(105, 0xe6051069), /* PORT105CR */
  3208. PORTCR(106, 0xe605106a), /* PORT106CR */
  3209. PORTCR(107, 0xe605106b), /* PORT107CR */
  3210. PORTCR(108, 0xe605106c), /* PORT108CR */
  3211. PORTCR(109, 0xe605106d), /* PORT109CR */
  3212. PORTCR(110, 0xe605106e), /* PORT110CR */
  3213. PORTCR(111, 0xe605106f), /* PORT111CR */
  3214. PORTCR(112, 0xe6051070), /* PORT112CR */
  3215. PORTCR(113, 0xe6051071), /* PORT113CR */
  3216. PORTCR(114, 0xe6051072), /* PORT114CR */
  3217. PORTCR(115, 0xe6052073), /* PORT115CR */
  3218. PORTCR(116, 0xe6052074), /* PORT116CR */
  3219. PORTCR(117, 0xe6052075), /* PORT117CR */
  3220. PORTCR(118, 0xe6052076), /* PORT118CR */
  3221. PORTCR(119, 0xe6052077), /* PORT119CR */
  3222. PORTCR(120, 0xe6052078), /* PORT120CR */
  3223. PORTCR(121, 0xe6052079), /* PORT121CR */
  3224. PORTCR(122, 0xe605207a), /* PORT122CR */
  3225. PORTCR(123, 0xe605207b), /* PORT123CR */
  3226. PORTCR(124, 0xe605207c), /* PORT124CR */
  3227. PORTCR(125, 0xe605207d), /* PORT125CR */
  3228. PORTCR(126, 0xe605207e), /* PORT126CR */
  3229. PORTCR(127, 0xe605207f), /* PORT127CR */
  3230. PORTCR(128, 0xe6052080), /* PORT128CR */
  3231. PORTCR(129, 0xe6052081), /* PORT129CR */
  3232. PORTCR(130, 0xe6052082), /* PORT130CR */
  3233. PORTCR(131, 0xe6052083), /* PORT131CR */
  3234. PORTCR(132, 0xe6052084), /* PORT132CR */
  3235. PORTCR(133, 0xe6052085), /* PORT133CR */
  3236. PORTCR(134, 0xe6052086), /* PORT134CR */
  3237. PORTCR(135, 0xe6052087), /* PORT135CR */
  3238. PORTCR(136, 0xe6052088), /* PORT136CR */
  3239. PORTCR(137, 0xe6052089), /* PORT137CR */
  3240. PORTCR(138, 0xe605208a), /* PORT138CR */
  3241. PORTCR(139, 0xe605208b), /* PORT139CR */
  3242. PORTCR(140, 0xe605208c), /* PORT140CR */
  3243. PORTCR(141, 0xe605208d), /* PORT141CR */
  3244. PORTCR(142, 0xe605208e), /* PORT142CR */
  3245. PORTCR(143, 0xe605208f), /* PORT143CR */
  3246. PORTCR(144, 0xe6052090), /* PORT144CR */
  3247. PORTCR(145, 0xe6052091), /* PORT145CR */
  3248. PORTCR(146, 0xe6052092), /* PORT146CR */
  3249. PORTCR(147, 0xe6052093), /* PORT147CR */
  3250. PORTCR(148, 0xe6052094), /* PORT148CR */
  3251. PORTCR(149, 0xe6052095), /* PORT149CR */
  3252. PORTCR(150, 0xe6052096), /* PORT150CR */
  3253. PORTCR(151, 0xe6052097), /* PORT151CR */
  3254. PORTCR(152, 0xe6052098), /* PORT152CR */
  3255. PORTCR(153, 0xe6052099), /* PORT153CR */
  3256. PORTCR(154, 0xe605209a), /* PORT154CR */
  3257. PORTCR(155, 0xe605209b), /* PORT155CR */
  3258. PORTCR(156, 0xe605209c), /* PORT156CR */
  3259. PORTCR(157, 0xe605209d), /* PORT157CR */
  3260. PORTCR(158, 0xe605209e), /* PORT158CR */
  3261. PORTCR(159, 0xe605209f), /* PORT159CR */
  3262. PORTCR(160, 0xe60520a0), /* PORT160CR */
  3263. PORTCR(161, 0xe60520a1), /* PORT161CR */
  3264. PORTCR(162, 0xe60520a2), /* PORT162CR */
  3265. PORTCR(163, 0xe60520a3), /* PORT163CR */
  3266. PORTCR(164, 0xe60520a4), /* PORT164CR */
  3267. PORTCR(165, 0xe60520a5), /* PORT165CR */
  3268. PORTCR(166, 0xe60520a6), /* PORT166CR */
  3269. PORTCR(167, 0xe60520a7), /* PORT167CR */
  3270. PORTCR(168, 0xe60520a8), /* PORT168CR */
  3271. PORTCR(169, 0xe60520a9), /* PORT169CR */
  3272. PORTCR(170, 0xe60520aa), /* PORT170CR */
  3273. PORTCR(171, 0xe60520ab), /* PORT171CR */
  3274. PORTCR(172, 0xe60520ac), /* PORT172CR */
  3275. PORTCR(173, 0xe60520ad), /* PORT173CR */
  3276. PORTCR(174, 0xe60520ae), /* PORT174CR */
  3277. PORTCR(175, 0xe60520af), /* PORT175CR */
  3278. PORTCR(176, 0xe60520b0), /* PORT176CR */
  3279. PORTCR(177, 0xe60520b1), /* PORT177CR */
  3280. PORTCR(178, 0xe60520b2), /* PORT178CR */
  3281. PORTCR(179, 0xe60520b3), /* PORT179CR */
  3282. PORTCR(180, 0xe60520b4), /* PORT180CR */
  3283. PORTCR(181, 0xe60520b5), /* PORT181CR */
  3284. PORTCR(182, 0xe60520b6), /* PORT182CR */
  3285. PORTCR(183, 0xe60520b7), /* PORT183CR */
  3286. PORTCR(184, 0xe60520b8), /* PORT184CR */
  3287. PORTCR(185, 0xe60520b9), /* PORT185CR */
  3288. PORTCR(186, 0xe60520ba), /* PORT186CR */
  3289. PORTCR(187, 0xe60520bb), /* PORT187CR */
  3290. PORTCR(188, 0xe60520bc), /* PORT188CR */
  3291. PORTCR(189, 0xe60520bd), /* PORT189CR */
  3292. PORTCR(190, 0xe60520be), /* PORT190CR */
  3293. PORTCR(191, 0xe60520bf), /* PORT191CR */
  3294. PORTCR(192, 0xe60520c0), /* PORT192CR */
  3295. PORTCR(193, 0xe60520c1), /* PORT193CR */
  3296. PORTCR(194, 0xe60520c2), /* PORT194CR */
  3297. PORTCR(195, 0xe60520c3), /* PORT195CR */
  3298. PORTCR(196, 0xe60520c4), /* PORT196CR */
  3299. PORTCR(197, 0xe60520c5), /* PORT197CR */
  3300. PORTCR(198, 0xe60520c6), /* PORT198CR */
  3301. PORTCR(199, 0xe60520c7), /* PORT199CR */
  3302. PORTCR(200, 0xe60520c8), /* PORT200CR */
  3303. PORTCR(201, 0xe60520c9), /* PORT201CR */
  3304. PORTCR(202, 0xe60520ca), /* PORT202CR */
  3305. PORTCR(203, 0xe60520cb), /* PORT203CR */
  3306. PORTCR(204, 0xe60520cc), /* PORT204CR */
  3307. PORTCR(205, 0xe60520cd), /* PORT205CR */
  3308. PORTCR(206, 0xe60520ce), /* PORT206CR */
  3309. PORTCR(207, 0xe60520cf), /* PORT207CR */
  3310. PORTCR(208, 0xe60520d0), /* PORT208CR */
  3311. PORTCR(209, 0xe60520d1), /* PORT209CR */
  3312. PORTCR(210, 0xe60530d2), /* PORT210CR */
  3313. PORTCR(211, 0xe60530d3), /* PORT211CR */
  3314. { PINMUX_CFG_REG("MSEL1CR", 0xe605800c, 32, 1) {
  3315. MSEL1CR_31_0, MSEL1CR_31_1,
  3316. MSEL1CR_30_0, MSEL1CR_30_1,
  3317. MSEL1CR_29_0, MSEL1CR_29_1,
  3318. MSEL1CR_28_0, MSEL1CR_28_1,
  3319. MSEL1CR_27_0, MSEL1CR_27_1,
  3320. MSEL1CR_26_0, MSEL1CR_26_1,
  3321. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3322. 0, 0, 0, 0, 0, 0, 0, 0,
  3323. MSEL1CR_16_0, MSEL1CR_16_1,
  3324. MSEL1CR_15_0, MSEL1CR_15_1,
  3325. MSEL1CR_14_0, MSEL1CR_14_1,
  3326. MSEL1CR_13_0, MSEL1CR_13_1,
  3327. MSEL1CR_12_0, MSEL1CR_12_1,
  3328. 0, 0, 0, 0,
  3329. MSEL1CR_9_0, MSEL1CR_9_1,
  3330. 0, 0,
  3331. MSEL1CR_7_0, MSEL1CR_7_1,
  3332. MSEL1CR_6_0, MSEL1CR_6_1,
  3333. MSEL1CR_5_0, MSEL1CR_5_1,
  3334. MSEL1CR_4_0, MSEL1CR_4_1,
  3335. MSEL1CR_3_0, MSEL1CR_3_1,
  3336. MSEL1CR_2_0, MSEL1CR_2_1,
  3337. 0, 0,
  3338. MSEL1CR_0_0, MSEL1CR_0_1,
  3339. }
  3340. },
  3341. { PINMUX_CFG_REG("MSEL3CR", 0xE6058020, 32, 1) {
  3342. 0, 0, 0, 0, 0, 0, 0, 0,
  3343. 0, 0, 0, 0, 0, 0, 0, 0,
  3344. 0, 0, 0, 0, 0, 0, 0, 0,
  3345. 0, 0, 0, 0, 0, 0, 0, 0,
  3346. MSEL3CR_15_0, MSEL3CR_15_1,
  3347. 0, 0, 0, 0, 0, 0, 0, 0,
  3348. 0, 0, 0, 0, 0, 0, 0, 0,
  3349. MSEL3CR_6_0, MSEL3CR_6_1,
  3350. 0, 0, 0, 0, 0, 0, 0, 0,
  3351. 0, 0, 0, 0,
  3352. }
  3353. },
  3354. { PINMUX_CFG_REG("MSEL4CR", 0xE6058024, 32, 1) {
  3355. 0, 0, 0, 0, 0, 0, 0, 0,
  3356. 0, 0, 0, 0, 0, 0, 0, 0,
  3357. 0, 0, 0, 0, 0, 0, 0, 0,
  3358. MSEL4CR_19_0, MSEL4CR_19_1,
  3359. MSEL4CR_18_0, MSEL4CR_18_1,
  3360. 0, 0, 0, 0,
  3361. MSEL4CR_15_0, MSEL4CR_15_1,
  3362. 0, 0, 0, 0, 0, 0, 0, 0,
  3363. MSEL4CR_10_0, MSEL4CR_10_1,
  3364. 0, 0, 0, 0, 0, 0,
  3365. MSEL4CR_6_0, MSEL4CR_6_1,
  3366. 0, 0,
  3367. MSEL4CR_4_0, MSEL4CR_4_1,
  3368. 0, 0, 0, 0,
  3369. MSEL4CR_1_0, MSEL4CR_1_1,
  3370. 0, 0,
  3371. }
  3372. },
  3373. { PINMUX_CFG_REG("MSEL5CR", 0xE6058028, 32, 1) {
  3374. MSEL5CR_31_0, MSEL5CR_31_1,
  3375. MSEL5CR_30_0, MSEL5CR_30_1,
  3376. MSEL5CR_29_0, MSEL5CR_29_1,
  3377. 0, 0,
  3378. MSEL5CR_27_0, MSEL5CR_27_1,
  3379. 0, 0,
  3380. MSEL5CR_25_0, MSEL5CR_25_1,
  3381. 0, 0,
  3382. MSEL5CR_23_0, MSEL5CR_23_1,
  3383. 0, 0,
  3384. MSEL5CR_21_0, MSEL5CR_21_1,
  3385. 0, 0,
  3386. MSEL5CR_19_0, MSEL5CR_19_1,
  3387. 0, 0,
  3388. MSEL5CR_17_0, MSEL5CR_17_1,
  3389. 0, 0,
  3390. MSEL5CR_15_0, MSEL5CR_15_1,
  3391. MSEL5CR_14_0, MSEL5CR_14_1,
  3392. MSEL5CR_13_0, MSEL5CR_13_1,
  3393. MSEL5CR_12_0, MSEL5CR_12_1,
  3394. MSEL5CR_11_0, MSEL5CR_11_1,
  3395. MSEL5CR_10_0, MSEL5CR_10_1,
  3396. 0, 0,
  3397. MSEL5CR_8_0, MSEL5CR_8_1,
  3398. MSEL5CR_7_0, MSEL5CR_7_1,
  3399. MSEL5CR_6_0, MSEL5CR_6_1,
  3400. MSEL5CR_5_0, MSEL5CR_5_1,
  3401. MSEL5CR_4_0, MSEL5CR_4_1,
  3402. MSEL5CR_3_0, MSEL5CR_3_1,
  3403. MSEL5CR_2_0, MSEL5CR_2_1,
  3404. 0, 0,
  3405. MSEL5CR_0_0, MSEL5CR_0_1,
  3406. }
  3407. },
  3408. { },
  3409. };
  3410. static const struct pinmux_data_reg pinmux_data_regs[] = {
  3411. { PINMUX_DATA_REG("PORTL031_000DR", 0xe6054800, 32) {
  3412. PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
  3413. PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
  3414. PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
  3415. PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
  3416. PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
  3417. PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
  3418. PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
  3419. PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA }
  3420. },
  3421. { PINMUX_DATA_REG("PORTL063_032DR", 0xe6054804, 32) {
  3422. PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
  3423. PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
  3424. PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
  3425. PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
  3426. PORT47_DATA, PORT46_DATA, PORT45_DATA, PORT44_DATA,
  3427. PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
  3428. PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
  3429. PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA }
  3430. },
  3431. { PINMUX_DATA_REG("PORTL095_064DR", 0xe6054808, 32) {
  3432. 0, 0, 0, 0,
  3433. 0, 0, 0, 0,
  3434. 0, 0, 0, 0,
  3435. PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
  3436. PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
  3437. PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
  3438. PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
  3439. PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA }
  3440. },
  3441. { PINMUX_DATA_REG("PORTD095_064DR", 0xe6055808, 32) {
  3442. PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
  3443. PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
  3444. PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
  3445. 0, 0, 0, 0,
  3446. 0, 0, 0, 0,
  3447. 0, 0, 0, 0,
  3448. 0, 0, 0, 0,
  3449. 0, 0, 0, 0 }
  3450. },
  3451. { PINMUX_DATA_REG("PORTD127_096DR", 0xe605580c, 32) {
  3452. 0, 0, 0, 0,
  3453. 0, 0, 0, 0,
  3454. 0, 0, 0, 0,
  3455. 0, PORT114_DATA, PORT113_DATA, PORT112_DATA,
  3456. PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
  3457. PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
  3458. PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
  3459. PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA }
  3460. },
  3461. { PINMUX_DATA_REG("PORTR127_096DR", 0xe605680C, 32) {
  3462. PORT127_DATA, PORT126_DATA, PORT125_DATA, PORT124_DATA,
  3463. PORT123_DATA, PORT122_DATA, PORT121_DATA, PORT120_DATA,
  3464. PORT119_DATA, PORT118_DATA, PORT117_DATA, PORT116_DATA,
  3465. PORT115_DATA, 0, 0, 0,
  3466. 0, 0, 0, 0,
  3467. 0, 0, 0, 0,
  3468. 0, 0, 0, 0,
  3469. 0, 0, 0, 0 }
  3470. },
  3471. { PINMUX_DATA_REG("PORTR159_128DR", 0xe6056810, 32) {
  3472. PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
  3473. PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
  3474. PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
  3475. PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
  3476. PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
  3477. PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
  3478. PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
  3479. PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA }
  3480. },
  3481. { PINMUX_DATA_REG("PORTR191_160DR", 0xe6056814, 32) {
  3482. PORT191_DATA, PORT190_DATA, PORT189_DATA, PORT188_DATA,
  3483. PORT187_DATA, PORT186_DATA, PORT185_DATA, PORT184_DATA,
  3484. PORT183_DATA, PORT182_DATA, PORT181_DATA, PORT180_DATA,
  3485. PORT179_DATA, PORT178_DATA, PORT177_DATA, PORT176_DATA,
  3486. PORT175_DATA, PORT174_DATA, PORT173_DATA, PORT172_DATA,
  3487. PORT171_DATA, PORT170_DATA, PORT169_DATA, PORT168_DATA,
  3488. PORT167_DATA, PORT166_DATA, PORT165_DATA, PORT164_DATA,
  3489. PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA }
  3490. },
  3491. { PINMUX_DATA_REG("PORTR223_192DR", 0xe6056818, 32) {
  3492. 0, 0, 0, 0,
  3493. 0, 0, 0, 0,
  3494. 0, 0, 0, 0,
  3495. 0, 0, PORT209_DATA, PORT208_DATA,
  3496. PORT207_DATA, PORT206_DATA, PORT205_DATA, PORT204_DATA,
  3497. PORT203_DATA, PORT202_DATA, PORT201_DATA, PORT200_DATA,
  3498. PORT199_DATA, PORT198_DATA, PORT197_DATA, PORT196_DATA,
  3499. PORT195_DATA, PORT194_DATA, PORT193_DATA, PORT192_DATA }
  3500. },
  3501. { PINMUX_DATA_REG("PORTU223_192DR", 0xe6057818, 32) {
  3502. 0, 0, 0, 0,
  3503. 0, 0, 0, 0,
  3504. 0, 0, 0, 0,
  3505. PORT211_DATA, PORT210_DATA, 0, 0,
  3506. 0, 0, 0, 0,
  3507. 0, 0, 0, 0,
  3508. 0, 0, 0, 0,
  3509. 0, 0, 0, 0 }
  3510. },
  3511. { },
  3512. };
  3513. static const struct pinmux_irq pinmux_irqs[] = {
  3514. PINMUX_IRQ(irq_pin(0), GPIO_PORT2, GPIO_PORT13), /* IRQ0A */
  3515. PINMUX_IRQ(irq_pin(1), GPIO_PORT20), /* IRQ1A */
  3516. PINMUX_IRQ(irq_pin(2), GPIO_PORT11, GPIO_PORT12), /* IRQ2A */
  3517. PINMUX_IRQ(irq_pin(3), GPIO_PORT10, GPIO_PORT14), /* IRQ3A */
  3518. PINMUX_IRQ(irq_pin(4), GPIO_PORT15, GPIO_PORT172),/* IRQ4A */
  3519. PINMUX_IRQ(irq_pin(5), GPIO_PORT0, GPIO_PORT1), /* IRQ5A */
  3520. PINMUX_IRQ(irq_pin(6), GPIO_PORT121, GPIO_PORT173),/* IRQ6A */
  3521. PINMUX_IRQ(irq_pin(7), GPIO_PORT120, GPIO_PORT209),/* IRQ7A */
  3522. PINMUX_IRQ(irq_pin(8), GPIO_PORT119), /* IRQ8A */
  3523. PINMUX_IRQ(irq_pin(9), GPIO_PORT118, GPIO_PORT210),/* IRQ9A */
  3524. PINMUX_IRQ(irq_pin(10), GPIO_PORT19), /* IRQ10A */
  3525. PINMUX_IRQ(irq_pin(11), GPIO_PORT104), /* IRQ11A */
  3526. PINMUX_IRQ(irq_pin(12), GPIO_PORT42, GPIO_PORT97), /* IRQ12A */
  3527. PINMUX_IRQ(irq_pin(13), GPIO_PORT64, GPIO_PORT98), /* IRQ13A */
  3528. PINMUX_IRQ(irq_pin(14), GPIO_PORT63, GPIO_PORT99), /* IRQ14A */
  3529. PINMUX_IRQ(irq_pin(15), GPIO_PORT62, GPIO_PORT100),/* IRQ15A */
  3530. PINMUX_IRQ(irq_pin(16), GPIO_PORT68, GPIO_PORT211),/* IRQ16A */
  3531. PINMUX_IRQ(irq_pin(17), GPIO_PORT69), /* IRQ17A */
  3532. PINMUX_IRQ(irq_pin(18), GPIO_PORT70), /* IRQ18A */
  3533. PINMUX_IRQ(irq_pin(19), GPIO_PORT71), /* IRQ19A */
  3534. PINMUX_IRQ(irq_pin(20), GPIO_PORT67), /* IRQ20A */
  3535. PINMUX_IRQ(irq_pin(21), GPIO_PORT202), /* IRQ21A */
  3536. PINMUX_IRQ(irq_pin(22), GPIO_PORT95), /* IRQ22A */
  3537. PINMUX_IRQ(irq_pin(23), GPIO_PORT96), /* IRQ23A */
  3538. PINMUX_IRQ(irq_pin(24), GPIO_PORT180), /* IRQ24A */
  3539. PINMUX_IRQ(irq_pin(25), GPIO_PORT38), /* IRQ25A */
  3540. PINMUX_IRQ(irq_pin(26), GPIO_PORT58, GPIO_PORT81), /* IRQ26A */
  3541. PINMUX_IRQ(irq_pin(27), GPIO_PORT57, GPIO_PORT168),/* IRQ27A */
  3542. PINMUX_IRQ(irq_pin(28), GPIO_PORT56, GPIO_PORT169),/* IRQ28A */
  3543. PINMUX_IRQ(irq_pin(29), GPIO_PORT50, GPIO_PORT170),/* IRQ29A */
  3544. PINMUX_IRQ(irq_pin(30), GPIO_PORT49, GPIO_PORT171),/* IRQ30A */
  3545. PINMUX_IRQ(irq_pin(31), GPIO_PORT41, GPIO_PORT167),/* IRQ31A */
  3546. };
  3547. const struct sh_pfc_soc_info r8a7740_pinmux_info = {
  3548. .name = "r8a7740_pfc",
  3549. .input = { PINMUX_INPUT_BEGIN,
  3550. PINMUX_INPUT_END },
  3551. .input_pu = { PINMUX_INPUT_PULLUP_BEGIN,
  3552. PINMUX_INPUT_PULLUP_END },
  3553. .input_pd = { PINMUX_INPUT_PULLDOWN_BEGIN,
  3554. PINMUX_INPUT_PULLDOWN_END },
  3555. .output = { PINMUX_OUTPUT_BEGIN,
  3556. PINMUX_OUTPUT_END },
  3557. .function = { PINMUX_FUNCTION_BEGIN,
  3558. PINMUX_FUNCTION_END },
  3559. .pins = pinmux_pins,
  3560. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3561. .groups = pinmux_groups,
  3562. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3563. .functions = pinmux_functions,
  3564. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3565. .func_gpios = pinmux_func_gpios,
  3566. .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
  3567. .cfg_regs = pinmux_config_regs,
  3568. .data_regs = pinmux_data_regs,
  3569. .gpio_data = pinmux_data,
  3570. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  3571. .gpio_irq = pinmux_irqs,
  3572. .gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
  3573. };