mlx4.h 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/timer.h>
  41. #include <linux/semaphore.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/mlx4/device.h>
  44. #include <linux/mlx4/driver.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include <linux/mlx4/cmd.h>
  47. #define DRV_NAME "mlx4_core"
  48. #define DRV_VERSION "1.0"
  49. #define DRV_RELDATE "July 14, 2011"
  50. enum {
  51. MLX4_HCR_BASE = 0x80680,
  52. MLX4_HCR_SIZE = 0x0001c,
  53. MLX4_CLR_INT_SIZE = 0x00008,
  54. MLX4_SLAVE_COMM_BASE = 0x0,
  55. MLX4_COMM_PAGESIZE = 0x1000
  56. };
  57. enum {
  58. MLX4_MAX_MGM_ENTRY_SIZE = 0x1000,
  59. MLX4_MAX_QP_PER_MGM = 4 * (MLX4_MAX_MGM_ENTRY_SIZE / 16 - 2),
  60. MLX4_MTT_ENTRY_PER_SEG = 8,
  61. };
  62. enum {
  63. MLX4_NUM_PDS = 1 << 15
  64. };
  65. enum {
  66. MLX4_CMPT_TYPE_QP = 0,
  67. MLX4_CMPT_TYPE_SRQ = 1,
  68. MLX4_CMPT_TYPE_CQ = 2,
  69. MLX4_CMPT_TYPE_EQ = 3,
  70. MLX4_CMPT_NUM_TYPE
  71. };
  72. enum {
  73. MLX4_CMPT_SHIFT = 24,
  74. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  75. };
  76. enum mlx4_mr_state {
  77. MLX4_MR_DISABLED = 0,
  78. MLX4_MR_EN_HW,
  79. MLX4_MR_EN_SW
  80. };
  81. #define MLX4_COMM_TIME 10000
  82. enum {
  83. MLX4_COMM_CMD_RESET,
  84. MLX4_COMM_CMD_VHCR0,
  85. MLX4_COMM_CMD_VHCR1,
  86. MLX4_COMM_CMD_VHCR2,
  87. MLX4_COMM_CMD_VHCR_EN,
  88. MLX4_COMM_CMD_VHCR_POST,
  89. MLX4_COMM_CMD_FLR = 254
  90. };
  91. /*The flag indicates that the slave should delay the RESET cmd*/
  92. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  93. /*indicates how many retries will be done if we are in the middle of FLR*/
  94. #define NUM_OF_RESET_RETRIES 10
  95. #define SLEEP_TIME_IN_RESET (2 * 1000)
  96. enum mlx4_resource {
  97. RES_QP,
  98. RES_CQ,
  99. RES_SRQ,
  100. RES_XRCD,
  101. RES_MPT,
  102. RES_MTT,
  103. RES_MAC,
  104. RES_VLAN,
  105. RES_EQ,
  106. RES_COUNTER,
  107. MLX4_NUM_OF_RESOURCE_TYPE
  108. };
  109. enum mlx4_alloc_mode {
  110. RES_OP_RESERVE,
  111. RES_OP_RESERVE_AND_MAP,
  112. RES_OP_MAP_ICM,
  113. };
  114. /*
  115. *Virtual HCR structures.
  116. * mlx4_vhcr is the sw representation, in machine endianess
  117. *
  118. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  119. * to FW to go through communication channel.
  120. * It is big endian, and has the same structure as the physical HCR
  121. * used by command interface
  122. */
  123. struct mlx4_vhcr {
  124. u64 in_param;
  125. u64 out_param;
  126. u32 in_modifier;
  127. u32 errno;
  128. u16 op;
  129. u16 token;
  130. u8 op_modifier;
  131. u8 e_bit;
  132. };
  133. struct mlx4_vhcr_cmd {
  134. __be64 in_param;
  135. __be32 in_modifier;
  136. __be64 out_param;
  137. __be16 token;
  138. u16 reserved;
  139. u8 status;
  140. u8 flags;
  141. __be16 opcode;
  142. };
  143. struct mlx4_cmd_info {
  144. u16 opcode;
  145. bool has_inbox;
  146. bool has_outbox;
  147. bool out_is_imm;
  148. bool encode_slave_id;
  149. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  150. struct mlx4_cmd_mailbox *inbox);
  151. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  152. struct mlx4_cmd_mailbox *inbox,
  153. struct mlx4_cmd_mailbox *outbox,
  154. struct mlx4_cmd_info *cmd);
  155. };
  156. #ifdef CONFIG_MLX4_DEBUG
  157. extern int mlx4_debug_level;
  158. #else /* CONFIG_MLX4_DEBUG */
  159. #define mlx4_debug_level (0)
  160. #endif /* CONFIG_MLX4_DEBUG */
  161. #define mlx4_dbg(mdev, format, arg...) \
  162. do { \
  163. if (mlx4_debug_level) \
  164. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  165. } while (0)
  166. #define mlx4_err(mdev, format, arg...) \
  167. dev_err(&mdev->pdev->dev, format, ##arg)
  168. #define mlx4_info(mdev, format, arg...) \
  169. dev_info(&mdev->pdev->dev, format, ##arg)
  170. #define mlx4_warn(mdev, format, arg...) \
  171. dev_warn(&mdev->pdev->dev, format, ##arg)
  172. extern int mlx4_log_num_mgm_entry_size;
  173. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  174. #define ALL_SLAVES 0xff
  175. struct mlx4_bitmap {
  176. u32 last;
  177. u32 top;
  178. u32 max;
  179. u32 reserved_top;
  180. u32 mask;
  181. u32 avail;
  182. spinlock_t lock;
  183. unsigned long *table;
  184. };
  185. struct mlx4_buddy {
  186. unsigned long **bits;
  187. unsigned int *num_free;
  188. int max_order;
  189. spinlock_t lock;
  190. };
  191. struct mlx4_icm;
  192. struct mlx4_icm_table {
  193. u64 virt;
  194. int num_icm;
  195. int num_obj;
  196. int obj_size;
  197. int lowmem;
  198. int coherent;
  199. struct mutex mutex;
  200. struct mlx4_icm **icm;
  201. };
  202. /*
  203. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  204. */
  205. struct mlx4_mpt_entry {
  206. __be32 flags;
  207. __be32 qpn;
  208. __be32 key;
  209. __be32 pd_flags;
  210. __be64 start;
  211. __be64 length;
  212. __be32 lkey;
  213. __be32 win_cnt;
  214. u8 reserved1[3];
  215. u8 mtt_rep;
  216. __be64 mtt_seg;
  217. __be32 mtt_sz;
  218. __be32 entity_size;
  219. __be32 first_byte_offset;
  220. } __packed;
  221. /*
  222. * Must be packed because start is 64 bits but only aligned to 32 bits.
  223. */
  224. struct mlx4_eq_context {
  225. __be32 flags;
  226. u16 reserved1[3];
  227. __be16 page_offset;
  228. u8 log_eq_size;
  229. u8 reserved2[4];
  230. u8 eq_period;
  231. u8 reserved3;
  232. u8 eq_max_count;
  233. u8 reserved4[3];
  234. u8 intr;
  235. u8 log_page_size;
  236. u8 reserved5[2];
  237. u8 mtt_base_addr_h;
  238. __be32 mtt_base_addr_l;
  239. u32 reserved6[2];
  240. __be32 consumer_index;
  241. __be32 producer_index;
  242. u32 reserved7[4];
  243. };
  244. struct mlx4_cq_context {
  245. __be32 flags;
  246. u16 reserved1[3];
  247. __be16 page_offset;
  248. __be32 logsize_usrpage;
  249. __be16 cq_period;
  250. __be16 cq_max_count;
  251. u8 reserved2[3];
  252. u8 comp_eqn;
  253. u8 log_page_size;
  254. u8 reserved3[2];
  255. u8 mtt_base_addr_h;
  256. __be32 mtt_base_addr_l;
  257. __be32 last_notified_index;
  258. __be32 solicit_producer_index;
  259. __be32 consumer_index;
  260. __be32 producer_index;
  261. u32 reserved4[2];
  262. __be64 db_rec_addr;
  263. };
  264. struct mlx4_srq_context {
  265. __be32 state_logsize_srqn;
  266. u8 logstride;
  267. u8 reserved1;
  268. __be16 xrcd;
  269. __be32 pg_offset_cqn;
  270. u32 reserved2;
  271. u8 log_page_size;
  272. u8 reserved3[2];
  273. u8 mtt_base_addr_h;
  274. __be32 mtt_base_addr_l;
  275. __be32 pd;
  276. __be16 limit_watermark;
  277. __be16 wqe_cnt;
  278. u16 reserved4;
  279. __be16 wqe_counter;
  280. u32 reserved5;
  281. __be64 db_rec_addr;
  282. };
  283. struct mlx4_eqe {
  284. u8 reserved1;
  285. u8 type;
  286. u8 reserved2;
  287. u8 subtype;
  288. union {
  289. u32 raw[6];
  290. struct {
  291. __be32 cqn;
  292. } __packed comp;
  293. struct {
  294. u16 reserved1;
  295. __be16 token;
  296. u32 reserved2;
  297. u8 reserved3[3];
  298. u8 status;
  299. __be64 out_param;
  300. } __packed cmd;
  301. struct {
  302. __be32 qpn;
  303. } __packed qp;
  304. struct {
  305. __be32 srqn;
  306. } __packed srq;
  307. struct {
  308. __be32 cqn;
  309. u32 reserved1;
  310. u8 reserved2[3];
  311. u8 syndrome;
  312. } __packed cq_err;
  313. struct {
  314. u32 reserved1[2];
  315. __be32 port;
  316. } __packed port_change;
  317. struct {
  318. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  319. u32 reserved;
  320. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  321. } __packed comm_channel_arm;
  322. struct {
  323. u8 port;
  324. u8 reserved[3];
  325. __be64 mac;
  326. } __packed mac_update;
  327. struct {
  328. u8 port;
  329. } __packed sw_event;
  330. struct {
  331. __be32 slave_id;
  332. } __packed flr_event;
  333. } event;
  334. u8 slave_id;
  335. u8 reserved3[2];
  336. u8 owner;
  337. } __packed;
  338. struct mlx4_eq {
  339. struct mlx4_dev *dev;
  340. void __iomem *doorbell;
  341. int eqn;
  342. u32 cons_index;
  343. u16 irq;
  344. u16 have_irq;
  345. int nent;
  346. struct mlx4_buf_list *page_list;
  347. struct mlx4_mtt mtt;
  348. };
  349. struct mlx4_slave_eqe {
  350. u8 type;
  351. u8 port;
  352. u32 param;
  353. };
  354. struct mlx4_slave_event_eq_info {
  355. u32 eqn;
  356. u16 token;
  357. u64 event_type;
  358. };
  359. struct mlx4_profile {
  360. int num_qp;
  361. int rdmarc_per_qp;
  362. int num_srq;
  363. int num_cq;
  364. int num_mcg;
  365. int num_mpt;
  366. int num_mtt;
  367. };
  368. struct mlx4_fw {
  369. u64 clr_int_base;
  370. u64 catas_offset;
  371. u64 comm_base;
  372. struct mlx4_icm *fw_icm;
  373. struct mlx4_icm *aux_icm;
  374. u32 catas_size;
  375. u16 fw_pages;
  376. u8 clr_int_bar;
  377. u8 catas_bar;
  378. u8 comm_bar;
  379. };
  380. struct mlx4_comm {
  381. u32 slave_write;
  382. u32 slave_read;
  383. };
  384. #define VLAN_FLTR_SIZE 128
  385. struct mlx4_vlan_fltr {
  386. __be32 entry[VLAN_FLTR_SIZE];
  387. };
  388. struct mlx4_promisc_qp {
  389. struct list_head list;
  390. u32 qpn;
  391. };
  392. struct mlx4_steer_index {
  393. struct list_head list;
  394. unsigned int index;
  395. struct list_head duplicates;
  396. };
  397. struct mlx4_slave_state {
  398. u8 comm_toggle;
  399. u8 last_cmd;
  400. u8 init_port_mask;
  401. bool active;
  402. u8 function;
  403. dma_addr_t vhcr_dma;
  404. u16 mtu[MLX4_MAX_PORTS + 1];
  405. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  406. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  407. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  408. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  409. struct mlx4_slave_event_eq_info event_eq;
  410. u16 eq_pi;
  411. u16 eq_ci;
  412. spinlock_t lock;
  413. /*initialized via the kzalloc*/
  414. u8 is_slave_going_down;
  415. u32 cookie;
  416. };
  417. struct slave_list {
  418. struct mutex mutex;
  419. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  420. };
  421. struct mlx4_resource_tracker {
  422. spinlock_t lock;
  423. /* tree for each resources */
  424. struct radix_tree_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  425. /* num_of_slave's lists, one per slave */
  426. struct slave_list *slave_list;
  427. };
  428. #define SLAVE_EVENT_EQ_SIZE 128
  429. struct mlx4_slave_event_eq {
  430. u32 eqn;
  431. u32 cons;
  432. u32 prod;
  433. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  434. };
  435. struct mlx4_master_qp0_state {
  436. int proxy_qp0_active;
  437. int qp0_active;
  438. int port_active;
  439. };
  440. struct mlx4_mfunc_master_ctx {
  441. struct mlx4_slave_state *slave_state;
  442. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  443. int init_port_ref[MLX4_MAX_PORTS + 1];
  444. u16 max_mtu[MLX4_MAX_PORTS + 1];
  445. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  446. struct mlx4_resource_tracker res_tracker;
  447. struct workqueue_struct *comm_wq;
  448. struct work_struct comm_work;
  449. struct work_struct slave_event_work;
  450. struct work_struct slave_flr_event_work;
  451. spinlock_t slave_state_lock;
  452. __be32 comm_arm_bit_vector[4];
  453. struct mlx4_eqe cmd_eqe;
  454. struct mlx4_slave_event_eq slave_eq;
  455. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  456. };
  457. struct mlx4_mfunc {
  458. struct mlx4_comm __iomem *comm;
  459. struct mlx4_vhcr_cmd *vhcr;
  460. dma_addr_t vhcr_dma;
  461. struct mlx4_mfunc_master_ctx master;
  462. };
  463. struct mlx4_cmd {
  464. struct pci_pool *pool;
  465. void __iomem *hcr;
  466. struct mutex hcr_mutex;
  467. struct semaphore poll_sem;
  468. struct semaphore event_sem;
  469. struct semaphore slave_sem;
  470. int max_cmds;
  471. spinlock_t context_lock;
  472. int free_head;
  473. struct mlx4_cmd_context *context;
  474. u16 token_mask;
  475. u8 use_events;
  476. u8 toggle;
  477. u8 comm_toggle;
  478. };
  479. struct mlx4_uar_table {
  480. struct mlx4_bitmap bitmap;
  481. };
  482. struct mlx4_mr_table {
  483. struct mlx4_bitmap mpt_bitmap;
  484. struct mlx4_buddy mtt_buddy;
  485. u64 mtt_base;
  486. u64 mpt_base;
  487. struct mlx4_icm_table mtt_table;
  488. struct mlx4_icm_table dmpt_table;
  489. };
  490. struct mlx4_cq_table {
  491. struct mlx4_bitmap bitmap;
  492. spinlock_t lock;
  493. struct radix_tree_root tree;
  494. struct mlx4_icm_table table;
  495. struct mlx4_icm_table cmpt_table;
  496. };
  497. struct mlx4_eq_table {
  498. struct mlx4_bitmap bitmap;
  499. char *irq_names;
  500. void __iomem *clr_int;
  501. void __iomem **uar_map;
  502. u32 clr_mask;
  503. struct mlx4_eq *eq;
  504. struct mlx4_icm_table table;
  505. struct mlx4_icm_table cmpt_table;
  506. int have_irq;
  507. u8 inta_pin;
  508. };
  509. struct mlx4_srq_table {
  510. struct mlx4_bitmap bitmap;
  511. spinlock_t lock;
  512. struct radix_tree_root tree;
  513. struct mlx4_icm_table table;
  514. struct mlx4_icm_table cmpt_table;
  515. };
  516. struct mlx4_qp_table {
  517. struct mlx4_bitmap bitmap;
  518. u32 rdmarc_base;
  519. int rdmarc_shift;
  520. spinlock_t lock;
  521. struct mlx4_icm_table qp_table;
  522. struct mlx4_icm_table auxc_table;
  523. struct mlx4_icm_table altc_table;
  524. struct mlx4_icm_table rdmarc_table;
  525. struct mlx4_icm_table cmpt_table;
  526. };
  527. struct mlx4_mcg_table {
  528. struct mutex mutex;
  529. struct mlx4_bitmap bitmap;
  530. struct mlx4_icm_table table;
  531. };
  532. struct mlx4_catas_err {
  533. u32 __iomem *map;
  534. struct timer_list timer;
  535. struct list_head list;
  536. };
  537. #define MLX4_MAX_MAC_NUM 128
  538. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  539. struct mlx4_mac_table {
  540. __be64 entries[MLX4_MAX_MAC_NUM];
  541. int refs[MLX4_MAX_MAC_NUM];
  542. struct mutex mutex;
  543. int total;
  544. int max;
  545. };
  546. #define MLX4_MAX_VLAN_NUM 128
  547. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  548. struct mlx4_vlan_table {
  549. __be32 entries[MLX4_MAX_VLAN_NUM];
  550. int refs[MLX4_MAX_VLAN_NUM];
  551. struct mutex mutex;
  552. int total;
  553. int max;
  554. };
  555. struct mlx4_mac_entry {
  556. u64 mac;
  557. };
  558. struct mlx4_port_info {
  559. struct mlx4_dev *dev;
  560. int port;
  561. char dev_name[16];
  562. struct device_attribute port_attr;
  563. enum mlx4_port_type tmp_type;
  564. struct mlx4_mac_table mac_table;
  565. struct radix_tree_root mac_tree;
  566. struct mlx4_vlan_table vlan_table;
  567. int base_qpn;
  568. };
  569. struct mlx4_sense {
  570. struct mlx4_dev *dev;
  571. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  572. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  573. struct delayed_work sense_poll;
  574. };
  575. struct mlx4_msix_ctl {
  576. u64 pool_bm;
  577. spinlock_t pool_lock;
  578. };
  579. struct mlx4_steer {
  580. struct list_head promisc_qps[MLX4_NUM_STEERS];
  581. struct list_head steer_entries[MLX4_NUM_STEERS];
  582. struct list_head high_prios;
  583. };
  584. struct mlx4_priv {
  585. struct mlx4_dev dev;
  586. struct list_head dev_list;
  587. struct list_head ctx_list;
  588. spinlock_t ctx_lock;
  589. struct list_head pgdir_list;
  590. struct mutex pgdir_mutex;
  591. struct mlx4_fw fw;
  592. struct mlx4_cmd cmd;
  593. struct mlx4_mfunc mfunc;
  594. struct mlx4_bitmap pd_bitmap;
  595. struct mlx4_bitmap xrcd_bitmap;
  596. struct mlx4_uar_table uar_table;
  597. struct mlx4_mr_table mr_table;
  598. struct mlx4_cq_table cq_table;
  599. struct mlx4_eq_table eq_table;
  600. struct mlx4_srq_table srq_table;
  601. struct mlx4_qp_table qp_table;
  602. struct mlx4_mcg_table mcg_table;
  603. struct mlx4_bitmap counters_bitmap;
  604. struct mlx4_catas_err catas_err;
  605. void __iomem *clr_base;
  606. struct mlx4_uar driver_uar;
  607. void __iomem *kar;
  608. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  609. struct mlx4_sense sense;
  610. struct mutex port_mutex;
  611. struct mlx4_msix_ctl msix_ctl;
  612. struct mlx4_steer *steer;
  613. struct list_head bf_list;
  614. struct mutex bf_mutex;
  615. struct io_mapping *bf_mapping;
  616. int reserved_mtts;
  617. };
  618. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  619. {
  620. return container_of(dev, struct mlx4_priv, dev);
  621. }
  622. #define MLX4_SENSE_RANGE (HZ * 3)
  623. extern struct workqueue_struct *mlx4_wq;
  624. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  625. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  626. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  627. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  628. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  629. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  630. u32 reserved_bot, u32 resetrved_top);
  631. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  632. int mlx4_reset(struct mlx4_dev *dev);
  633. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  634. void mlx4_free_eq_table(struct mlx4_dev *dev);
  635. int mlx4_init_pd_table(struct mlx4_dev *dev);
  636. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  637. int mlx4_init_uar_table(struct mlx4_dev *dev);
  638. int mlx4_init_mr_table(struct mlx4_dev *dev);
  639. int mlx4_init_eq_table(struct mlx4_dev *dev);
  640. int mlx4_init_cq_table(struct mlx4_dev *dev);
  641. int mlx4_init_qp_table(struct mlx4_dev *dev);
  642. int mlx4_init_srq_table(struct mlx4_dev *dev);
  643. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  644. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  645. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  646. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  647. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  648. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  649. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  650. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  651. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  652. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  653. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  654. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  655. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  656. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  657. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  658. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  659. int __mlx4_mr_reserve(struct mlx4_dev *dev);
  660. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index);
  661. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index);
  662. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index);
  663. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  664. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  665. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  666. struct mlx4_vhcr *vhcr,
  667. struct mlx4_cmd_mailbox *inbox,
  668. struct mlx4_cmd_mailbox *outbox,
  669. struct mlx4_cmd_info *cmd);
  670. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  671. struct mlx4_vhcr *vhcr,
  672. struct mlx4_cmd_mailbox *inbox,
  673. struct mlx4_cmd_mailbox *outbox,
  674. struct mlx4_cmd_info *cmd);
  675. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  676. struct mlx4_vhcr *vhcr,
  677. struct mlx4_cmd_mailbox *inbox,
  678. struct mlx4_cmd_mailbox *outbox,
  679. struct mlx4_cmd_info *cmd);
  680. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  681. struct mlx4_vhcr *vhcr,
  682. struct mlx4_cmd_mailbox *inbox,
  683. struct mlx4_cmd_mailbox *outbox,
  684. struct mlx4_cmd_info *cmd);
  685. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  686. struct mlx4_vhcr *vhcr,
  687. struct mlx4_cmd_mailbox *inbox,
  688. struct mlx4_cmd_mailbox *outbox,
  689. struct mlx4_cmd_info *cmd);
  690. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  691. struct mlx4_vhcr *vhcr,
  692. struct mlx4_cmd_mailbox *inbox,
  693. struct mlx4_cmd_mailbox *outbox,
  694. struct mlx4_cmd_info *cmd);
  695. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  696. struct mlx4_vhcr *vhcr,
  697. struct mlx4_cmd_mailbox *inbox,
  698. struct mlx4_cmd_mailbox *outbox,
  699. struct mlx4_cmd_info *cmd);
  700. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  701. int *base);
  702. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  703. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  704. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  705. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  706. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  707. int start_index, int npages, u64 *page_list);
  708. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  709. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  710. void mlx4_catas_init(void);
  711. int mlx4_restart_one(struct pci_dev *pdev);
  712. int mlx4_register_device(struct mlx4_dev *dev);
  713. void mlx4_unregister_device(struct mlx4_dev *dev);
  714. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type, int port);
  715. struct mlx4_dev_cap;
  716. struct mlx4_init_hca_param;
  717. u64 mlx4_make_profile(struct mlx4_dev *dev,
  718. struct mlx4_profile *request,
  719. struct mlx4_dev_cap *dev_cap,
  720. struct mlx4_init_hca_param *init_hca);
  721. void mlx4_master_comm_channel(struct work_struct *work);
  722. void mlx4_gen_slave_eqe(struct work_struct *work);
  723. void mlx4_master_handle_slave_flr(struct work_struct *work);
  724. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  725. struct mlx4_vhcr *vhcr,
  726. struct mlx4_cmd_mailbox *inbox,
  727. struct mlx4_cmd_mailbox *outbox,
  728. struct mlx4_cmd_info *cmd);
  729. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  730. struct mlx4_vhcr *vhcr,
  731. struct mlx4_cmd_mailbox *inbox,
  732. struct mlx4_cmd_mailbox *outbox,
  733. struct mlx4_cmd_info *cmd);
  734. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  735. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  736. struct mlx4_cmd_mailbox *outbox,
  737. struct mlx4_cmd_info *cmd);
  738. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  739. struct mlx4_vhcr *vhcr,
  740. struct mlx4_cmd_mailbox *inbox,
  741. struct mlx4_cmd_mailbox *outbox,
  742. struct mlx4_cmd_info *cmd);
  743. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  744. struct mlx4_vhcr *vhcr,
  745. struct mlx4_cmd_mailbox *inbox,
  746. struct mlx4_cmd_mailbox *outbox,
  747. struct mlx4_cmd_info *cmd);
  748. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  749. struct mlx4_vhcr *vhcr,
  750. struct mlx4_cmd_mailbox *inbox,
  751. struct mlx4_cmd_mailbox *outbox,
  752. struct mlx4_cmd_info *cmd);
  753. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  754. struct mlx4_vhcr *vhcr,
  755. struct mlx4_cmd_mailbox *inbox,
  756. struct mlx4_cmd_mailbox *outbox,
  757. struct mlx4_cmd_info *cmd);
  758. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  759. struct mlx4_vhcr *vhcr,
  760. struct mlx4_cmd_mailbox *inbox,
  761. struct mlx4_cmd_mailbox *outbox,
  762. struct mlx4_cmd_info *cmd);
  763. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  764. struct mlx4_vhcr *vhcr,
  765. struct mlx4_cmd_mailbox *inbox,
  766. struct mlx4_cmd_mailbox *outbox,
  767. struct mlx4_cmd_info *cmd);
  768. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  769. struct mlx4_vhcr *vhcr,
  770. struct mlx4_cmd_mailbox *inbox,
  771. struct mlx4_cmd_mailbox *outbox,
  772. struct mlx4_cmd_info *cmd);
  773. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  774. struct mlx4_vhcr *vhcr,
  775. struct mlx4_cmd_mailbox *inbox,
  776. struct mlx4_cmd_mailbox *outbox,
  777. struct mlx4_cmd_info *cmd);
  778. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  779. struct mlx4_vhcr *vhcr,
  780. struct mlx4_cmd_mailbox *inbox,
  781. struct mlx4_cmd_mailbox *outbox,
  782. struct mlx4_cmd_info *cmd);
  783. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  784. struct mlx4_vhcr *vhcr,
  785. struct mlx4_cmd_mailbox *inbox,
  786. struct mlx4_cmd_mailbox *outbox,
  787. struct mlx4_cmd_info *cmd);
  788. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  789. struct mlx4_vhcr *vhcr,
  790. struct mlx4_cmd_mailbox *inbox,
  791. struct mlx4_cmd_mailbox *outbox,
  792. struct mlx4_cmd_info *cmd);
  793. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  794. struct mlx4_vhcr *vhcr,
  795. struct mlx4_cmd_mailbox *inbox,
  796. struct mlx4_cmd_mailbox *outbox,
  797. struct mlx4_cmd_info *cmd);
  798. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  799. struct mlx4_vhcr *vhcr,
  800. struct mlx4_cmd_mailbox *inbox,
  801. struct mlx4_cmd_mailbox *outbox,
  802. struct mlx4_cmd_info *cmd);
  803. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  804. struct mlx4_vhcr *vhcr,
  805. struct mlx4_cmd_mailbox *inbox,
  806. struct mlx4_cmd_mailbox *outbox,
  807. struct mlx4_cmd_info *cmd);
  808. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  809. struct mlx4_vhcr *vhcr,
  810. struct mlx4_cmd_mailbox *inbox,
  811. struct mlx4_cmd_mailbox *outbox,
  812. struct mlx4_cmd_info *cmd);
  813. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  814. int mlx4_cmd_init(struct mlx4_dev *dev);
  815. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  816. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  817. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  818. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  819. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  820. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  821. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  822. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  823. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  824. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  825. enum mlx4_port_type *type);
  826. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  827. enum mlx4_port_type *stype,
  828. enum mlx4_port_type *defaults);
  829. void mlx4_start_sense(struct mlx4_dev *dev);
  830. void mlx4_stop_sense(struct mlx4_dev *dev);
  831. void mlx4_sense_init(struct mlx4_dev *dev);
  832. int mlx4_check_port_params(struct mlx4_dev *dev,
  833. enum mlx4_port_type *port_type);
  834. int mlx4_change_port_types(struct mlx4_dev *dev,
  835. enum mlx4_port_type *port_types);
  836. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  837. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  838. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port);
  839. /* resource tracker functions*/
  840. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  841. enum mlx4_resource resource_type,
  842. int resource_id, int *slave);
  843. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  844. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  845. void mlx4_free_resource_tracker(struct mlx4_dev *dev);
  846. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  847. struct mlx4_vhcr *vhcr,
  848. struct mlx4_cmd_mailbox *inbox,
  849. struct mlx4_cmd_mailbox *outbox,
  850. struct mlx4_cmd_info *cmd);
  851. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  852. struct mlx4_vhcr *vhcr,
  853. struct mlx4_cmd_mailbox *inbox,
  854. struct mlx4_cmd_mailbox *outbox,
  855. struct mlx4_cmd_info *cmd);
  856. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  857. struct mlx4_vhcr *vhcr,
  858. struct mlx4_cmd_mailbox *inbox,
  859. struct mlx4_cmd_mailbox *outbox,
  860. struct mlx4_cmd_info *cmd);
  861. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  862. struct mlx4_vhcr *vhcr,
  863. struct mlx4_cmd_mailbox *inbox,
  864. struct mlx4_cmd_mailbox *outbox,
  865. struct mlx4_cmd_info *cmd);
  866. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  867. int mlx4_check_ext_port_caps(struct mlx4_dev *dev, u8 port);
  868. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  869. struct mlx4_vhcr *vhcr,
  870. struct mlx4_cmd_mailbox *inbox,
  871. struct mlx4_cmd_mailbox *outbox,
  872. struct mlx4_cmd_info *cmd);
  873. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  874. struct mlx4_vhcr *vhcr,
  875. struct mlx4_cmd_mailbox *inbox,
  876. struct mlx4_cmd_mailbox *outbox,
  877. struct mlx4_cmd_info *cmd);
  878. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  879. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  880. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  881. int block_mcast_loopback, enum mlx4_protocol prot,
  882. enum mlx4_steer_type steer);
  883. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  884. struct mlx4_vhcr *vhcr,
  885. struct mlx4_cmd_mailbox *inbox,
  886. struct mlx4_cmd_mailbox *outbox,
  887. struct mlx4_cmd_info *cmd);
  888. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  889. struct mlx4_vhcr *vhcr,
  890. struct mlx4_cmd_mailbox *inbox,
  891. struct mlx4_cmd_mailbox *outbox,
  892. struct mlx4_cmd_info *cmd);
  893. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  894. int port, void *buf);
  895. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  896. struct mlx4_cmd_mailbox *outbox);
  897. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  898. struct mlx4_vhcr *vhcr,
  899. struct mlx4_cmd_mailbox *inbox,
  900. struct mlx4_cmd_mailbox *outbox,
  901. struct mlx4_cmd_info *cmd);
  902. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  903. struct mlx4_vhcr *vhcr,
  904. struct mlx4_cmd_mailbox *inbox,
  905. struct mlx4_cmd_mailbox *outbox,
  906. struct mlx4_cmd_info *cmd);
  907. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  908. struct mlx4_vhcr *vhcr,
  909. struct mlx4_cmd_mailbox *inbox,
  910. struct mlx4_cmd_mailbox *outbox,
  911. struct mlx4_cmd_info *cmd);
  912. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  913. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  914. static inline void set_param_l(u64 *arg, u32 val)
  915. {
  916. *((u32 *)arg) = val;
  917. }
  918. static inline void set_param_h(u64 *arg, u32 val)
  919. {
  920. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  921. }
  922. static inline u32 get_param_l(u64 *arg)
  923. {
  924. return (u32) (*arg & 0xffffffff);
  925. }
  926. static inline u32 get_param_h(u64 *arg)
  927. {
  928. return (u32)(*arg >> 32);
  929. }
  930. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  931. {
  932. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  933. }
  934. #define NOT_MASKED_PD_BITS 17
  935. #endif /* MLX4_H */