radeon_pm.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #define RADEON_IDLE_LOOP_MS 100
  26. #define RADEON_RECLOCK_DELAY_MS 200
  27. static void radeon_pm_check_limits(struct radeon_device *rdev);
  28. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev);
  29. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  30. static void radeon_pm_reclock_work_handler(struct work_struct *work);
  31. static void radeon_pm_idle_work_handler(struct work_struct *work);
  32. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  33. static const char *pm_state_names[4] = {
  34. "PM_STATE_DISABLED",
  35. "PM_STATE_MINIMUM",
  36. "PM_STATE_PAUSED",
  37. "PM_STATE_ACTIVE"
  38. };
  39. static const char *pm_state_types[5] = {
  40. "Default",
  41. "Powersave",
  42. "Battery",
  43. "Balanced",
  44. "Performance",
  45. };
  46. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  47. {
  48. int i, j;
  49. bool is_default;
  50. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  51. for (i = 0; i < rdev->pm.num_power_states; i++) {
  52. if (rdev->pm.default_power_state == &rdev->pm.power_state[i])
  53. is_default = true;
  54. else
  55. is_default = false;
  56. DRM_INFO("State %d %s %s\n", i,
  57. pm_state_types[rdev->pm.power_state[i].type],
  58. is_default ? "(default)" : "");
  59. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  60. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].non_clock_info.pcie_lanes);
  61. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  62. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  63. if (rdev->flags & RADEON_IS_IGP)
  64. DRM_INFO("\t\t%d engine: %d\n",
  65. j,
  66. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  67. else
  68. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  69. j,
  70. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  71. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  72. }
  73. }
  74. }
  75. int radeon_pm_init(struct radeon_device *rdev)
  76. {
  77. rdev->pm.state = PM_STATE_DISABLED;
  78. rdev->pm.planned_action = PM_ACTION_NONE;
  79. rdev->pm.downclocked = false;
  80. rdev->pm.vblank_callback = false;
  81. if (rdev->bios) {
  82. if (rdev->is_atom_bios)
  83. radeon_atombios_get_power_modes(rdev);
  84. else
  85. radeon_combios_get_power_modes(rdev);
  86. radeon_print_power_mode_info(rdev);
  87. }
  88. radeon_pm_check_limits(rdev);
  89. if (radeon_debugfs_pm_init(rdev)) {
  90. DRM_ERROR("Failed to register debugfs file for PM!\n");
  91. }
  92. INIT_WORK(&rdev->pm.reclock_work, radeon_pm_reclock_work_handler);
  93. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  94. if (radeon_dynpm != -1 && radeon_dynpm) {
  95. rdev->pm.state = PM_STATE_PAUSED;
  96. DRM_INFO("radeon: dynamic power management enabled\n");
  97. }
  98. DRM_INFO("radeon: power management initialized\n");
  99. return 0;
  100. }
  101. static void radeon_pm_check_limits(struct radeon_device *rdev)
  102. {
  103. rdev->pm.min_gpu_engine_clock = rdev->clock.default_sclk - 5000;
  104. rdev->pm.min_gpu_memory_clock = rdev->clock.default_mclk - 5000;
  105. }
  106. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  107. {
  108. struct drm_device *ddev = rdev->ddev;
  109. struct drm_connector *connector;
  110. struct radeon_crtc *radeon_crtc;
  111. int count = 0;
  112. if (rdev->pm.state == PM_STATE_DISABLED)
  113. return;
  114. mutex_lock(&rdev->pm.mutex);
  115. rdev->pm.active_crtcs = 0;
  116. list_for_each_entry(connector,
  117. &ddev->mode_config.connector_list, head) {
  118. if (connector->encoder &&
  119. connector->dpms != DRM_MODE_DPMS_OFF) {
  120. radeon_crtc = to_radeon_crtc(connector->encoder->crtc);
  121. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  122. ++count;
  123. }
  124. }
  125. if (count > 1) {
  126. if (rdev->pm.state == PM_STATE_ACTIVE) {
  127. wait_queue_head_t wait;
  128. init_waitqueue_head(&wait);
  129. cancel_delayed_work(&rdev->pm.idle_work);
  130. rdev->pm.state = PM_STATE_PAUSED;
  131. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  132. rdev->pm.vblank_callback = true;
  133. mutex_unlock(&rdev->pm.mutex);
  134. wait_event_timeout(wait, !rdev->pm.downclocked,
  135. msecs_to_jiffies(300));
  136. if (!rdev->pm.downclocked)
  137. radeon_pm_set_clocks(rdev);
  138. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  139. } else {
  140. mutex_unlock(&rdev->pm.mutex);
  141. }
  142. } else if (count == 1) {
  143. rdev->pm.min_mode_engine_clock = rdev->pm.min_gpu_engine_clock;
  144. rdev->pm.min_mode_memory_clock = rdev->pm.min_gpu_memory_clock;
  145. /* TODO: Increase clocks if needed for current mode */
  146. if (rdev->pm.state == PM_STATE_MINIMUM) {
  147. rdev->pm.state = PM_STATE_ACTIVE;
  148. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  149. radeon_pm_set_clocks_locked(rdev);
  150. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  151. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  152. }
  153. else if (rdev->pm.state == PM_STATE_PAUSED) {
  154. rdev->pm.state = PM_STATE_ACTIVE;
  155. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  156. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  157. DRM_DEBUG("radeon: dynamic power management activated\n");
  158. }
  159. mutex_unlock(&rdev->pm.mutex);
  160. }
  161. else { /* count == 0 */
  162. if (rdev->pm.state != PM_STATE_MINIMUM) {
  163. cancel_delayed_work(&rdev->pm.idle_work);
  164. rdev->pm.state = PM_STATE_MINIMUM;
  165. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  166. radeon_pm_set_clocks_locked(rdev);
  167. }
  168. mutex_unlock(&rdev->pm.mutex);
  169. }
  170. }
  171. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev)
  172. {
  173. /*radeon_fence_wait_last(rdev);*/
  174. switch (rdev->pm.planned_action) {
  175. case PM_ACTION_UPCLOCK:
  176. radeon_set_engine_clock(rdev, rdev->clock.default_sclk);
  177. rdev->pm.downclocked = false;
  178. break;
  179. case PM_ACTION_DOWNCLOCK:
  180. radeon_set_engine_clock(rdev,
  181. rdev->pm.min_mode_engine_clock);
  182. rdev->pm.downclocked = true;
  183. break;
  184. case PM_ACTION_MINIMUM:
  185. radeon_set_engine_clock(rdev,
  186. rdev->pm.min_gpu_engine_clock);
  187. break;
  188. case PM_ACTION_NONE:
  189. DRM_ERROR("%s: PM_ACTION_NONE\n", __func__);
  190. break;
  191. }
  192. rdev->pm.planned_action = PM_ACTION_NONE;
  193. }
  194. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  195. {
  196. mutex_lock(&rdev->pm.mutex);
  197. /* new VBLANK irq may come before handling previous one */
  198. if (rdev->pm.vblank_callback) {
  199. mutex_lock(&rdev->cp.mutex);
  200. if (rdev->pm.req_vblank & (1 << 0)) {
  201. rdev->pm.req_vblank &= ~(1 << 0);
  202. drm_vblank_put(rdev->ddev, 0);
  203. }
  204. if (rdev->pm.req_vblank & (1 << 1)) {
  205. rdev->pm.req_vblank &= ~(1 << 1);
  206. drm_vblank_put(rdev->ddev, 1);
  207. }
  208. rdev->pm.vblank_callback = false;
  209. radeon_pm_set_clocks_locked(rdev);
  210. mutex_unlock(&rdev->cp.mutex);
  211. }
  212. mutex_unlock(&rdev->pm.mutex);
  213. }
  214. static void radeon_pm_reclock_work_handler(struct work_struct *work)
  215. {
  216. struct radeon_device *rdev;
  217. rdev = container_of(work, struct radeon_device,
  218. pm.reclock_work);
  219. radeon_pm_set_clocks(rdev);
  220. }
  221. static void radeon_pm_idle_work_handler(struct work_struct *work)
  222. {
  223. struct radeon_device *rdev;
  224. rdev = container_of(work, struct radeon_device,
  225. pm.idle_work.work);
  226. mutex_lock(&rdev->pm.mutex);
  227. if (rdev->pm.state == PM_STATE_ACTIVE &&
  228. !rdev->pm.vblank_callback) {
  229. unsigned long irq_flags;
  230. int not_processed = 0;
  231. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  232. if (!list_empty(&rdev->fence_drv.emited)) {
  233. struct list_head *ptr;
  234. list_for_each(ptr, &rdev->fence_drv.emited) {
  235. /* count up to 3, that's enought info */
  236. if (++not_processed >= 3)
  237. break;
  238. }
  239. }
  240. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  241. if (not_processed >= 3) { /* should upclock */
  242. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  243. rdev->pm.planned_action = PM_ACTION_NONE;
  244. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  245. rdev->pm.downclocked) {
  246. rdev->pm.planned_action =
  247. PM_ACTION_UPCLOCK;
  248. rdev->pm.action_timeout = jiffies +
  249. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  250. }
  251. } else if (not_processed == 0) { /* should downclock */
  252. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  253. rdev->pm.planned_action = PM_ACTION_NONE;
  254. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  255. !rdev->pm.downclocked) {
  256. rdev->pm.planned_action =
  257. PM_ACTION_DOWNCLOCK;
  258. rdev->pm.action_timeout = jiffies +
  259. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  260. }
  261. }
  262. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  263. jiffies > rdev->pm.action_timeout) {
  264. if (rdev->pm.active_crtcs & (1 << 0)) {
  265. rdev->pm.req_vblank |= (1 << 0);
  266. drm_vblank_get(rdev->ddev, 0);
  267. }
  268. if (rdev->pm.active_crtcs & (1 << 1)) {
  269. rdev->pm.req_vblank |= (1 << 1);
  270. drm_vblank_get(rdev->ddev, 1);
  271. }
  272. rdev->pm.vblank_callback = true;
  273. }
  274. }
  275. mutex_unlock(&rdev->pm.mutex);
  276. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  277. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  278. }
  279. /*
  280. * Debugfs info
  281. */
  282. #if defined(CONFIG_DEBUG_FS)
  283. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  284. {
  285. struct drm_info_node *node = (struct drm_info_node *) m->private;
  286. struct drm_device *dev = node->minor->dev;
  287. struct radeon_device *rdev = dev->dev_private;
  288. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  289. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  290. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  291. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  292. if (rdev->asic->get_memory_clock)
  293. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  294. return 0;
  295. }
  296. static struct drm_info_list radeon_pm_info_list[] = {
  297. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  298. };
  299. #endif
  300. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  301. {
  302. #if defined(CONFIG_DEBUG_FS)
  303. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  304. #else
  305. return 0;
  306. #endif
  307. }