device.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #if defined(__LITTLE_ENDIAN)
  37. #define MLX5_SET_HOST_ENDIANNESS 0
  38. #elif defined(__BIG_ENDIAN)
  39. #define MLX5_SET_HOST_ENDIANNESS 0x80
  40. #else
  41. #error Host endianness not defined
  42. #endif
  43. enum {
  44. MLX5_MAX_COMMANDS = 32,
  45. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  46. MLX5_PCI_CMD_XPORT = 7,
  47. };
  48. enum {
  49. MLX5_EXTENDED_UD_AV = 0x80000000,
  50. };
  51. enum {
  52. MLX5_CQ_STATE_ARMED = 9,
  53. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  54. MLX5_CQ_STATE_FIRED = 0xa,
  55. };
  56. enum {
  57. MLX5_STAT_RATE_OFFSET = 5,
  58. };
  59. enum {
  60. MLX5_INLINE_SEG = 0x80000000,
  61. };
  62. enum {
  63. MLX5_PERM_LOCAL_READ = 1 << 2,
  64. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  65. MLX5_PERM_REMOTE_READ = 1 << 4,
  66. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  67. MLX5_PERM_ATOMIC = 1 << 6,
  68. MLX5_PERM_UMR_EN = 1 << 7,
  69. };
  70. enum {
  71. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  72. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  73. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  74. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  75. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  76. };
  77. enum {
  78. MLX5_ACCESS_MODE_PA = 0,
  79. MLX5_ACCESS_MODE_MTT = 1,
  80. MLX5_ACCESS_MODE_KLM = 2
  81. };
  82. enum {
  83. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  84. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  85. MLX5_MKEY_BSF_EN = 1 << 30,
  86. MLX5_MKEY_LEN64 = 1 << 31,
  87. };
  88. enum {
  89. MLX5_EN_RD = (u64)1,
  90. MLX5_EN_WR = (u64)2
  91. };
  92. enum {
  93. MLX5_BF_REGS_PER_PAGE = 4,
  94. MLX5_MAX_UAR_PAGES = 1 << 8,
  95. MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_BF_REGS_PER_PAGE,
  96. };
  97. enum {
  98. MLX5_MKEY_MASK_LEN = 1ull << 0,
  99. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  100. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  101. MLX5_MKEY_MASK_PD = 1ull << 7,
  102. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  103. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  104. MLX5_MKEY_MASK_KEY = 1ull << 13,
  105. MLX5_MKEY_MASK_QPN = 1ull << 14,
  106. MLX5_MKEY_MASK_LR = 1ull << 17,
  107. MLX5_MKEY_MASK_LW = 1ull << 18,
  108. MLX5_MKEY_MASK_RR = 1ull << 19,
  109. MLX5_MKEY_MASK_RW = 1ull << 20,
  110. MLX5_MKEY_MASK_A = 1ull << 21,
  111. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  112. MLX5_MKEY_MASK_FREE = 1ull << 29,
  113. };
  114. enum mlx5_event {
  115. MLX5_EVENT_TYPE_COMP = 0x0,
  116. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  117. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  118. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  119. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  120. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  121. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  122. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  123. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  124. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  125. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  126. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  127. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  128. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  129. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  130. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  131. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  132. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  133. MLX5_EVENT_TYPE_CMD = 0x0a,
  134. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  135. };
  136. enum {
  137. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  138. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  139. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  140. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  141. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  142. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  143. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  144. };
  145. enum {
  146. MLX5_DEV_CAP_FLAG_RC = 1LL << 0,
  147. MLX5_DEV_CAP_FLAG_UC = 1LL << 1,
  148. MLX5_DEV_CAP_FLAG_UD = 1LL << 2,
  149. MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
  150. MLX5_DEV_CAP_FLAG_SRQ = 1LL << 6,
  151. MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  152. MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  153. MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
  154. MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  155. MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
  156. MLX5_DEV_CAP_FLAG_RESIZE_SRQ = 1LL << 32,
  157. MLX5_DEV_CAP_FLAG_REMOTE_FENCE = 1LL << 38,
  158. MLX5_DEV_CAP_FLAG_TLP_HINTS = 1LL << 39,
  159. MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
  160. MLX5_DEV_CAP_FLAG_DCT = 1LL << 41,
  161. MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 1LL << 46,
  162. };
  163. enum {
  164. MLX5_OPCODE_NOP = 0x00,
  165. MLX5_OPCODE_SEND_INVAL = 0x01,
  166. MLX5_OPCODE_RDMA_WRITE = 0x08,
  167. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  168. MLX5_OPCODE_SEND = 0x0a,
  169. MLX5_OPCODE_SEND_IMM = 0x0b,
  170. MLX5_OPCODE_RDMA_READ = 0x10,
  171. MLX5_OPCODE_ATOMIC_CS = 0x11,
  172. MLX5_OPCODE_ATOMIC_FA = 0x12,
  173. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  174. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  175. MLX5_OPCODE_BIND_MW = 0x18,
  176. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  177. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  178. MLX5_RECV_OPCODE_SEND = 0x01,
  179. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  180. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  181. MLX5_CQE_OPCODE_ERROR = 0x1e,
  182. MLX5_CQE_OPCODE_RESIZE = 0x16,
  183. MLX5_OPCODE_SET_PSV = 0x20,
  184. MLX5_OPCODE_GET_PSV = 0x21,
  185. MLX5_OPCODE_CHECK_PSV = 0x22,
  186. MLX5_OPCODE_RGET_PSV = 0x26,
  187. MLX5_OPCODE_RCHECK_PSV = 0x27,
  188. MLX5_OPCODE_UMR = 0x25,
  189. };
  190. enum {
  191. MLX5_SET_PORT_RESET_QKEY = 0,
  192. MLX5_SET_PORT_GUID0 = 16,
  193. MLX5_SET_PORT_NODE_GUID = 17,
  194. MLX5_SET_PORT_SYS_GUID = 18,
  195. MLX5_SET_PORT_GID_TABLE = 19,
  196. MLX5_SET_PORT_PKEY_TABLE = 20,
  197. };
  198. enum {
  199. MLX5_MAX_PAGE_SHIFT = 31
  200. };
  201. struct mlx5_inbox_hdr {
  202. __be16 opcode;
  203. u8 rsvd[4];
  204. __be16 opmod;
  205. };
  206. struct mlx5_outbox_hdr {
  207. u8 status;
  208. u8 rsvd[3];
  209. __be32 syndrome;
  210. };
  211. struct mlx5_cmd_query_adapter_mbox_in {
  212. struct mlx5_inbox_hdr hdr;
  213. u8 rsvd[8];
  214. };
  215. struct mlx5_cmd_query_adapter_mbox_out {
  216. struct mlx5_outbox_hdr hdr;
  217. u8 rsvd0[24];
  218. u8 intapin;
  219. u8 rsvd1[13];
  220. __be16 vsd_vendor_id;
  221. u8 vsd[208];
  222. u8 vsd_psid[16];
  223. };
  224. struct mlx5_hca_cap {
  225. u8 rsvd1[16];
  226. u8 log_max_srq_sz;
  227. u8 log_max_qp_sz;
  228. u8 rsvd2;
  229. u8 log_max_qp;
  230. u8 log_max_strq_sz;
  231. u8 log_max_srqs;
  232. u8 rsvd4[2];
  233. u8 rsvd5;
  234. u8 log_max_cq_sz;
  235. u8 rsvd6;
  236. u8 log_max_cq;
  237. u8 log_max_eq_sz;
  238. u8 log_max_mkey;
  239. u8 rsvd7;
  240. u8 log_max_eq;
  241. u8 max_indirection;
  242. u8 log_max_mrw_sz;
  243. u8 log_max_bsf_list_sz;
  244. u8 log_max_klm_list_sz;
  245. u8 rsvd_8_0;
  246. u8 log_max_ra_req_dc;
  247. u8 rsvd_8_1;
  248. u8 log_max_ra_res_dc;
  249. u8 rsvd9;
  250. u8 log_max_ra_req_qp;
  251. u8 rsvd10;
  252. u8 log_max_ra_res_qp;
  253. u8 rsvd11[4];
  254. __be16 max_qp_count;
  255. __be16 rsvd12;
  256. u8 rsvd13;
  257. u8 local_ca_ack_delay;
  258. u8 rsvd14;
  259. u8 num_ports;
  260. u8 log_max_msg;
  261. u8 rsvd15[3];
  262. __be16 stat_rate_support;
  263. u8 rsvd16[2];
  264. __be64 flags;
  265. u8 rsvd17;
  266. u8 uar_sz;
  267. u8 rsvd18;
  268. u8 log_pg_sz;
  269. __be16 bf_log_bf_reg_size;
  270. u8 rsvd19[4];
  271. __be16 max_desc_sz_sq;
  272. u8 rsvd20[2];
  273. __be16 max_desc_sz_rq;
  274. u8 rsvd21[2];
  275. __be16 max_desc_sz_sq_dc;
  276. u8 rsvd22[4];
  277. __be16 max_qp_mcg;
  278. u8 rsvd23;
  279. u8 log_max_mcg;
  280. u8 rsvd24;
  281. u8 log_max_pd;
  282. u8 rsvd25;
  283. u8 log_max_xrcd;
  284. u8 rsvd26[40];
  285. __be32 uar_page_sz;
  286. u8 rsvd27[28];
  287. u8 log_msx_atomic_size_qp;
  288. u8 rsvd28[2];
  289. u8 log_msx_atomic_size_dc;
  290. u8 rsvd29[76];
  291. };
  292. struct mlx5_cmd_query_hca_cap_mbox_in {
  293. struct mlx5_inbox_hdr hdr;
  294. u8 rsvd[8];
  295. };
  296. struct mlx5_cmd_query_hca_cap_mbox_out {
  297. struct mlx5_outbox_hdr hdr;
  298. u8 rsvd0[8];
  299. struct mlx5_hca_cap hca_cap;
  300. };
  301. struct mlx5_cmd_set_hca_cap_mbox_in {
  302. struct mlx5_inbox_hdr hdr;
  303. u8 rsvd[8];
  304. struct mlx5_hca_cap hca_cap;
  305. };
  306. struct mlx5_cmd_set_hca_cap_mbox_out {
  307. struct mlx5_outbox_hdr hdr;
  308. u8 rsvd0[8];
  309. };
  310. struct mlx5_cmd_init_hca_mbox_in {
  311. struct mlx5_inbox_hdr hdr;
  312. u8 rsvd0[2];
  313. __be16 profile;
  314. u8 rsvd1[4];
  315. };
  316. struct mlx5_cmd_init_hca_mbox_out {
  317. struct mlx5_outbox_hdr hdr;
  318. u8 rsvd[8];
  319. };
  320. struct mlx5_cmd_teardown_hca_mbox_in {
  321. struct mlx5_inbox_hdr hdr;
  322. u8 rsvd0[2];
  323. __be16 profile;
  324. u8 rsvd1[4];
  325. };
  326. struct mlx5_cmd_teardown_hca_mbox_out {
  327. struct mlx5_outbox_hdr hdr;
  328. u8 rsvd[8];
  329. };
  330. struct mlx5_cmd_layout {
  331. u8 type;
  332. u8 rsvd0[3];
  333. __be32 inlen;
  334. __be64 in_ptr;
  335. __be32 in[4];
  336. __be32 out[4];
  337. __be64 out_ptr;
  338. __be32 outlen;
  339. u8 token;
  340. u8 sig;
  341. u8 rsvd1;
  342. u8 status_own;
  343. };
  344. struct health_buffer {
  345. __be32 assert_var[5];
  346. __be32 rsvd0[3];
  347. __be32 assert_exit_ptr;
  348. __be32 assert_callra;
  349. __be32 rsvd1[2];
  350. __be32 fw_ver;
  351. __be32 hw_id;
  352. __be32 rsvd2;
  353. u8 irisc_index;
  354. u8 synd;
  355. __be16 ext_sync;
  356. };
  357. struct mlx5_init_seg {
  358. __be32 fw_rev;
  359. __be32 cmdif_rev_fw_sub;
  360. __be32 rsvd0[2];
  361. __be32 cmdq_addr_h;
  362. __be32 cmdq_addr_l_sz;
  363. __be32 cmd_dbell;
  364. __be32 rsvd1[121];
  365. struct health_buffer health;
  366. __be32 rsvd2[884];
  367. __be32 health_counter;
  368. __be32 rsvd3[1023];
  369. __be64 ieee1588_clk;
  370. __be32 ieee1588_clk_type;
  371. __be32 clr_intx;
  372. };
  373. struct mlx5_eqe_comp {
  374. __be32 reserved[6];
  375. __be32 cqn;
  376. };
  377. struct mlx5_eqe_qp_srq {
  378. __be32 reserved[6];
  379. __be32 qp_srq_n;
  380. };
  381. struct mlx5_eqe_cq_err {
  382. __be32 cqn;
  383. u8 reserved1[7];
  384. u8 syndrome;
  385. };
  386. struct mlx5_eqe_dropped_packet {
  387. };
  388. struct mlx5_eqe_port_state {
  389. u8 reserved0[8];
  390. u8 port;
  391. };
  392. struct mlx5_eqe_gpio {
  393. __be32 reserved0[2];
  394. __be64 gpio_event;
  395. };
  396. struct mlx5_eqe_congestion {
  397. u8 type;
  398. u8 rsvd0;
  399. u8 congestion_level;
  400. };
  401. struct mlx5_eqe_stall_vl {
  402. u8 rsvd0[3];
  403. u8 port_vl;
  404. };
  405. struct mlx5_eqe_cmd {
  406. __be32 vector;
  407. __be32 rsvd[6];
  408. };
  409. struct mlx5_eqe_page_req {
  410. u8 rsvd0[2];
  411. __be16 func_id;
  412. u8 rsvd1[2];
  413. __be16 num_pages;
  414. __be32 rsvd2[5];
  415. };
  416. union ev_data {
  417. __be32 raw[7];
  418. struct mlx5_eqe_cmd cmd;
  419. struct mlx5_eqe_comp comp;
  420. struct mlx5_eqe_qp_srq qp_srq;
  421. struct mlx5_eqe_cq_err cq_err;
  422. struct mlx5_eqe_dropped_packet dp;
  423. struct mlx5_eqe_port_state port;
  424. struct mlx5_eqe_gpio gpio;
  425. struct mlx5_eqe_congestion cong;
  426. struct mlx5_eqe_stall_vl stall_vl;
  427. struct mlx5_eqe_page_req req_pages;
  428. } __packed;
  429. struct mlx5_eqe {
  430. u8 rsvd0;
  431. u8 type;
  432. u8 rsvd1;
  433. u8 sub_type;
  434. __be32 rsvd2[7];
  435. union ev_data data;
  436. __be16 rsvd3;
  437. u8 signature;
  438. u8 owner;
  439. } __packed;
  440. struct mlx5_cmd_prot_block {
  441. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  442. u8 rsvd0[48];
  443. __be64 next;
  444. __be32 block_num;
  445. u8 rsvd1;
  446. u8 token;
  447. u8 ctrl_sig;
  448. u8 sig;
  449. };
  450. struct mlx5_err_cqe {
  451. u8 rsvd0[32];
  452. __be32 srqn;
  453. u8 rsvd1[18];
  454. u8 vendor_err_synd;
  455. u8 syndrome;
  456. __be32 s_wqe_opcode_qpn;
  457. __be16 wqe_counter;
  458. u8 signature;
  459. u8 op_own;
  460. };
  461. struct mlx5_cqe64 {
  462. u8 rsvd0[17];
  463. u8 ml_path;
  464. u8 rsvd20[4];
  465. __be16 slid;
  466. __be32 flags_rqpn;
  467. u8 rsvd28[4];
  468. __be32 srqn;
  469. __be32 imm_inval_pkey;
  470. u8 rsvd40[4];
  471. __be32 byte_cnt;
  472. __be64 timestamp;
  473. __be32 sop_drop_qpn;
  474. __be16 wqe_counter;
  475. u8 signature;
  476. u8 op_own;
  477. };
  478. struct mlx5_wqe_srq_next_seg {
  479. u8 rsvd0[2];
  480. __be16 next_wqe_index;
  481. u8 signature;
  482. u8 rsvd1[11];
  483. };
  484. union mlx5_ext_cqe {
  485. struct ib_grh grh;
  486. u8 inl[64];
  487. };
  488. struct mlx5_cqe128 {
  489. union mlx5_ext_cqe inl_grh;
  490. struct mlx5_cqe64 cqe64;
  491. };
  492. struct mlx5_srq_ctx {
  493. u8 state_log_sz;
  494. u8 rsvd0[3];
  495. __be32 flags_xrcd;
  496. __be32 pgoff_cqn;
  497. u8 rsvd1[4];
  498. u8 log_pg_sz;
  499. u8 rsvd2[7];
  500. __be32 pd;
  501. __be16 lwm;
  502. __be16 wqe_cnt;
  503. u8 rsvd3[8];
  504. __be64 db_record;
  505. };
  506. struct mlx5_create_srq_mbox_in {
  507. struct mlx5_inbox_hdr hdr;
  508. __be32 input_srqn;
  509. u8 rsvd0[4];
  510. struct mlx5_srq_ctx ctx;
  511. u8 rsvd1[208];
  512. __be64 pas[0];
  513. };
  514. struct mlx5_create_srq_mbox_out {
  515. struct mlx5_outbox_hdr hdr;
  516. __be32 srqn;
  517. u8 rsvd[4];
  518. };
  519. struct mlx5_destroy_srq_mbox_in {
  520. struct mlx5_inbox_hdr hdr;
  521. __be32 srqn;
  522. u8 rsvd[4];
  523. };
  524. struct mlx5_destroy_srq_mbox_out {
  525. struct mlx5_outbox_hdr hdr;
  526. u8 rsvd[8];
  527. };
  528. struct mlx5_query_srq_mbox_in {
  529. struct mlx5_inbox_hdr hdr;
  530. __be32 srqn;
  531. u8 rsvd0[4];
  532. };
  533. struct mlx5_query_srq_mbox_out {
  534. struct mlx5_outbox_hdr hdr;
  535. u8 rsvd0[8];
  536. struct mlx5_srq_ctx ctx;
  537. u8 rsvd1[32];
  538. __be64 pas[0];
  539. };
  540. struct mlx5_arm_srq_mbox_in {
  541. struct mlx5_inbox_hdr hdr;
  542. __be32 srqn;
  543. __be16 rsvd;
  544. __be16 lwm;
  545. };
  546. struct mlx5_arm_srq_mbox_out {
  547. struct mlx5_outbox_hdr hdr;
  548. u8 rsvd[8];
  549. };
  550. struct mlx5_cq_context {
  551. u8 status;
  552. u8 cqe_sz_flags;
  553. u8 st;
  554. u8 rsvd3;
  555. u8 rsvd4[6];
  556. __be16 page_offset;
  557. __be32 log_sz_usr_page;
  558. __be16 cq_period;
  559. __be16 cq_max_count;
  560. __be16 rsvd20;
  561. __be16 c_eqn;
  562. u8 log_pg_sz;
  563. u8 rsvd25[7];
  564. __be32 last_notified_index;
  565. __be32 solicit_producer_index;
  566. __be32 consumer_counter;
  567. __be32 producer_counter;
  568. u8 rsvd48[8];
  569. __be64 db_record_addr;
  570. };
  571. struct mlx5_create_cq_mbox_in {
  572. struct mlx5_inbox_hdr hdr;
  573. __be32 input_cqn;
  574. u8 rsvdx[4];
  575. struct mlx5_cq_context ctx;
  576. u8 rsvd6[192];
  577. __be64 pas[0];
  578. };
  579. struct mlx5_create_cq_mbox_out {
  580. struct mlx5_outbox_hdr hdr;
  581. __be32 cqn;
  582. u8 rsvd0[4];
  583. };
  584. struct mlx5_destroy_cq_mbox_in {
  585. struct mlx5_inbox_hdr hdr;
  586. __be32 cqn;
  587. u8 rsvd0[4];
  588. };
  589. struct mlx5_destroy_cq_mbox_out {
  590. struct mlx5_outbox_hdr hdr;
  591. u8 rsvd0[8];
  592. };
  593. struct mlx5_query_cq_mbox_in {
  594. struct mlx5_inbox_hdr hdr;
  595. __be32 cqn;
  596. u8 rsvd0[4];
  597. };
  598. struct mlx5_query_cq_mbox_out {
  599. struct mlx5_outbox_hdr hdr;
  600. u8 rsvd0[8];
  601. struct mlx5_cq_context ctx;
  602. u8 rsvd6[16];
  603. __be64 pas[0];
  604. };
  605. struct mlx5_eq_context {
  606. u8 status;
  607. u8 ec_oi;
  608. u8 st;
  609. u8 rsvd2[7];
  610. __be16 page_pffset;
  611. __be32 log_sz_usr_page;
  612. u8 rsvd3[7];
  613. u8 intr;
  614. u8 log_page_size;
  615. u8 rsvd4[15];
  616. __be32 consumer_counter;
  617. __be32 produser_counter;
  618. u8 rsvd5[16];
  619. };
  620. struct mlx5_create_eq_mbox_in {
  621. struct mlx5_inbox_hdr hdr;
  622. u8 rsvd0[3];
  623. u8 input_eqn;
  624. u8 rsvd1[4];
  625. struct mlx5_eq_context ctx;
  626. u8 rsvd2[8];
  627. __be64 events_mask;
  628. u8 rsvd3[176];
  629. __be64 pas[0];
  630. };
  631. struct mlx5_create_eq_mbox_out {
  632. struct mlx5_outbox_hdr hdr;
  633. u8 rsvd0[3];
  634. u8 eq_number;
  635. u8 rsvd1[4];
  636. };
  637. struct mlx5_destroy_eq_mbox_in {
  638. struct mlx5_inbox_hdr hdr;
  639. u8 rsvd0[3];
  640. u8 eqn;
  641. u8 rsvd1[4];
  642. };
  643. struct mlx5_destroy_eq_mbox_out {
  644. struct mlx5_outbox_hdr hdr;
  645. u8 rsvd[8];
  646. };
  647. struct mlx5_map_eq_mbox_in {
  648. struct mlx5_inbox_hdr hdr;
  649. __be64 mask;
  650. u8 mu;
  651. u8 rsvd0[2];
  652. u8 eqn;
  653. u8 rsvd1[24];
  654. };
  655. struct mlx5_map_eq_mbox_out {
  656. struct mlx5_outbox_hdr hdr;
  657. u8 rsvd[8];
  658. };
  659. struct mlx5_query_eq_mbox_in {
  660. struct mlx5_inbox_hdr hdr;
  661. u8 rsvd0[3];
  662. u8 eqn;
  663. u8 rsvd1[4];
  664. };
  665. struct mlx5_query_eq_mbox_out {
  666. struct mlx5_outbox_hdr hdr;
  667. u8 rsvd[8];
  668. struct mlx5_eq_context ctx;
  669. };
  670. struct mlx5_mkey_seg {
  671. /* This is a two bit field occupying bits 31-30.
  672. * bit 31 is always 0,
  673. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
  674. */
  675. u8 status;
  676. u8 pcie_control;
  677. u8 flags;
  678. u8 version;
  679. __be32 qpn_mkey7_0;
  680. u8 rsvd1[4];
  681. __be32 flags_pd;
  682. __be64 start_addr;
  683. __be64 len;
  684. __be32 bsfs_octo_size;
  685. u8 rsvd2[16];
  686. __be32 xlt_oct_size;
  687. u8 rsvd3[3];
  688. u8 log2_page_size;
  689. u8 rsvd4[4];
  690. };
  691. struct mlx5_query_special_ctxs_mbox_in {
  692. struct mlx5_inbox_hdr hdr;
  693. u8 rsvd[8];
  694. };
  695. struct mlx5_query_special_ctxs_mbox_out {
  696. struct mlx5_outbox_hdr hdr;
  697. __be32 dump_fill_mkey;
  698. __be32 reserved_lkey;
  699. };
  700. struct mlx5_create_mkey_mbox_in {
  701. struct mlx5_inbox_hdr hdr;
  702. __be32 input_mkey_index;
  703. u8 rsvd0[4];
  704. struct mlx5_mkey_seg seg;
  705. u8 rsvd1[16];
  706. __be32 xlat_oct_act_size;
  707. __be32 bsf_coto_act_size;
  708. u8 rsvd2[168];
  709. __be64 pas[0];
  710. };
  711. struct mlx5_create_mkey_mbox_out {
  712. struct mlx5_outbox_hdr hdr;
  713. __be32 mkey;
  714. u8 rsvd[4];
  715. };
  716. struct mlx5_destroy_mkey_mbox_in {
  717. struct mlx5_inbox_hdr hdr;
  718. __be32 mkey;
  719. u8 rsvd[4];
  720. };
  721. struct mlx5_destroy_mkey_mbox_out {
  722. struct mlx5_outbox_hdr hdr;
  723. u8 rsvd[8];
  724. };
  725. struct mlx5_query_mkey_mbox_in {
  726. struct mlx5_inbox_hdr hdr;
  727. __be32 mkey;
  728. };
  729. struct mlx5_query_mkey_mbox_out {
  730. struct mlx5_outbox_hdr hdr;
  731. __be64 pas[0];
  732. };
  733. struct mlx5_modify_mkey_mbox_in {
  734. struct mlx5_inbox_hdr hdr;
  735. __be32 mkey;
  736. __be64 pas[0];
  737. };
  738. struct mlx5_modify_mkey_mbox_out {
  739. struct mlx5_outbox_hdr hdr;
  740. };
  741. struct mlx5_dump_mkey_mbox_in {
  742. struct mlx5_inbox_hdr hdr;
  743. };
  744. struct mlx5_dump_mkey_mbox_out {
  745. struct mlx5_outbox_hdr hdr;
  746. __be32 mkey;
  747. };
  748. struct mlx5_mad_ifc_mbox_in {
  749. struct mlx5_inbox_hdr hdr;
  750. __be16 remote_lid;
  751. u8 rsvd0;
  752. u8 port;
  753. u8 rsvd1[4];
  754. u8 data[256];
  755. };
  756. struct mlx5_mad_ifc_mbox_out {
  757. struct mlx5_outbox_hdr hdr;
  758. u8 rsvd[8];
  759. u8 data[256];
  760. };
  761. struct mlx5_access_reg_mbox_in {
  762. struct mlx5_inbox_hdr hdr;
  763. u8 rsvd0[2];
  764. __be16 register_id;
  765. __be32 arg;
  766. __be32 data[0];
  767. };
  768. struct mlx5_access_reg_mbox_out {
  769. struct mlx5_outbox_hdr hdr;
  770. u8 rsvd[8];
  771. __be32 data[0];
  772. };
  773. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  774. enum {
  775. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  776. };
  777. #endif /* MLX5_DEVICE_H */