intel-gtt.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. EXPORT_SYMBOL(intel_max_stolen);
  42. static const struct aper_size_info_fixed intel_i810_sizes[] =
  43. {
  44. {64, 16384, 4},
  45. /* The 32M mode still requires a 64k gatt */
  46. {32, 8192, 4}
  47. };
  48. #define AGP_DCACHE_MEMORY 1
  49. #define AGP_PHYS_MEMORY 2
  50. #define INTEL_AGP_CACHED_MEMORY 3
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0},
  56. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  57. .type = INTEL_AGP_CACHED_MEMORY}
  58. };
  59. #define INTEL_AGP_UNCACHED_MEMORY 0
  60. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  63. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  64. static struct gatt_mask intel_gen6_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  67. .type = INTEL_AGP_UNCACHED_MEMORY },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  74. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  75. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  76. };
  77. struct intel_gtt_driver {
  78. unsigned int gen : 8;
  79. unsigned int is_g33 : 1;
  80. unsigned int is_pineview : 1;
  81. unsigned int is_ironlake : 1;
  82. /* Chipset specific GTT setup */
  83. int (*setup)(void);
  84. };
  85. static struct _intel_private {
  86. struct intel_gtt base;
  87. const struct intel_gtt_driver *driver;
  88. struct pci_dev *pcidev; /* device one */
  89. struct pci_dev *bridge_dev;
  90. u8 __iomem *registers;
  91. phys_addr_t gtt_bus_addr;
  92. phys_addr_t gma_bus_addr;
  93. phys_addr_t pte_bus_addr;
  94. u32 __iomem *gtt; /* I915G */
  95. int num_dcache_entries;
  96. union {
  97. void __iomem *i9xx_flush_page;
  98. void *i8xx_flush_page;
  99. };
  100. struct page *i8xx_page;
  101. struct resource ifp_resource;
  102. int resource_valid;
  103. struct page *scratch_page;
  104. dma_addr_t scratch_page_dma;
  105. } intel_private;
  106. #define INTEL_GTT_GEN intel_private.driver->gen
  107. #define IS_G33 intel_private.driver->is_g33
  108. #define IS_PINEVIEW intel_private.driver->is_pineview
  109. #define IS_IRONLAKE intel_private.driver->is_ironlake
  110. #if USE_PCI_DMA_API
  111. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  112. {
  113. *ret = pci_map_page(intel_private.pcidev, page, 0,
  114. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  115. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  116. return -EINVAL;
  117. return 0;
  118. }
  119. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  120. {
  121. pci_unmap_page(intel_private.pcidev, dma,
  122. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  123. }
  124. static void intel_agp_free_sglist(struct agp_memory *mem)
  125. {
  126. struct sg_table st;
  127. st.sgl = mem->sg_list;
  128. st.orig_nents = st.nents = mem->page_count;
  129. sg_free_table(&st);
  130. mem->sg_list = NULL;
  131. mem->num_sg = 0;
  132. }
  133. static int intel_agp_map_memory(struct agp_memory *mem)
  134. {
  135. struct sg_table st;
  136. struct scatterlist *sg;
  137. int i;
  138. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  139. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  140. goto err;
  141. mem->sg_list = sg = st.sgl;
  142. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  143. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  144. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  145. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  146. if (unlikely(!mem->num_sg))
  147. goto err;
  148. return 0;
  149. err:
  150. sg_free_table(&st);
  151. return -ENOMEM;
  152. }
  153. static void intel_agp_unmap_memory(struct agp_memory *mem)
  154. {
  155. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  156. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  157. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  158. intel_agp_free_sglist(mem);
  159. }
  160. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  161. off_t pg_start, int mask_type)
  162. {
  163. struct scatterlist *sg;
  164. int i, j;
  165. j = pg_start;
  166. WARN_ON(!mem->num_sg);
  167. if (mem->num_sg == mem->page_count) {
  168. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  169. writel(agp_bridge->driver->mask_memory(agp_bridge,
  170. sg_dma_address(sg), mask_type),
  171. intel_private.gtt+j);
  172. j++;
  173. }
  174. } else {
  175. /* sg may merge pages, but we have to separate
  176. * per-page addr for GTT */
  177. unsigned int len, m;
  178. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  179. len = sg_dma_len(sg) / PAGE_SIZE;
  180. for (m = 0; m < len; m++) {
  181. writel(agp_bridge->driver->mask_memory(agp_bridge,
  182. sg_dma_address(sg) + m * PAGE_SIZE,
  183. mask_type),
  184. intel_private.gtt+j);
  185. j++;
  186. }
  187. }
  188. }
  189. readl(intel_private.gtt+j-1);
  190. }
  191. #else
  192. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  193. off_t pg_start, int mask_type)
  194. {
  195. int i, j;
  196. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  197. writel(agp_bridge->driver->mask_memory(agp_bridge,
  198. page_to_phys(mem->pages[i]), mask_type),
  199. intel_private.gtt+j);
  200. }
  201. readl(intel_private.gtt+j-1);
  202. }
  203. #endif
  204. static int intel_i810_fetch_size(void)
  205. {
  206. u32 smram_miscc;
  207. struct aper_size_info_fixed *values;
  208. pci_read_config_dword(intel_private.bridge_dev,
  209. I810_SMRAM_MISCC, &smram_miscc);
  210. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  211. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  212. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  213. return 0;
  214. }
  215. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  216. agp_bridge->current_size = (void *) (values + 1);
  217. agp_bridge->aperture_size_idx = 1;
  218. return values[1].size;
  219. } else {
  220. agp_bridge->current_size = (void *) (values);
  221. agp_bridge->aperture_size_idx = 0;
  222. return values[0].size;
  223. }
  224. return 0;
  225. }
  226. static int intel_i810_configure(void)
  227. {
  228. struct aper_size_info_fixed *current_size;
  229. u32 temp;
  230. int i;
  231. current_size = A_SIZE_FIX(agp_bridge->current_size);
  232. if (!intel_private.registers) {
  233. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  234. temp &= 0xfff80000;
  235. intel_private.registers = ioremap(temp, 128 * 4096);
  236. if (!intel_private.registers) {
  237. dev_err(&intel_private.pcidev->dev,
  238. "can't remap memory\n");
  239. return -ENOMEM;
  240. }
  241. }
  242. if ((readl(intel_private.registers+I810_DRAM_CTL)
  243. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  244. /* This will need to be dynamically assigned */
  245. dev_info(&intel_private.pcidev->dev,
  246. "detected 4MB dedicated video ram\n");
  247. intel_private.num_dcache_entries = 1024;
  248. }
  249. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  250. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  251. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  252. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  253. if (agp_bridge->driver->needs_scratch_page) {
  254. for (i = 0; i < current_size->num_entries; i++) {
  255. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  256. }
  257. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  258. }
  259. global_cache_flush();
  260. return 0;
  261. }
  262. static void intel_i810_cleanup(void)
  263. {
  264. writel(0, intel_private.registers+I810_PGETBL_CTL);
  265. readl(intel_private.registers); /* PCI Posting. */
  266. iounmap(intel_private.registers);
  267. }
  268. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  269. {
  270. return;
  271. }
  272. /* Exists to support ARGB cursors */
  273. static struct page *i8xx_alloc_pages(void)
  274. {
  275. struct page *page;
  276. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  277. if (page == NULL)
  278. return NULL;
  279. if (set_pages_uc(page, 4) < 0) {
  280. set_pages_wb(page, 4);
  281. __free_pages(page, 2);
  282. return NULL;
  283. }
  284. get_page(page);
  285. atomic_inc(&agp_bridge->current_memory_agp);
  286. return page;
  287. }
  288. static void i8xx_destroy_pages(struct page *page)
  289. {
  290. if (page == NULL)
  291. return;
  292. set_pages_wb(page, 4);
  293. put_page(page);
  294. __free_pages(page, 2);
  295. atomic_dec(&agp_bridge->current_memory_agp);
  296. }
  297. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  298. int type)
  299. {
  300. if (type < AGP_USER_TYPES)
  301. return type;
  302. else if (type == AGP_USER_CACHED_MEMORY)
  303. return INTEL_AGP_CACHED_MEMORY;
  304. else
  305. return 0;
  306. }
  307. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  308. int type)
  309. {
  310. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  311. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  312. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  313. return INTEL_AGP_UNCACHED_MEMORY;
  314. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  315. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  316. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  317. else /* set 'normal'/'cached' to LLC by default */
  318. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  319. INTEL_AGP_CACHED_MEMORY_LLC;
  320. }
  321. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  322. int type)
  323. {
  324. int i, j, num_entries;
  325. void *temp;
  326. int ret = -EINVAL;
  327. int mask_type;
  328. if (mem->page_count == 0)
  329. goto out;
  330. temp = agp_bridge->current_size;
  331. num_entries = A_SIZE_FIX(temp)->num_entries;
  332. if ((pg_start + mem->page_count) > num_entries)
  333. goto out_err;
  334. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  335. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  336. ret = -EBUSY;
  337. goto out_err;
  338. }
  339. }
  340. if (type != mem->type)
  341. goto out_err;
  342. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  343. switch (mask_type) {
  344. case AGP_DCACHE_MEMORY:
  345. if (!mem->is_flushed)
  346. global_cache_flush();
  347. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  348. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  349. intel_private.registers+I810_PTE_BASE+(i*4));
  350. }
  351. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  352. break;
  353. case AGP_PHYS_MEMORY:
  354. case AGP_NORMAL_MEMORY:
  355. if (!mem->is_flushed)
  356. global_cache_flush();
  357. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  358. writel(agp_bridge->driver->mask_memory(agp_bridge,
  359. page_to_phys(mem->pages[i]), mask_type),
  360. intel_private.registers+I810_PTE_BASE+(j*4));
  361. }
  362. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  363. break;
  364. default:
  365. goto out_err;
  366. }
  367. out:
  368. ret = 0;
  369. out_err:
  370. mem->is_flushed = true;
  371. return ret;
  372. }
  373. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  374. int type)
  375. {
  376. int i;
  377. if (mem->page_count == 0)
  378. return 0;
  379. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  380. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  381. }
  382. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  383. return 0;
  384. }
  385. /*
  386. * The i810/i830 requires a physical address to program its mouse
  387. * pointer into hardware.
  388. * However the Xserver still writes to it through the agp aperture.
  389. */
  390. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  391. {
  392. struct agp_memory *new;
  393. struct page *page;
  394. switch (pg_count) {
  395. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  396. break;
  397. case 4:
  398. /* kludge to get 4 physical pages for ARGB cursor */
  399. page = i8xx_alloc_pages();
  400. break;
  401. default:
  402. return NULL;
  403. }
  404. if (page == NULL)
  405. return NULL;
  406. new = agp_create_memory(pg_count);
  407. if (new == NULL)
  408. return NULL;
  409. new->pages[0] = page;
  410. if (pg_count == 4) {
  411. /* kludge to get 4 physical pages for ARGB cursor */
  412. new->pages[1] = new->pages[0] + 1;
  413. new->pages[2] = new->pages[1] + 1;
  414. new->pages[3] = new->pages[2] + 1;
  415. }
  416. new->page_count = pg_count;
  417. new->num_scratch_pages = pg_count;
  418. new->type = AGP_PHYS_MEMORY;
  419. new->physical = page_to_phys(new->pages[0]);
  420. return new;
  421. }
  422. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  423. {
  424. struct agp_memory *new;
  425. if (type == AGP_DCACHE_MEMORY) {
  426. if (pg_count != intel_private.num_dcache_entries)
  427. return NULL;
  428. new = agp_create_memory(1);
  429. if (new == NULL)
  430. return NULL;
  431. new->type = AGP_DCACHE_MEMORY;
  432. new->page_count = pg_count;
  433. new->num_scratch_pages = 0;
  434. agp_free_page_array(new);
  435. return new;
  436. }
  437. if (type == AGP_PHYS_MEMORY)
  438. return alloc_agpphysmem_i8xx(pg_count, type);
  439. return NULL;
  440. }
  441. static void intel_i810_free_by_type(struct agp_memory *curr)
  442. {
  443. agp_free_key(curr->key);
  444. if (curr->type == AGP_PHYS_MEMORY) {
  445. if (curr->page_count == 4)
  446. i8xx_destroy_pages(curr->pages[0]);
  447. else {
  448. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  449. AGP_PAGE_DESTROY_UNMAP);
  450. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  451. AGP_PAGE_DESTROY_FREE);
  452. }
  453. agp_free_page_array(curr);
  454. }
  455. kfree(curr);
  456. }
  457. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  458. dma_addr_t addr, int type)
  459. {
  460. /* Type checking must be done elsewhere */
  461. return addr | bridge->driver->masks[type].mask;
  462. }
  463. static int intel_gtt_setup_scratch_page(void)
  464. {
  465. struct page *page;
  466. dma_addr_t dma_addr;
  467. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  468. if (page == NULL)
  469. return -ENOMEM;
  470. get_page(page);
  471. set_pages_uc(page, 1);
  472. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  473. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  474. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  475. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  476. return -EINVAL;
  477. intel_private.scratch_page_dma = dma_addr;
  478. } else
  479. intel_private.scratch_page_dma = page_to_phys(page);
  480. intel_private.scratch_page = page;
  481. return 0;
  482. }
  483. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  484. {128, 32768, 5},
  485. /* The 64M mode still requires a 128k gatt */
  486. {64, 16384, 5},
  487. {256, 65536, 6},
  488. {512, 131072, 7},
  489. };
  490. static unsigned int intel_gtt_stolen_entries(void)
  491. {
  492. u16 gmch_ctrl;
  493. u8 rdct;
  494. int local = 0;
  495. static const int ddt[4] = { 0, 16, 32, 64 };
  496. unsigned int overhead_entries, stolen_entries;
  497. unsigned int stolen_size = 0;
  498. pci_read_config_word(intel_private.bridge_dev,
  499. I830_GMCH_CTRL, &gmch_ctrl);
  500. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  501. overhead_entries = 0;
  502. else
  503. overhead_entries = intel_private.base.gtt_mappable_entries
  504. / 1024;
  505. overhead_entries += 1; /* BIOS popup */
  506. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  507. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  508. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  509. case I830_GMCH_GMS_STOLEN_512:
  510. stolen_size = KB(512);
  511. break;
  512. case I830_GMCH_GMS_STOLEN_1024:
  513. stolen_size = MB(1);
  514. break;
  515. case I830_GMCH_GMS_STOLEN_8192:
  516. stolen_size = MB(8);
  517. break;
  518. case I830_GMCH_GMS_LOCAL:
  519. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  520. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  521. MB(ddt[I830_RDRAM_DDT(rdct)]);
  522. local = 1;
  523. break;
  524. default:
  525. stolen_size = 0;
  526. break;
  527. }
  528. } else if (INTEL_GTT_GEN == 6) {
  529. /*
  530. * SandyBridge has new memory control reg at 0x50.w
  531. */
  532. u16 snb_gmch_ctl;
  533. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  534. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  535. case SNB_GMCH_GMS_STOLEN_32M:
  536. stolen_size = MB(32);
  537. break;
  538. case SNB_GMCH_GMS_STOLEN_64M:
  539. stolen_size = MB(64);
  540. break;
  541. case SNB_GMCH_GMS_STOLEN_96M:
  542. stolen_size = MB(96);
  543. break;
  544. case SNB_GMCH_GMS_STOLEN_128M:
  545. stolen_size = MB(128);
  546. break;
  547. case SNB_GMCH_GMS_STOLEN_160M:
  548. stolen_size = MB(160);
  549. break;
  550. case SNB_GMCH_GMS_STOLEN_192M:
  551. stolen_size = MB(192);
  552. break;
  553. case SNB_GMCH_GMS_STOLEN_224M:
  554. stolen_size = MB(224);
  555. break;
  556. case SNB_GMCH_GMS_STOLEN_256M:
  557. stolen_size = MB(256);
  558. break;
  559. case SNB_GMCH_GMS_STOLEN_288M:
  560. stolen_size = MB(288);
  561. break;
  562. case SNB_GMCH_GMS_STOLEN_320M:
  563. stolen_size = MB(320);
  564. break;
  565. case SNB_GMCH_GMS_STOLEN_352M:
  566. stolen_size = MB(352);
  567. break;
  568. case SNB_GMCH_GMS_STOLEN_384M:
  569. stolen_size = MB(384);
  570. break;
  571. case SNB_GMCH_GMS_STOLEN_416M:
  572. stolen_size = MB(416);
  573. break;
  574. case SNB_GMCH_GMS_STOLEN_448M:
  575. stolen_size = MB(448);
  576. break;
  577. case SNB_GMCH_GMS_STOLEN_480M:
  578. stolen_size = MB(480);
  579. break;
  580. case SNB_GMCH_GMS_STOLEN_512M:
  581. stolen_size = MB(512);
  582. break;
  583. }
  584. } else {
  585. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  586. case I855_GMCH_GMS_STOLEN_1M:
  587. stolen_size = MB(1);
  588. break;
  589. case I855_GMCH_GMS_STOLEN_4M:
  590. stolen_size = MB(4);
  591. break;
  592. case I855_GMCH_GMS_STOLEN_8M:
  593. stolen_size = MB(8);
  594. break;
  595. case I855_GMCH_GMS_STOLEN_16M:
  596. stolen_size = MB(16);
  597. break;
  598. case I855_GMCH_GMS_STOLEN_32M:
  599. stolen_size = MB(32);
  600. break;
  601. case I915_GMCH_GMS_STOLEN_48M:
  602. stolen_size = MB(48);
  603. break;
  604. case I915_GMCH_GMS_STOLEN_64M:
  605. stolen_size = MB(64);
  606. break;
  607. case G33_GMCH_GMS_STOLEN_128M:
  608. stolen_size = MB(128);
  609. break;
  610. case G33_GMCH_GMS_STOLEN_256M:
  611. stolen_size = MB(256);
  612. break;
  613. case INTEL_GMCH_GMS_STOLEN_96M:
  614. stolen_size = MB(96);
  615. break;
  616. case INTEL_GMCH_GMS_STOLEN_160M:
  617. stolen_size = MB(160);
  618. break;
  619. case INTEL_GMCH_GMS_STOLEN_224M:
  620. stolen_size = MB(224);
  621. break;
  622. case INTEL_GMCH_GMS_STOLEN_352M:
  623. stolen_size = MB(352);
  624. break;
  625. default:
  626. stolen_size = 0;
  627. break;
  628. }
  629. }
  630. if (!local && stolen_size > intel_max_stolen) {
  631. dev_info(&intel_private.bridge_dev->dev,
  632. "detected %dK stolen memory, trimming to %dK\n",
  633. stolen_size / KB(1), intel_max_stolen / KB(1));
  634. stolen_size = intel_max_stolen;
  635. } else if (stolen_size > 0) {
  636. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  637. stolen_size / KB(1), local ? "local" : "stolen");
  638. } else {
  639. dev_info(&intel_private.bridge_dev->dev,
  640. "no pre-allocated video memory detected\n");
  641. stolen_size = 0;
  642. }
  643. stolen_entries = stolen_size/KB(4) - overhead_entries;
  644. return stolen_entries;
  645. }
  646. static unsigned int intel_gtt_total_entries(void)
  647. {
  648. int size;
  649. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  650. u32 pgetbl_ctl;
  651. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  652. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  653. case I965_PGETBL_SIZE_128KB:
  654. size = KB(128);
  655. break;
  656. case I965_PGETBL_SIZE_256KB:
  657. size = KB(256);
  658. break;
  659. case I965_PGETBL_SIZE_512KB:
  660. size = KB(512);
  661. break;
  662. case I965_PGETBL_SIZE_1MB:
  663. size = KB(1024);
  664. break;
  665. case I965_PGETBL_SIZE_2MB:
  666. size = KB(2048);
  667. break;
  668. case I965_PGETBL_SIZE_1_5MB:
  669. size = KB(1024 + 512);
  670. break;
  671. default:
  672. dev_info(&intel_private.pcidev->dev,
  673. "unknown page table size, assuming 512KB\n");
  674. size = KB(512);
  675. }
  676. return size/4;
  677. } else if (INTEL_GTT_GEN == 6) {
  678. u16 snb_gmch_ctl;
  679. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  680. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  681. default:
  682. case SNB_GTT_SIZE_0M:
  683. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  684. size = MB(0);
  685. break;
  686. case SNB_GTT_SIZE_1M:
  687. size = MB(1);
  688. break;
  689. case SNB_GTT_SIZE_2M:
  690. size = MB(2);
  691. break;
  692. }
  693. return size/4;
  694. } else {
  695. /* On previous hardware, the GTT size was just what was
  696. * required to map the aperture.
  697. */
  698. return intel_private.base.gtt_mappable_entries;
  699. }
  700. }
  701. static unsigned int intel_gtt_mappable_entries(void)
  702. {
  703. unsigned int aperture_size;
  704. if (INTEL_GTT_GEN == 2) {
  705. u16 gmch_ctrl;
  706. pci_read_config_word(intel_private.bridge_dev,
  707. I830_GMCH_CTRL, &gmch_ctrl);
  708. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  709. aperture_size = MB(64);
  710. else
  711. aperture_size = MB(128);
  712. } else {
  713. /* 9xx supports large sizes, just look at the length */
  714. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  715. }
  716. return aperture_size >> PAGE_SHIFT;
  717. }
  718. static void intel_gtt_teardown_scratch_page(void)
  719. {
  720. set_pages_wb(intel_private.scratch_page, 1);
  721. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  722. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  723. put_page(intel_private.scratch_page);
  724. __free_page(intel_private.scratch_page);
  725. }
  726. static void intel_gtt_cleanup(void)
  727. {
  728. if (intel_private.i9xx_flush_page)
  729. iounmap(intel_private.i9xx_flush_page);
  730. if (intel_private.resource_valid)
  731. release_resource(&intel_private.ifp_resource);
  732. intel_private.ifp_resource.start = 0;
  733. intel_private.resource_valid = 0;
  734. iounmap(intel_private.gtt);
  735. iounmap(intel_private.registers);
  736. intel_gtt_teardown_scratch_page();
  737. }
  738. static int intel_gtt_init(void)
  739. {
  740. u32 gtt_map_size;
  741. int ret;
  742. ret = intel_private.driver->setup();
  743. if (ret != 0)
  744. return ret;
  745. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  746. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  747. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  748. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  749. gtt_map_size);
  750. if (!intel_private.gtt) {
  751. iounmap(intel_private.registers);
  752. return -ENOMEM;
  753. }
  754. global_cache_flush(); /* FIXME: ? */
  755. /* we have to call this as early as possible after the MMIO base address is known */
  756. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  757. if (intel_private.base.gtt_stolen_entries == 0) {
  758. iounmap(intel_private.registers);
  759. iounmap(intel_private.gtt);
  760. return -ENOMEM;
  761. }
  762. ret = intel_gtt_setup_scratch_page();
  763. if (ret != 0) {
  764. intel_gtt_cleanup();
  765. return ret;
  766. }
  767. return 0;
  768. }
  769. static int intel_fake_agp_fetch_size(void)
  770. {
  771. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  772. unsigned int aper_size;
  773. int i;
  774. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  775. / MB(1);
  776. for (i = 0; i < num_sizes; i++) {
  777. if (aper_size == intel_fake_agp_sizes[i].size) {
  778. agp_bridge->current_size =
  779. (void *) (intel_fake_agp_sizes + i);
  780. return aper_size;
  781. }
  782. }
  783. return 0;
  784. }
  785. static void intel_i830_fini_flush(void)
  786. {
  787. kunmap(intel_private.i8xx_page);
  788. intel_private.i8xx_flush_page = NULL;
  789. unmap_page_from_agp(intel_private.i8xx_page);
  790. __free_page(intel_private.i8xx_page);
  791. intel_private.i8xx_page = NULL;
  792. }
  793. static void intel_i830_setup_flush(void)
  794. {
  795. /* return if we've already set the flush mechanism up */
  796. if (intel_private.i8xx_page)
  797. return;
  798. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  799. if (!intel_private.i8xx_page)
  800. return;
  801. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  802. if (!intel_private.i8xx_flush_page)
  803. intel_i830_fini_flush();
  804. }
  805. /* The chipset_flush interface needs to get data that has already been
  806. * flushed out of the CPU all the way out to main memory, because the GPU
  807. * doesn't snoop those buffers.
  808. *
  809. * The 8xx series doesn't have the same lovely interface for flushing the
  810. * chipset write buffers that the later chips do. According to the 865
  811. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  812. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  813. * that it'll push whatever was in there out. It appears to work.
  814. */
  815. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  816. {
  817. unsigned int *pg = intel_private.i8xx_flush_page;
  818. memset(pg, 0, 1024);
  819. if (cpu_has_clflush)
  820. clflush_cache_range(pg, 1024);
  821. else if (wbinvd_on_all_cpus() != 0)
  822. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  823. }
  824. static void intel_enable_gtt(void)
  825. {
  826. u32 gma_addr;
  827. u16 gmch_ctrl;
  828. if (INTEL_GTT_GEN == 2)
  829. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  830. &gma_addr);
  831. else
  832. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  833. &gma_addr);
  834. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  835. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  836. gmch_ctrl |= I830_GMCH_ENABLED;
  837. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  838. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  839. intel_private.registers+I810_PGETBL_CTL);
  840. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  841. }
  842. static int i830_setup(void)
  843. {
  844. u32 reg_addr;
  845. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  846. reg_addr &= 0xfff80000;
  847. intel_private.registers = ioremap(reg_addr, KB(64));
  848. if (!intel_private.registers)
  849. return -ENOMEM;
  850. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  851. intel_private.pte_bus_addr =
  852. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  853. intel_i830_setup_flush();
  854. return 0;
  855. }
  856. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  857. {
  858. agp_bridge->gatt_table_real = NULL;
  859. agp_bridge->gatt_table = NULL;
  860. agp_bridge->gatt_bus_addr = 0;
  861. return 0;
  862. }
  863. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  864. {
  865. return 0;
  866. }
  867. static int intel_i830_configure(void)
  868. {
  869. int i;
  870. intel_enable_gtt();
  871. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  872. if (agp_bridge->driver->needs_scratch_page) {
  873. for (i = intel_private.base.gtt_stolen_entries;
  874. i < intel_private.base.gtt_total_entries; i++) {
  875. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  876. }
  877. readl(intel_private.gtt+i-1); /* PCI Posting. */
  878. }
  879. global_cache_flush();
  880. return 0;
  881. }
  882. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  883. int type)
  884. {
  885. int i, j, num_entries;
  886. void *temp;
  887. int ret = -EINVAL;
  888. int mask_type;
  889. if (mem->page_count == 0)
  890. goto out;
  891. temp = agp_bridge->current_size;
  892. num_entries = A_SIZE_FIX(temp)->num_entries;
  893. if (pg_start < intel_private.base.gtt_stolen_entries) {
  894. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  895. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  896. pg_start, intel_private.base.gtt_stolen_entries);
  897. dev_info(&intel_private.pcidev->dev,
  898. "trying to insert into local/stolen memory\n");
  899. goto out_err;
  900. }
  901. if ((pg_start + mem->page_count) > num_entries)
  902. goto out_err;
  903. /* The i830 can't check the GTT for entries since its read only,
  904. * depend on the caller to make the correct offset decisions.
  905. */
  906. if (type != mem->type)
  907. goto out_err;
  908. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  909. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  910. mask_type != INTEL_AGP_CACHED_MEMORY)
  911. goto out_err;
  912. if (!mem->is_flushed)
  913. global_cache_flush();
  914. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  915. writel(agp_bridge->driver->mask_memory(agp_bridge,
  916. page_to_phys(mem->pages[i]), mask_type),
  917. intel_private.gtt+j);
  918. }
  919. readl(intel_private.gtt+j-1);
  920. out:
  921. ret = 0;
  922. out_err:
  923. mem->is_flushed = true;
  924. return ret;
  925. }
  926. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  927. int type)
  928. {
  929. int i;
  930. if (mem->page_count == 0)
  931. return 0;
  932. if (pg_start < intel_private.base.gtt_stolen_entries) {
  933. dev_info(&intel_private.pcidev->dev,
  934. "trying to disable local/stolen memory\n");
  935. return -EINVAL;
  936. }
  937. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  938. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  939. }
  940. readl(intel_private.gtt+i-1);
  941. return 0;
  942. }
  943. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  944. int type)
  945. {
  946. if (type == AGP_PHYS_MEMORY)
  947. return alloc_agpphysmem_i8xx(pg_count, type);
  948. /* always return NULL for other allocation types for now */
  949. return NULL;
  950. }
  951. static int intel_alloc_chipset_flush_resource(void)
  952. {
  953. int ret;
  954. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  955. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  956. pcibios_align_resource, intel_private.bridge_dev);
  957. return ret;
  958. }
  959. static void intel_i915_setup_chipset_flush(void)
  960. {
  961. int ret;
  962. u32 temp;
  963. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  964. if (!(temp & 0x1)) {
  965. intel_alloc_chipset_flush_resource();
  966. intel_private.resource_valid = 1;
  967. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  968. } else {
  969. temp &= ~1;
  970. intel_private.resource_valid = 1;
  971. intel_private.ifp_resource.start = temp;
  972. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  973. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  974. /* some BIOSes reserve this area in a pnp some don't */
  975. if (ret)
  976. intel_private.resource_valid = 0;
  977. }
  978. }
  979. static void intel_i965_g33_setup_chipset_flush(void)
  980. {
  981. u32 temp_hi, temp_lo;
  982. int ret;
  983. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  984. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  985. if (!(temp_lo & 0x1)) {
  986. intel_alloc_chipset_flush_resource();
  987. intel_private.resource_valid = 1;
  988. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  989. upper_32_bits(intel_private.ifp_resource.start));
  990. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  991. } else {
  992. u64 l64;
  993. temp_lo &= ~0x1;
  994. l64 = ((u64)temp_hi << 32) | temp_lo;
  995. intel_private.resource_valid = 1;
  996. intel_private.ifp_resource.start = l64;
  997. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  998. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  999. /* some BIOSes reserve this area in a pnp some don't */
  1000. if (ret)
  1001. intel_private.resource_valid = 0;
  1002. }
  1003. }
  1004. static void intel_i9xx_setup_flush(void)
  1005. {
  1006. /* return if already configured */
  1007. if (intel_private.ifp_resource.start)
  1008. return;
  1009. if (INTEL_GTT_GEN == 6)
  1010. return;
  1011. /* setup a resource for this object */
  1012. intel_private.ifp_resource.name = "Intel Flush Page";
  1013. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1014. /* Setup chipset flush for 915 */
  1015. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  1016. intel_i965_g33_setup_chipset_flush();
  1017. } else {
  1018. intel_i915_setup_chipset_flush();
  1019. }
  1020. if (intel_private.ifp_resource.start)
  1021. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1022. if (!intel_private.i9xx_flush_page)
  1023. dev_err(&intel_private.pcidev->dev,
  1024. "can't ioremap flush page - no chipset flushing\n");
  1025. }
  1026. static int intel_i9xx_configure(void)
  1027. {
  1028. int i;
  1029. intel_enable_gtt();
  1030. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  1031. if (agp_bridge->driver->needs_scratch_page) {
  1032. for (i = intel_private.base.gtt_stolen_entries; i <
  1033. intel_private.base.gtt_total_entries; i++) {
  1034. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1035. }
  1036. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1037. }
  1038. global_cache_flush();
  1039. return 0;
  1040. }
  1041. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1042. {
  1043. if (intel_private.i9xx_flush_page)
  1044. writel(1, intel_private.i9xx_flush_page);
  1045. }
  1046. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1047. int type)
  1048. {
  1049. int num_entries;
  1050. void *temp;
  1051. int ret = -EINVAL;
  1052. int mask_type;
  1053. if (mem->page_count == 0)
  1054. goto out;
  1055. temp = agp_bridge->current_size;
  1056. num_entries = A_SIZE_FIX(temp)->num_entries;
  1057. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1058. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1059. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1060. pg_start, intel_private.base.gtt_stolen_entries);
  1061. dev_info(&intel_private.pcidev->dev,
  1062. "trying to insert into local/stolen memory\n");
  1063. goto out_err;
  1064. }
  1065. if ((pg_start + mem->page_count) > num_entries)
  1066. goto out_err;
  1067. /* The i915 can't check the GTT for entries since it's read only;
  1068. * depend on the caller to make the correct offset decisions.
  1069. */
  1070. if (type != mem->type)
  1071. goto out_err;
  1072. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1073. if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
  1074. mask_type != AGP_PHYS_MEMORY &&
  1075. mask_type != INTEL_AGP_CACHED_MEMORY)
  1076. goto out_err;
  1077. if (!mem->is_flushed)
  1078. global_cache_flush();
  1079. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1080. out:
  1081. ret = 0;
  1082. out_err:
  1083. mem->is_flushed = true;
  1084. return ret;
  1085. }
  1086. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1087. int type)
  1088. {
  1089. int i;
  1090. if (mem->page_count == 0)
  1091. return 0;
  1092. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1093. dev_info(&intel_private.pcidev->dev,
  1094. "trying to disable local/stolen memory\n");
  1095. return -EINVAL;
  1096. }
  1097. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1098. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1099. readl(intel_private.gtt+i-1);
  1100. return 0;
  1101. }
  1102. static int i9xx_setup(void)
  1103. {
  1104. u32 reg_addr;
  1105. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1106. reg_addr &= 0xfff80000;
  1107. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1108. if (!intel_private.registers)
  1109. return -ENOMEM;
  1110. if (INTEL_GTT_GEN == 3) {
  1111. u32 gtt_addr;
  1112. pci_read_config_dword(intel_private.pcidev,
  1113. I915_PTEADDR, &gtt_addr);
  1114. intel_private.gtt_bus_addr = gtt_addr;
  1115. } else {
  1116. u32 gtt_offset;
  1117. switch (INTEL_GTT_GEN) {
  1118. case 5:
  1119. case 6:
  1120. gtt_offset = MB(2);
  1121. break;
  1122. case 4:
  1123. default:
  1124. gtt_offset = KB(512);
  1125. break;
  1126. }
  1127. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1128. }
  1129. intel_private.pte_bus_addr =
  1130. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1131. intel_i9xx_setup_flush();
  1132. return 0;
  1133. }
  1134. /*
  1135. * The i965 supports 36-bit physical addresses, but to keep
  1136. * the format of the GTT the same, the bits that don't fit
  1137. * in a 32-bit word are shifted down to bits 4..7.
  1138. *
  1139. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1140. * is always zero on 32-bit architectures, so no need to make
  1141. * this conditional.
  1142. */
  1143. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1144. dma_addr_t addr, int type)
  1145. {
  1146. /* Shift high bits down */
  1147. addr |= (addr >> 28) & 0xf0;
  1148. /* Type checking must be done elsewhere */
  1149. return addr | bridge->driver->masks[type].mask;
  1150. }
  1151. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1152. dma_addr_t addr, int type)
  1153. {
  1154. /* gen6 has bit11-4 for physical addr bit39-32 */
  1155. addr |= (addr >> 28) & 0xff0;
  1156. /* Type checking must be done elsewhere */
  1157. return addr | bridge->driver->masks[type].mask;
  1158. }
  1159. static const struct agp_bridge_driver intel_810_driver = {
  1160. .owner = THIS_MODULE,
  1161. .aperture_sizes = intel_i810_sizes,
  1162. .size_type = FIXED_APER_SIZE,
  1163. .num_aperture_sizes = 2,
  1164. .needs_scratch_page = true,
  1165. .configure = intel_i810_configure,
  1166. .fetch_size = intel_i810_fetch_size,
  1167. .cleanup = intel_i810_cleanup,
  1168. .mask_memory = intel_i810_mask_memory,
  1169. .masks = intel_i810_masks,
  1170. .agp_enable = intel_fake_agp_enable,
  1171. .cache_flush = global_cache_flush,
  1172. .create_gatt_table = agp_generic_create_gatt_table,
  1173. .free_gatt_table = agp_generic_free_gatt_table,
  1174. .insert_memory = intel_i810_insert_entries,
  1175. .remove_memory = intel_i810_remove_entries,
  1176. .alloc_by_type = intel_i810_alloc_by_type,
  1177. .free_by_type = intel_i810_free_by_type,
  1178. .agp_alloc_page = agp_generic_alloc_page,
  1179. .agp_alloc_pages = agp_generic_alloc_pages,
  1180. .agp_destroy_page = agp_generic_destroy_page,
  1181. .agp_destroy_pages = agp_generic_destroy_pages,
  1182. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1183. };
  1184. static const struct agp_bridge_driver intel_830_driver = {
  1185. .owner = THIS_MODULE,
  1186. .size_type = FIXED_APER_SIZE,
  1187. .aperture_sizes = intel_fake_agp_sizes,
  1188. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1189. .needs_scratch_page = true,
  1190. .configure = intel_i830_configure,
  1191. .fetch_size = intel_fake_agp_fetch_size,
  1192. .cleanup = intel_gtt_cleanup,
  1193. .mask_memory = intel_i810_mask_memory,
  1194. .masks = intel_i810_masks,
  1195. .agp_enable = intel_fake_agp_enable,
  1196. .cache_flush = global_cache_flush,
  1197. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1198. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1199. .insert_memory = intel_i830_insert_entries,
  1200. .remove_memory = intel_i830_remove_entries,
  1201. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1202. .free_by_type = intel_i810_free_by_type,
  1203. .agp_alloc_page = agp_generic_alloc_page,
  1204. .agp_alloc_pages = agp_generic_alloc_pages,
  1205. .agp_destroy_page = agp_generic_destroy_page,
  1206. .agp_destroy_pages = agp_generic_destroy_pages,
  1207. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1208. .chipset_flush = intel_i830_chipset_flush,
  1209. };
  1210. static const struct agp_bridge_driver intel_915_driver = {
  1211. .owner = THIS_MODULE,
  1212. .size_type = FIXED_APER_SIZE,
  1213. .aperture_sizes = intel_fake_agp_sizes,
  1214. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1215. .needs_scratch_page = true,
  1216. .configure = intel_i9xx_configure,
  1217. .fetch_size = intel_fake_agp_fetch_size,
  1218. .cleanup = intel_gtt_cleanup,
  1219. .mask_memory = intel_i810_mask_memory,
  1220. .masks = intel_i810_masks,
  1221. .agp_enable = intel_fake_agp_enable,
  1222. .cache_flush = global_cache_flush,
  1223. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1224. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1225. .insert_memory = intel_i915_insert_entries,
  1226. .remove_memory = intel_i915_remove_entries,
  1227. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1228. .free_by_type = intel_i810_free_by_type,
  1229. .agp_alloc_page = agp_generic_alloc_page,
  1230. .agp_alloc_pages = agp_generic_alloc_pages,
  1231. .agp_destroy_page = agp_generic_destroy_page,
  1232. .agp_destroy_pages = agp_generic_destroy_pages,
  1233. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1234. .chipset_flush = intel_i915_chipset_flush,
  1235. #if USE_PCI_DMA_API
  1236. .agp_map_page = intel_agp_map_page,
  1237. .agp_unmap_page = intel_agp_unmap_page,
  1238. .agp_map_memory = intel_agp_map_memory,
  1239. .agp_unmap_memory = intel_agp_unmap_memory,
  1240. #endif
  1241. };
  1242. static const struct agp_bridge_driver intel_i965_driver = {
  1243. .owner = THIS_MODULE,
  1244. .size_type = FIXED_APER_SIZE,
  1245. .aperture_sizes = intel_fake_agp_sizes,
  1246. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1247. .needs_scratch_page = true,
  1248. .configure = intel_i9xx_configure,
  1249. .fetch_size = intel_fake_agp_fetch_size,
  1250. .cleanup = intel_gtt_cleanup,
  1251. .mask_memory = intel_i965_mask_memory,
  1252. .masks = intel_i810_masks,
  1253. .agp_enable = intel_fake_agp_enable,
  1254. .cache_flush = global_cache_flush,
  1255. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1256. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1257. .insert_memory = intel_i915_insert_entries,
  1258. .remove_memory = intel_i915_remove_entries,
  1259. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1260. .free_by_type = intel_i810_free_by_type,
  1261. .agp_alloc_page = agp_generic_alloc_page,
  1262. .agp_alloc_pages = agp_generic_alloc_pages,
  1263. .agp_destroy_page = agp_generic_destroy_page,
  1264. .agp_destroy_pages = agp_generic_destroy_pages,
  1265. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1266. .chipset_flush = intel_i915_chipset_flush,
  1267. #if USE_PCI_DMA_API
  1268. .agp_map_page = intel_agp_map_page,
  1269. .agp_unmap_page = intel_agp_unmap_page,
  1270. .agp_map_memory = intel_agp_map_memory,
  1271. .agp_unmap_memory = intel_agp_unmap_memory,
  1272. #endif
  1273. };
  1274. static const struct agp_bridge_driver intel_gen6_driver = {
  1275. .owner = THIS_MODULE,
  1276. .size_type = FIXED_APER_SIZE,
  1277. .aperture_sizes = intel_fake_agp_sizes,
  1278. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1279. .needs_scratch_page = true,
  1280. .configure = intel_i9xx_configure,
  1281. .fetch_size = intel_fake_agp_fetch_size,
  1282. .cleanup = intel_gtt_cleanup,
  1283. .mask_memory = intel_gen6_mask_memory,
  1284. .masks = intel_gen6_masks,
  1285. .agp_enable = intel_fake_agp_enable,
  1286. .cache_flush = global_cache_flush,
  1287. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1288. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1289. .insert_memory = intel_i915_insert_entries,
  1290. .remove_memory = intel_i915_remove_entries,
  1291. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1292. .free_by_type = intel_i810_free_by_type,
  1293. .agp_alloc_page = agp_generic_alloc_page,
  1294. .agp_alloc_pages = agp_generic_alloc_pages,
  1295. .agp_destroy_page = agp_generic_destroy_page,
  1296. .agp_destroy_pages = agp_generic_destroy_pages,
  1297. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1298. .chipset_flush = intel_i915_chipset_flush,
  1299. #if USE_PCI_DMA_API
  1300. .agp_map_page = intel_agp_map_page,
  1301. .agp_unmap_page = intel_agp_unmap_page,
  1302. .agp_map_memory = intel_agp_map_memory,
  1303. .agp_unmap_memory = intel_agp_unmap_memory,
  1304. #endif
  1305. };
  1306. static const struct agp_bridge_driver intel_g33_driver = {
  1307. .owner = THIS_MODULE,
  1308. .size_type = FIXED_APER_SIZE,
  1309. .aperture_sizes = intel_fake_agp_sizes,
  1310. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1311. .needs_scratch_page = true,
  1312. .configure = intel_i9xx_configure,
  1313. .fetch_size = intel_fake_agp_fetch_size,
  1314. .cleanup = intel_gtt_cleanup,
  1315. .mask_memory = intel_i965_mask_memory,
  1316. .masks = intel_i810_masks,
  1317. .agp_enable = intel_fake_agp_enable,
  1318. .cache_flush = global_cache_flush,
  1319. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1320. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1321. .insert_memory = intel_i915_insert_entries,
  1322. .remove_memory = intel_i915_remove_entries,
  1323. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1324. .free_by_type = intel_i810_free_by_type,
  1325. .agp_alloc_page = agp_generic_alloc_page,
  1326. .agp_alloc_pages = agp_generic_alloc_pages,
  1327. .agp_destroy_page = agp_generic_destroy_page,
  1328. .agp_destroy_pages = agp_generic_destroy_pages,
  1329. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1330. .chipset_flush = intel_i915_chipset_flush,
  1331. #if USE_PCI_DMA_API
  1332. .agp_map_page = intel_agp_map_page,
  1333. .agp_unmap_page = intel_agp_unmap_page,
  1334. .agp_map_memory = intel_agp_map_memory,
  1335. .agp_unmap_memory = intel_agp_unmap_memory,
  1336. #endif
  1337. };
  1338. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1339. .gen = 2,
  1340. .setup = i830_setup,
  1341. };
  1342. static const struct intel_gtt_driver i915_gtt_driver = {
  1343. .gen = 3,
  1344. .setup = i9xx_setup,
  1345. };
  1346. static const struct intel_gtt_driver g33_gtt_driver = {
  1347. .gen = 3,
  1348. .is_g33 = 1,
  1349. .setup = i9xx_setup,
  1350. };
  1351. static const struct intel_gtt_driver pineview_gtt_driver = {
  1352. .gen = 3,
  1353. .is_pineview = 1, .is_g33 = 1,
  1354. .setup = i9xx_setup,
  1355. };
  1356. static const struct intel_gtt_driver i965_gtt_driver = {
  1357. .gen = 4,
  1358. .setup = i9xx_setup,
  1359. };
  1360. static const struct intel_gtt_driver g4x_gtt_driver = {
  1361. .gen = 5,
  1362. .setup = i9xx_setup,
  1363. };
  1364. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1365. .gen = 5,
  1366. .is_ironlake = 1,
  1367. .setup = i9xx_setup,
  1368. };
  1369. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1370. .gen = 6,
  1371. .setup = i9xx_setup,
  1372. };
  1373. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1374. * driver and gmch_driver must be non-null, and find_gmch will determine
  1375. * which one should be used if a gmch_chip_id is present.
  1376. */
  1377. static const struct intel_gtt_driver_description {
  1378. unsigned int gmch_chip_id;
  1379. char *name;
  1380. const struct agp_bridge_driver *gmch_driver;
  1381. const struct intel_gtt_driver *gtt_driver;
  1382. } intel_gtt_chipsets[] = {
  1383. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
  1384. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
  1385. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
  1386. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
  1387. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1388. &intel_830_driver , &i8xx_gtt_driver},
  1389. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1390. &intel_830_driver , &i8xx_gtt_driver},
  1391. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1392. &intel_830_driver , &i8xx_gtt_driver},
  1393. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1394. &intel_830_driver , &i8xx_gtt_driver},
  1395. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1396. &intel_830_driver , &i8xx_gtt_driver},
  1397. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1398. &intel_915_driver , &i915_gtt_driver },
  1399. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1400. &intel_915_driver , &i915_gtt_driver },
  1401. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1402. &intel_915_driver , &i915_gtt_driver },
  1403. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1404. &intel_915_driver , &i915_gtt_driver },
  1405. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1406. &intel_915_driver , &i915_gtt_driver },
  1407. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1408. &intel_915_driver , &i915_gtt_driver },
  1409. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1410. &intel_i965_driver , &i965_gtt_driver },
  1411. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1412. &intel_i965_driver , &i965_gtt_driver },
  1413. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1414. &intel_i965_driver , &i965_gtt_driver },
  1415. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1416. &intel_i965_driver , &i965_gtt_driver },
  1417. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1418. &intel_i965_driver , &i965_gtt_driver },
  1419. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1420. &intel_i965_driver , &i965_gtt_driver },
  1421. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1422. &intel_g33_driver , &g33_gtt_driver },
  1423. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1424. &intel_g33_driver , &g33_gtt_driver },
  1425. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1426. &intel_g33_driver , &g33_gtt_driver },
  1427. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1428. &intel_g33_driver , &pineview_gtt_driver },
  1429. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1430. &intel_g33_driver , &pineview_gtt_driver },
  1431. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1432. &intel_i965_driver , &g4x_gtt_driver },
  1433. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1434. &intel_i965_driver , &g4x_gtt_driver },
  1435. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1436. &intel_i965_driver , &g4x_gtt_driver },
  1437. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1438. &intel_i965_driver , &g4x_gtt_driver },
  1439. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1440. &intel_i965_driver , &g4x_gtt_driver },
  1441. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1442. &intel_i965_driver , &g4x_gtt_driver },
  1443. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1444. &intel_i965_driver , &g4x_gtt_driver },
  1445. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1446. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1447. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1448. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1449. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1450. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1451. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1452. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1453. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1454. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1455. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1456. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1457. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1458. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1459. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1460. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1461. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1462. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1463. { 0, NULL, NULL }
  1464. };
  1465. static int find_gmch(u16 device)
  1466. {
  1467. struct pci_dev *gmch_device;
  1468. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1469. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1470. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1471. device, gmch_device);
  1472. }
  1473. if (!gmch_device)
  1474. return 0;
  1475. intel_private.pcidev = gmch_device;
  1476. return 1;
  1477. }
  1478. int intel_gmch_probe(struct pci_dev *pdev,
  1479. struct agp_bridge_data *bridge)
  1480. {
  1481. int i, mask;
  1482. bridge->driver = NULL;
  1483. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1484. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1485. bridge->driver =
  1486. intel_gtt_chipsets[i].gmch_driver;
  1487. intel_private.driver =
  1488. intel_gtt_chipsets[i].gtt_driver;
  1489. break;
  1490. }
  1491. }
  1492. if (!bridge->driver)
  1493. return 0;
  1494. bridge->dev_private_data = &intel_private;
  1495. bridge->dev = pdev;
  1496. intel_private.bridge_dev = pci_dev_get(pdev);
  1497. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1498. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1499. mask = 40;
  1500. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1501. mask = 36;
  1502. else
  1503. mask = 32;
  1504. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1505. dev_err(&intel_private.pcidev->dev,
  1506. "set gfx device dma mask %d-bit failed!\n", mask);
  1507. else
  1508. pci_set_consistent_dma_mask(intel_private.pcidev,
  1509. DMA_BIT_MASK(mask));
  1510. if (bridge->driver == &intel_810_driver)
  1511. return 1;
  1512. if (intel_gtt_init() != 0)
  1513. return 0;
  1514. return 1;
  1515. }
  1516. EXPORT_SYMBOL(intel_gmch_probe);
  1517. struct intel_gtt *intel_gtt_get(void)
  1518. {
  1519. return &intel_private.base;
  1520. }
  1521. EXPORT_SYMBOL(intel_gtt_get);
  1522. void intel_gmch_remove(struct pci_dev *pdev)
  1523. {
  1524. if (intel_private.pcidev)
  1525. pci_dev_put(intel_private.pcidev);
  1526. if (intel_private.bridge_dev)
  1527. pci_dev_put(intel_private.bridge_dev);
  1528. }
  1529. EXPORT_SYMBOL(intel_gmch_remove);
  1530. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1531. MODULE_LICENSE("GPL and additional rights");