ql4_def.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <linux/aer.h>
  26. #include <linux/bsg-lib.h>
  27. #include <net/tcp.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_host.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_cmnd.h>
  32. #include <scsi/scsi_transport.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include <scsi/scsi_bsg_iscsi.h>
  35. #include <scsi/scsi_netlink.h>
  36. #include <scsi/libiscsi.h>
  37. #include "ql4_dbg.h"
  38. #include "ql4_nx.h"
  39. #include "ql4_fw.h"
  40. #include "ql4_nvram.h"
  41. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  42. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  43. #endif
  44. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  45. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  46. #endif
  47. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  48. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  49. #endif
  50. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  51. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  52. #endif
  53. #define ISP4XXX_PCI_FN_1 0x1
  54. #define ISP4XXX_PCI_FN_2 0x3
  55. #define QLA_SUCCESS 0
  56. #define QLA_ERROR 1
  57. /*
  58. * Data bit definitions
  59. */
  60. #define BIT_0 0x1
  61. #define BIT_1 0x2
  62. #define BIT_2 0x4
  63. #define BIT_3 0x8
  64. #define BIT_4 0x10
  65. #define BIT_5 0x20
  66. #define BIT_6 0x40
  67. #define BIT_7 0x80
  68. #define BIT_8 0x100
  69. #define BIT_9 0x200
  70. #define BIT_10 0x400
  71. #define BIT_11 0x800
  72. #define BIT_12 0x1000
  73. #define BIT_13 0x2000
  74. #define BIT_14 0x4000
  75. #define BIT_15 0x8000
  76. #define BIT_16 0x10000
  77. #define BIT_17 0x20000
  78. #define BIT_18 0x40000
  79. #define BIT_19 0x80000
  80. #define BIT_20 0x100000
  81. #define BIT_21 0x200000
  82. #define BIT_22 0x400000
  83. #define BIT_23 0x800000
  84. #define BIT_24 0x1000000
  85. #define BIT_25 0x2000000
  86. #define BIT_26 0x4000000
  87. #define BIT_27 0x8000000
  88. #define BIT_28 0x10000000
  89. #define BIT_29 0x20000000
  90. #define BIT_30 0x40000000
  91. #define BIT_31 0x80000000
  92. /**
  93. * Macros to help code, maintain, etc.
  94. **/
  95. #define ql4_printk(level, ha, format, arg...) \
  96. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  97. /*
  98. * Host adapter default definitions
  99. ***********************************/
  100. #define MAX_HBAS 16
  101. #define MAX_BUSES 1
  102. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  103. #define MAX_LUNS 0xffff
  104. #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
  105. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  106. #define MAX_PDU_ENTRIES 32
  107. #define INVALID_ENTRY 0xFFFF
  108. #define MAX_CMDS_TO_RISC 1024
  109. #define MAX_SRBS MAX_CMDS_TO_RISC
  110. #define MBOX_AEN_REG_COUNT 8
  111. #define MAX_INIT_RETRIES 5
  112. /*
  113. * Buffer sizes
  114. */
  115. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  116. #define RESPONSE_QUEUE_DEPTH 64
  117. #define QUEUE_SIZE 64
  118. #define DMA_BUFFER_SIZE 512
  119. /*
  120. * Misc
  121. */
  122. #define MAC_ADDR_LEN 6 /* in bytes */
  123. #define IP_ADDR_LEN 4 /* in bytes */
  124. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  125. #define DRIVER_NAME "qla4xxx"
  126. #define MAX_LINKED_CMDS_PER_LUN 3
  127. #define MAX_REQS_SERVICED_PER_INTR 1
  128. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  129. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  130. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  131. #define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
  132. /* recovery timeout */
  133. #define LSDW(x) ((u32)((u64)(x)))
  134. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  135. /*
  136. * Retry & Timeout Values
  137. */
  138. #define MBOX_TOV 60
  139. #define SOFT_RESET_TOV 30
  140. #define RESET_INTR_TOV 3
  141. #define SEMAPHORE_TOV 10
  142. #define ADAPTER_INIT_TOV 30
  143. #define ADAPTER_RESET_TOV 180
  144. #define EXTEND_CMD_TOV 60
  145. #define WAIT_CMD_TOV 30
  146. #define EH_WAIT_CMD_TOV 120
  147. #define FIRMWARE_UP_TOV 60
  148. #define RESET_FIRMWARE_TOV 30
  149. #define LOGOUT_TOV 10
  150. #define IOCB_TOV_MARGIN 10
  151. #define RELOGIN_TOV 18
  152. #define ISNS_DEREG_TOV 5
  153. #define HBA_ONLINE_TOV 30
  154. #define MAX_RESET_HA_RETRIES 2
  155. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  156. /*
  157. * SCSI Request Block structure (srb) that is placed
  158. * on cmd->SCp location of every I/O [We have 22 bytes available]
  159. */
  160. struct srb {
  161. struct list_head list; /* (8) */
  162. struct scsi_qla_host *ha; /* HA the SP is queued on */
  163. struct ddb_entry *ddb;
  164. uint16_t flags; /* (1) Status flags. */
  165. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  166. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  167. uint8_t state; /* (1) Status flags. */
  168. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  169. #define SRB_FREE_STATE 1
  170. #define SRB_ACTIVE_STATE 3
  171. #define SRB_ACTIVE_TIMEOUT_STATE 4
  172. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  173. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  174. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  175. struct kref srb_ref; /* reference count for this srb */
  176. uint8_t err_id; /* error id */
  177. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  178. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  179. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  180. #define SRB_ERR_OTHER 4
  181. uint16_t reserved;
  182. uint16_t iocb_tov;
  183. uint16_t iocb_cnt; /* Number of used iocbs */
  184. uint16_t cc_stat;
  185. /* Used for extended sense / status continuation */
  186. uint8_t *req_sense_ptr;
  187. uint16_t req_sense_len;
  188. uint16_t reserved2;
  189. };
  190. /*
  191. * Asynchronous Event Queue structure
  192. */
  193. struct aen {
  194. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  195. };
  196. struct ql4_aen_log {
  197. int count;
  198. struct aen entry[MAX_AEN_ENTRIES];
  199. };
  200. /*
  201. * Device Database (DDB) structure
  202. */
  203. struct ddb_entry {
  204. struct scsi_qla_host *ha;
  205. struct iscsi_cls_session *sess;
  206. struct iscsi_cls_conn *conn;
  207. uint16_t fw_ddb_index; /* DDB firmware index */
  208. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  209. };
  210. /*
  211. * DDB states.
  212. */
  213. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  214. * this device */
  215. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  216. * commands */
  217. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  218. * to re-login */
  219. /*
  220. * DDB flags.
  221. */
  222. #define DF_RELOGIN 0 /* Relogin to device */
  223. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  224. #define DF_FO_MASKED 3
  225. struct ql82xx_hw_data {
  226. /* Offsets for flash/nvram access (set to ~0 if not used). */
  227. uint32_t flash_conf_off;
  228. uint32_t flash_data_off;
  229. uint32_t fdt_wrt_disable;
  230. uint32_t fdt_erase_cmd;
  231. uint32_t fdt_block_size;
  232. uint32_t fdt_unprotect_sec_cmd;
  233. uint32_t fdt_protect_sec_cmd;
  234. uint32_t flt_region_flt;
  235. uint32_t flt_region_fdt;
  236. uint32_t flt_region_boot;
  237. uint32_t flt_region_bootload;
  238. uint32_t flt_region_fw;
  239. uint32_t reserved;
  240. };
  241. struct qla4_8xxx_legacy_intr_set {
  242. uint32_t int_vec_bit;
  243. uint32_t tgt_status_reg;
  244. uint32_t tgt_mask_reg;
  245. uint32_t pci_int_reg;
  246. };
  247. /* MSI-X Support */
  248. #define QLA_MSIX_DEFAULT 0x00
  249. #define QLA_MSIX_RSP_Q 0x01
  250. #define QLA_MSIX_ENTRIES 2
  251. #define QLA_MIDX_DEFAULT 0
  252. #define QLA_MIDX_RSP_Q 1
  253. struct ql4_msix_entry {
  254. int have_irq;
  255. uint16_t msix_vector;
  256. uint16_t msix_entry;
  257. };
  258. /*
  259. * ISP Operations
  260. */
  261. struct isp_operations {
  262. int (*iospace_config) (struct scsi_qla_host *ha);
  263. void (*pci_config) (struct scsi_qla_host *);
  264. void (*disable_intrs) (struct scsi_qla_host *);
  265. void (*enable_intrs) (struct scsi_qla_host *);
  266. int (*start_firmware) (struct scsi_qla_host *);
  267. irqreturn_t (*intr_handler) (int , void *);
  268. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  269. int (*reset_chip) (struct scsi_qla_host *);
  270. int (*reset_firmware) (struct scsi_qla_host *);
  271. void (*queue_iocb) (struct scsi_qla_host *);
  272. void (*complete_iocb) (struct scsi_qla_host *);
  273. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  274. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  275. int (*get_sys_info) (struct scsi_qla_host *);
  276. };
  277. /*qla4xxx ipaddress configuration details */
  278. struct ipaddress_config {
  279. uint16_t ipv4_options;
  280. uint16_t tcp_options;
  281. uint16_t ipv4_vlan_tag;
  282. uint8_t ipv4_addr_state;
  283. uint8_t ip_address[IP_ADDR_LEN];
  284. uint8_t subnet_mask[IP_ADDR_LEN];
  285. uint8_t gateway[IP_ADDR_LEN];
  286. uint32_t ipv6_options;
  287. uint32_t ipv6_addl_options;
  288. uint8_t ipv6_link_local_state;
  289. uint8_t ipv6_addr0_state;
  290. uint8_t ipv6_addr1_state;
  291. uint8_t ipv6_default_router_state;
  292. uint16_t ipv6_vlan_tag;
  293. struct in6_addr ipv6_link_local_addr;
  294. struct in6_addr ipv6_addr0;
  295. struct in6_addr ipv6_addr1;
  296. struct in6_addr ipv6_default_router_addr;
  297. };
  298. /*
  299. * Linux Host Adapter structure
  300. */
  301. struct scsi_qla_host {
  302. /* Linux adapter configuration data */
  303. unsigned long flags;
  304. #define AF_ONLINE 0 /* 0x00000001 */
  305. #define AF_INIT_DONE 1 /* 0x00000002 */
  306. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  307. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  308. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  309. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  310. #define AF_LINK_UP 8 /* 0x00000100 */
  311. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  312. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  313. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  314. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  315. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  316. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  317. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  318. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  319. #define AF_EEH_BUSY 20 /* 0x00100000 */
  320. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  321. unsigned long dpc_flags;
  322. #define DPC_RESET_HA 1 /* 0x00000002 */
  323. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  324. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  325. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  326. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  327. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  328. #define DPC_AEN 9 /* 0x00000200 */
  329. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  330. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  331. #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
  332. #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
  333. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
  334. struct Scsi_Host *host; /* pointer to host data */
  335. uint32_t tot_ddbs;
  336. uint16_t iocb_cnt;
  337. /* SRB cache. */
  338. #define SRB_MIN_REQ 128
  339. mempool_t *srb_mempool;
  340. /* pci information */
  341. struct pci_dev *pdev;
  342. struct isp_reg __iomem *reg; /* Base I/O address */
  343. unsigned long pio_address;
  344. unsigned long pio_length;
  345. #define MIN_IOBASE_LEN 0x100
  346. uint16_t req_q_count;
  347. unsigned long host_no;
  348. /* NVRAM registers */
  349. struct eeprom_data *nvram;
  350. spinlock_t hardware_lock ____cacheline_aligned;
  351. uint32_t eeprom_cmd_data;
  352. /* Counters for general statistics */
  353. uint64_t isr_count;
  354. uint64_t adapter_error_count;
  355. uint64_t device_error_count;
  356. uint64_t total_io_count;
  357. uint64_t total_mbytes_xferred;
  358. uint64_t link_failure_count;
  359. uint64_t invalid_crc_count;
  360. uint32_t bytes_xfered;
  361. uint32_t spurious_int_count;
  362. uint32_t aborted_io_count;
  363. uint32_t io_timeout_count;
  364. uint32_t mailbox_timeout_count;
  365. uint32_t seconds_since_last_intr;
  366. uint32_t seconds_since_last_heartbeat;
  367. uint32_t mac_index;
  368. /* Info Needed for Management App */
  369. /* --- From GetFwVersion --- */
  370. uint32_t firmware_version[2];
  371. uint32_t patch_number;
  372. uint32_t build_number;
  373. uint32_t board_id;
  374. /* --- From Init_FW --- */
  375. /* init_cb_t *init_cb; */
  376. uint16_t firmware_options;
  377. uint8_t alias[32];
  378. uint8_t name_string[256];
  379. uint8_t heartbeat_interval;
  380. /* --- From FlashSysInfo --- */
  381. uint8_t my_mac[MAC_ADDR_LEN];
  382. uint8_t serial_number[16];
  383. /* --- From GetFwState --- */
  384. uint32_t firmware_state;
  385. uint32_t addl_fw_state;
  386. /* Linux kernel thread */
  387. struct workqueue_struct *dpc_thread;
  388. struct work_struct dpc_work;
  389. /* Linux timer thread */
  390. struct timer_list timer;
  391. uint32_t timer_active;
  392. /* Recovery Timers */
  393. atomic_t check_relogin_timeouts;
  394. uint32_t retry_reset_ha_cnt;
  395. uint32_t isp_reset_timer; /* reset test timer */
  396. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  397. int eh_start;
  398. struct list_head free_srb_q;
  399. uint16_t free_srb_q_count;
  400. uint16_t num_srbs_allocated;
  401. /* DMA Memory Block */
  402. void *queues;
  403. dma_addr_t queues_dma;
  404. unsigned long queues_len;
  405. #define MEM_ALIGN_VALUE \
  406. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  407. sizeof(struct queue_entry))
  408. /* request and response queue variables */
  409. dma_addr_t request_dma;
  410. struct queue_entry *request_ring;
  411. struct queue_entry *request_ptr;
  412. dma_addr_t response_dma;
  413. struct queue_entry *response_ring;
  414. struct queue_entry *response_ptr;
  415. dma_addr_t shadow_regs_dma;
  416. struct shadow_regs *shadow_regs;
  417. uint16_t request_in; /* Current indexes. */
  418. uint16_t request_out;
  419. uint16_t response_in;
  420. uint16_t response_out;
  421. /* aen queue variables */
  422. uint16_t aen_q_count; /* Number of available aen_q entries */
  423. uint16_t aen_in; /* Current indexes */
  424. uint16_t aen_out;
  425. struct aen aen_q[MAX_AEN_ENTRIES];
  426. struct ql4_aen_log aen_log;/* tracks all aens */
  427. /* This mutex protects several threads to do mailbox commands
  428. * concurrently.
  429. */
  430. struct mutex mbox_sem;
  431. /* temporary mailbox status registers */
  432. volatile uint8_t mbox_status_count;
  433. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  434. /* FW ddb index map */
  435. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  436. /* Saved srb for status continuation entry processing */
  437. struct srb *status_srb;
  438. uint8_t acb_version;
  439. /* qla82xx specific fields */
  440. struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
  441. unsigned long nx_pcibase; /* Base I/O address */
  442. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  443. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  444. unsigned long first_page_group_start;
  445. unsigned long first_page_group_end;
  446. uint32_t crb_win;
  447. uint32_t curr_window;
  448. uint32_t ddr_mn_window;
  449. unsigned long mn_win_crb;
  450. unsigned long ms_win_crb;
  451. int qdr_sn_window;
  452. rwlock_t hw_lock;
  453. uint16_t func_num;
  454. int link_width;
  455. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  456. u32 nx_crb_mask;
  457. uint8_t revision_id;
  458. uint32_t fw_heartbeat_counter;
  459. struct isp_operations *isp_ops;
  460. struct ql82xx_hw_data hw;
  461. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  462. uint32_t nx_dev_init_timeout;
  463. uint32_t nx_reset_timeout;
  464. struct completion mbx_intr_comp;
  465. struct ipaddress_config ip_config;
  466. struct iscsi_iface *iface_ipv4;
  467. struct iscsi_iface *iface_ipv6_0;
  468. struct iscsi_iface *iface_ipv6_1;
  469. /* --- From About Firmware --- */
  470. uint16_t iscsi_major;
  471. uint16_t iscsi_minor;
  472. uint16_t bootload_major;
  473. uint16_t bootload_minor;
  474. uint16_t bootload_patch;
  475. uint16_t bootload_build;
  476. uint32_t flash_state;
  477. #define QLFLASH_WAITING 0
  478. #define QLFLASH_READING 1
  479. #define QLFLASH_WRITING 2
  480. struct dma_pool *chap_dma_pool;
  481. #define CHAP_DMA_BLOCK_SIZE 512
  482. struct workqueue_struct *task_wq;
  483. unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
  484. };
  485. struct ql4_task_data {
  486. struct scsi_qla_host *ha;
  487. uint8_t iocb_req_cnt;
  488. dma_addr_t data_dma;
  489. void *req_buffer;
  490. dma_addr_t req_dma;
  491. void *resp_buffer;
  492. dma_addr_t resp_dma;
  493. uint32_t resp_len;
  494. struct iscsi_task *task;
  495. struct passthru_status sts;
  496. struct work_struct task_work;
  497. };
  498. struct qla_endpoint {
  499. struct Scsi_Host *host;
  500. struct sockaddr dst_addr;
  501. };
  502. struct qla_conn {
  503. struct qla_endpoint *qla_ep;
  504. };
  505. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  506. {
  507. return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
  508. }
  509. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  510. {
  511. return ((ha->ip_config.ipv6_options &
  512. IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  513. }
  514. static inline int is_qla4010(struct scsi_qla_host *ha)
  515. {
  516. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  517. }
  518. static inline int is_qla4022(struct scsi_qla_host *ha)
  519. {
  520. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  521. }
  522. static inline int is_qla4032(struct scsi_qla_host *ha)
  523. {
  524. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  525. }
  526. static inline int is_qla8022(struct scsi_qla_host *ha)
  527. {
  528. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  529. }
  530. /* Note: Currently AER/EEH is now supported only for 8022 cards
  531. * This function needs to be updated when AER/EEH is enabled
  532. * for other cards.
  533. */
  534. static inline int is_aer_supported(struct scsi_qla_host *ha)
  535. {
  536. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  537. }
  538. static inline int adapter_up(struct scsi_qla_host *ha)
  539. {
  540. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  541. (test_bit(AF_LINK_UP, &ha->flags) != 0);
  542. }
  543. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  544. {
  545. return (struct scsi_qla_host *)iscsi_host_priv(shost);
  546. }
  547. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  548. {
  549. return (is_qla4010(ha) ?
  550. &ha->reg->u1.isp4010.nvram :
  551. &ha->reg->u1.isp4022.semaphore);
  552. }
  553. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  554. {
  555. return (is_qla4010(ha) ?
  556. &ha->reg->u1.isp4010.nvram :
  557. &ha->reg->u1.isp4022.nvram);
  558. }
  559. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  560. {
  561. return (is_qla4010(ha) ?
  562. &ha->reg->u2.isp4010.ext_hw_conf :
  563. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  564. }
  565. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  566. {
  567. return (is_qla4010(ha) ?
  568. &ha->reg->u2.isp4010.port_status :
  569. &ha->reg->u2.isp4022.p0.port_status);
  570. }
  571. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  572. {
  573. return (is_qla4010(ha) ?
  574. &ha->reg->u2.isp4010.port_ctrl :
  575. &ha->reg->u2.isp4022.p0.port_ctrl);
  576. }
  577. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  578. {
  579. return (is_qla4010(ha) ?
  580. &ha->reg->u2.isp4010.port_err_status :
  581. &ha->reg->u2.isp4022.p0.port_err_status);
  582. }
  583. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  584. {
  585. return (is_qla4010(ha) ?
  586. &ha->reg->u2.isp4010.gp_out :
  587. &ha->reg->u2.isp4022.p0.gp_out);
  588. }
  589. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  590. {
  591. return (is_qla4010(ha) ?
  592. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  593. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  594. }
  595. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  596. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  597. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  598. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  599. {
  600. if (is_qla4010(a))
  601. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  602. QL4010_FLASH_SEM_BITS);
  603. else
  604. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  605. (QL4022_RESOURCE_BITS_BASE_CODE |
  606. (a->mac_index)) << 13);
  607. }
  608. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  609. {
  610. if (is_qla4010(a))
  611. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  612. else
  613. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  614. }
  615. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  616. {
  617. if (is_qla4010(a))
  618. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  619. QL4010_NVRAM_SEM_BITS);
  620. else
  621. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  622. (QL4022_RESOURCE_BITS_BASE_CODE |
  623. (a->mac_index)) << 10);
  624. }
  625. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  626. {
  627. if (is_qla4010(a))
  628. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  629. else
  630. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  631. }
  632. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  633. {
  634. if (is_qla4010(a))
  635. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  636. QL4010_DRVR_SEM_BITS);
  637. else
  638. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  639. (QL4022_RESOURCE_BITS_BASE_CODE |
  640. (a->mac_index)) << 1);
  641. }
  642. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  643. {
  644. if (is_qla4010(a))
  645. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  646. else
  647. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  648. }
  649. /*---------------------------------------------------------------------------*/
  650. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  651. #define PRESERVE_DDB_LIST 0
  652. #define REBUILD_DDB_LIST 1
  653. /* Defines for process_aen() */
  654. #define PROCESS_ALL_AENS 0
  655. #define FLUSH_DDB_CHANGED_AENS 1
  656. #endif /*_QLA4XXX_H */