omap_hwmod.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cminst44xx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /**
  169. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  170. * @enable_module: function to enable a module (via MODULEMODE)
  171. * @disable_module: function to disable a module (via MODULEMODE)
  172. *
  173. * XXX Eventually this functionality will be hidden inside the PRM/CM
  174. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  175. * conditionals in this code.
  176. */
  177. struct omap_hwmod_soc_ops {
  178. void (*enable_module)(struct omap_hwmod *oh);
  179. int (*disable_module)(struct omap_hwmod *oh);
  180. int (*wait_target_ready)(struct omap_hwmod *oh);
  181. int (*assert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*deassert_hardreset)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*init_clkdm)(struct omap_hwmod *oh);
  188. void (*update_context_lost)(struct omap_hwmod *oh);
  189. int (*get_context_lost)(struct omap_hwmod *oh);
  190. };
  191. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  192. static struct omap_hwmod_soc_ops soc_ops;
  193. /* omap_hwmod_list contains all registered struct omap_hwmods */
  194. static LIST_HEAD(omap_hwmod_list);
  195. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  196. static struct omap_hwmod *mpu_oh;
  197. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  198. static DEFINE_SPINLOCK(io_chain_lock);
  199. /*
  200. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  201. * allocated from - used to reduce the number of small memory
  202. * allocations, which has a significant impact on performance
  203. */
  204. static struct omap_hwmod_link *linkspace;
  205. /*
  206. * free_ls, max_ls: array indexes into linkspace; representing the
  207. * next free struct omap_hwmod_link index, and the maximum number of
  208. * struct omap_hwmod_link records allocated (respectively)
  209. */
  210. static unsigned short free_ls, max_ls, ls_supp;
  211. /* inited: set to true once the hwmod code is initialized */
  212. static bool inited;
  213. /* Private functions */
  214. /**
  215. * _fetch_next_ocp_if - return the next OCP interface in a list
  216. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  217. * @i: pointer to the index of the element pointed to by @p in the list
  218. *
  219. * Return a pointer to the struct omap_hwmod_ocp_if record
  220. * containing the struct list_head pointed to by @p, and increment
  221. * @p such that a future call to this routine will return the next
  222. * record.
  223. */
  224. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  225. int *i)
  226. {
  227. struct omap_hwmod_ocp_if *oi;
  228. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  229. *p = (*p)->next;
  230. *i = *i + 1;
  231. return oi;
  232. }
  233. /**
  234. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  235. * @oh: struct omap_hwmod *
  236. *
  237. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  238. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  239. * OCP_SYSCONFIG register or 0 upon success.
  240. */
  241. static int _update_sysc_cache(struct omap_hwmod *oh)
  242. {
  243. if (!oh->class->sysc) {
  244. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  245. return -EINVAL;
  246. }
  247. /* XXX ensure module interface clock is up */
  248. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  249. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  250. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  251. return 0;
  252. }
  253. /**
  254. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  255. * @v: OCP_SYSCONFIG value to write
  256. * @oh: struct omap_hwmod *
  257. *
  258. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  259. * one. No return value.
  260. */
  261. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  262. {
  263. if (!oh->class->sysc) {
  264. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  265. return;
  266. }
  267. /* XXX ensure module interface clock is up */
  268. /* Module might have lost context, always update cache and register */
  269. oh->_sysc_cache = v;
  270. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  271. }
  272. /**
  273. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  274. * @oh: struct omap_hwmod *
  275. * @standbymode: MIDLEMODE field bits
  276. * @v: pointer to register contents to modify
  277. *
  278. * Update the master standby mode bits in @v to be @standbymode for
  279. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  280. * upon error or 0 upon success.
  281. */
  282. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  283. u32 *v)
  284. {
  285. u32 mstandby_mask;
  286. u8 mstandby_shift;
  287. if (!oh->class->sysc ||
  288. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  289. return -EINVAL;
  290. if (!oh->class->sysc->sysc_fields) {
  291. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  292. return -EINVAL;
  293. }
  294. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  295. mstandby_mask = (0x3 << mstandby_shift);
  296. *v &= ~mstandby_mask;
  297. *v |= __ffs(standbymode) << mstandby_shift;
  298. return 0;
  299. }
  300. /**
  301. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  302. * @oh: struct omap_hwmod *
  303. * @idlemode: SIDLEMODE field bits
  304. * @v: pointer to register contents to modify
  305. *
  306. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  307. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  308. * or 0 upon success.
  309. */
  310. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  311. {
  312. u32 sidle_mask;
  313. u8 sidle_shift;
  314. if (!oh->class->sysc ||
  315. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  316. return -EINVAL;
  317. if (!oh->class->sysc->sysc_fields) {
  318. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  319. return -EINVAL;
  320. }
  321. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  322. sidle_mask = (0x3 << sidle_shift);
  323. *v &= ~sidle_mask;
  324. *v |= __ffs(idlemode) << sidle_shift;
  325. return 0;
  326. }
  327. /**
  328. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  329. * @oh: struct omap_hwmod *
  330. * @clockact: CLOCKACTIVITY field bits
  331. * @v: pointer to register contents to modify
  332. *
  333. * Update the clockactivity mode bits in @v to be @clockact for the
  334. * @oh hwmod. Used for additional powersaving on some modules. Does
  335. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  336. * success.
  337. */
  338. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  339. {
  340. u32 clkact_mask;
  341. u8 clkact_shift;
  342. if (!oh->class->sysc ||
  343. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  344. return -EINVAL;
  345. if (!oh->class->sysc->sysc_fields) {
  346. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  347. return -EINVAL;
  348. }
  349. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  350. clkact_mask = (0x3 << clkact_shift);
  351. *v &= ~clkact_mask;
  352. *v |= clockact << clkact_shift;
  353. return 0;
  354. }
  355. /**
  356. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  357. * @oh: struct omap_hwmod *
  358. * @v: pointer to register contents to modify
  359. *
  360. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  361. * error or 0 upon success.
  362. */
  363. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  364. {
  365. u32 softrst_mask;
  366. if (!oh->class->sysc ||
  367. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  368. return -EINVAL;
  369. if (!oh->class->sysc->sysc_fields) {
  370. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  371. return -EINVAL;
  372. }
  373. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  374. *v |= softrst_mask;
  375. return 0;
  376. }
  377. /**
  378. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  379. * @oh: struct omap_hwmod *
  380. * @v: pointer to register contents to modify
  381. *
  382. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  383. * error or 0 upon success.
  384. */
  385. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  386. {
  387. u32 softrst_mask;
  388. if (!oh->class->sysc ||
  389. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  390. return -EINVAL;
  391. if (!oh->class->sysc->sysc_fields) {
  392. WARN(1,
  393. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  394. oh->name);
  395. return -EINVAL;
  396. }
  397. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  398. *v &= ~softrst_mask;
  399. return 0;
  400. }
  401. /**
  402. * _wait_softreset_complete - wait for an OCP softreset to complete
  403. * @oh: struct omap_hwmod * to wait on
  404. *
  405. * Wait until the IP block represented by @oh reports that its OCP
  406. * softreset is complete. This can be triggered by software (see
  407. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  408. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  409. * microseconds. Returns the number of microseconds waited.
  410. */
  411. static int _wait_softreset_complete(struct omap_hwmod *oh)
  412. {
  413. struct omap_hwmod_class_sysconfig *sysc;
  414. u32 softrst_mask;
  415. int c = 0;
  416. sysc = oh->class->sysc;
  417. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  418. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  419. & SYSS_RESETDONE_MASK),
  420. MAX_MODULE_SOFTRESET_WAIT, c);
  421. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  422. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  423. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  424. & softrst_mask),
  425. MAX_MODULE_SOFTRESET_WAIT, c);
  426. }
  427. return c;
  428. }
  429. /**
  430. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  431. * @oh: struct omap_hwmod *
  432. *
  433. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  434. * of some modules. When the DMA must perform read/write accesses, the
  435. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  436. * for power management, software must set the DMADISABLE bit back to 1.
  437. *
  438. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  439. * error or 0 upon success.
  440. */
  441. static int _set_dmadisable(struct omap_hwmod *oh)
  442. {
  443. u32 v;
  444. u32 dmadisable_mask;
  445. if (!oh->class->sysc ||
  446. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  447. return -EINVAL;
  448. if (!oh->class->sysc->sysc_fields) {
  449. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  450. return -EINVAL;
  451. }
  452. /* clocks must be on for this operation */
  453. if (oh->_state != _HWMOD_STATE_ENABLED) {
  454. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  455. return -EINVAL;
  456. }
  457. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  458. v = oh->_sysc_cache;
  459. dmadisable_mask =
  460. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  461. v |= dmadisable_mask;
  462. _write_sysconfig(v, oh);
  463. return 0;
  464. }
  465. /**
  466. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  467. * @oh: struct omap_hwmod *
  468. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  469. * @v: pointer to register contents to modify
  470. *
  471. * Update the module autoidle bit in @v to be @autoidle for the @oh
  472. * hwmod. The autoidle bit controls whether the module can gate
  473. * internal clocks automatically when it isn't doing anything; the
  474. * exact function of this bit varies on a per-module basis. This
  475. * function does not write to the hardware. Returns -EINVAL upon
  476. * error or 0 upon success.
  477. */
  478. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  479. u32 *v)
  480. {
  481. u32 autoidle_mask;
  482. u8 autoidle_shift;
  483. if (!oh->class->sysc ||
  484. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  485. return -EINVAL;
  486. if (!oh->class->sysc->sysc_fields) {
  487. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  488. return -EINVAL;
  489. }
  490. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  491. autoidle_mask = (0x1 << autoidle_shift);
  492. *v &= ~autoidle_mask;
  493. *v |= autoidle << autoidle_shift;
  494. return 0;
  495. }
  496. /**
  497. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  498. * @oh: struct omap_hwmod *
  499. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  500. *
  501. * Set or clear the I/O pad wakeup flag in the mux entries for the
  502. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  503. * in memory. If the hwmod is currently idled, and the new idle
  504. * values don't match the previous ones, this function will also
  505. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  506. * currently idled, this function won't touch the hardware: the new
  507. * mux settings are written to the SCM PADCTRL registers when the
  508. * hwmod is idled. No return value.
  509. */
  510. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  511. {
  512. struct omap_device_pad *pad;
  513. bool change = false;
  514. u16 prev_idle;
  515. int j;
  516. if (!oh->mux || !oh->mux->enabled)
  517. return;
  518. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  519. pad = oh->mux->pads_dynamic[j];
  520. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  521. continue;
  522. prev_idle = pad->idle;
  523. if (set_wake)
  524. pad->idle |= OMAP_WAKEUP_EN;
  525. else
  526. pad->idle &= ~OMAP_WAKEUP_EN;
  527. if (prev_idle != pad->idle)
  528. change = true;
  529. }
  530. if (change && oh->_state == _HWMOD_STATE_IDLE)
  531. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  532. }
  533. /**
  534. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  535. * @oh: struct omap_hwmod *
  536. *
  537. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  538. * upon error or 0 upon success.
  539. */
  540. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  541. {
  542. if (!oh->class->sysc ||
  543. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  544. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  545. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  546. return -EINVAL;
  547. if (!oh->class->sysc->sysc_fields) {
  548. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  549. return -EINVAL;
  550. }
  551. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  552. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  553. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  554. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  555. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  556. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  557. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  558. return 0;
  559. }
  560. /**
  561. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  562. * @oh: struct omap_hwmod *
  563. *
  564. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  565. * upon error or 0 upon success.
  566. */
  567. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  568. {
  569. if (!oh->class->sysc ||
  570. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  571. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  572. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  573. return -EINVAL;
  574. if (!oh->class->sysc->sysc_fields) {
  575. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  576. return -EINVAL;
  577. }
  578. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  579. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  580. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  581. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  582. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  583. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  584. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  585. return 0;
  586. }
  587. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  588. {
  589. struct clk_hw_omap *clk;
  590. if (oh->clkdm) {
  591. return oh->clkdm;
  592. } else if (oh->_clk) {
  593. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  594. return clk->clkdm;
  595. }
  596. return NULL;
  597. }
  598. /**
  599. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  600. * @oh: struct omap_hwmod *
  601. *
  602. * Prevent the hardware module @oh from entering idle while the
  603. * hardare module initiator @init_oh is active. Useful when a module
  604. * will be accessed by a particular initiator (e.g., if a module will
  605. * be accessed by the IVA, there should be a sleepdep between the IVA
  606. * initiator and the module). Only applies to modules in smart-idle
  607. * mode. If the clockdomain is marked as not needing autodeps, return
  608. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  609. * passes along clkdm_add_sleepdep() value upon success.
  610. */
  611. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  612. {
  613. struct clockdomain *clkdm, *init_clkdm;
  614. clkdm = _get_clkdm(oh);
  615. init_clkdm = _get_clkdm(init_oh);
  616. if (!clkdm || !init_clkdm)
  617. return -EINVAL;
  618. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  619. return 0;
  620. return clkdm_add_sleepdep(clkdm, init_clkdm);
  621. }
  622. /**
  623. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  624. * @oh: struct omap_hwmod *
  625. *
  626. * Allow the hardware module @oh to enter idle while the hardare
  627. * module initiator @init_oh is active. Useful when a module will not
  628. * be accessed by a particular initiator (e.g., if a module will not
  629. * be accessed by the IVA, there should be no sleepdep between the IVA
  630. * initiator and the module). Only applies to modules in smart-idle
  631. * mode. If the clockdomain is marked as not needing autodeps, return
  632. * 0 without doing anything. Returns -EINVAL upon error or passes
  633. * along clkdm_del_sleepdep() value upon success.
  634. */
  635. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  636. {
  637. struct clockdomain *clkdm, *init_clkdm;
  638. clkdm = _get_clkdm(oh);
  639. init_clkdm = _get_clkdm(init_oh);
  640. if (!clkdm || !init_clkdm)
  641. return -EINVAL;
  642. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  643. return 0;
  644. return clkdm_del_sleepdep(clkdm, init_clkdm);
  645. }
  646. /**
  647. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  648. * @oh: struct omap_hwmod *
  649. *
  650. * Called from _init_clocks(). Populates the @oh _clk (main
  651. * functional clock pointer) if a main_clk is present. Returns 0 on
  652. * success or -EINVAL on error.
  653. */
  654. static int _init_main_clk(struct omap_hwmod *oh)
  655. {
  656. int ret = 0;
  657. if (!oh->main_clk)
  658. return 0;
  659. oh->_clk = clk_get(NULL, oh->main_clk);
  660. if (IS_ERR(oh->_clk)) {
  661. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  662. oh->name, oh->main_clk);
  663. return -EINVAL;
  664. }
  665. /*
  666. * HACK: This needs a re-visit once clk_prepare() is implemented
  667. * to do something meaningful. Today its just a no-op.
  668. * If clk_prepare() is used at some point to do things like
  669. * voltage scaling etc, then this would have to be moved to
  670. * some point where subsystems like i2c and pmic become
  671. * available.
  672. */
  673. clk_prepare(oh->_clk);
  674. if (!_get_clkdm(oh))
  675. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  676. oh->name, oh->main_clk);
  677. return ret;
  678. }
  679. /**
  680. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  681. * @oh: struct omap_hwmod *
  682. *
  683. * Called from _init_clocks(). Populates the @oh OCP slave interface
  684. * clock pointers. Returns 0 on success or -EINVAL on error.
  685. */
  686. static int _init_interface_clks(struct omap_hwmod *oh)
  687. {
  688. struct omap_hwmod_ocp_if *os;
  689. struct list_head *p;
  690. struct clk *c;
  691. int i = 0;
  692. int ret = 0;
  693. p = oh->slave_ports.next;
  694. while (i < oh->slaves_cnt) {
  695. os = _fetch_next_ocp_if(&p, &i);
  696. if (!os->clk)
  697. continue;
  698. c = clk_get(NULL, os->clk);
  699. if (IS_ERR(c)) {
  700. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  701. oh->name, os->clk);
  702. ret = -EINVAL;
  703. continue;
  704. }
  705. os->_clk = c;
  706. /*
  707. * HACK: This needs a re-visit once clk_prepare() is implemented
  708. * to do something meaningful. Today its just a no-op.
  709. * If clk_prepare() is used at some point to do things like
  710. * voltage scaling etc, then this would have to be moved to
  711. * some point where subsystems like i2c and pmic become
  712. * available.
  713. */
  714. clk_prepare(os->_clk);
  715. }
  716. return ret;
  717. }
  718. /**
  719. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  720. * @oh: struct omap_hwmod *
  721. *
  722. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  723. * clock pointers. Returns 0 on success or -EINVAL on error.
  724. */
  725. static int _init_opt_clks(struct omap_hwmod *oh)
  726. {
  727. struct omap_hwmod_opt_clk *oc;
  728. struct clk *c;
  729. int i;
  730. int ret = 0;
  731. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  732. c = clk_get(NULL, oc->clk);
  733. if (IS_ERR(c)) {
  734. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  735. oh->name, oc->clk);
  736. ret = -EINVAL;
  737. continue;
  738. }
  739. oc->_clk = c;
  740. /*
  741. * HACK: This needs a re-visit once clk_prepare() is implemented
  742. * to do something meaningful. Today its just a no-op.
  743. * If clk_prepare() is used at some point to do things like
  744. * voltage scaling etc, then this would have to be moved to
  745. * some point where subsystems like i2c and pmic become
  746. * available.
  747. */
  748. clk_prepare(oc->_clk);
  749. }
  750. return ret;
  751. }
  752. /**
  753. * _enable_clocks - enable hwmod main clock and interface clocks
  754. * @oh: struct omap_hwmod *
  755. *
  756. * Enables all clocks necessary for register reads and writes to succeed
  757. * on the hwmod @oh. Returns 0.
  758. */
  759. static int _enable_clocks(struct omap_hwmod *oh)
  760. {
  761. struct omap_hwmod_ocp_if *os;
  762. struct list_head *p;
  763. int i = 0;
  764. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  765. if (oh->_clk)
  766. clk_enable(oh->_clk);
  767. p = oh->slave_ports.next;
  768. while (i < oh->slaves_cnt) {
  769. os = _fetch_next_ocp_if(&p, &i);
  770. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  771. clk_enable(os->_clk);
  772. }
  773. /* The opt clocks are controlled by the device driver. */
  774. return 0;
  775. }
  776. /**
  777. * _disable_clocks - disable hwmod main clock and interface clocks
  778. * @oh: struct omap_hwmod *
  779. *
  780. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  781. */
  782. static int _disable_clocks(struct omap_hwmod *oh)
  783. {
  784. struct omap_hwmod_ocp_if *os;
  785. struct list_head *p;
  786. int i = 0;
  787. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  788. if (oh->_clk)
  789. clk_disable(oh->_clk);
  790. p = oh->slave_ports.next;
  791. while (i < oh->slaves_cnt) {
  792. os = _fetch_next_ocp_if(&p, &i);
  793. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  794. clk_disable(os->_clk);
  795. }
  796. /* The opt clocks are controlled by the device driver. */
  797. return 0;
  798. }
  799. static void _enable_optional_clocks(struct omap_hwmod *oh)
  800. {
  801. struct omap_hwmod_opt_clk *oc;
  802. int i;
  803. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  804. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  805. if (oc->_clk) {
  806. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  807. __clk_get_name(oc->_clk));
  808. clk_enable(oc->_clk);
  809. }
  810. }
  811. static void _disable_optional_clocks(struct omap_hwmod *oh)
  812. {
  813. struct omap_hwmod_opt_clk *oc;
  814. int i;
  815. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  816. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  817. if (oc->_clk) {
  818. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  819. __clk_get_name(oc->_clk));
  820. clk_disable(oc->_clk);
  821. }
  822. }
  823. /**
  824. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  825. * @oh: struct omap_hwmod *
  826. *
  827. * Enables the PRCM module mode related to the hwmod @oh.
  828. * No return value.
  829. */
  830. static void _omap4_enable_module(struct omap_hwmod *oh)
  831. {
  832. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  833. return;
  834. pr_debug("omap_hwmod: %s: %s: %d\n",
  835. oh->name, __func__, oh->prcm.omap4.modulemode);
  836. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  837. oh->clkdm->prcm_partition,
  838. oh->clkdm->cm_inst,
  839. oh->clkdm->clkdm_offs,
  840. oh->prcm.omap4.clkctrl_offs);
  841. }
  842. /**
  843. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  844. * @oh: struct omap_hwmod *
  845. *
  846. * Enables the PRCM module mode related to the hwmod @oh.
  847. * No return value.
  848. */
  849. static void _am33xx_enable_module(struct omap_hwmod *oh)
  850. {
  851. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  852. return;
  853. pr_debug("omap_hwmod: %s: %s: %d\n",
  854. oh->name, __func__, oh->prcm.omap4.modulemode);
  855. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  856. oh->clkdm->clkdm_offs,
  857. oh->prcm.omap4.clkctrl_offs);
  858. }
  859. /**
  860. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  861. * @oh: struct omap_hwmod *
  862. *
  863. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  864. * does not have an IDLEST bit or if the module successfully enters
  865. * slave idle; otherwise, pass along the return value of the
  866. * appropriate *_cm*_wait_module_idle() function.
  867. */
  868. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  869. {
  870. if (!oh)
  871. return -EINVAL;
  872. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  873. return 0;
  874. if (oh->flags & HWMOD_NO_IDLEST)
  875. return 0;
  876. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  877. oh->clkdm->cm_inst,
  878. oh->clkdm->clkdm_offs,
  879. oh->prcm.omap4.clkctrl_offs);
  880. }
  881. /**
  882. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  883. * @oh: struct omap_hwmod *
  884. *
  885. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  886. * does not have an IDLEST bit or if the module successfully enters
  887. * slave idle; otherwise, pass along the return value of the
  888. * appropriate *_cm*_wait_module_idle() function.
  889. */
  890. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  891. {
  892. if (!oh)
  893. return -EINVAL;
  894. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  895. return 0;
  896. if (oh->flags & HWMOD_NO_IDLEST)
  897. return 0;
  898. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  899. oh->clkdm->clkdm_offs,
  900. oh->prcm.omap4.clkctrl_offs);
  901. }
  902. /**
  903. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  904. * @oh: struct omap_hwmod *oh
  905. *
  906. * Count and return the number of MPU IRQs associated with the hwmod
  907. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  908. * NULL.
  909. */
  910. static int _count_mpu_irqs(struct omap_hwmod *oh)
  911. {
  912. struct omap_hwmod_irq_info *ohii;
  913. int i = 0;
  914. if (!oh || !oh->mpu_irqs)
  915. return 0;
  916. do {
  917. ohii = &oh->mpu_irqs[i++];
  918. } while (ohii->irq != -1);
  919. return i-1;
  920. }
  921. /**
  922. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  923. * @oh: struct omap_hwmod *oh
  924. *
  925. * Count and return the number of SDMA request lines associated with
  926. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  927. * if @oh is NULL.
  928. */
  929. static int _count_sdma_reqs(struct omap_hwmod *oh)
  930. {
  931. struct omap_hwmod_dma_info *ohdi;
  932. int i = 0;
  933. if (!oh || !oh->sdma_reqs)
  934. return 0;
  935. do {
  936. ohdi = &oh->sdma_reqs[i++];
  937. } while (ohdi->dma_req != -1);
  938. return i-1;
  939. }
  940. /**
  941. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  942. * @oh: struct omap_hwmod *oh
  943. *
  944. * Count and return the number of address space ranges associated with
  945. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  946. * if @oh is NULL.
  947. */
  948. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  949. {
  950. struct omap_hwmod_addr_space *mem;
  951. int i = 0;
  952. if (!os || !os->addr)
  953. return 0;
  954. do {
  955. mem = &os->addr[i++];
  956. } while (mem->pa_start != mem->pa_end);
  957. return i-1;
  958. }
  959. /**
  960. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  961. * @oh: struct omap_hwmod * to operate on
  962. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  963. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  964. *
  965. * Retrieve a MPU hardware IRQ line number named by @name associated
  966. * with the IP block pointed to by @oh. The IRQ number will be filled
  967. * into the address pointed to by @dma. When @name is non-null, the
  968. * IRQ line number associated with the named entry will be returned.
  969. * If @name is null, the first matching entry will be returned. Data
  970. * order is not meaningful in hwmod data, so callers are strongly
  971. * encouraged to use a non-null @name whenever possible to avoid
  972. * unpredictable effects if hwmod data is later added that causes data
  973. * ordering to change. Returns 0 upon success or a negative error
  974. * code upon error.
  975. */
  976. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  977. unsigned int *irq)
  978. {
  979. int i;
  980. bool found = false;
  981. if (!oh->mpu_irqs)
  982. return -ENOENT;
  983. i = 0;
  984. while (oh->mpu_irqs[i].irq != -1) {
  985. if (name == oh->mpu_irqs[i].name ||
  986. !strcmp(name, oh->mpu_irqs[i].name)) {
  987. found = true;
  988. break;
  989. }
  990. i++;
  991. }
  992. if (!found)
  993. return -ENOENT;
  994. *irq = oh->mpu_irqs[i].irq;
  995. return 0;
  996. }
  997. /**
  998. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  999. * @oh: struct omap_hwmod * to operate on
  1000. * @name: pointer to the name of the SDMA request line to fetch (optional)
  1001. * @dma: pointer to an unsigned int to store the request line ID to
  1002. *
  1003. * Retrieve an SDMA request line ID named by @name on the IP block
  1004. * pointed to by @oh. The ID will be filled into the address pointed
  1005. * to by @dma. When @name is non-null, the request line ID associated
  1006. * with the named entry will be returned. If @name is null, the first
  1007. * matching entry will be returned. Data order is not meaningful in
  1008. * hwmod data, so callers are strongly encouraged to use a non-null
  1009. * @name whenever possible to avoid unpredictable effects if hwmod
  1010. * data is later added that causes data ordering to change. Returns 0
  1011. * upon success or a negative error code upon error.
  1012. */
  1013. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  1014. unsigned int *dma)
  1015. {
  1016. int i;
  1017. bool found = false;
  1018. if (!oh->sdma_reqs)
  1019. return -ENOENT;
  1020. i = 0;
  1021. while (oh->sdma_reqs[i].dma_req != -1) {
  1022. if (name == oh->sdma_reqs[i].name ||
  1023. !strcmp(name, oh->sdma_reqs[i].name)) {
  1024. found = true;
  1025. break;
  1026. }
  1027. i++;
  1028. }
  1029. if (!found)
  1030. return -ENOENT;
  1031. *dma = oh->sdma_reqs[i].dma_req;
  1032. return 0;
  1033. }
  1034. /**
  1035. * _get_addr_space_by_name - fetch address space start & end by name
  1036. * @oh: struct omap_hwmod * to operate on
  1037. * @name: pointer to the name of the address space to fetch (optional)
  1038. * @pa_start: pointer to a u32 to store the starting address to
  1039. * @pa_end: pointer to a u32 to store the ending address to
  1040. *
  1041. * Retrieve address space start and end addresses for the IP block
  1042. * pointed to by @oh. The data will be filled into the addresses
  1043. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1044. * address space data associated with the named entry will be
  1045. * returned. If @name is null, the first matching entry will be
  1046. * returned. Data order is not meaningful in hwmod data, so callers
  1047. * are strongly encouraged to use a non-null @name whenever possible
  1048. * to avoid unpredictable effects if hwmod data is later added that
  1049. * causes data ordering to change. Returns 0 upon success or a
  1050. * negative error code upon error.
  1051. */
  1052. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1053. u32 *pa_start, u32 *pa_end)
  1054. {
  1055. int i, j;
  1056. struct omap_hwmod_ocp_if *os;
  1057. struct list_head *p = NULL;
  1058. bool found = false;
  1059. p = oh->slave_ports.next;
  1060. i = 0;
  1061. while (i < oh->slaves_cnt) {
  1062. os = _fetch_next_ocp_if(&p, &i);
  1063. if (!os->addr)
  1064. return -ENOENT;
  1065. j = 0;
  1066. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1067. if (name == os->addr[j].name ||
  1068. !strcmp(name, os->addr[j].name)) {
  1069. found = true;
  1070. break;
  1071. }
  1072. j++;
  1073. }
  1074. if (found)
  1075. break;
  1076. }
  1077. if (!found)
  1078. return -ENOENT;
  1079. *pa_start = os->addr[j].pa_start;
  1080. *pa_end = os->addr[j].pa_end;
  1081. return 0;
  1082. }
  1083. /**
  1084. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1085. * @oh: struct omap_hwmod *
  1086. *
  1087. * Determines the array index of the OCP slave port that the MPU uses
  1088. * to address the device, and saves it into the struct omap_hwmod.
  1089. * Intended to be called during hwmod registration only. No return
  1090. * value.
  1091. */
  1092. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1093. {
  1094. struct omap_hwmod_ocp_if *os = NULL;
  1095. struct list_head *p;
  1096. int i = 0;
  1097. if (!oh)
  1098. return;
  1099. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1100. p = oh->slave_ports.next;
  1101. while (i < oh->slaves_cnt) {
  1102. os = _fetch_next_ocp_if(&p, &i);
  1103. if (os->user & OCP_USER_MPU) {
  1104. oh->_mpu_port = os;
  1105. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1106. break;
  1107. }
  1108. }
  1109. return;
  1110. }
  1111. /**
  1112. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1113. * @oh: struct omap_hwmod *
  1114. *
  1115. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1116. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1117. * communicate with the IP block. This interface need not be directly
  1118. * connected to the MPU (and almost certainly is not), but is directly
  1119. * connected to the IP block represented by @oh. Returns a pointer
  1120. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1121. * error or if there does not appear to be a path from the MPU to this
  1122. * IP block.
  1123. */
  1124. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1125. {
  1126. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1127. return NULL;
  1128. return oh->_mpu_port;
  1129. };
  1130. /**
  1131. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1132. * @oh: struct omap_hwmod *
  1133. *
  1134. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1135. * the register target MPU address space; or returns NULL upon error.
  1136. */
  1137. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1138. {
  1139. struct omap_hwmod_ocp_if *os;
  1140. struct omap_hwmod_addr_space *mem;
  1141. int found = 0, i = 0;
  1142. os = _find_mpu_rt_port(oh);
  1143. if (!os || !os->addr)
  1144. return NULL;
  1145. do {
  1146. mem = &os->addr[i++];
  1147. if (mem->flags & ADDR_TYPE_RT)
  1148. found = 1;
  1149. } while (!found && mem->pa_start != mem->pa_end);
  1150. return (found) ? mem : NULL;
  1151. }
  1152. /**
  1153. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1154. * @oh: struct omap_hwmod *
  1155. *
  1156. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1157. * by @oh is set to indicate to the PRCM that the IP block is active.
  1158. * Usually this means placing the module into smart-idle mode and
  1159. * smart-standby, but if there is a bug in the automatic idle handling
  1160. * for the IP block, it may need to be placed into the force-idle or
  1161. * no-idle variants of these modes. No return value.
  1162. */
  1163. static void _enable_sysc(struct omap_hwmod *oh)
  1164. {
  1165. u8 idlemode, sf;
  1166. u32 v;
  1167. bool clkdm_act;
  1168. struct clockdomain *clkdm;
  1169. if (!oh->class->sysc)
  1170. return;
  1171. /*
  1172. * Wait until reset has completed, this is needed as the IP
  1173. * block is reset automatically by hardware in some cases
  1174. * (off-mode for example), and the drivers require the
  1175. * IP to be ready when they access it
  1176. */
  1177. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1178. _enable_optional_clocks(oh);
  1179. _wait_softreset_complete(oh);
  1180. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1181. _disable_optional_clocks(oh);
  1182. v = oh->_sysc_cache;
  1183. sf = oh->class->sysc->sysc_flags;
  1184. clkdm = _get_clkdm(oh);
  1185. if (sf & SYSC_HAS_SIDLEMODE) {
  1186. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1187. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1188. idlemode = HWMOD_IDLEMODE_NO;
  1189. } else {
  1190. if (sf & SYSC_HAS_ENAWAKEUP)
  1191. _enable_wakeup(oh, &v);
  1192. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1193. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1194. else
  1195. idlemode = HWMOD_IDLEMODE_SMART;
  1196. }
  1197. /*
  1198. * This is special handling for some IPs like
  1199. * 32k sync timer. Force them to idle!
  1200. */
  1201. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1202. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1203. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1204. idlemode = HWMOD_IDLEMODE_FORCE;
  1205. _set_slave_idlemode(oh, idlemode, &v);
  1206. }
  1207. if (sf & SYSC_HAS_MIDLEMODE) {
  1208. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1209. idlemode = HWMOD_IDLEMODE_FORCE;
  1210. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1211. idlemode = HWMOD_IDLEMODE_NO;
  1212. } else {
  1213. if (sf & SYSC_HAS_ENAWAKEUP)
  1214. _enable_wakeup(oh, &v);
  1215. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1216. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1217. else
  1218. idlemode = HWMOD_IDLEMODE_SMART;
  1219. }
  1220. _set_master_standbymode(oh, idlemode, &v);
  1221. }
  1222. /*
  1223. * XXX The clock framework should handle this, by
  1224. * calling into this code. But this must wait until the
  1225. * clock structures are tagged with omap_hwmod entries
  1226. */
  1227. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1228. (sf & SYSC_HAS_CLOCKACTIVITY))
  1229. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1230. /* If the cached value is the same as the new value, skip the write */
  1231. if (oh->_sysc_cache != v)
  1232. _write_sysconfig(v, oh);
  1233. /*
  1234. * Set the autoidle bit only after setting the smartidle bit
  1235. * Setting this will not have any impact on the other modules.
  1236. */
  1237. if (sf & SYSC_HAS_AUTOIDLE) {
  1238. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1239. 0 : 1;
  1240. _set_module_autoidle(oh, idlemode, &v);
  1241. _write_sysconfig(v, oh);
  1242. }
  1243. }
  1244. /**
  1245. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1246. * @oh: struct omap_hwmod *
  1247. *
  1248. * If module is marked as SWSUP_SIDLE, force the module into slave
  1249. * idle; otherwise, configure it for smart-idle. If module is marked
  1250. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1251. * configure it for smart-standby. No return value.
  1252. */
  1253. static void _idle_sysc(struct omap_hwmod *oh)
  1254. {
  1255. u8 idlemode, sf;
  1256. u32 v;
  1257. if (!oh->class->sysc)
  1258. return;
  1259. v = oh->_sysc_cache;
  1260. sf = oh->class->sysc->sysc_flags;
  1261. if (sf & SYSC_HAS_SIDLEMODE) {
  1262. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1263. idlemode = HWMOD_IDLEMODE_FORCE;
  1264. } else {
  1265. if (sf & SYSC_HAS_ENAWAKEUP)
  1266. _enable_wakeup(oh, &v);
  1267. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1268. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1269. else
  1270. idlemode = HWMOD_IDLEMODE_SMART;
  1271. }
  1272. _set_slave_idlemode(oh, idlemode, &v);
  1273. }
  1274. if (sf & SYSC_HAS_MIDLEMODE) {
  1275. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1276. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1277. idlemode = HWMOD_IDLEMODE_FORCE;
  1278. } else {
  1279. if (sf & SYSC_HAS_ENAWAKEUP)
  1280. _enable_wakeup(oh, &v);
  1281. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1282. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1283. else
  1284. idlemode = HWMOD_IDLEMODE_SMART;
  1285. }
  1286. _set_master_standbymode(oh, idlemode, &v);
  1287. }
  1288. _write_sysconfig(v, oh);
  1289. }
  1290. /**
  1291. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1292. * @oh: struct omap_hwmod *
  1293. *
  1294. * Force the module into slave idle and master suspend. No return
  1295. * value.
  1296. */
  1297. static void _shutdown_sysc(struct omap_hwmod *oh)
  1298. {
  1299. u32 v;
  1300. u8 sf;
  1301. if (!oh->class->sysc)
  1302. return;
  1303. v = oh->_sysc_cache;
  1304. sf = oh->class->sysc->sysc_flags;
  1305. if (sf & SYSC_HAS_SIDLEMODE)
  1306. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1307. if (sf & SYSC_HAS_MIDLEMODE)
  1308. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1309. if (sf & SYSC_HAS_AUTOIDLE)
  1310. _set_module_autoidle(oh, 1, &v);
  1311. _write_sysconfig(v, oh);
  1312. }
  1313. /**
  1314. * _lookup - find an omap_hwmod by name
  1315. * @name: find an omap_hwmod by name
  1316. *
  1317. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1318. */
  1319. static struct omap_hwmod *_lookup(const char *name)
  1320. {
  1321. struct omap_hwmod *oh, *temp_oh;
  1322. oh = NULL;
  1323. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1324. if (!strcmp(name, temp_oh->name)) {
  1325. oh = temp_oh;
  1326. break;
  1327. }
  1328. }
  1329. return oh;
  1330. }
  1331. /**
  1332. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1333. * @oh: struct omap_hwmod *
  1334. *
  1335. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1336. * clockdomain pointer, and save it into the struct omap_hwmod.
  1337. * Return -EINVAL if the clkdm_name lookup failed.
  1338. */
  1339. static int _init_clkdm(struct omap_hwmod *oh)
  1340. {
  1341. if (!oh->clkdm_name) {
  1342. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1343. return 0;
  1344. }
  1345. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1346. if (!oh->clkdm) {
  1347. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1348. oh->name, oh->clkdm_name);
  1349. return -EINVAL;
  1350. }
  1351. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1352. oh->name, oh->clkdm_name);
  1353. return 0;
  1354. }
  1355. /**
  1356. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1357. * well the clockdomain.
  1358. * @oh: struct omap_hwmod *
  1359. * @data: not used; pass NULL
  1360. *
  1361. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1362. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1363. * success, or a negative error code on failure.
  1364. */
  1365. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1366. {
  1367. int ret = 0;
  1368. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1369. return 0;
  1370. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1371. if (soc_ops.init_clkdm)
  1372. ret |= soc_ops.init_clkdm(oh);
  1373. ret |= _init_main_clk(oh);
  1374. ret |= _init_interface_clks(oh);
  1375. ret |= _init_opt_clks(oh);
  1376. if (!ret)
  1377. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1378. else
  1379. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1380. return ret;
  1381. }
  1382. /**
  1383. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1384. * @oh: struct omap_hwmod *
  1385. * @name: name of the reset line in the context of this hwmod
  1386. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1387. *
  1388. * Return the bit position of the reset line that match the
  1389. * input name. Return -ENOENT if not found.
  1390. */
  1391. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1392. struct omap_hwmod_rst_info *ohri)
  1393. {
  1394. int i;
  1395. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1396. const char *rst_line = oh->rst_lines[i].name;
  1397. if (!strcmp(rst_line, name)) {
  1398. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1399. ohri->st_shift = oh->rst_lines[i].st_shift;
  1400. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1401. oh->name, __func__, rst_line, ohri->rst_shift,
  1402. ohri->st_shift);
  1403. return 0;
  1404. }
  1405. }
  1406. return -ENOENT;
  1407. }
  1408. /**
  1409. * _assert_hardreset - assert the HW reset line of submodules
  1410. * contained in the hwmod module.
  1411. * @oh: struct omap_hwmod *
  1412. * @name: name of the reset line to lookup and assert
  1413. *
  1414. * Some IP like dsp, ipu or iva contain processor that require an HW
  1415. * reset line to be assert / deassert in order to enable fully the IP.
  1416. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1417. * asserting the hardreset line on the currently-booted SoC, or passes
  1418. * along the return value from _lookup_hardreset() or the SoC's
  1419. * assert_hardreset code.
  1420. */
  1421. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1422. {
  1423. struct omap_hwmod_rst_info ohri;
  1424. int ret = -EINVAL;
  1425. if (!oh)
  1426. return -EINVAL;
  1427. if (!soc_ops.assert_hardreset)
  1428. return -ENOSYS;
  1429. ret = _lookup_hardreset(oh, name, &ohri);
  1430. if (ret < 0)
  1431. return ret;
  1432. ret = soc_ops.assert_hardreset(oh, &ohri);
  1433. return ret;
  1434. }
  1435. /**
  1436. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1437. * in the hwmod module.
  1438. * @oh: struct omap_hwmod *
  1439. * @name: name of the reset line to look up and deassert
  1440. *
  1441. * Some IP like dsp, ipu or iva contain processor that require an HW
  1442. * reset line to be assert / deassert in order to enable fully the IP.
  1443. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1444. * deasserting the hardreset line on the currently-booted SoC, or passes
  1445. * along the return value from _lookup_hardreset() or the SoC's
  1446. * deassert_hardreset code.
  1447. */
  1448. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1449. {
  1450. struct omap_hwmod_rst_info ohri;
  1451. int ret = -EINVAL;
  1452. int hwsup = 0;
  1453. if (!oh)
  1454. return -EINVAL;
  1455. if (!soc_ops.deassert_hardreset)
  1456. return -ENOSYS;
  1457. ret = _lookup_hardreset(oh, name, &ohri);
  1458. if (ret < 0)
  1459. return ret;
  1460. if (oh->clkdm) {
  1461. /*
  1462. * A clockdomain must be in SW_SUP otherwise reset
  1463. * might not be completed. The clockdomain can be set
  1464. * in HW_AUTO only when the module become ready.
  1465. */
  1466. hwsup = clkdm_in_hwsup(oh->clkdm);
  1467. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1468. if (ret) {
  1469. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1470. oh->name, oh->clkdm->name, ret);
  1471. return ret;
  1472. }
  1473. }
  1474. _enable_clocks(oh);
  1475. if (soc_ops.enable_module)
  1476. soc_ops.enable_module(oh);
  1477. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1478. if (soc_ops.disable_module)
  1479. soc_ops.disable_module(oh);
  1480. _disable_clocks(oh);
  1481. if (ret == -EBUSY)
  1482. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1483. if (!ret) {
  1484. /*
  1485. * Set the clockdomain to HW_AUTO, assuming that the
  1486. * previous state was HW_AUTO.
  1487. */
  1488. if (oh->clkdm && hwsup)
  1489. clkdm_allow_idle(oh->clkdm);
  1490. } else {
  1491. if (oh->clkdm)
  1492. clkdm_hwmod_disable(oh->clkdm, oh);
  1493. }
  1494. return ret;
  1495. }
  1496. /**
  1497. * _read_hardreset - read the HW reset line state of submodules
  1498. * contained in the hwmod module
  1499. * @oh: struct omap_hwmod *
  1500. * @name: name of the reset line to look up and read
  1501. *
  1502. * Return the state of the reset line. Returns -EINVAL if @oh is
  1503. * null, -ENOSYS if we have no way of reading the hardreset line
  1504. * status on the currently-booted SoC, or passes along the return
  1505. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1506. * code.
  1507. */
  1508. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1509. {
  1510. struct omap_hwmod_rst_info ohri;
  1511. int ret = -EINVAL;
  1512. if (!oh)
  1513. return -EINVAL;
  1514. if (!soc_ops.is_hardreset_asserted)
  1515. return -ENOSYS;
  1516. ret = _lookup_hardreset(oh, name, &ohri);
  1517. if (ret < 0)
  1518. return ret;
  1519. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1520. }
  1521. /**
  1522. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1523. * @oh: struct omap_hwmod *
  1524. *
  1525. * If all hardreset lines associated with @oh are asserted, then return true.
  1526. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1527. * associated with @oh are asserted, then return false.
  1528. * This function is used to avoid executing some parts of the IP block
  1529. * enable/disable sequence if its hardreset line is set.
  1530. */
  1531. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1532. {
  1533. int i, rst_cnt = 0;
  1534. if (oh->rst_lines_cnt == 0)
  1535. return false;
  1536. for (i = 0; i < oh->rst_lines_cnt; i++)
  1537. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1538. rst_cnt++;
  1539. if (oh->rst_lines_cnt == rst_cnt)
  1540. return true;
  1541. return false;
  1542. }
  1543. /**
  1544. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1545. * hard-reset
  1546. * @oh: struct omap_hwmod *
  1547. *
  1548. * If any hardreset lines associated with @oh are asserted, then
  1549. * return true. Otherwise, if no hardreset lines associated with @oh
  1550. * are asserted, or if @oh has no hardreset lines, then return false.
  1551. * This function is used to avoid executing some parts of the IP block
  1552. * enable/disable sequence if any hardreset line is set.
  1553. */
  1554. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1555. {
  1556. int rst_cnt = 0;
  1557. int i;
  1558. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1559. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1560. rst_cnt++;
  1561. return (rst_cnt) ? true : false;
  1562. }
  1563. /**
  1564. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1565. * @oh: struct omap_hwmod *
  1566. *
  1567. * Disable the PRCM module mode related to the hwmod @oh.
  1568. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1569. */
  1570. static int _omap4_disable_module(struct omap_hwmod *oh)
  1571. {
  1572. int v;
  1573. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1574. return -EINVAL;
  1575. /*
  1576. * Since integration code might still be doing something, only
  1577. * disable if all lines are under hardreset.
  1578. */
  1579. if (_are_any_hardreset_lines_asserted(oh))
  1580. return 0;
  1581. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1582. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1583. oh->clkdm->cm_inst,
  1584. oh->clkdm->clkdm_offs,
  1585. oh->prcm.omap4.clkctrl_offs);
  1586. v = _omap4_wait_target_disable(oh);
  1587. if (v)
  1588. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1589. oh->name);
  1590. return 0;
  1591. }
  1592. /**
  1593. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1594. * @oh: struct omap_hwmod *
  1595. *
  1596. * Disable the PRCM module mode related to the hwmod @oh.
  1597. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1598. */
  1599. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1600. {
  1601. int v;
  1602. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1603. return -EINVAL;
  1604. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1605. if (_are_any_hardreset_lines_asserted(oh))
  1606. return 0;
  1607. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1608. oh->prcm.omap4.clkctrl_offs);
  1609. v = _am33xx_wait_target_disable(oh);
  1610. if (v)
  1611. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1612. oh->name);
  1613. return 0;
  1614. }
  1615. /**
  1616. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1617. * @oh: struct omap_hwmod *
  1618. *
  1619. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1620. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1621. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1622. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1623. *
  1624. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1625. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1626. * use the SYSCONFIG softreset bit to provide the status.
  1627. *
  1628. * Note that some IP like McBSP do have reset control but don't have
  1629. * reset status.
  1630. */
  1631. static int _ocp_softreset(struct omap_hwmod *oh)
  1632. {
  1633. u32 v;
  1634. int c = 0;
  1635. int ret = 0;
  1636. if (!oh->class->sysc ||
  1637. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1638. return -ENOENT;
  1639. /* clocks must be on for this operation */
  1640. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1641. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1642. oh->name);
  1643. return -EINVAL;
  1644. }
  1645. /* For some modules, all optionnal clocks need to be enabled as well */
  1646. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1647. _enable_optional_clocks(oh);
  1648. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1649. v = oh->_sysc_cache;
  1650. ret = _set_softreset(oh, &v);
  1651. if (ret)
  1652. goto dis_opt_clks;
  1653. _write_sysconfig(v, oh);
  1654. ret = _clear_softreset(oh, &v);
  1655. if (ret)
  1656. goto dis_opt_clks;
  1657. _write_sysconfig(v, oh);
  1658. if (oh->class->sysc->srst_udelay)
  1659. udelay(oh->class->sysc->srst_udelay);
  1660. c = _wait_softreset_complete(oh);
  1661. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1662. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1663. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1664. else
  1665. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1666. /*
  1667. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1668. * _wait_target_ready() or _reset()
  1669. */
  1670. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1671. dis_opt_clks:
  1672. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1673. _disable_optional_clocks(oh);
  1674. return ret;
  1675. }
  1676. /**
  1677. * _reset - reset an omap_hwmod
  1678. * @oh: struct omap_hwmod *
  1679. *
  1680. * Resets an omap_hwmod @oh. If the module has a custom reset
  1681. * function pointer defined, then call it to reset the IP block, and
  1682. * pass along its return value to the caller. Otherwise, if the IP
  1683. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1684. * associated with it, call a function to reset the IP block via that
  1685. * method, and pass along the return value to the caller. Finally, if
  1686. * the IP block has some hardreset lines associated with it, assert
  1687. * all of those, but do _not_ deassert them. (This is because driver
  1688. * authors have expressed an apparent requirement to control the
  1689. * deassertion of the hardreset lines themselves.)
  1690. *
  1691. * The default software reset mechanism for most OMAP IP blocks is
  1692. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1693. * hwmods cannot be reset via this method. Some are not targets and
  1694. * therefore have no OCP header registers to access. Others (like the
  1695. * IVA) have idiosyncratic reset sequences. So for these relatively
  1696. * rare cases, custom reset code can be supplied in the struct
  1697. * omap_hwmod_class .reset function pointer.
  1698. *
  1699. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1700. * does not prevent idling of the system. This is necessary for cases
  1701. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1702. * kernel without disabling dma.
  1703. *
  1704. * Passes along the return value from either _ocp_softreset() or the
  1705. * custom reset function - these must return -EINVAL if the hwmod
  1706. * cannot be reset this way or if the hwmod is in the wrong state,
  1707. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1708. */
  1709. static int _reset(struct omap_hwmod *oh)
  1710. {
  1711. int i, r;
  1712. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1713. if (oh->class->reset) {
  1714. r = oh->class->reset(oh);
  1715. } else {
  1716. if (oh->rst_lines_cnt > 0) {
  1717. for (i = 0; i < oh->rst_lines_cnt; i++)
  1718. _assert_hardreset(oh, oh->rst_lines[i].name);
  1719. return 0;
  1720. } else {
  1721. r = _ocp_softreset(oh);
  1722. if (r == -ENOENT)
  1723. r = 0;
  1724. }
  1725. }
  1726. _set_dmadisable(oh);
  1727. /*
  1728. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1729. * softreset. The _enable() function should be split to avoid
  1730. * the rewrite of the OCP_SYSCONFIG register.
  1731. */
  1732. if (oh->class->sysc) {
  1733. _update_sysc_cache(oh);
  1734. _enable_sysc(oh);
  1735. }
  1736. return r;
  1737. }
  1738. /**
  1739. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1740. *
  1741. * Call the appropriate PRM function to clear any logged I/O chain
  1742. * wakeups and to reconfigure the chain. This apparently needs to be
  1743. * done upon every mux change. Since hwmods can be concurrently
  1744. * enabled and idled, hold a spinlock around the I/O chain
  1745. * reconfiguration sequence. No return value.
  1746. *
  1747. * XXX When the PRM code is moved to drivers, this function can be removed,
  1748. * as the PRM infrastructure should abstract this.
  1749. */
  1750. static void _reconfigure_io_chain(void)
  1751. {
  1752. unsigned long flags;
  1753. spin_lock_irqsave(&io_chain_lock, flags);
  1754. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1755. omap3xxx_prm_reconfigure_io_chain();
  1756. else if (cpu_is_omap44xx())
  1757. omap44xx_prm_reconfigure_io_chain();
  1758. spin_unlock_irqrestore(&io_chain_lock, flags);
  1759. }
  1760. /**
  1761. * _omap4_update_context_lost - increment hwmod context loss counter if
  1762. * hwmod context was lost, and clear hardware context loss reg
  1763. * @oh: hwmod to check for context loss
  1764. *
  1765. * If the PRCM indicates that the hwmod @oh lost context, increment
  1766. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1767. * bits. No return value.
  1768. */
  1769. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1770. {
  1771. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1772. return;
  1773. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1774. oh->clkdm->pwrdm.ptr->prcm_offs,
  1775. oh->prcm.omap4.context_offs))
  1776. return;
  1777. oh->prcm.omap4.context_lost_counter++;
  1778. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1779. oh->clkdm->pwrdm.ptr->prcm_offs,
  1780. oh->prcm.omap4.context_offs);
  1781. }
  1782. /**
  1783. * _omap4_get_context_lost - get context loss counter for a hwmod
  1784. * @oh: hwmod to get context loss counter for
  1785. *
  1786. * Returns the in-memory context loss counter for a hwmod.
  1787. */
  1788. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1789. {
  1790. return oh->prcm.omap4.context_lost_counter;
  1791. }
  1792. /**
  1793. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1794. * @oh: struct omap_hwmod *
  1795. *
  1796. * Some IP blocks (such as AESS) require some additional programming
  1797. * after enable before they can enter idle. If a function pointer to
  1798. * do so is present in the hwmod data, then call it and pass along the
  1799. * return value; otherwise, return 0.
  1800. */
  1801. static int _enable_preprogram(struct omap_hwmod *oh)
  1802. {
  1803. if (!oh->class->enable_preprogram)
  1804. return 0;
  1805. return oh->class->enable_preprogram(oh);
  1806. }
  1807. /**
  1808. * _enable - enable an omap_hwmod
  1809. * @oh: struct omap_hwmod *
  1810. *
  1811. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1812. * register target. Returns -EINVAL if the hwmod is in the wrong
  1813. * state or passes along the return value of _wait_target_ready().
  1814. */
  1815. static int _enable(struct omap_hwmod *oh)
  1816. {
  1817. int r;
  1818. int hwsup = 0;
  1819. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1820. /*
  1821. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1822. * state at init. Now that someone is really trying to enable
  1823. * them, just ensure that the hwmod mux is set.
  1824. */
  1825. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1826. /*
  1827. * If the caller has mux data populated, do the mux'ing
  1828. * which wouldn't have been done as part of the _enable()
  1829. * done during setup.
  1830. */
  1831. if (oh->mux)
  1832. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1833. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1834. return 0;
  1835. }
  1836. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1837. oh->_state != _HWMOD_STATE_IDLE &&
  1838. oh->_state != _HWMOD_STATE_DISABLED) {
  1839. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1840. oh->name);
  1841. return -EINVAL;
  1842. }
  1843. /*
  1844. * If an IP block contains HW reset lines and all of them are
  1845. * asserted, we let integration code associated with that
  1846. * block handle the enable. We've received very little
  1847. * information on what those driver authors need, and until
  1848. * detailed information is provided and the driver code is
  1849. * posted to the public lists, this is probably the best we
  1850. * can do.
  1851. */
  1852. if (_are_all_hardreset_lines_asserted(oh))
  1853. return 0;
  1854. /* Mux pins for device runtime if populated */
  1855. if (oh->mux && (!oh->mux->enabled ||
  1856. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1857. oh->mux->pads_dynamic))) {
  1858. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1859. _reconfigure_io_chain();
  1860. }
  1861. _add_initiator_dep(oh, mpu_oh);
  1862. if (oh->clkdm) {
  1863. /*
  1864. * A clockdomain must be in SW_SUP before enabling
  1865. * completely the module. The clockdomain can be set
  1866. * in HW_AUTO only when the module become ready.
  1867. */
  1868. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1869. !clkdm_missing_idle_reporting(oh->clkdm);
  1870. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1871. if (r) {
  1872. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1873. oh->name, oh->clkdm->name, r);
  1874. return r;
  1875. }
  1876. }
  1877. _enable_clocks(oh);
  1878. if (soc_ops.enable_module)
  1879. soc_ops.enable_module(oh);
  1880. if (oh->flags & HWMOD_BLOCK_WFI)
  1881. cpu_idle_poll_ctrl(true);
  1882. if (soc_ops.update_context_lost)
  1883. soc_ops.update_context_lost(oh);
  1884. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1885. -EINVAL;
  1886. if (!r) {
  1887. /*
  1888. * Set the clockdomain to HW_AUTO only if the target is ready,
  1889. * assuming that the previous state was HW_AUTO
  1890. */
  1891. if (oh->clkdm && hwsup)
  1892. clkdm_allow_idle(oh->clkdm);
  1893. oh->_state = _HWMOD_STATE_ENABLED;
  1894. /* Access the sysconfig only if the target is ready */
  1895. if (oh->class->sysc) {
  1896. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1897. _update_sysc_cache(oh);
  1898. _enable_sysc(oh);
  1899. }
  1900. r = _enable_preprogram(oh);
  1901. } else {
  1902. if (soc_ops.disable_module)
  1903. soc_ops.disable_module(oh);
  1904. _disable_clocks(oh);
  1905. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1906. oh->name, r);
  1907. if (oh->clkdm)
  1908. clkdm_hwmod_disable(oh->clkdm, oh);
  1909. }
  1910. return r;
  1911. }
  1912. /**
  1913. * _idle - idle an omap_hwmod
  1914. * @oh: struct omap_hwmod *
  1915. *
  1916. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1917. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1918. * state or returns 0.
  1919. */
  1920. static int _idle(struct omap_hwmod *oh)
  1921. {
  1922. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1923. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1924. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1925. oh->name);
  1926. return -EINVAL;
  1927. }
  1928. if (_are_all_hardreset_lines_asserted(oh))
  1929. return 0;
  1930. if (oh->class->sysc)
  1931. _idle_sysc(oh);
  1932. _del_initiator_dep(oh, mpu_oh);
  1933. if (oh->flags & HWMOD_BLOCK_WFI)
  1934. cpu_idle_poll_ctrl(false);
  1935. if (soc_ops.disable_module)
  1936. soc_ops.disable_module(oh);
  1937. /*
  1938. * The module must be in idle mode before disabling any parents
  1939. * clocks. Otherwise, the parent clock might be disabled before
  1940. * the module transition is done, and thus will prevent the
  1941. * transition to complete properly.
  1942. */
  1943. _disable_clocks(oh);
  1944. if (oh->clkdm)
  1945. clkdm_hwmod_disable(oh->clkdm, oh);
  1946. /* Mux pins for device idle if populated */
  1947. if (oh->mux && oh->mux->pads_dynamic) {
  1948. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1949. _reconfigure_io_chain();
  1950. }
  1951. oh->_state = _HWMOD_STATE_IDLE;
  1952. return 0;
  1953. }
  1954. /**
  1955. * _shutdown - shutdown an omap_hwmod
  1956. * @oh: struct omap_hwmod *
  1957. *
  1958. * Shut down an omap_hwmod @oh. This should be called when the driver
  1959. * used for the hwmod is removed or unloaded or if the driver is not
  1960. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1961. * state or returns 0.
  1962. */
  1963. static int _shutdown(struct omap_hwmod *oh)
  1964. {
  1965. int ret, i;
  1966. u8 prev_state;
  1967. if (oh->_state != _HWMOD_STATE_IDLE &&
  1968. oh->_state != _HWMOD_STATE_ENABLED) {
  1969. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1970. oh->name);
  1971. return -EINVAL;
  1972. }
  1973. if (_are_all_hardreset_lines_asserted(oh))
  1974. return 0;
  1975. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1976. if (oh->class->pre_shutdown) {
  1977. prev_state = oh->_state;
  1978. if (oh->_state == _HWMOD_STATE_IDLE)
  1979. _enable(oh);
  1980. ret = oh->class->pre_shutdown(oh);
  1981. if (ret) {
  1982. if (prev_state == _HWMOD_STATE_IDLE)
  1983. _idle(oh);
  1984. return ret;
  1985. }
  1986. }
  1987. if (oh->class->sysc) {
  1988. if (oh->_state == _HWMOD_STATE_IDLE)
  1989. _enable(oh);
  1990. _shutdown_sysc(oh);
  1991. }
  1992. /* clocks and deps are already disabled in idle */
  1993. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1994. _del_initiator_dep(oh, mpu_oh);
  1995. /* XXX what about the other system initiators here? dma, dsp */
  1996. if (oh->flags & HWMOD_BLOCK_WFI)
  1997. cpu_idle_poll_ctrl(false);
  1998. if (soc_ops.disable_module)
  1999. soc_ops.disable_module(oh);
  2000. _disable_clocks(oh);
  2001. if (oh->clkdm)
  2002. clkdm_hwmod_disable(oh->clkdm, oh);
  2003. }
  2004. /* XXX Should this code also force-disable the optional clocks? */
  2005. for (i = 0; i < oh->rst_lines_cnt; i++)
  2006. _assert_hardreset(oh, oh->rst_lines[i].name);
  2007. /* Mux pins to safe mode or use populated off mode values */
  2008. if (oh->mux)
  2009. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  2010. oh->_state = _HWMOD_STATE_DISABLED;
  2011. return 0;
  2012. }
  2013. /**
  2014. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  2015. * @np: struct device_node *
  2016. * @oh: struct omap_hwmod *
  2017. *
  2018. * Parse the dt blob and find out needed hwmod. Recursive function is
  2019. * implemented to take care hierarchical dt blob parsing.
  2020. * Return: The device node on success or NULL on failure.
  2021. */
  2022. static struct device_node *of_dev_hwmod_lookup(struct device_node *np,
  2023. struct omap_hwmod *oh)
  2024. {
  2025. struct device_node *np0 = NULL, *np1 = NULL;
  2026. const char *p;
  2027. for_each_child_of_node(np, np0) {
  2028. if (of_find_property(np0, "ti,hwmods", NULL)) {
  2029. p = of_get_property(np0, "ti,hwmods", NULL);
  2030. if (!strcmp(p, oh->name))
  2031. return np0;
  2032. np1 = of_dev_hwmod_lookup(np0, oh);
  2033. if (np1)
  2034. return np1;
  2035. }
  2036. }
  2037. return NULL;
  2038. }
  2039. /**
  2040. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2041. * @oh: struct omap_hwmod * to locate the virtual address
  2042. * @data: (unused, caller should pass NULL)
  2043. * @np: struct device_node * of the IP block's device node in the DT data
  2044. *
  2045. * Cache the virtual address used by the MPU to access this IP block's
  2046. * registers. This address is needed early so the OCP registers that
  2047. * are part of the device's address space can be ioremapped properly.
  2048. *
  2049. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2050. * -ENXIO on absent or invalid register target address space.
  2051. */
  2052. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2053. struct device_node *np)
  2054. {
  2055. struct omap_hwmod_addr_space *mem;
  2056. void __iomem *va_start = NULL;
  2057. if (!oh)
  2058. return -EINVAL;
  2059. _save_mpu_port_index(oh);
  2060. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2061. return -ENXIO;
  2062. mem = _find_mpu_rt_addr_space(oh);
  2063. if (!mem) {
  2064. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2065. oh->name);
  2066. /* Extract the IO space from device tree blob */
  2067. if (!np)
  2068. return -ENXIO;
  2069. va_start = of_iomap(np, oh->mpu_rt_idx);
  2070. } else {
  2071. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2072. }
  2073. if (!va_start) {
  2074. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2075. return -ENXIO;
  2076. }
  2077. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2078. oh->name, va_start);
  2079. oh->_mpu_rt_va = va_start;
  2080. return 0;
  2081. }
  2082. /**
  2083. * _init - initialize internal data for the hwmod @oh
  2084. * @oh: struct omap_hwmod *
  2085. * @n: (unused)
  2086. *
  2087. * Look up the clocks and the address space used by the MPU to access
  2088. * registers belonging to the hwmod @oh. @oh must already be
  2089. * registered at this point. This is the first of two phases for
  2090. * hwmod initialization. Code called here does not touch any hardware
  2091. * registers, it simply prepares internal data structures. Returns 0
  2092. * upon success or if the hwmod isn't registered or if the hwmod's
  2093. * address space is not defined, or -EINVAL upon failure.
  2094. */
  2095. static int __init _init(struct omap_hwmod *oh, void *data)
  2096. {
  2097. int r;
  2098. struct device_node *np = NULL;
  2099. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2100. return 0;
  2101. if (of_have_populated_dt())
  2102. np = of_dev_hwmod_lookup(of_find_node_by_name(NULL, "ocp"), oh);
  2103. if (oh->class->sysc) {
  2104. r = _init_mpu_rt_base(oh, NULL, np);
  2105. if (r < 0) {
  2106. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2107. oh->name);
  2108. return 0;
  2109. }
  2110. }
  2111. r = _init_clocks(oh, NULL);
  2112. if (r < 0) {
  2113. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2114. return -EINVAL;
  2115. }
  2116. if (np)
  2117. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2118. oh->flags |= HWMOD_INIT_NO_RESET;
  2119. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2120. oh->flags |= HWMOD_INIT_NO_IDLE;
  2121. oh->_state = _HWMOD_STATE_INITIALIZED;
  2122. return 0;
  2123. }
  2124. /**
  2125. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2126. * @oh: struct omap_hwmod *
  2127. *
  2128. * Set up the module's interface clocks. XXX This function is still mostly
  2129. * a stub; implementing this properly requires iclk autoidle usecounting in
  2130. * the clock code. No return value.
  2131. */
  2132. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2133. {
  2134. struct omap_hwmod_ocp_if *os;
  2135. struct list_head *p;
  2136. int i = 0;
  2137. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2138. return;
  2139. p = oh->slave_ports.next;
  2140. while (i < oh->slaves_cnt) {
  2141. os = _fetch_next_ocp_if(&p, &i);
  2142. if (!os->_clk)
  2143. continue;
  2144. if (os->flags & OCPIF_SWSUP_IDLE) {
  2145. /* XXX omap_iclk_deny_idle(c); */
  2146. } else {
  2147. /* XXX omap_iclk_allow_idle(c); */
  2148. clk_enable(os->_clk);
  2149. }
  2150. }
  2151. return;
  2152. }
  2153. /**
  2154. * _setup_reset - reset an IP block during the setup process
  2155. * @oh: struct omap_hwmod *
  2156. *
  2157. * Reset the IP block corresponding to the hwmod @oh during the setup
  2158. * process. The IP block is first enabled so it can be successfully
  2159. * reset. Returns 0 upon success or a negative error code upon
  2160. * failure.
  2161. */
  2162. static int __init _setup_reset(struct omap_hwmod *oh)
  2163. {
  2164. int r;
  2165. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2166. return -EINVAL;
  2167. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2168. return -EPERM;
  2169. if (oh->rst_lines_cnt == 0) {
  2170. r = _enable(oh);
  2171. if (r) {
  2172. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2173. oh->name, oh->_state);
  2174. return -EINVAL;
  2175. }
  2176. }
  2177. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2178. r = _reset(oh);
  2179. return r;
  2180. }
  2181. /**
  2182. * _setup_postsetup - transition to the appropriate state after _setup
  2183. * @oh: struct omap_hwmod *
  2184. *
  2185. * Place an IP block represented by @oh into a "post-setup" state --
  2186. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2187. * this function is called at the end of _setup().) The postsetup
  2188. * state for an IP block can be changed by calling
  2189. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2190. * before one of the omap_hwmod_setup*() functions are called for the
  2191. * IP block.
  2192. *
  2193. * The IP block stays in this state until a PM runtime-based driver is
  2194. * loaded for that IP block. A post-setup state of IDLE is
  2195. * appropriate for almost all IP blocks with runtime PM-enabled
  2196. * drivers, since those drivers are able to enable the IP block. A
  2197. * post-setup state of ENABLED is appropriate for kernels with PM
  2198. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2199. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2200. * included, since the WDTIMER starts running on reset and will reset
  2201. * the MPU if left active.
  2202. *
  2203. * This post-setup mechanism is deprecated. Once all of the OMAP
  2204. * drivers have been converted to use PM runtime, and all of the IP
  2205. * block data and interconnect data is available to the hwmod code, it
  2206. * should be possible to replace this mechanism with a "lazy reset"
  2207. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2208. * when the driver first probes, then all remaining IP blocks without
  2209. * drivers are either shut down or enabled after the drivers have
  2210. * loaded. However, this cannot take place until the above
  2211. * preconditions have been met, since otherwise the late reset code
  2212. * has no way of knowing which IP blocks are in use by drivers, and
  2213. * which ones are unused.
  2214. *
  2215. * No return value.
  2216. */
  2217. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2218. {
  2219. u8 postsetup_state;
  2220. if (oh->rst_lines_cnt > 0)
  2221. return;
  2222. postsetup_state = oh->_postsetup_state;
  2223. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2224. postsetup_state = _HWMOD_STATE_ENABLED;
  2225. /*
  2226. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2227. * it should be set by the core code as a runtime flag during startup
  2228. */
  2229. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2230. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2231. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2232. postsetup_state = _HWMOD_STATE_ENABLED;
  2233. }
  2234. if (postsetup_state == _HWMOD_STATE_IDLE)
  2235. _idle(oh);
  2236. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2237. _shutdown(oh);
  2238. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2239. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2240. oh->name, postsetup_state);
  2241. return;
  2242. }
  2243. /**
  2244. * _setup - prepare IP block hardware for use
  2245. * @oh: struct omap_hwmod *
  2246. * @n: (unused, pass NULL)
  2247. *
  2248. * Configure the IP block represented by @oh. This may include
  2249. * enabling the IP block, resetting it, and placing it into a
  2250. * post-setup state, depending on the type of IP block and applicable
  2251. * flags. IP blocks are reset to prevent any previous configuration
  2252. * by the bootloader or previous operating system from interfering
  2253. * with power management or other parts of the system. The reset can
  2254. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2255. * two phases for hwmod initialization. Code called here generally
  2256. * affects the IP block hardware, or system integration hardware
  2257. * associated with the IP block. Returns 0.
  2258. */
  2259. static int __init _setup(struct omap_hwmod *oh, void *data)
  2260. {
  2261. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2262. return 0;
  2263. _setup_iclk_autoidle(oh);
  2264. if (!_setup_reset(oh))
  2265. _setup_postsetup(oh);
  2266. return 0;
  2267. }
  2268. /**
  2269. * _register - register a struct omap_hwmod
  2270. * @oh: struct omap_hwmod *
  2271. *
  2272. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2273. * already has been registered by the same name; -EINVAL if the
  2274. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2275. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2276. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2277. * success.
  2278. *
  2279. * XXX The data should be copied into bootmem, so the original data
  2280. * should be marked __initdata and freed after init. This would allow
  2281. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2282. * that the copy process would be relatively complex due to the large number
  2283. * of substructures.
  2284. */
  2285. static int __init _register(struct omap_hwmod *oh)
  2286. {
  2287. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2288. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2289. return -EINVAL;
  2290. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2291. if (_lookup(oh->name))
  2292. return -EEXIST;
  2293. list_add_tail(&oh->node, &omap_hwmod_list);
  2294. INIT_LIST_HEAD(&oh->master_ports);
  2295. INIT_LIST_HEAD(&oh->slave_ports);
  2296. spin_lock_init(&oh->_lock);
  2297. oh->_state = _HWMOD_STATE_REGISTERED;
  2298. /*
  2299. * XXX Rather than doing a strcmp(), this should test a flag
  2300. * set in the hwmod data, inserted by the autogenerator code.
  2301. */
  2302. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2303. mpu_oh = oh;
  2304. return 0;
  2305. }
  2306. /**
  2307. * _alloc_links - return allocated memory for hwmod links
  2308. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2309. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2310. *
  2311. * Return pointers to two struct omap_hwmod_link records, via the
  2312. * addresses pointed to by @ml and @sl. Will first attempt to return
  2313. * memory allocated as part of a large initial block, but if that has
  2314. * been exhausted, will allocate memory itself. Since ideally this
  2315. * second allocation path will never occur, the number of these
  2316. * 'supplemental' allocations will be logged when debugging is
  2317. * enabled. Returns 0.
  2318. */
  2319. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2320. struct omap_hwmod_link **sl)
  2321. {
  2322. unsigned int sz;
  2323. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2324. *ml = &linkspace[free_ls++];
  2325. *sl = &linkspace[free_ls++];
  2326. return 0;
  2327. }
  2328. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2329. *sl = NULL;
  2330. *ml = alloc_bootmem(sz);
  2331. memset(*ml, 0, sz);
  2332. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2333. ls_supp++;
  2334. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2335. ls_supp * LINKS_PER_OCP_IF);
  2336. return 0;
  2337. };
  2338. /**
  2339. * _add_link - add an interconnect between two IP blocks
  2340. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2341. *
  2342. * Add struct omap_hwmod_link records connecting the master IP block
  2343. * specified in @oi->master to @oi, and connecting the slave IP block
  2344. * specified in @oi->slave to @oi. This code is assumed to run before
  2345. * preemption or SMP has been enabled, thus avoiding the need for
  2346. * locking in this code. Changes to this assumption will require
  2347. * additional locking. Returns 0.
  2348. */
  2349. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2350. {
  2351. struct omap_hwmod_link *ml, *sl;
  2352. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2353. oi->slave->name);
  2354. _alloc_links(&ml, &sl);
  2355. ml->ocp_if = oi;
  2356. INIT_LIST_HEAD(&ml->node);
  2357. list_add(&ml->node, &oi->master->master_ports);
  2358. oi->master->masters_cnt++;
  2359. sl->ocp_if = oi;
  2360. INIT_LIST_HEAD(&sl->node);
  2361. list_add(&sl->node, &oi->slave->slave_ports);
  2362. oi->slave->slaves_cnt++;
  2363. return 0;
  2364. }
  2365. /**
  2366. * _register_link - register a struct omap_hwmod_ocp_if
  2367. * @oi: struct omap_hwmod_ocp_if *
  2368. *
  2369. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2370. * has already been registered; -EINVAL if @oi is NULL or if the
  2371. * record pointed to by @oi is missing required fields; or 0 upon
  2372. * success.
  2373. *
  2374. * XXX The data should be copied into bootmem, so the original data
  2375. * should be marked __initdata and freed after init. This would allow
  2376. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2377. */
  2378. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2379. {
  2380. if (!oi || !oi->master || !oi->slave || !oi->user)
  2381. return -EINVAL;
  2382. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2383. return -EEXIST;
  2384. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2385. oi->master->name, oi->slave->name);
  2386. /*
  2387. * Register the connected hwmods, if they haven't been
  2388. * registered already
  2389. */
  2390. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2391. _register(oi->master);
  2392. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2393. _register(oi->slave);
  2394. _add_link(oi);
  2395. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2396. return 0;
  2397. }
  2398. /**
  2399. * _alloc_linkspace - allocate large block of hwmod links
  2400. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2401. *
  2402. * Allocate a large block of struct omap_hwmod_link records. This
  2403. * improves boot time significantly by avoiding the need to allocate
  2404. * individual records one by one. If the number of records to
  2405. * allocate in the block hasn't been manually specified, this function
  2406. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2407. * and use that to determine the allocation size. For SoC families
  2408. * that require multiple list registrations, such as OMAP3xxx, this
  2409. * estimation process isn't optimal, so manual estimation is advised
  2410. * in those cases. Returns -EEXIST if the allocation has already occurred
  2411. * or 0 upon success.
  2412. */
  2413. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2414. {
  2415. unsigned int i = 0;
  2416. unsigned int sz;
  2417. if (linkspace) {
  2418. WARN(1, "linkspace already allocated\n");
  2419. return -EEXIST;
  2420. }
  2421. if (max_ls == 0)
  2422. while (ois[i++])
  2423. max_ls += LINKS_PER_OCP_IF;
  2424. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2425. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2426. __func__, sz, max_ls);
  2427. linkspace = alloc_bootmem(sz);
  2428. memset(linkspace, 0, sz);
  2429. return 0;
  2430. }
  2431. /* Static functions intended only for use in soc_ops field function pointers */
  2432. /**
  2433. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2434. * @oh: struct omap_hwmod *
  2435. *
  2436. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2437. * does not have an IDLEST bit or if the module successfully leaves
  2438. * slave idle; otherwise, pass along the return value of the
  2439. * appropriate *_cm*_wait_module_ready() function.
  2440. */
  2441. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2442. {
  2443. if (!oh)
  2444. return -EINVAL;
  2445. if (oh->flags & HWMOD_NO_IDLEST)
  2446. return 0;
  2447. if (!_find_mpu_rt_port(oh))
  2448. return 0;
  2449. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2450. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2451. oh->prcm.omap2.idlest_reg_id,
  2452. oh->prcm.omap2.idlest_idle_bit);
  2453. }
  2454. /**
  2455. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2456. * @oh: struct omap_hwmod *
  2457. *
  2458. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2459. * does not have an IDLEST bit or if the module successfully leaves
  2460. * slave idle; otherwise, pass along the return value of the
  2461. * appropriate *_cm*_wait_module_ready() function.
  2462. */
  2463. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2464. {
  2465. if (!oh)
  2466. return -EINVAL;
  2467. if (oh->flags & HWMOD_NO_IDLEST)
  2468. return 0;
  2469. if (!_find_mpu_rt_port(oh))
  2470. return 0;
  2471. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2472. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2473. oh->prcm.omap2.idlest_reg_id,
  2474. oh->prcm.omap2.idlest_idle_bit);
  2475. }
  2476. /**
  2477. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2478. * @oh: struct omap_hwmod *
  2479. *
  2480. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2481. * does not have an IDLEST bit or if the module successfully leaves
  2482. * slave idle; otherwise, pass along the return value of the
  2483. * appropriate *_cm*_wait_module_ready() function.
  2484. */
  2485. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2486. {
  2487. if (!oh)
  2488. return -EINVAL;
  2489. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2490. return 0;
  2491. if (!_find_mpu_rt_port(oh))
  2492. return 0;
  2493. /* XXX check module SIDLEMODE, hardreset status */
  2494. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2495. oh->clkdm->cm_inst,
  2496. oh->clkdm->clkdm_offs,
  2497. oh->prcm.omap4.clkctrl_offs);
  2498. }
  2499. /**
  2500. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2501. * @oh: struct omap_hwmod *
  2502. *
  2503. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2504. * does not have an IDLEST bit or if the module successfully leaves
  2505. * slave idle; otherwise, pass along the return value of the
  2506. * appropriate *_cm*_wait_module_ready() function.
  2507. */
  2508. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2509. {
  2510. if (!oh || !oh->clkdm)
  2511. return -EINVAL;
  2512. if (oh->flags & HWMOD_NO_IDLEST)
  2513. return 0;
  2514. if (!_find_mpu_rt_port(oh))
  2515. return 0;
  2516. /* XXX check module SIDLEMODE, hardreset status */
  2517. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2518. oh->clkdm->clkdm_offs,
  2519. oh->prcm.omap4.clkctrl_offs);
  2520. }
  2521. /**
  2522. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2523. * @oh: struct omap_hwmod * to assert hardreset
  2524. * @ohri: hardreset line data
  2525. *
  2526. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2527. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2528. * use as an soc_ops function pointer. Passes along the return value
  2529. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2530. * for removal when the PRM code is moved into drivers/.
  2531. */
  2532. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2533. struct omap_hwmod_rst_info *ohri)
  2534. {
  2535. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2536. ohri->rst_shift);
  2537. }
  2538. /**
  2539. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2540. * @oh: struct omap_hwmod * to deassert hardreset
  2541. * @ohri: hardreset line data
  2542. *
  2543. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2544. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2545. * use as an soc_ops function pointer. Passes along the return value
  2546. * from omap2_prm_deassert_hardreset(). XXX This function is
  2547. * scheduled for removal when the PRM code is moved into drivers/.
  2548. */
  2549. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2550. struct omap_hwmod_rst_info *ohri)
  2551. {
  2552. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2553. ohri->rst_shift,
  2554. ohri->st_shift);
  2555. }
  2556. /**
  2557. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2558. * @oh: struct omap_hwmod * to test hardreset
  2559. * @ohri: hardreset line data
  2560. *
  2561. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2562. * from the hwmod @oh and the hardreset line data @ohri. Only
  2563. * intended for use as an soc_ops function pointer. Passes along the
  2564. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2565. * function is scheduled for removal when the PRM code is moved into
  2566. * drivers/.
  2567. */
  2568. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2569. struct omap_hwmod_rst_info *ohri)
  2570. {
  2571. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2572. ohri->st_shift);
  2573. }
  2574. /**
  2575. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2576. * @oh: struct omap_hwmod * to assert hardreset
  2577. * @ohri: hardreset line data
  2578. *
  2579. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2580. * from the hwmod @oh and the hardreset line data @ohri. Only
  2581. * intended for use as an soc_ops function pointer. Passes along the
  2582. * return value from omap4_prminst_assert_hardreset(). XXX This
  2583. * function is scheduled for removal when the PRM code is moved into
  2584. * drivers/.
  2585. */
  2586. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2587. struct omap_hwmod_rst_info *ohri)
  2588. {
  2589. if (!oh->clkdm)
  2590. return -EINVAL;
  2591. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2592. oh->clkdm->pwrdm.ptr->prcm_partition,
  2593. oh->clkdm->pwrdm.ptr->prcm_offs,
  2594. oh->prcm.omap4.rstctrl_offs);
  2595. }
  2596. /**
  2597. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2598. * @oh: struct omap_hwmod * to deassert hardreset
  2599. * @ohri: hardreset line data
  2600. *
  2601. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2602. * from the hwmod @oh and the hardreset line data @ohri. Only
  2603. * intended for use as an soc_ops function pointer. Passes along the
  2604. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2605. * function is scheduled for removal when the PRM code is moved into
  2606. * drivers/.
  2607. */
  2608. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2609. struct omap_hwmod_rst_info *ohri)
  2610. {
  2611. if (!oh->clkdm)
  2612. return -EINVAL;
  2613. if (ohri->st_shift)
  2614. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2615. oh->name, ohri->name);
  2616. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2617. oh->clkdm->pwrdm.ptr->prcm_partition,
  2618. oh->clkdm->pwrdm.ptr->prcm_offs,
  2619. oh->prcm.omap4.rstctrl_offs);
  2620. }
  2621. /**
  2622. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2623. * @oh: struct omap_hwmod * to test hardreset
  2624. * @ohri: hardreset line data
  2625. *
  2626. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2627. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2628. * Only intended for use as an soc_ops function pointer. Passes along
  2629. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2630. * This function is scheduled for removal when the PRM code is moved
  2631. * into drivers/.
  2632. */
  2633. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2634. struct omap_hwmod_rst_info *ohri)
  2635. {
  2636. if (!oh->clkdm)
  2637. return -EINVAL;
  2638. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2639. oh->clkdm->pwrdm.ptr->prcm_partition,
  2640. oh->clkdm->pwrdm.ptr->prcm_offs,
  2641. oh->prcm.omap4.rstctrl_offs);
  2642. }
  2643. /**
  2644. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2645. * @oh: struct omap_hwmod * to assert hardreset
  2646. * @ohri: hardreset line data
  2647. *
  2648. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2649. * from the hwmod @oh and the hardreset line data @ohri. Only
  2650. * intended for use as an soc_ops function pointer. Passes along the
  2651. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2652. * function is scheduled for removal when the PRM code is moved into
  2653. * drivers/.
  2654. */
  2655. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2656. struct omap_hwmod_rst_info *ohri)
  2657. {
  2658. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2659. oh->clkdm->pwrdm.ptr->prcm_offs,
  2660. oh->prcm.omap4.rstctrl_offs);
  2661. }
  2662. /**
  2663. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2664. * @oh: struct omap_hwmod * to deassert hardreset
  2665. * @ohri: hardreset line data
  2666. *
  2667. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2668. * from the hwmod @oh and the hardreset line data @ohri. Only
  2669. * intended for use as an soc_ops function pointer. Passes along the
  2670. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2671. * function is scheduled for removal when the PRM code is moved into
  2672. * drivers/.
  2673. */
  2674. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2675. struct omap_hwmod_rst_info *ohri)
  2676. {
  2677. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2678. ohri->st_shift,
  2679. oh->clkdm->pwrdm.ptr->prcm_offs,
  2680. oh->prcm.omap4.rstctrl_offs,
  2681. oh->prcm.omap4.rstst_offs);
  2682. }
  2683. /**
  2684. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2685. * @oh: struct omap_hwmod * to test hardreset
  2686. * @ohri: hardreset line data
  2687. *
  2688. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2689. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2690. * Only intended for use as an soc_ops function pointer. Passes along
  2691. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2692. * This function is scheduled for removal when the PRM code is moved
  2693. * into drivers/.
  2694. */
  2695. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2696. struct omap_hwmod_rst_info *ohri)
  2697. {
  2698. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2699. oh->clkdm->pwrdm.ptr->prcm_offs,
  2700. oh->prcm.omap4.rstctrl_offs);
  2701. }
  2702. /* Public functions */
  2703. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2704. {
  2705. if (oh->flags & HWMOD_16BIT_REG)
  2706. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2707. else
  2708. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2709. }
  2710. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2711. {
  2712. if (oh->flags & HWMOD_16BIT_REG)
  2713. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2714. else
  2715. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2716. }
  2717. /**
  2718. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2719. * @oh: struct omap_hwmod *
  2720. *
  2721. * This is a public function exposed to drivers. Some drivers may need to do
  2722. * some settings before and after resetting the device. Those drivers after
  2723. * doing the necessary settings could use this function to start a reset by
  2724. * setting the SYSCONFIG.SOFTRESET bit.
  2725. */
  2726. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2727. {
  2728. u32 v;
  2729. int ret;
  2730. if (!oh || !(oh->_sysc_cache))
  2731. return -EINVAL;
  2732. v = oh->_sysc_cache;
  2733. ret = _set_softreset(oh, &v);
  2734. if (ret)
  2735. goto error;
  2736. _write_sysconfig(v, oh);
  2737. ret = _clear_softreset(oh, &v);
  2738. if (ret)
  2739. goto error;
  2740. _write_sysconfig(v, oh);
  2741. error:
  2742. return ret;
  2743. }
  2744. /**
  2745. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2746. * @name: name of the omap_hwmod to look up
  2747. *
  2748. * Given a @name of an omap_hwmod, return a pointer to the registered
  2749. * struct omap_hwmod *, or NULL upon error.
  2750. */
  2751. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2752. {
  2753. struct omap_hwmod *oh;
  2754. if (!name)
  2755. return NULL;
  2756. oh = _lookup(name);
  2757. return oh;
  2758. }
  2759. /**
  2760. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2761. * @fn: pointer to a callback function
  2762. * @data: void * data to pass to callback function
  2763. *
  2764. * Call @fn for each registered omap_hwmod, passing @data to each
  2765. * function. @fn must return 0 for success or any other value for
  2766. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2767. * will stop and the non-zero return value will be passed to the
  2768. * caller of omap_hwmod_for_each(). @fn is called with
  2769. * omap_hwmod_for_each() held.
  2770. */
  2771. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2772. void *data)
  2773. {
  2774. struct omap_hwmod *temp_oh;
  2775. int ret = 0;
  2776. if (!fn)
  2777. return -EINVAL;
  2778. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2779. ret = (*fn)(temp_oh, data);
  2780. if (ret)
  2781. break;
  2782. }
  2783. return ret;
  2784. }
  2785. /**
  2786. * omap_hwmod_register_links - register an array of hwmod links
  2787. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2788. *
  2789. * Intended to be called early in boot before the clock framework is
  2790. * initialized. If @ois is not null, will register all omap_hwmods
  2791. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2792. * omap_hwmod_init() hasn't been called before calling this function,
  2793. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2794. * success.
  2795. */
  2796. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2797. {
  2798. int r, i;
  2799. if (!inited)
  2800. return -EINVAL;
  2801. if (!ois)
  2802. return 0;
  2803. if (!linkspace) {
  2804. if (_alloc_linkspace(ois)) {
  2805. pr_err("omap_hwmod: could not allocate link space\n");
  2806. return -ENOMEM;
  2807. }
  2808. }
  2809. i = 0;
  2810. do {
  2811. r = _register_link(ois[i]);
  2812. WARN(r && r != -EEXIST,
  2813. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2814. ois[i]->master->name, ois[i]->slave->name, r);
  2815. } while (ois[++i]);
  2816. return 0;
  2817. }
  2818. /**
  2819. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2820. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2821. *
  2822. * If the hwmod data corresponding to the MPU subsystem IP block
  2823. * hasn't been initialized and set up yet, do so now. This must be
  2824. * done first since sleep dependencies may be added from other hwmods
  2825. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2826. * return value.
  2827. */
  2828. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2829. {
  2830. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2831. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2832. __func__, MPU_INITIATOR_NAME);
  2833. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2834. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2835. }
  2836. /**
  2837. * omap_hwmod_setup_one - set up a single hwmod
  2838. * @oh_name: const char * name of the already-registered hwmod to set up
  2839. *
  2840. * Initialize and set up a single hwmod. Intended to be used for a
  2841. * small number of early devices, such as the timer IP blocks used for
  2842. * the scheduler clock. Must be called after omap2_clk_init().
  2843. * Resolves the struct clk names to struct clk pointers for each
  2844. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2845. * -EINVAL upon error or 0 upon success.
  2846. */
  2847. int __init omap_hwmod_setup_one(const char *oh_name)
  2848. {
  2849. struct omap_hwmod *oh;
  2850. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2851. oh = _lookup(oh_name);
  2852. if (!oh) {
  2853. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2854. return -EINVAL;
  2855. }
  2856. _ensure_mpu_hwmod_is_setup(oh);
  2857. _init(oh, NULL);
  2858. _setup(oh, NULL);
  2859. return 0;
  2860. }
  2861. /**
  2862. * omap_hwmod_setup_all - set up all registered IP blocks
  2863. *
  2864. * Initialize and set up all IP blocks registered with the hwmod code.
  2865. * Must be called after omap2_clk_init(). Resolves the struct clk
  2866. * names to struct clk pointers for each registered omap_hwmod. Also
  2867. * calls _setup() on each hwmod. Returns 0 upon success.
  2868. */
  2869. static int __init omap_hwmod_setup_all(void)
  2870. {
  2871. _ensure_mpu_hwmod_is_setup(NULL);
  2872. omap_hwmod_for_each(_init, NULL);
  2873. omap_hwmod_for_each(_setup, NULL);
  2874. return 0;
  2875. }
  2876. omap_core_initcall(omap_hwmod_setup_all);
  2877. /**
  2878. * omap_hwmod_enable - enable an omap_hwmod
  2879. * @oh: struct omap_hwmod *
  2880. *
  2881. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2882. * Returns -EINVAL on error or passes along the return value from _enable().
  2883. */
  2884. int omap_hwmod_enable(struct omap_hwmod *oh)
  2885. {
  2886. int r;
  2887. unsigned long flags;
  2888. if (!oh)
  2889. return -EINVAL;
  2890. spin_lock_irqsave(&oh->_lock, flags);
  2891. r = _enable(oh);
  2892. spin_unlock_irqrestore(&oh->_lock, flags);
  2893. return r;
  2894. }
  2895. /**
  2896. * omap_hwmod_idle - idle an omap_hwmod
  2897. * @oh: struct omap_hwmod *
  2898. *
  2899. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2900. * Returns -EINVAL on error or passes along the return value from _idle().
  2901. */
  2902. int omap_hwmod_idle(struct omap_hwmod *oh)
  2903. {
  2904. unsigned long flags;
  2905. if (!oh)
  2906. return -EINVAL;
  2907. spin_lock_irqsave(&oh->_lock, flags);
  2908. _idle(oh);
  2909. spin_unlock_irqrestore(&oh->_lock, flags);
  2910. return 0;
  2911. }
  2912. /**
  2913. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2914. * @oh: struct omap_hwmod *
  2915. *
  2916. * Shutdown an omap_hwmod @oh. Intended to be called by
  2917. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2918. * the return value from _shutdown().
  2919. */
  2920. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2921. {
  2922. unsigned long flags;
  2923. if (!oh)
  2924. return -EINVAL;
  2925. spin_lock_irqsave(&oh->_lock, flags);
  2926. _shutdown(oh);
  2927. spin_unlock_irqrestore(&oh->_lock, flags);
  2928. return 0;
  2929. }
  2930. /**
  2931. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2932. * @oh: struct omap_hwmod *oh
  2933. *
  2934. * Intended to be called by the omap_device code.
  2935. */
  2936. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2937. {
  2938. unsigned long flags;
  2939. spin_lock_irqsave(&oh->_lock, flags);
  2940. _enable_clocks(oh);
  2941. spin_unlock_irqrestore(&oh->_lock, flags);
  2942. return 0;
  2943. }
  2944. /**
  2945. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2946. * @oh: struct omap_hwmod *oh
  2947. *
  2948. * Intended to be called by the omap_device code.
  2949. */
  2950. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2951. {
  2952. unsigned long flags;
  2953. spin_lock_irqsave(&oh->_lock, flags);
  2954. _disable_clocks(oh);
  2955. spin_unlock_irqrestore(&oh->_lock, flags);
  2956. return 0;
  2957. }
  2958. /**
  2959. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2960. * @oh: struct omap_hwmod *oh
  2961. *
  2962. * Intended to be called by drivers and core code when all posted
  2963. * writes to a device must complete before continuing further
  2964. * execution (for example, after clearing some device IRQSTATUS
  2965. * register bits)
  2966. *
  2967. * XXX what about targets with multiple OCP threads?
  2968. */
  2969. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2970. {
  2971. BUG_ON(!oh);
  2972. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2973. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2974. oh->name);
  2975. return;
  2976. }
  2977. /*
  2978. * Forces posted writes to complete on the OCP thread handling
  2979. * register writes
  2980. */
  2981. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2982. }
  2983. /**
  2984. * omap_hwmod_reset - reset the hwmod
  2985. * @oh: struct omap_hwmod *
  2986. *
  2987. * Under some conditions, a driver may wish to reset the entire device.
  2988. * Called from omap_device code. Returns -EINVAL on error or passes along
  2989. * the return value from _reset().
  2990. */
  2991. int omap_hwmod_reset(struct omap_hwmod *oh)
  2992. {
  2993. int r;
  2994. unsigned long flags;
  2995. if (!oh)
  2996. return -EINVAL;
  2997. spin_lock_irqsave(&oh->_lock, flags);
  2998. r = _reset(oh);
  2999. spin_unlock_irqrestore(&oh->_lock, flags);
  3000. return r;
  3001. }
  3002. /*
  3003. * IP block data retrieval functions
  3004. */
  3005. /**
  3006. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  3007. * @oh: struct omap_hwmod *
  3008. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  3009. *
  3010. * Count the number of struct resource array elements necessary to
  3011. * contain omap_hwmod @oh resources. Intended to be called by code
  3012. * that registers omap_devices. Intended to be used to determine the
  3013. * size of a dynamically-allocated struct resource array, before
  3014. * calling omap_hwmod_fill_resources(). Returns the number of struct
  3015. * resource array elements needed.
  3016. *
  3017. * XXX This code is not optimized. It could attempt to merge adjacent
  3018. * resource IDs.
  3019. *
  3020. */
  3021. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  3022. {
  3023. int ret = 0;
  3024. if (flags & IORESOURCE_IRQ)
  3025. ret += _count_mpu_irqs(oh);
  3026. if (flags & IORESOURCE_DMA)
  3027. ret += _count_sdma_reqs(oh);
  3028. if (flags & IORESOURCE_MEM) {
  3029. int i = 0;
  3030. struct omap_hwmod_ocp_if *os;
  3031. struct list_head *p = oh->slave_ports.next;
  3032. while (i < oh->slaves_cnt) {
  3033. os = _fetch_next_ocp_if(&p, &i);
  3034. ret += _count_ocp_if_addr_spaces(os);
  3035. }
  3036. }
  3037. return ret;
  3038. }
  3039. /**
  3040. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3041. * @oh: struct omap_hwmod *
  3042. * @res: pointer to the first element of an array of struct resource to fill
  3043. *
  3044. * Fill the struct resource array @res with resource data from the
  3045. * omap_hwmod @oh. Intended to be called by code that registers
  3046. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3047. * number of array elements filled.
  3048. */
  3049. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3050. {
  3051. struct omap_hwmod_ocp_if *os;
  3052. struct list_head *p;
  3053. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3054. int r = 0;
  3055. /* For each IRQ, DMA, memory area, fill in array.*/
  3056. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3057. for (i = 0; i < mpu_irqs_cnt; i++) {
  3058. (res + r)->name = (oh->mpu_irqs + i)->name;
  3059. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3060. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3061. (res + r)->flags = IORESOURCE_IRQ;
  3062. r++;
  3063. }
  3064. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3065. for (i = 0; i < sdma_reqs_cnt; i++) {
  3066. (res + r)->name = (oh->sdma_reqs + i)->name;
  3067. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3068. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3069. (res + r)->flags = IORESOURCE_DMA;
  3070. r++;
  3071. }
  3072. p = oh->slave_ports.next;
  3073. i = 0;
  3074. while (i < oh->slaves_cnt) {
  3075. os = _fetch_next_ocp_if(&p, &i);
  3076. addr_cnt = _count_ocp_if_addr_spaces(os);
  3077. for (j = 0; j < addr_cnt; j++) {
  3078. (res + r)->name = (os->addr + j)->name;
  3079. (res + r)->start = (os->addr + j)->pa_start;
  3080. (res + r)->end = (os->addr + j)->pa_end;
  3081. (res + r)->flags = IORESOURCE_MEM;
  3082. r++;
  3083. }
  3084. }
  3085. return r;
  3086. }
  3087. /**
  3088. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3089. * @oh: struct omap_hwmod *
  3090. * @res: pointer to the array of struct resource to fill
  3091. *
  3092. * Fill the struct resource array @res with dma resource data from the
  3093. * omap_hwmod @oh. Intended to be called by code that registers
  3094. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3095. * number of array elements filled.
  3096. */
  3097. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3098. {
  3099. int i, sdma_reqs_cnt;
  3100. int r = 0;
  3101. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3102. for (i = 0; i < sdma_reqs_cnt; i++) {
  3103. (res + r)->name = (oh->sdma_reqs + i)->name;
  3104. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3105. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3106. (res + r)->flags = IORESOURCE_DMA;
  3107. r++;
  3108. }
  3109. return r;
  3110. }
  3111. /**
  3112. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3113. * @oh: struct omap_hwmod * to operate on
  3114. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3115. * @name: pointer to the name of the data to fetch (optional)
  3116. * @rsrc: pointer to a struct resource, allocated by the caller
  3117. *
  3118. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3119. * data for the IP block pointed to by @oh. The data will be filled
  3120. * into a struct resource record pointed to by @rsrc. The struct
  3121. * resource must be allocated by the caller. When @name is non-null,
  3122. * the data associated with the matching entry in the IRQ/SDMA/address
  3123. * space hwmod data arrays will be returned. If @name is null, the
  3124. * first array entry will be returned. Data order is not meaningful
  3125. * in hwmod data, so callers are strongly encouraged to use a non-null
  3126. * @name whenever possible to avoid unpredictable effects if hwmod
  3127. * data is later added that causes data ordering to change. This
  3128. * function is only intended for use by OMAP core code. Device
  3129. * drivers should not call this function - the appropriate bus-related
  3130. * data accessor functions should be used instead. Returns 0 upon
  3131. * success or a negative error code upon error.
  3132. */
  3133. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3134. const char *name, struct resource *rsrc)
  3135. {
  3136. int r;
  3137. unsigned int irq, dma;
  3138. u32 pa_start, pa_end;
  3139. if (!oh || !rsrc)
  3140. return -EINVAL;
  3141. if (type == IORESOURCE_IRQ) {
  3142. r = _get_mpu_irq_by_name(oh, name, &irq);
  3143. if (r)
  3144. return r;
  3145. rsrc->start = irq;
  3146. rsrc->end = irq;
  3147. } else if (type == IORESOURCE_DMA) {
  3148. r = _get_sdma_req_by_name(oh, name, &dma);
  3149. if (r)
  3150. return r;
  3151. rsrc->start = dma;
  3152. rsrc->end = dma;
  3153. } else if (type == IORESOURCE_MEM) {
  3154. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3155. if (r)
  3156. return r;
  3157. rsrc->start = pa_start;
  3158. rsrc->end = pa_end;
  3159. } else {
  3160. return -EINVAL;
  3161. }
  3162. rsrc->flags = type;
  3163. rsrc->name = name;
  3164. return 0;
  3165. }
  3166. /**
  3167. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3168. * @oh: struct omap_hwmod *
  3169. *
  3170. * Return the powerdomain pointer associated with the OMAP module
  3171. * @oh's main clock. If @oh does not have a main clk, return the
  3172. * powerdomain associated with the interface clock associated with the
  3173. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3174. * instead?) Returns NULL on error, or a struct powerdomain * on
  3175. * success.
  3176. */
  3177. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3178. {
  3179. struct clk *c;
  3180. struct omap_hwmod_ocp_if *oi;
  3181. struct clockdomain *clkdm;
  3182. struct clk_hw_omap *clk;
  3183. if (!oh)
  3184. return NULL;
  3185. if (oh->clkdm)
  3186. return oh->clkdm->pwrdm.ptr;
  3187. if (oh->_clk) {
  3188. c = oh->_clk;
  3189. } else {
  3190. oi = _find_mpu_rt_port(oh);
  3191. if (!oi)
  3192. return NULL;
  3193. c = oi->_clk;
  3194. }
  3195. clk = to_clk_hw_omap(__clk_get_hw(c));
  3196. clkdm = clk->clkdm;
  3197. if (!clkdm)
  3198. return NULL;
  3199. return clkdm->pwrdm.ptr;
  3200. }
  3201. /**
  3202. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3203. * @oh: struct omap_hwmod *
  3204. *
  3205. * Returns the virtual address corresponding to the beginning of the
  3206. * module's register target, in the address range that is intended to
  3207. * be used by the MPU. Returns the virtual address upon success or NULL
  3208. * upon error.
  3209. */
  3210. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3211. {
  3212. if (!oh)
  3213. return NULL;
  3214. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3215. return NULL;
  3216. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3217. return NULL;
  3218. return oh->_mpu_rt_va;
  3219. }
  3220. /**
  3221. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3222. * @oh: struct omap_hwmod *
  3223. * @init_oh: struct omap_hwmod * (initiator)
  3224. *
  3225. * Add a sleep dependency between the initiator @init_oh and @oh.
  3226. * Intended to be called by DSP/Bridge code via platform_data for the
  3227. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3228. * code needs to add/del initiator dependencies dynamically
  3229. * before/after accessing a device. Returns the return value from
  3230. * _add_initiator_dep().
  3231. *
  3232. * XXX Keep a usecount in the clockdomain code
  3233. */
  3234. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3235. struct omap_hwmod *init_oh)
  3236. {
  3237. return _add_initiator_dep(oh, init_oh);
  3238. }
  3239. /*
  3240. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3241. * for context save/restore operations?
  3242. */
  3243. /**
  3244. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3245. * @oh: struct omap_hwmod *
  3246. * @init_oh: struct omap_hwmod * (initiator)
  3247. *
  3248. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3249. * Intended to be called by DSP/Bridge code via platform_data for the
  3250. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3251. * code needs to add/del initiator dependencies dynamically
  3252. * before/after accessing a device. Returns the return value from
  3253. * _del_initiator_dep().
  3254. *
  3255. * XXX Keep a usecount in the clockdomain code
  3256. */
  3257. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3258. struct omap_hwmod *init_oh)
  3259. {
  3260. return _del_initiator_dep(oh, init_oh);
  3261. }
  3262. /**
  3263. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3264. * @oh: struct omap_hwmod *
  3265. *
  3266. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3267. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3268. * this IP block if it has dynamic mux entries. Eventually this
  3269. * should set PRCM wakeup registers to cause the PRCM to receive
  3270. * wakeup events from the module. Does not set any wakeup routing
  3271. * registers beyond this point - if the module is to wake up any other
  3272. * module or subsystem, that must be set separately. Called by
  3273. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3274. */
  3275. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3276. {
  3277. unsigned long flags;
  3278. u32 v;
  3279. spin_lock_irqsave(&oh->_lock, flags);
  3280. if (oh->class->sysc &&
  3281. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3282. v = oh->_sysc_cache;
  3283. _enable_wakeup(oh, &v);
  3284. _write_sysconfig(v, oh);
  3285. }
  3286. _set_idle_ioring_wakeup(oh, true);
  3287. spin_unlock_irqrestore(&oh->_lock, flags);
  3288. return 0;
  3289. }
  3290. /**
  3291. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3292. * @oh: struct omap_hwmod *
  3293. *
  3294. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3295. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3296. * events for this IP block if it has dynamic mux entries. Eventually
  3297. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3298. * wakeup events from the module. Does not set any wakeup routing
  3299. * registers beyond this point - if the module is to wake up any other
  3300. * module or subsystem, that must be set separately. Called by
  3301. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3302. */
  3303. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3304. {
  3305. unsigned long flags;
  3306. u32 v;
  3307. spin_lock_irqsave(&oh->_lock, flags);
  3308. if (oh->class->sysc &&
  3309. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3310. v = oh->_sysc_cache;
  3311. _disable_wakeup(oh, &v);
  3312. _write_sysconfig(v, oh);
  3313. }
  3314. _set_idle_ioring_wakeup(oh, false);
  3315. spin_unlock_irqrestore(&oh->_lock, flags);
  3316. return 0;
  3317. }
  3318. /**
  3319. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3320. * contained in the hwmod module.
  3321. * @oh: struct omap_hwmod *
  3322. * @name: name of the reset line to lookup and assert
  3323. *
  3324. * Some IP like dsp, ipu or iva contain processor that require
  3325. * an HW reset line to be assert / deassert in order to enable fully
  3326. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3327. * yet supported on this OMAP; otherwise, passes along the return value
  3328. * from _assert_hardreset().
  3329. */
  3330. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3331. {
  3332. int ret;
  3333. unsigned long flags;
  3334. if (!oh)
  3335. return -EINVAL;
  3336. spin_lock_irqsave(&oh->_lock, flags);
  3337. ret = _assert_hardreset(oh, name);
  3338. spin_unlock_irqrestore(&oh->_lock, flags);
  3339. return ret;
  3340. }
  3341. /**
  3342. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3343. * contained in the hwmod module.
  3344. * @oh: struct omap_hwmod *
  3345. * @name: name of the reset line to look up and deassert
  3346. *
  3347. * Some IP like dsp, ipu or iva contain processor that require
  3348. * an HW reset line to be assert / deassert in order to enable fully
  3349. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3350. * yet supported on this OMAP; otherwise, passes along the return value
  3351. * from _deassert_hardreset().
  3352. */
  3353. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3354. {
  3355. int ret;
  3356. unsigned long flags;
  3357. if (!oh)
  3358. return -EINVAL;
  3359. spin_lock_irqsave(&oh->_lock, flags);
  3360. ret = _deassert_hardreset(oh, name);
  3361. spin_unlock_irqrestore(&oh->_lock, flags);
  3362. return ret;
  3363. }
  3364. /**
  3365. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3366. * contained in the hwmod module
  3367. * @oh: struct omap_hwmod *
  3368. * @name: name of the reset line to look up and read
  3369. *
  3370. * Return the current state of the hwmod @oh's reset line named @name:
  3371. * returns -EINVAL upon parameter error or if this operation
  3372. * is unsupported on the current OMAP; otherwise, passes along the return
  3373. * value from _read_hardreset().
  3374. */
  3375. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3376. {
  3377. int ret;
  3378. unsigned long flags;
  3379. if (!oh)
  3380. return -EINVAL;
  3381. spin_lock_irqsave(&oh->_lock, flags);
  3382. ret = _read_hardreset(oh, name);
  3383. spin_unlock_irqrestore(&oh->_lock, flags);
  3384. return ret;
  3385. }
  3386. /**
  3387. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3388. * @classname: struct omap_hwmod_class name to search for
  3389. * @fn: callback function pointer to call for each hwmod in class @classname
  3390. * @user: arbitrary context data to pass to the callback function
  3391. *
  3392. * For each omap_hwmod of class @classname, call @fn.
  3393. * If the callback function returns something other than
  3394. * zero, the iterator is terminated, and the callback function's return
  3395. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3396. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3397. */
  3398. int omap_hwmod_for_each_by_class(const char *classname,
  3399. int (*fn)(struct omap_hwmod *oh,
  3400. void *user),
  3401. void *user)
  3402. {
  3403. struct omap_hwmod *temp_oh;
  3404. int ret = 0;
  3405. if (!classname || !fn)
  3406. return -EINVAL;
  3407. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3408. __func__, classname);
  3409. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3410. if (!strcmp(temp_oh->class->name, classname)) {
  3411. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3412. __func__, temp_oh->name);
  3413. ret = (*fn)(temp_oh, user);
  3414. if (ret)
  3415. break;
  3416. }
  3417. }
  3418. if (ret)
  3419. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3420. __func__, ret);
  3421. return ret;
  3422. }
  3423. /**
  3424. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3425. * @oh: struct omap_hwmod *
  3426. * @state: state that _setup() should leave the hwmod in
  3427. *
  3428. * Sets the hwmod state that @oh will enter at the end of _setup()
  3429. * (called by omap_hwmod_setup_*()). See also the documentation
  3430. * for _setup_postsetup(), above. Returns 0 upon success or
  3431. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3432. * in the wrong state.
  3433. */
  3434. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3435. {
  3436. int ret;
  3437. unsigned long flags;
  3438. if (!oh)
  3439. return -EINVAL;
  3440. if (state != _HWMOD_STATE_DISABLED &&
  3441. state != _HWMOD_STATE_ENABLED &&
  3442. state != _HWMOD_STATE_IDLE)
  3443. return -EINVAL;
  3444. spin_lock_irqsave(&oh->_lock, flags);
  3445. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3446. ret = -EINVAL;
  3447. goto ohsps_unlock;
  3448. }
  3449. oh->_postsetup_state = state;
  3450. ret = 0;
  3451. ohsps_unlock:
  3452. spin_unlock_irqrestore(&oh->_lock, flags);
  3453. return ret;
  3454. }
  3455. /**
  3456. * omap_hwmod_get_context_loss_count - get lost context count
  3457. * @oh: struct omap_hwmod *
  3458. *
  3459. * Returns the context loss count of associated @oh
  3460. * upon success, or zero if no context loss data is available.
  3461. *
  3462. * On OMAP4, this queries the per-hwmod context loss register,
  3463. * assuming one exists. If not, or on OMAP2/3, this queries the
  3464. * enclosing powerdomain context loss count.
  3465. */
  3466. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3467. {
  3468. struct powerdomain *pwrdm;
  3469. int ret = 0;
  3470. if (soc_ops.get_context_lost)
  3471. return soc_ops.get_context_lost(oh);
  3472. pwrdm = omap_hwmod_get_pwrdm(oh);
  3473. if (pwrdm)
  3474. ret = pwrdm_get_context_loss_count(pwrdm);
  3475. return ret;
  3476. }
  3477. /**
  3478. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3479. * @oh: struct omap_hwmod *
  3480. *
  3481. * Prevent the hwmod @oh from being reset during the setup process.
  3482. * Intended for use by board-*.c files on boards with devices that
  3483. * cannot tolerate being reset. Must be called before the hwmod has
  3484. * been set up. Returns 0 upon success or negative error code upon
  3485. * failure.
  3486. */
  3487. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3488. {
  3489. if (!oh)
  3490. return -EINVAL;
  3491. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3492. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3493. oh->name);
  3494. return -EINVAL;
  3495. }
  3496. oh->flags |= HWMOD_INIT_NO_RESET;
  3497. return 0;
  3498. }
  3499. /**
  3500. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3501. * @oh: struct omap_hwmod * containing hwmod mux entries
  3502. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3503. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3504. *
  3505. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3506. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3507. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3508. * this function is not called for a given pad_idx, then the ISR
  3509. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3510. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3511. * the _dynamic or wakeup_ entry: if there are other entries not
  3512. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3513. * entries are NOT COUNTED in the dynamic pad index. This function
  3514. * must be called separately for each pad that requires its interrupt
  3515. * to be re-routed this way. Returns -EINVAL if there is an argument
  3516. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3517. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3518. *
  3519. * XXX This function interface is fragile. Rather than using array
  3520. * indexes, which are subject to unpredictable change, it should be
  3521. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3522. * pad records.
  3523. */
  3524. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3525. {
  3526. int nr_irqs;
  3527. might_sleep();
  3528. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3529. pad_idx >= oh->mux->nr_pads_dynamic)
  3530. return -EINVAL;
  3531. /* Check the number of available mpu_irqs */
  3532. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3533. ;
  3534. if (irq_idx >= nr_irqs)
  3535. return -EINVAL;
  3536. if (!oh->mux->irqs) {
  3537. /* XXX What frees this? */
  3538. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3539. GFP_KERNEL);
  3540. if (!oh->mux->irqs)
  3541. return -ENOMEM;
  3542. }
  3543. oh->mux->irqs[pad_idx] = irq_idx;
  3544. return 0;
  3545. }
  3546. /**
  3547. * omap_hwmod_init - initialize the hwmod code
  3548. *
  3549. * Sets up some function pointers needed by the hwmod code to operate on the
  3550. * currently-booted SoC. Intended to be called once during kernel init
  3551. * before any hwmods are registered. No return value.
  3552. */
  3553. void __init omap_hwmod_init(void)
  3554. {
  3555. if (cpu_is_omap24xx()) {
  3556. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3557. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3558. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3559. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3560. } else if (cpu_is_omap34xx()) {
  3561. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3562. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3563. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3564. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3565. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3566. soc_ops.enable_module = _omap4_enable_module;
  3567. soc_ops.disable_module = _omap4_disable_module;
  3568. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3569. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3570. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3571. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3572. soc_ops.init_clkdm = _init_clkdm;
  3573. soc_ops.update_context_lost = _omap4_update_context_lost;
  3574. soc_ops.get_context_lost = _omap4_get_context_lost;
  3575. } else if (soc_is_am43xx()) {
  3576. soc_ops.enable_module = _omap4_enable_module;
  3577. soc_ops.disable_module = _omap4_disable_module;
  3578. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3579. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3580. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3581. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3582. soc_ops.init_clkdm = _init_clkdm;
  3583. } else if (soc_is_am33xx()) {
  3584. soc_ops.enable_module = _am33xx_enable_module;
  3585. soc_ops.disable_module = _am33xx_disable_module;
  3586. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3587. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3588. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3589. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3590. soc_ops.init_clkdm = _init_clkdm;
  3591. } else {
  3592. WARN(1, "omap_hwmod: unknown SoC type\n");
  3593. }
  3594. inited = true;
  3595. }
  3596. /**
  3597. * omap_hwmod_get_main_clk - get pointer to main clock name
  3598. * @oh: struct omap_hwmod *
  3599. *
  3600. * Returns the main clock name assocated with @oh upon success,
  3601. * or NULL if @oh is NULL.
  3602. */
  3603. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3604. {
  3605. if (!oh)
  3606. return NULL;
  3607. return oh->main_clk;
  3608. }