mach-mx21ads.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/gpio.h>
  20. #include <mach/common.h>
  21. #include <mach/hardware.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/time.h>
  25. #include <asm/mach/map.h>
  26. #include <mach/imx-uart.h>
  27. #include <mach/imxfb.h>
  28. #include <mach/iomux-mx21.h>
  29. #include <mach/mxc_nand.h>
  30. #include <mach/mmc.h>
  31. #include "devices-imx21.h"
  32. #include "devices.h"
  33. /*
  34. * Memory-mapped I/O on MX21ADS base board
  35. */
  36. #define MX21ADS_MMIO_BASE_ADDR 0xf5000000
  37. #define MX21ADS_MMIO_SIZE SZ_16M
  38. #define MX21ADS_REG_ADDR(offset) (void __force __iomem *) \
  39. (MX21ADS_MMIO_BASE_ADDR + (offset))
  40. #define MX21ADS_CS8900A_IRQ IRQ_GPIOE(11)
  41. #define MX21ADS_CS8900A_IOBASE_REG MX21ADS_REG_ADDR(0x000000)
  42. #define MX21ADS_ST16C255_IOBASE_REG MX21ADS_REG_ADDR(0x200000)
  43. #define MX21ADS_VERSION_REG MX21ADS_REG_ADDR(0x400000)
  44. #define MX21ADS_IO_REG MX21ADS_REG_ADDR(0x800000)
  45. /* MX21ADS_IO_REG bit definitions */
  46. #define MX21ADS_IO_SD_WP 0x0001 /* read */
  47. #define MX21ADS_IO_TP6 0x0001 /* write */
  48. #define MX21ADS_IO_SW_SEL 0x0002 /* read */
  49. #define MX21ADS_IO_TP7 0x0002 /* write */
  50. #define MX21ADS_IO_RESET_E_UART 0x0004
  51. #define MX21ADS_IO_RESET_BASE 0x0008
  52. #define MX21ADS_IO_CSI_CTL2 0x0010
  53. #define MX21ADS_IO_CSI_CTL1 0x0020
  54. #define MX21ADS_IO_CSI_CTL0 0x0040
  55. #define MX21ADS_IO_UART1_EN 0x0080
  56. #define MX21ADS_IO_UART4_EN 0x0100
  57. #define MX21ADS_IO_LCDON 0x0200
  58. #define MX21ADS_IO_IRDA_EN 0x0400
  59. #define MX21ADS_IO_IRDA_FIR_SEL 0x0800
  60. #define MX21ADS_IO_IRDA_MD0_B 0x1000
  61. #define MX21ADS_IO_IRDA_MD1 0x2000
  62. #define MX21ADS_IO_LED4_ON 0x4000
  63. #define MX21ADS_IO_LED3_ON 0x8000
  64. static unsigned int mx21ads_pins[] = {
  65. /* CS8900A */
  66. (GPIO_PORTE | GPIO_GPIO | GPIO_IN | 11),
  67. /* UART1 */
  68. PE12_PF_UART1_TXD,
  69. PE13_PF_UART1_RXD,
  70. PE14_PF_UART1_CTS,
  71. PE15_PF_UART1_RTS,
  72. /* UART3 (IrDA) - only TXD and RXD */
  73. PE8_PF_UART3_TXD,
  74. PE9_PF_UART3_RXD,
  75. /* UART4 */
  76. PB26_AF_UART4_RTS,
  77. PB28_AF_UART4_TXD,
  78. PB29_AF_UART4_CTS,
  79. PB31_AF_UART4_RXD,
  80. /* LCDC */
  81. PA5_PF_LSCLK,
  82. PA6_PF_LD0,
  83. PA7_PF_LD1,
  84. PA8_PF_LD2,
  85. PA9_PF_LD3,
  86. PA10_PF_LD4,
  87. PA11_PF_LD5,
  88. PA12_PF_LD6,
  89. PA13_PF_LD7,
  90. PA14_PF_LD8,
  91. PA15_PF_LD9,
  92. PA16_PF_LD10,
  93. PA17_PF_LD11,
  94. PA18_PF_LD12,
  95. PA19_PF_LD13,
  96. PA20_PF_LD14,
  97. PA21_PF_LD15,
  98. PA22_PF_LD16,
  99. PA24_PF_REV, /* Sharp panel dedicated signal */
  100. PA25_PF_CLS, /* Sharp panel dedicated signal */
  101. PA26_PF_PS, /* Sharp panel dedicated signal */
  102. PA27_PF_SPL_SPR, /* Sharp panel dedicated signal */
  103. PA28_PF_HSYNC,
  104. PA29_PF_VSYNC,
  105. PA30_PF_CONTRAST,
  106. PA31_PF_OE_ACD,
  107. /* MMC/SDHC */
  108. PE18_PF_SD1_D0,
  109. PE19_PF_SD1_D1,
  110. PE20_PF_SD1_D2,
  111. PE21_PF_SD1_D3,
  112. PE22_PF_SD1_CMD,
  113. PE23_PF_SD1_CLK,
  114. /* NFC */
  115. PF0_PF_NRFB,
  116. PF1_PF_NFCE,
  117. PF2_PF_NFWP,
  118. PF3_PF_NFCLE,
  119. PF4_PF_NFALE,
  120. PF5_PF_NFRE,
  121. PF6_PF_NFWE,
  122. PF7_PF_NFIO0,
  123. PF8_PF_NFIO1,
  124. PF9_PF_NFIO2,
  125. PF10_PF_NFIO3,
  126. PF11_PF_NFIO4,
  127. PF12_PF_NFIO5,
  128. PF13_PF_NFIO6,
  129. PF14_PF_NFIO7,
  130. };
  131. /* ADS's NOR flash: 2x AM29BDS128HE9VKI on 32-bit bus */
  132. static struct physmap_flash_data mx21ads_flash_data = {
  133. .width = 4,
  134. };
  135. static struct resource mx21ads_flash_resource = {
  136. .start = MX21_CS0_BASE_ADDR,
  137. .end = MX21_CS0_BASE_ADDR + 0x02000000 - 1,
  138. .flags = IORESOURCE_MEM,
  139. };
  140. static struct platform_device mx21ads_nor_mtd_device = {
  141. .name = "physmap-flash",
  142. .id = 0,
  143. .dev = {
  144. .platform_data = &mx21ads_flash_data,
  145. },
  146. .num_resources = 1,
  147. .resource = &mx21ads_flash_resource,
  148. };
  149. static struct imxuart_platform_data uart_pdata = {
  150. .flags = IMXUART_HAVE_RTSCTS,
  151. };
  152. static struct imxuart_platform_data uart_norts_pdata = {
  153. };
  154. static int mx21ads_fb_init(struct platform_device *pdev)
  155. {
  156. u16 tmp;
  157. tmp = __raw_readw(MX21ADS_IO_REG);
  158. tmp |= MX21ADS_IO_LCDON;
  159. __raw_writew(tmp, MX21ADS_IO_REG);
  160. return 0;
  161. }
  162. static void mx21ads_fb_exit(struct platform_device *pdev)
  163. {
  164. u16 tmp;
  165. tmp = __raw_readw(MX21ADS_IO_REG);
  166. tmp &= ~MX21ADS_IO_LCDON;
  167. __raw_writew(tmp, MX21ADS_IO_REG);
  168. }
  169. /*
  170. * Connected is a portrait Sharp-QVGA display
  171. * of type: LQ035Q7DB02
  172. */
  173. static struct imx_fb_videomode mx21ads_modes[] = {
  174. {
  175. .mode = {
  176. .name = "Sharp-LQ035Q7",
  177. .refresh = 60,
  178. .xres = 240,
  179. .yres = 320,
  180. .pixclock = 188679, /* in ps (5.3MHz) */
  181. .hsync_len = 2,
  182. .left_margin = 6,
  183. .right_margin = 16,
  184. .vsync_len = 1,
  185. .upper_margin = 8,
  186. .lower_margin = 10,
  187. },
  188. .pcr = 0xfb108bc7,
  189. .bpp = 16,
  190. },
  191. };
  192. static struct imx_fb_platform_data mx21ads_fb_data = {
  193. .mode = mx21ads_modes,
  194. .num_modes = ARRAY_SIZE(mx21ads_modes),
  195. .pwmr = 0x00a903ff,
  196. .lscr1 = 0x00120300,
  197. .dmacr = 0x00020008,
  198. .init = mx21ads_fb_init,
  199. .exit = mx21ads_fb_exit,
  200. };
  201. static int mx21ads_sdhc_get_ro(struct device *dev)
  202. {
  203. return (__raw_readw(MX21ADS_IO_REG) & MX21ADS_IO_SD_WP) ? 1 : 0;
  204. }
  205. static int mx21ads_sdhc_init(struct device *dev, irq_handler_t detect_irq,
  206. void *data)
  207. {
  208. int ret;
  209. ret = request_irq(IRQ_GPIOD(25), detect_irq,
  210. IRQF_TRIGGER_FALLING, "mmc-detect", data);
  211. if (ret)
  212. goto out;
  213. return 0;
  214. out:
  215. return ret;
  216. }
  217. static void mx21ads_sdhc_exit(struct device *dev, void *data)
  218. {
  219. free_irq(IRQ_GPIOD(25), data);
  220. }
  221. static struct imxmmc_platform_data mx21ads_sdhc_pdata = {
  222. .ocr_avail = MMC_VDD_29_30 | MMC_VDD_30_31, /* 3.0V */
  223. .get_ro = mx21ads_sdhc_get_ro,
  224. .init = mx21ads_sdhc_init,
  225. .exit = mx21ads_sdhc_exit,
  226. };
  227. static const struct mxc_nand_platform_data
  228. mx21ads_nand_board_info __initconst = {
  229. .width = 1,
  230. .hw_ecc = 1,
  231. };
  232. static struct map_desc mx21ads_io_desc[] __initdata = {
  233. /*
  234. * Memory-mapped I/O on MX21ADS Base board:
  235. * - CS8900A Ethernet controller
  236. * - ST16C2552CJ UART
  237. * - CPU and Base board version
  238. * - Base board I/O register
  239. */
  240. {
  241. .virtual = MX21ADS_MMIO_BASE_ADDR,
  242. .pfn = __phys_to_pfn(MX21_CS1_BASE_ADDR),
  243. .length = MX21ADS_MMIO_SIZE,
  244. .type = MT_DEVICE,
  245. },
  246. };
  247. static void __init mx21ads_map_io(void)
  248. {
  249. mx21_map_io();
  250. iotable_init(mx21ads_io_desc, ARRAY_SIZE(mx21ads_io_desc));
  251. }
  252. static struct platform_device *platform_devices[] __initdata = {
  253. &mx21ads_nor_mtd_device,
  254. };
  255. static void __init mx21ads_board_init(void)
  256. {
  257. mxc_gpio_setup_multiple_pins(mx21ads_pins, ARRAY_SIZE(mx21ads_pins),
  258. "mx21ads");
  259. mxc_register_device(&imx2x_uart_device0, &uart_pdata);
  260. mxc_register_device(&imx2x_uart_device2, &uart_norts_pdata);
  261. mxc_register_device(&imx2x_uart_device3, &uart_pdata);
  262. mxc_register_device(&mxc_fb_device, &mx21ads_fb_data);
  263. mxc_register_device(&mxc_sdhc_device0, &mx21ads_sdhc_pdata);
  264. imx21_add_mxc_nand(&mx21ads_nand_board_info);
  265. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  266. }
  267. static void __init mx21ads_timer_init(void)
  268. {
  269. mx21_clocks_init(32768, 26000000);
  270. }
  271. static struct sys_timer mx21ads_timer = {
  272. .init = mx21ads_timer_init,
  273. };
  274. MACHINE_START(MX21ADS, "Freescale i.MX21ADS")
  275. /* maintainer: Freescale Semiconductor, Inc. */
  276. .phys_io = MX21_AIPI_BASE_ADDR,
  277. .io_pg_offst = ((MX21_AIPI_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  278. .boot_params = MX21_PHYS_OFFSET + 0x100,
  279. .map_io = mx21ads_map_io,
  280. .init_irq = mx21_init_irq,
  281. .init_machine = mx21ads_board_init,
  282. .timer = &mx21ads_timer,
  283. MACHINE_END