fw.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/mlx4/cmd.h>
  35. #include "fw.h"
  36. #include "icm.h"
  37. enum {
  38. MLX4_COMMAND_INTERFACE_REV = 2,
  39. };
  40. extern void __buggy_use_of_MLX4_GET(void);
  41. extern void __buggy_use_of_MLX4_PUT(void);
  42. #define MLX4_GET(dest, source, offset) \
  43. do { \
  44. void *__p = (char *) (source) + (offset); \
  45. switch (sizeof (dest)) { \
  46. case 1: (dest) = *(u8 *) __p; break; \
  47. case 2: (dest) = be16_to_cpup(__p); break; \
  48. case 4: (dest) = be32_to_cpup(__p); break; \
  49. case 8: (dest) = be64_to_cpup(__p); break; \
  50. default: __buggy_use_of_MLX4_GET(); \
  51. } \
  52. } while (0)
  53. #define MLX4_PUT(dest, source, offset) \
  54. do { \
  55. void *__d = ((char *) (dest) + (offset)); \
  56. switch (sizeof(source)) { \
  57. case 1: *(u8 *) __d = (source); break; \
  58. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  59. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  60. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  61. default: __buggy_use_of_MLX4_PUT(); \
  62. } \
  63. } while (0)
  64. static void dump_dev_cap_flags(struct mlx4_dev *dev, u32 flags)
  65. {
  66. static const char *fname[] = {
  67. [ 0] = "RC transport",
  68. [ 1] = "UC transport",
  69. [ 2] = "UD transport",
  70. [ 3] = "SRC transport",
  71. [ 4] = "reliable multicast",
  72. [ 5] = "FCoIB support",
  73. [ 6] = "SRQ support",
  74. [ 7] = "IPoIB checksum offload",
  75. [ 8] = "P_Key violation counter",
  76. [ 9] = "Q_Key violation counter",
  77. [10] = "VMM",
  78. [16] = "MW support",
  79. [17] = "APM support",
  80. [18] = "Atomic ops support",
  81. [19] = "Raw multicast support",
  82. [20] = "Address vector port checking support",
  83. [21] = "UD multicast support",
  84. [24] = "Demand paging support",
  85. [25] = "Router support"
  86. };
  87. int i;
  88. mlx4_dbg(dev, "DEV_CAP flags:\n");
  89. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  90. if (fname[i] && (flags & (1 << i)))
  91. mlx4_dbg(dev, " %s\n", fname[i]);
  92. }
  93. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  94. {
  95. struct mlx4_cmd_mailbox *mailbox;
  96. u32 *outbox;
  97. u8 field;
  98. u16 size;
  99. u16 stat_rate;
  100. int err;
  101. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  102. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  103. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  104. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  105. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  106. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  107. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  108. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  109. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  110. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  111. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  112. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  113. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  114. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  115. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  116. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  117. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  118. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  119. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  120. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  121. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  122. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  123. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  124. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  125. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  126. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  127. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  128. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  129. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  130. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  131. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  132. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  133. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  134. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  135. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  136. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  137. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  138. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  139. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  140. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  141. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  142. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  143. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  144. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  145. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  146. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  147. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  148. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  149. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  150. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  151. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  152. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  153. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  154. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  155. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  156. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  157. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  158. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x97
  159. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  160. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  161. mailbox = mlx4_alloc_cmd_mailbox(dev);
  162. if (IS_ERR(mailbox))
  163. return PTR_ERR(mailbox);
  164. outbox = mailbox->buf;
  165. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  166. MLX4_CMD_TIME_CLASS_A);
  167. if (err)
  168. goto out;
  169. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  170. dev_cap->reserved_qps = 1 << (field & 0xf);
  171. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  172. dev_cap->max_qps = 1 << (field & 0x1f);
  173. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  174. dev_cap->reserved_srqs = 1 << (field >> 4);
  175. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  176. dev_cap->max_srqs = 1 << (field & 0x1f);
  177. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  178. dev_cap->max_cq_sz = 1 << field;
  179. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  180. dev_cap->reserved_cqs = 1 << (field & 0xf);
  181. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  182. dev_cap->max_cqs = 1 << (field & 0x1f);
  183. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  184. dev_cap->max_mpts = 1 << (field & 0x3f);
  185. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  186. dev_cap->reserved_eqs = 1 << (field & 0xf);
  187. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  188. dev_cap->max_eqs = 1 << (field & 0x7);
  189. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  190. dev_cap->reserved_mtts = 1 << (field >> 4);
  191. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  192. dev_cap->max_mrw_sz = 1 << field;
  193. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  194. dev_cap->reserved_mrws = 1 << (field & 0xf);
  195. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  196. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  197. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  198. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  199. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  200. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  201. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  202. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  203. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  204. dev_cap->local_ca_ack_delay = field & 0x1f;
  205. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  206. dev_cap->max_mtu = field >> 4;
  207. dev_cap->max_port_width = field & 0xf;
  208. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  209. dev_cap->max_vl = field >> 4;
  210. dev_cap->num_ports = field & 0xf;
  211. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  212. dev_cap->max_gids = 1 << (field & 0xf);
  213. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  214. dev_cap->stat_rate_support = stat_rate;
  215. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  216. dev_cap->max_pkeys = 1 << (field & 0xf);
  217. MLX4_GET(dev_cap->flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  218. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  219. dev_cap->reserved_uars = field >> 4;
  220. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  221. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  222. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  223. dev_cap->min_page_sz = 1 << field;
  224. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  225. if (field & 0x80) {
  226. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  227. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  228. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  229. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  230. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  231. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  232. } else {
  233. dev_cap->bf_reg_size = 0;
  234. mlx4_dbg(dev, "BlueFlame not available\n");
  235. }
  236. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  237. dev_cap->max_sq_sg = field;
  238. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  239. dev_cap->max_sq_desc_sz = size;
  240. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  241. dev_cap->max_qp_per_mcg = 1 << field;
  242. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  243. dev_cap->reserved_mgms = field & 0xf;
  244. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  245. dev_cap->max_mcgs = 1 << field;
  246. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  247. dev_cap->reserved_pds = field >> 4;
  248. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  249. dev_cap->max_pds = 1 << (field & 0x3f);
  250. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  251. dev_cap->rdmarc_entry_sz = size;
  252. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  253. dev_cap->qpc_entry_sz = size;
  254. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  255. dev_cap->aux_entry_sz = size;
  256. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  257. dev_cap->altc_entry_sz = size;
  258. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  259. dev_cap->eqc_entry_sz = size;
  260. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  261. dev_cap->cqc_entry_sz = size;
  262. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  263. dev_cap->srq_entry_sz = size;
  264. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  265. dev_cap->cmpt_entry_sz = size;
  266. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  267. dev_cap->mtt_entry_sz = size;
  268. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  269. dev_cap->dmpt_entry_sz = size;
  270. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  271. dev_cap->max_srq_sz = 1 << field;
  272. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  273. dev_cap->max_qp_sz = 1 << field;
  274. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  275. dev_cap->resize_srq = field & 1;
  276. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  277. dev_cap->max_rq_sg = field;
  278. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  279. dev_cap->max_rq_desc_sz = size;
  280. MLX4_GET(dev_cap->bmme_flags, outbox,
  281. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  282. MLX4_GET(dev_cap->reserved_lkey, outbox,
  283. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  284. MLX4_GET(dev_cap->max_icm_sz, outbox,
  285. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  286. if (dev_cap->bmme_flags & 1)
  287. mlx4_dbg(dev, "Base MM extensions: yes "
  288. "(flags %d, rsvd L_Key %08x)\n",
  289. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  290. else
  291. mlx4_dbg(dev, "Base MM extensions: no\n");
  292. /*
  293. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  294. * we can't use any EQs whose doorbell falls on that page,
  295. * even if the EQ itself isn't reserved.
  296. */
  297. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  298. dev_cap->reserved_eqs);
  299. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  300. (unsigned long long) dev_cap->max_icm_sz >> 20);
  301. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  302. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  303. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  304. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  305. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  306. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  307. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  308. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  309. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  310. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  311. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  312. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  313. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  314. dev_cap->max_pds, dev_cap->reserved_mgms);
  315. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  316. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  317. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  318. dev_cap->local_ca_ack_delay, 128 << dev_cap->max_mtu,
  319. dev_cap->max_port_width);
  320. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  321. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  322. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  323. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  324. dump_dev_cap_flags(dev, dev_cap->flags);
  325. out:
  326. mlx4_free_cmd_mailbox(dev, mailbox);
  327. return err;
  328. }
  329. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  330. {
  331. struct mlx4_cmd_mailbox *mailbox;
  332. struct mlx4_icm_iter iter;
  333. __be64 *pages;
  334. int lg;
  335. int nent = 0;
  336. int i;
  337. int err = 0;
  338. int ts = 0, tc = 0;
  339. mailbox = mlx4_alloc_cmd_mailbox(dev);
  340. if (IS_ERR(mailbox))
  341. return PTR_ERR(mailbox);
  342. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  343. pages = mailbox->buf;
  344. for (mlx4_icm_first(icm, &iter);
  345. !mlx4_icm_last(&iter);
  346. mlx4_icm_next(&iter)) {
  347. /*
  348. * We have to pass pages that are aligned to their
  349. * size, so find the least significant 1 in the
  350. * address or size and use that as our log2 size.
  351. */
  352. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  353. if (lg < MLX4_ICM_PAGE_SHIFT) {
  354. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  355. MLX4_ICM_PAGE_SIZE,
  356. (unsigned long long) mlx4_icm_addr(&iter),
  357. mlx4_icm_size(&iter));
  358. err = -EINVAL;
  359. goto out;
  360. }
  361. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  362. if (virt != -1) {
  363. pages[nent * 2] = cpu_to_be64(virt);
  364. virt += 1 << lg;
  365. }
  366. pages[nent * 2 + 1] =
  367. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  368. (lg - MLX4_ICM_PAGE_SHIFT));
  369. ts += 1 << (lg - 10);
  370. ++tc;
  371. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  372. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  373. MLX4_CMD_TIME_CLASS_B);
  374. if (err)
  375. goto out;
  376. nent = 0;
  377. }
  378. }
  379. }
  380. if (nent)
  381. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
  382. if (err)
  383. goto out;
  384. switch (op) {
  385. case MLX4_CMD_MAP_FA:
  386. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  387. break;
  388. case MLX4_CMD_MAP_ICM_AUX:
  389. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  390. break;
  391. case MLX4_CMD_MAP_ICM:
  392. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  393. tc, ts, (unsigned long long) virt - (ts << 10));
  394. break;
  395. }
  396. out:
  397. mlx4_free_cmd_mailbox(dev, mailbox);
  398. return err;
  399. }
  400. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  401. {
  402. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  403. }
  404. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  405. {
  406. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
  407. }
  408. int mlx4_RUN_FW(struct mlx4_dev *dev)
  409. {
  410. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
  411. }
  412. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  413. {
  414. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  415. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  416. struct mlx4_cmd_mailbox *mailbox;
  417. u32 *outbox;
  418. int err = 0;
  419. u64 fw_ver;
  420. u16 cmd_if_rev;
  421. u8 lg;
  422. #define QUERY_FW_OUT_SIZE 0x100
  423. #define QUERY_FW_VER_OFFSET 0x00
  424. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  425. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  426. #define QUERY_FW_ERR_START_OFFSET 0x30
  427. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  428. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  429. #define QUERY_FW_SIZE_OFFSET 0x00
  430. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  431. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  432. mailbox = mlx4_alloc_cmd_mailbox(dev);
  433. if (IS_ERR(mailbox))
  434. return PTR_ERR(mailbox);
  435. outbox = mailbox->buf;
  436. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  437. MLX4_CMD_TIME_CLASS_A);
  438. if (err)
  439. goto out;
  440. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  441. /*
  442. * FW subminor version is at more significant bits than minor
  443. * version, so swap here.
  444. */
  445. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  446. ((fw_ver & 0xffff0000ull) >> 16) |
  447. ((fw_ver & 0x0000ffffull) << 16);
  448. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  449. if (cmd_if_rev != MLX4_COMMAND_INTERFACE_REV) {
  450. mlx4_err(dev, "Installed FW has unsupported "
  451. "command interface revision %d.\n",
  452. cmd_if_rev);
  453. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  454. (int) (dev->caps.fw_ver >> 32),
  455. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  456. (int) dev->caps.fw_ver & 0xffff);
  457. mlx4_err(dev, "This driver version supports only revision %d.\n",
  458. MLX4_COMMAND_INTERFACE_REV);
  459. err = -ENODEV;
  460. goto out;
  461. }
  462. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  463. cmd->max_cmds = 1 << lg;
  464. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  465. (int) (dev->caps.fw_ver >> 32),
  466. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  467. (int) dev->caps.fw_ver & 0xffff,
  468. cmd_if_rev, cmd->max_cmds);
  469. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  470. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  471. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  472. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  473. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  474. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  475. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  476. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  477. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  478. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  479. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  480. /*
  481. * Round up number of system pages needed in case
  482. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  483. */
  484. fw->fw_pages =
  485. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  486. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  487. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  488. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  489. out:
  490. mlx4_free_cmd_mailbox(dev, mailbox);
  491. return err;
  492. }
  493. static void get_board_id(void *vsd, char *board_id)
  494. {
  495. int i;
  496. #define VSD_OFFSET_SIG1 0x00
  497. #define VSD_OFFSET_SIG2 0xde
  498. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  499. #define VSD_OFFSET_TS_BOARD_ID 0x20
  500. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  501. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  502. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  503. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  504. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  505. } else {
  506. /*
  507. * The board ID is a string but the firmware byte
  508. * swaps each 4-byte word before passing it back to
  509. * us. Therefore we need to swab it before printing.
  510. */
  511. for (i = 0; i < 4; ++i)
  512. ((u32 *) board_id)[i] =
  513. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  514. }
  515. }
  516. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  517. {
  518. struct mlx4_cmd_mailbox *mailbox;
  519. u32 *outbox;
  520. int err;
  521. #define QUERY_ADAPTER_OUT_SIZE 0x100
  522. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  523. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  524. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  525. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  526. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  527. mailbox = mlx4_alloc_cmd_mailbox(dev);
  528. if (IS_ERR(mailbox))
  529. return PTR_ERR(mailbox);
  530. outbox = mailbox->buf;
  531. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  532. MLX4_CMD_TIME_CLASS_A);
  533. if (err)
  534. goto out;
  535. MLX4_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  536. MLX4_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  537. MLX4_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  538. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  539. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  540. adapter->board_id);
  541. out:
  542. mlx4_free_cmd_mailbox(dev, mailbox);
  543. return err;
  544. }
  545. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  546. {
  547. struct mlx4_cmd_mailbox *mailbox;
  548. __be32 *inbox;
  549. int err;
  550. #define INIT_HCA_IN_SIZE 0x200
  551. #define INIT_HCA_VERSION_OFFSET 0x000
  552. #define INIT_HCA_VERSION 2
  553. #define INIT_HCA_FLAGS_OFFSET 0x014
  554. #define INIT_HCA_QPC_OFFSET 0x020
  555. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  556. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  557. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  558. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  559. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  560. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  561. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  562. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  563. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  564. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  565. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  566. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  567. #define INIT_HCA_MCAST_OFFSET 0x0c0
  568. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  569. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  570. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  571. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  572. #define INIT_HCA_TPT_OFFSET 0x0f0
  573. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  574. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  575. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  576. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  577. #define INIT_HCA_UAR_OFFSET 0x120
  578. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  579. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  580. mailbox = mlx4_alloc_cmd_mailbox(dev);
  581. if (IS_ERR(mailbox))
  582. return PTR_ERR(mailbox);
  583. inbox = mailbox->buf;
  584. memset(inbox, 0, INIT_HCA_IN_SIZE);
  585. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  586. #if defined(__LITTLE_ENDIAN)
  587. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  588. #elif defined(__BIG_ENDIAN)
  589. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  590. #else
  591. #error Host endianness not defined
  592. #endif
  593. /* Check port for UD address vector: */
  594. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  595. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  596. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  597. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  598. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  599. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  600. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  601. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  602. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  603. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  604. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  605. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  606. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  607. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  608. /* multicast attributes */
  609. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  610. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  611. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  612. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  613. /* TPT attributes */
  614. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  615. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  616. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  617. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  618. /* UAR attributes */
  619. MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
  620. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  621. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 1000);
  622. if (err)
  623. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  624. mlx4_free_cmd_mailbox(dev, mailbox);
  625. return err;
  626. }
  627. int mlx4_INIT_PORT(struct mlx4_dev *dev, struct mlx4_init_port_param *param, int port)
  628. {
  629. struct mlx4_cmd_mailbox *mailbox;
  630. u32 *inbox;
  631. int err;
  632. u32 flags;
  633. #define INIT_PORT_IN_SIZE 256
  634. #define INIT_PORT_FLAGS_OFFSET 0x00
  635. #define INIT_PORT_FLAG_SIG (1 << 18)
  636. #define INIT_PORT_FLAG_NG (1 << 17)
  637. #define INIT_PORT_FLAG_G0 (1 << 16)
  638. #define INIT_PORT_VL_SHIFT 4
  639. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  640. #define INIT_PORT_MTU_OFFSET 0x04
  641. #define INIT_PORT_MAX_GID_OFFSET 0x06
  642. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  643. #define INIT_PORT_GUID0_OFFSET 0x10
  644. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  645. #define INIT_PORT_SI_GUID_OFFSET 0x20
  646. mailbox = mlx4_alloc_cmd_mailbox(dev);
  647. if (IS_ERR(mailbox))
  648. return PTR_ERR(mailbox);
  649. inbox = mailbox->buf;
  650. memset(inbox, 0, INIT_PORT_IN_SIZE);
  651. flags = 0;
  652. flags |= param->set_guid0 ? INIT_PORT_FLAG_G0 : 0;
  653. flags |= param->set_node_guid ? INIT_PORT_FLAG_NG : 0;
  654. flags |= param->set_si_guid ? INIT_PORT_FLAG_SIG : 0;
  655. flags |= (param->vl_cap & 0xf) << INIT_PORT_VL_SHIFT;
  656. flags |= (param->port_width_cap & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  657. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  658. MLX4_PUT(inbox, param->mtu, INIT_PORT_MTU_OFFSET);
  659. MLX4_PUT(inbox, param->max_gid, INIT_PORT_MAX_GID_OFFSET);
  660. MLX4_PUT(inbox, param->max_pkey, INIT_PORT_MAX_PKEY_OFFSET);
  661. MLX4_PUT(inbox, param->guid0, INIT_PORT_GUID0_OFFSET);
  662. MLX4_PUT(inbox, param->node_guid, INIT_PORT_NODE_GUID_OFFSET);
  663. MLX4_PUT(inbox, param->si_guid, INIT_PORT_SI_GUID_OFFSET);
  664. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  665. MLX4_CMD_TIME_CLASS_A);
  666. mlx4_free_cmd_mailbox(dev, mailbox);
  667. return err;
  668. }
  669. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  670. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  671. {
  672. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
  673. }
  674. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  675. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  676. {
  677. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
  678. }
  679. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  680. {
  681. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  682. MLX4_CMD_SET_ICM_SIZE,
  683. MLX4_CMD_TIME_CLASS_A);
  684. if (ret)
  685. return ret;
  686. /*
  687. * Round up number of system pages needed in case
  688. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  689. */
  690. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  691. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  692. return 0;
  693. }
  694. int mlx4_NOP(struct mlx4_dev *dev)
  695. {
  696. /* Input modifier of 0x1f means "finish as soon as possible." */
  697. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);
  698. }