u8500_clk.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clkdev.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/dbx500-prcmu.h>
  13. #include <linux/platform_data/clk-ux500.h>
  14. #include "clk.h"
  15. void u8500_clk_init(void)
  16. {
  17. struct prcmu_fw_version *fw_version;
  18. const char *sgaclk_parent = NULL;
  19. struct clk *clk;
  20. /* Clock sources */
  21. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  22. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  23. clk_register_clkdev(clk, "soc0_pll", NULL);
  24. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  25. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  26. clk_register_clkdev(clk, "soc1_pll", NULL);
  27. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  28. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  29. clk_register_clkdev(clk, "ddr_pll", NULL);
  30. /* FIXME: Add sys, ulp and int clocks here. */
  31. clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  32. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  33. 32768);
  34. clk_register_clkdev(clk, "clk32k", NULL);
  35. clk_register_clkdev(clk, NULL, "rtc-pl031");
  36. /* PRCMU clocks */
  37. fw_version = prcmu_get_fw_version();
  38. if (fw_version != NULL) {
  39. switch (fw_version->project) {
  40. case PRCMU_FW_PROJECT_U8500_C2:
  41. case PRCMU_FW_PROJECT_U8520:
  42. case PRCMU_FW_PROJECT_U8420:
  43. sgaclk_parent = "soc0_pll";
  44. break;
  45. default:
  46. break;
  47. }
  48. }
  49. if (sgaclk_parent)
  50. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  51. PRCMU_SGACLK, 0);
  52. else
  53. clk = clk_reg_prcmu_gate("sgclk", NULL,
  54. PRCMU_SGACLK, CLK_IS_ROOT);
  55. clk_register_clkdev(clk, NULL, "mali");
  56. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  57. clk_register_clkdev(clk, NULL, "UART");
  58. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  59. clk_register_clkdev(clk, NULL, "MSP02");
  60. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  61. clk_register_clkdev(clk, NULL, "MSP1");
  62. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  63. clk_register_clkdev(clk, NULL, "I2C");
  64. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  65. clk_register_clkdev(clk, NULL, "slim");
  66. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  67. clk_register_clkdev(clk, NULL, "PERIPH1");
  68. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  69. clk_register_clkdev(clk, NULL, "PERIPH2");
  70. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  71. clk_register_clkdev(clk, NULL, "PERIPH3");
  72. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  73. clk_register_clkdev(clk, NULL, "PERIPH5");
  74. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  75. clk_register_clkdev(clk, NULL, "PERIPH6");
  76. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  77. clk_register_clkdev(clk, NULL, "PERIPH7");
  78. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  79. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  80. clk_register_clkdev(clk, NULL, "lcd");
  81. clk_register_clkdev(clk, "lcd", "mcde");
  82. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  83. clk_register_clkdev(clk, NULL, "bml");
  84. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  85. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  86. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  87. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  88. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  89. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  90. clk_register_clkdev(clk, NULL, "hdmi");
  91. clk_register_clkdev(clk, "hdmi", "mcde");
  92. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  93. clk_register_clkdev(clk, NULL, "apeat");
  94. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  95. CLK_IS_ROOT);
  96. clk_register_clkdev(clk, NULL, "apetrace");
  97. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  98. clk_register_clkdev(clk, NULL, "mcde");
  99. clk_register_clkdev(clk, "mcde", "mcde");
  100. clk_register_clkdev(clk, "dsisys", "dsilink.0");
  101. clk_register_clkdev(clk, "dsisys", "dsilink.1");
  102. clk_register_clkdev(clk, "dsisys", "dsilink.2");
  103. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  104. CLK_IS_ROOT);
  105. clk_register_clkdev(clk, NULL, "ipi2");
  106. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  107. CLK_IS_ROOT);
  108. clk_register_clkdev(clk, NULL, "dsialt");
  109. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  110. clk_register_clkdev(clk, NULL, "dma40.0");
  111. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  112. clk_register_clkdev(clk, NULL, "b2r2");
  113. clk_register_clkdev(clk, NULL, "b2r2_core");
  114. clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
  115. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  116. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  117. clk_register_clkdev(clk, NULL, "tv");
  118. clk_register_clkdev(clk, "tv", "mcde");
  119. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  120. clk_register_clkdev(clk, NULL, "SSP");
  121. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  122. clk_register_clkdev(clk, NULL, "rngclk");
  123. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  124. clk_register_clkdev(clk, NULL, "uicc");
  125. /*
  126. * FIXME: The MTU clocks might need some kind of "parent muxed join"
  127. * and these have no K-clocks. For now, we ignore the missing
  128. * connection to the corresponding P-clocks, p6_mtu0_clk and
  129. * p6_mtu1_clk. Instead timclk is used which is the valid parent.
  130. */
  131. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  132. clk_register_clkdev(clk, NULL, "mtu0");
  133. clk_register_clkdev(clk, NULL, "mtu1");
  134. clk = clk_reg_prcmu_gate("sdmmcclk", NULL, PRCMU_SDMMCCLK, CLK_IS_ROOT);
  135. clk_register_clkdev(clk, NULL, "sdmmc");
  136. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  137. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  138. clk_register_clkdev(clk, "dsihs2", "mcde");
  139. clk_register_clkdev(clk, "dsihs2", "dsilink.2");
  140. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  141. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  142. clk_register_clkdev(clk, "dsihs0", "mcde");
  143. clk_register_clkdev(clk, "dsihs0", "dsilink.0");
  144. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  145. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  146. clk_register_clkdev(clk, "dsihs1", "mcde");
  147. clk_register_clkdev(clk, "dsihs1", "dsilink.1");
  148. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  149. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  150. clk_register_clkdev(clk, "dsilp0", "dsilink.0");
  151. clk_register_clkdev(clk, "dsilp0", "mcde");
  152. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  153. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  154. clk_register_clkdev(clk, "dsilp1", "dsilink.1");
  155. clk_register_clkdev(clk, "dsilp1", "mcde");
  156. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  157. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  158. clk_register_clkdev(clk, "dsilp2", "dsilink.2");
  159. clk_register_clkdev(clk, "dsilp2", "mcde");
  160. /*
  161. * FIXME: Add special handled PRCMU clocks here:
  162. * 1. smp_twd, use PRCMU_ARMSS.
  163. * 2. clk_arm, use PRCMU_ARMCLK.
  164. * 3. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  165. * 4. ab9540_clkout1yuv, see clkout0yuv
  166. */
  167. /* PRCC P-clocks */
  168. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", U8500_CLKRST1_BASE,
  169. BIT(0), 0);
  170. clk_register_clkdev(clk, "apb_pclk", "uart0");
  171. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", U8500_CLKRST1_BASE,
  172. BIT(1), 0);
  173. clk_register_clkdev(clk, "apb_pclk", "uart1");
  174. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", U8500_CLKRST1_BASE,
  175. BIT(2), 0);
  176. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", U8500_CLKRST1_BASE,
  177. BIT(3), 0);
  178. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", U8500_CLKRST1_BASE,
  179. BIT(4), 0);
  180. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", U8500_CLKRST1_BASE,
  181. BIT(5), 0);
  182. clk_register_clkdev(clk, "apb_pclk", "sdi0");
  183. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", U8500_CLKRST1_BASE,
  184. BIT(6), 0);
  185. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", U8500_CLKRST1_BASE,
  186. BIT(7), 0);
  187. clk_register_clkdev(clk, NULL, "spi3");
  188. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", U8500_CLKRST1_BASE,
  189. BIT(8), 0);
  190. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", U8500_CLKRST1_BASE,
  191. BIT(9), 0);
  192. clk_register_clkdev(clk, NULL, "gpio.0");
  193. clk_register_clkdev(clk, NULL, "gpio.1");
  194. clk_register_clkdev(clk, NULL, "gpioblock0");
  195. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", U8500_CLKRST1_BASE,
  196. BIT(10), 0);
  197. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", U8500_CLKRST1_BASE,
  198. BIT(11), 0);
  199. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", U8500_CLKRST2_BASE,
  200. BIT(0), 0);
  201. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", U8500_CLKRST2_BASE,
  202. BIT(1), 0);
  203. clk_register_clkdev(clk, NULL, "spi2");
  204. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", U8500_CLKRST2_BASE,
  205. BIT(2), 0);
  206. clk_register_clkdev(clk, NULL, "spi1");
  207. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", U8500_CLKRST2_BASE,
  208. BIT(3), 0);
  209. clk_register_clkdev(clk, NULL, "pwl");
  210. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", U8500_CLKRST2_BASE,
  211. BIT(4), 0);
  212. clk_register_clkdev(clk, "apb_pclk", "sdi4");
  213. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", U8500_CLKRST2_BASE,
  214. BIT(5), 0);
  215. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", U8500_CLKRST2_BASE,
  216. BIT(6), 0);
  217. clk_register_clkdev(clk, "apb_pclk", "sdi1");
  218. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", U8500_CLKRST2_BASE,
  219. BIT(7), 0);
  220. clk_register_clkdev(clk, "apb_pclk", "sdi3");
  221. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", U8500_CLKRST2_BASE,
  222. BIT(8), 0);
  223. clk_register_clkdev(clk, NULL, "spi0");
  224. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", U8500_CLKRST2_BASE,
  225. BIT(9), 0);
  226. clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
  227. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", U8500_CLKRST2_BASE,
  228. BIT(10), 0);
  229. clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
  230. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", U8500_CLKRST2_BASE,
  231. BIT(11), 0);
  232. clk_register_clkdev(clk, NULL, "gpio.6");
  233. clk_register_clkdev(clk, NULL, "gpio.7");
  234. clk_register_clkdev(clk, NULL, "gpioblock1");
  235. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", U8500_CLKRST2_BASE,
  236. BIT(11), 0);
  237. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", U8500_CLKRST3_BASE,
  238. BIT(0), 0);
  239. clk_register_clkdev(clk, NULL, "fsmc");
  240. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", U8500_CLKRST3_BASE,
  241. BIT(1), 0);
  242. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", U8500_CLKRST3_BASE,
  243. BIT(2), 0);
  244. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", U8500_CLKRST3_BASE,
  245. BIT(3), 0);
  246. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", U8500_CLKRST3_BASE,
  247. BIT(4), 0);
  248. clk_register_clkdev(clk, "apb_pclk", "sdi2");
  249. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", U8500_CLKRST3_BASE,
  250. BIT(5), 0);
  251. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", U8500_CLKRST3_BASE,
  252. BIT(6), 0);
  253. clk_register_clkdev(clk, "apb_pclk", "uart2");
  254. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", U8500_CLKRST3_BASE,
  255. BIT(7), 0);
  256. clk_register_clkdev(clk, "apb_pclk", "sdi5");
  257. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", U8500_CLKRST3_BASE,
  258. BIT(8), 0);
  259. clk_register_clkdev(clk, NULL, "gpio.2");
  260. clk_register_clkdev(clk, NULL, "gpio.3");
  261. clk_register_clkdev(clk, NULL, "gpio.4");
  262. clk_register_clkdev(clk, NULL, "gpio.5");
  263. clk_register_clkdev(clk, NULL, "gpioblock2");
  264. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", U8500_CLKRST5_BASE,
  265. BIT(0), 0);
  266. clk_register_clkdev(clk, "usb", "musb-ux500.0");
  267. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", U8500_CLKRST5_BASE,
  268. BIT(1), 0);
  269. clk_register_clkdev(clk, NULL, "gpio.8");
  270. clk_register_clkdev(clk, NULL, "gpioblock3");
  271. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", U8500_CLKRST6_BASE,
  272. BIT(0), 0);
  273. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", U8500_CLKRST6_BASE,
  274. BIT(1), 0);
  275. clk_register_clkdev(clk, NULL, "cryp0");
  276. clk_register_clkdev(clk, NULL, "cryp1");
  277. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", U8500_CLKRST6_BASE,
  278. BIT(2), 0);
  279. clk_register_clkdev(clk, NULL, "hash0");
  280. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", U8500_CLKRST6_BASE,
  281. BIT(3), 0);
  282. clk_register_clkdev(clk, NULL, "pka");
  283. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", U8500_CLKRST6_BASE,
  284. BIT(4), 0);
  285. clk_register_clkdev(clk, NULL, "hash1");
  286. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", U8500_CLKRST6_BASE,
  287. BIT(5), 0);
  288. clk_register_clkdev(clk, NULL, "cfgreg");
  289. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", U8500_CLKRST6_BASE,
  290. BIT(6), 0);
  291. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", U8500_CLKRST6_BASE,
  292. BIT(7), 0);
  293. /* PRCC K-clocks
  294. *
  295. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  296. * by enabling just the K-clock, even if it is not a valid parent to
  297. * the K-clock. Until drivers get fixed we might need some kind of
  298. * "parent muxed join".
  299. */
  300. /* Periph1 */
  301. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  302. U8500_CLKRST1_BASE, BIT(0), CLK_SET_RATE_GATE);
  303. clk_register_clkdev(clk, NULL, "uart0");
  304. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  305. U8500_CLKRST1_BASE, BIT(1), CLK_SET_RATE_GATE);
  306. clk_register_clkdev(clk, NULL, "uart1");
  307. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  308. U8500_CLKRST1_BASE, BIT(2), CLK_SET_RATE_GATE);
  309. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  310. U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
  311. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  312. U8500_CLKRST1_BASE, BIT(4), CLK_SET_RATE_GATE);
  313. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  314. U8500_CLKRST1_BASE, BIT(5), CLK_SET_RATE_GATE);
  315. clk_register_clkdev(clk, NULL, "sdi0");
  316. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  317. U8500_CLKRST1_BASE, BIT(6), CLK_SET_RATE_GATE);
  318. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  319. U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
  320. /* FIXME: Redefinition of BIT(3). */
  321. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  322. U8500_CLKRST1_BASE, BIT(9), CLK_SET_RATE_GATE);
  323. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  324. U8500_CLKRST1_BASE, BIT(10), CLK_SET_RATE_GATE);
  325. /* Periph2 */
  326. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  327. U8500_CLKRST2_BASE, BIT(0), CLK_SET_RATE_GATE);
  328. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  329. U8500_CLKRST2_BASE, BIT(2), CLK_SET_RATE_GATE);
  330. clk_register_clkdev(clk, NULL, "sdi4");
  331. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  332. U8500_CLKRST2_BASE, BIT(3), CLK_SET_RATE_GATE);
  333. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  334. U8500_CLKRST2_BASE, BIT(4), CLK_SET_RATE_GATE);
  335. clk_register_clkdev(clk, NULL, "sdi1");
  336. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  337. U8500_CLKRST2_BASE, BIT(5), CLK_SET_RATE_GATE);
  338. clk_register_clkdev(clk, NULL, "sdi3");
  339. /* Note that rate is received from parent. */
  340. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  341. U8500_CLKRST2_BASE, BIT(6),
  342. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  343. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  344. U8500_CLKRST2_BASE, BIT(7),
  345. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  346. /* Periph3 */
  347. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  348. U8500_CLKRST3_BASE, BIT(1), CLK_SET_RATE_GATE);
  349. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  350. U8500_CLKRST3_BASE, BIT(2), CLK_SET_RATE_GATE);
  351. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  352. U8500_CLKRST3_BASE, BIT(3), CLK_SET_RATE_GATE);
  353. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  354. U8500_CLKRST3_BASE, BIT(4), CLK_SET_RATE_GATE);
  355. clk_register_clkdev(clk, NULL, "sdi2");
  356. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  357. U8500_CLKRST3_BASE, BIT(5), CLK_SET_RATE_GATE);
  358. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  359. U8500_CLKRST3_BASE, BIT(6), CLK_SET_RATE_GATE);
  360. clk_register_clkdev(clk, NULL, "uart2");
  361. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  362. U8500_CLKRST3_BASE, BIT(7), CLK_SET_RATE_GATE);
  363. clk_register_clkdev(clk, NULL, "sdi5");
  364. /* Periph6 */
  365. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  366. U8500_CLKRST6_BASE, BIT(0), CLK_SET_RATE_GATE);
  367. }