tg3.c 382 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.102"
  63. #define DRV_MODULE_RELDATE "September 1, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. spin_lock_bh(&tp->lock);
  768. if (tg3_readphy(tp, reg, &val))
  769. val = -EIO;
  770. spin_unlock_bh(&tp->lock);
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. u32 ret = 0;
  777. spin_lock_bh(&tp->lock);
  778. if (tg3_writephy(tp, reg, val))
  779. ret = -EIO;
  780. spin_unlock_bh(&tp->lock);
  781. return ret;
  782. }
  783. static int tg3_mdio_reset(struct mii_bus *bp)
  784. {
  785. return 0;
  786. }
  787. static void tg3_mdio_config_5785(struct tg3 *tp)
  788. {
  789. u32 val;
  790. struct phy_device *phydev;
  791. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  792. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  793. case TG3_PHY_ID_BCM50610:
  794. val = MAC_PHYCFG2_50610_LED_MODES;
  795. break;
  796. case TG3_PHY_ID_BCMAC131:
  797. val = MAC_PHYCFG2_AC131_LED_MODES;
  798. break;
  799. case TG3_PHY_ID_RTL8211C:
  800. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  801. break;
  802. case TG3_PHY_ID_RTL8201E:
  803. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  804. break;
  805. default:
  806. return;
  807. }
  808. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  809. tw32(MAC_PHYCFG2, val);
  810. val = tr32(MAC_PHYCFG1);
  811. val &= ~(MAC_PHYCFG1_RGMII_INT |
  812. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  813. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  814. tw32(MAC_PHYCFG1, val);
  815. return;
  816. }
  817. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  818. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  819. MAC_PHYCFG2_FMODE_MASK_MASK |
  820. MAC_PHYCFG2_GMODE_MASK_MASK |
  821. MAC_PHYCFG2_ACT_MASK_MASK |
  822. MAC_PHYCFG2_QUAL_MASK_MASK |
  823. MAC_PHYCFG2_INBAND_ENABLE;
  824. tw32(MAC_PHYCFG2, val);
  825. val = tr32(MAC_PHYCFG1);
  826. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  827. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  828. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  829. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  830. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  831. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  832. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  833. }
  834. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  835. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  836. tw32(MAC_PHYCFG1, val);
  837. val = tr32(MAC_EXT_RGMII_MODE);
  838. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  839. MAC_RGMII_MODE_RX_QUALITY |
  840. MAC_RGMII_MODE_RX_ACTIVITY |
  841. MAC_RGMII_MODE_RX_ENG_DET |
  842. MAC_RGMII_MODE_TX_ENABLE |
  843. MAC_RGMII_MODE_TX_LOWPWR |
  844. MAC_RGMII_MODE_TX_RESET);
  845. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  847. val |= MAC_RGMII_MODE_RX_INT_B |
  848. MAC_RGMII_MODE_RX_QUALITY |
  849. MAC_RGMII_MODE_RX_ACTIVITY |
  850. MAC_RGMII_MODE_RX_ENG_DET;
  851. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  852. val |= MAC_RGMII_MODE_TX_ENABLE |
  853. MAC_RGMII_MODE_TX_LOWPWR |
  854. MAC_RGMII_MODE_TX_RESET;
  855. }
  856. tw32(MAC_EXT_RGMII_MODE, val);
  857. }
  858. static void tg3_mdio_start(struct tg3 *tp)
  859. {
  860. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  861. tw32_f(MAC_MI_MODE, tp->mi_mode);
  862. udelay(80);
  863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  864. u32 funcnum, is_serdes;
  865. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  866. if (funcnum)
  867. tp->phy_addr = 2;
  868. else
  869. tp->phy_addr = 1;
  870. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  871. if (is_serdes)
  872. tp->phy_addr += 7;
  873. } else
  874. tp->phy_addr = TG3_PHY_MII_ADDR;
  875. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  877. tg3_mdio_config_5785(tp);
  878. }
  879. static int tg3_mdio_init(struct tg3 *tp)
  880. {
  881. int i;
  882. u32 reg;
  883. struct phy_device *phydev;
  884. tg3_mdio_start(tp);
  885. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  886. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  887. return 0;
  888. tp->mdio_bus = mdiobus_alloc();
  889. if (tp->mdio_bus == NULL)
  890. return -ENOMEM;
  891. tp->mdio_bus->name = "tg3 mdio bus";
  892. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  893. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  894. tp->mdio_bus->priv = tp;
  895. tp->mdio_bus->parent = &tp->pdev->dev;
  896. tp->mdio_bus->read = &tg3_mdio_read;
  897. tp->mdio_bus->write = &tg3_mdio_write;
  898. tp->mdio_bus->reset = &tg3_mdio_reset;
  899. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  900. tp->mdio_bus->irq = &tp->mdio_irq[0];
  901. for (i = 0; i < PHY_MAX_ADDR; i++)
  902. tp->mdio_bus->irq[i] = PHY_POLL;
  903. /* The bus registration will look for all the PHYs on the mdio bus.
  904. * Unfortunately, it does not ensure the PHY is powered up before
  905. * accessing the PHY ID registers. A chip reset is the
  906. * quickest way to bring the device back to an operational state..
  907. */
  908. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  909. tg3_bmcr_reset(tp);
  910. i = mdiobus_register(tp->mdio_bus);
  911. if (i) {
  912. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  913. tp->dev->name, i);
  914. mdiobus_free(tp->mdio_bus);
  915. return i;
  916. }
  917. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  918. if (!phydev || !phydev->drv) {
  919. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  920. mdiobus_unregister(tp->mdio_bus);
  921. mdiobus_free(tp->mdio_bus);
  922. return -ENODEV;
  923. }
  924. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  925. case TG3_PHY_ID_BCM57780:
  926. phydev->interface = PHY_INTERFACE_MODE_GMII;
  927. break;
  928. case TG3_PHY_ID_BCM50610:
  929. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  930. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  931. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  932. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  933. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  934. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  935. /* fallthru */
  936. case TG3_PHY_ID_RTL8211C:
  937. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  938. break;
  939. case TG3_PHY_ID_RTL8201E:
  940. case TG3_PHY_ID_BCMAC131:
  941. phydev->interface = PHY_INTERFACE_MODE_MII;
  942. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  943. break;
  944. }
  945. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  947. tg3_mdio_config_5785(tp);
  948. return 0;
  949. }
  950. static void tg3_mdio_fini(struct tg3 *tp)
  951. {
  952. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  953. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  954. mdiobus_unregister(tp->mdio_bus);
  955. mdiobus_free(tp->mdio_bus);
  956. }
  957. }
  958. /* tp->lock is held. */
  959. static inline void tg3_generate_fw_event(struct tg3 *tp)
  960. {
  961. u32 val;
  962. val = tr32(GRC_RX_CPU_EVENT);
  963. val |= GRC_RX_CPU_DRIVER_EVENT;
  964. tw32_f(GRC_RX_CPU_EVENT, val);
  965. tp->last_event_jiffies = jiffies;
  966. }
  967. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  968. /* tp->lock is held. */
  969. static void tg3_wait_for_event_ack(struct tg3 *tp)
  970. {
  971. int i;
  972. unsigned int delay_cnt;
  973. long time_remain;
  974. /* If enough time has passed, no wait is necessary. */
  975. time_remain = (long)(tp->last_event_jiffies + 1 +
  976. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  977. (long)jiffies;
  978. if (time_remain < 0)
  979. return;
  980. /* Check if we can shorten the wait time. */
  981. delay_cnt = jiffies_to_usecs(time_remain);
  982. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  983. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  984. delay_cnt = (delay_cnt >> 3) + 1;
  985. for (i = 0; i < delay_cnt; i++) {
  986. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  987. break;
  988. udelay(8);
  989. }
  990. }
  991. /* tp->lock is held. */
  992. static void tg3_ump_link_report(struct tg3 *tp)
  993. {
  994. u32 reg;
  995. u32 val;
  996. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  997. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  998. return;
  999. tg3_wait_for_event_ack(tp);
  1000. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1001. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1002. val = 0;
  1003. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1004. val = reg << 16;
  1005. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1006. val |= (reg & 0xffff);
  1007. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1008. val = 0;
  1009. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1010. val = reg << 16;
  1011. if (!tg3_readphy(tp, MII_LPA, &reg))
  1012. val |= (reg & 0xffff);
  1013. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1014. val = 0;
  1015. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1016. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1017. val = reg << 16;
  1018. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1019. val |= (reg & 0xffff);
  1020. }
  1021. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1022. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1023. val = reg << 16;
  1024. else
  1025. val = 0;
  1026. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1027. tg3_generate_fw_event(tp);
  1028. }
  1029. static void tg3_link_report(struct tg3 *tp)
  1030. {
  1031. if (!netif_carrier_ok(tp->dev)) {
  1032. if (netif_msg_link(tp))
  1033. printk(KERN_INFO PFX "%s: Link is down.\n",
  1034. tp->dev->name);
  1035. tg3_ump_link_report(tp);
  1036. } else if (netif_msg_link(tp)) {
  1037. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1038. tp->dev->name,
  1039. (tp->link_config.active_speed == SPEED_1000 ?
  1040. 1000 :
  1041. (tp->link_config.active_speed == SPEED_100 ?
  1042. 100 : 10)),
  1043. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1044. "full" : "half"));
  1045. printk(KERN_INFO PFX
  1046. "%s: Flow control is %s for TX and %s for RX.\n",
  1047. tp->dev->name,
  1048. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1049. "on" : "off",
  1050. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1051. "on" : "off");
  1052. tg3_ump_link_report(tp);
  1053. }
  1054. }
  1055. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1056. {
  1057. u16 miireg;
  1058. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1059. miireg = ADVERTISE_PAUSE_CAP;
  1060. else if (flow_ctrl & FLOW_CTRL_TX)
  1061. miireg = ADVERTISE_PAUSE_ASYM;
  1062. else if (flow_ctrl & FLOW_CTRL_RX)
  1063. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1064. else
  1065. miireg = 0;
  1066. return miireg;
  1067. }
  1068. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1069. {
  1070. u16 miireg;
  1071. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1072. miireg = ADVERTISE_1000XPAUSE;
  1073. else if (flow_ctrl & FLOW_CTRL_TX)
  1074. miireg = ADVERTISE_1000XPSE_ASYM;
  1075. else if (flow_ctrl & FLOW_CTRL_RX)
  1076. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1077. else
  1078. miireg = 0;
  1079. return miireg;
  1080. }
  1081. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1082. {
  1083. u8 cap = 0;
  1084. if (lcladv & ADVERTISE_1000XPAUSE) {
  1085. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1086. if (rmtadv & LPA_1000XPAUSE)
  1087. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1088. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1089. cap = FLOW_CTRL_RX;
  1090. } else {
  1091. if (rmtadv & LPA_1000XPAUSE)
  1092. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1093. }
  1094. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1095. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1096. cap = FLOW_CTRL_TX;
  1097. }
  1098. return cap;
  1099. }
  1100. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1101. {
  1102. u8 autoneg;
  1103. u8 flowctrl = 0;
  1104. u32 old_rx_mode = tp->rx_mode;
  1105. u32 old_tx_mode = tp->tx_mode;
  1106. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1107. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1108. else
  1109. autoneg = tp->link_config.autoneg;
  1110. if (autoneg == AUTONEG_ENABLE &&
  1111. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1112. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1113. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1114. else
  1115. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1116. } else
  1117. flowctrl = tp->link_config.flowctrl;
  1118. tp->link_config.active_flowctrl = flowctrl;
  1119. if (flowctrl & FLOW_CTRL_RX)
  1120. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1121. else
  1122. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1123. if (old_rx_mode != tp->rx_mode)
  1124. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1125. if (flowctrl & FLOW_CTRL_TX)
  1126. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1127. else
  1128. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1129. if (old_tx_mode != tp->tx_mode)
  1130. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1131. }
  1132. static void tg3_adjust_link(struct net_device *dev)
  1133. {
  1134. u8 oldflowctrl, linkmesg = 0;
  1135. u32 mac_mode, lcl_adv, rmt_adv;
  1136. struct tg3 *tp = netdev_priv(dev);
  1137. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1138. spin_lock_bh(&tp->lock);
  1139. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1140. MAC_MODE_HALF_DUPLEX);
  1141. oldflowctrl = tp->link_config.active_flowctrl;
  1142. if (phydev->link) {
  1143. lcl_adv = 0;
  1144. rmt_adv = 0;
  1145. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1146. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1147. else
  1148. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1149. if (phydev->duplex == DUPLEX_HALF)
  1150. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1151. else {
  1152. lcl_adv = tg3_advert_flowctrl_1000T(
  1153. tp->link_config.flowctrl);
  1154. if (phydev->pause)
  1155. rmt_adv = LPA_PAUSE_CAP;
  1156. if (phydev->asym_pause)
  1157. rmt_adv |= LPA_PAUSE_ASYM;
  1158. }
  1159. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1160. } else
  1161. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1162. if (mac_mode != tp->mac_mode) {
  1163. tp->mac_mode = mac_mode;
  1164. tw32_f(MAC_MODE, tp->mac_mode);
  1165. udelay(40);
  1166. }
  1167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1168. if (phydev->speed == SPEED_10)
  1169. tw32(MAC_MI_STAT,
  1170. MAC_MI_STAT_10MBPS_MODE |
  1171. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1172. else
  1173. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1174. }
  1175. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1176. tw32(MAC_TX_LENGTHS,
  1177. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1178. (6 << TX_LENGTHS_IPG_SHIFT) |
  1179. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1180. else
  1181. tw32(MAC_TX_LENGTHS,
  1182. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1183. (6 << TX_LENGTHS_IPG_SHIFT) |
  1184. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1185. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1186. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1187. phydev->speed != tp->link_config.active_speed ||
  1188. phydev->duplex != tp->link_config.active_duplex ||
  1189. oldflowctrl != tp->link_config.active_flowctrl)
  1190. linkmesg = 1;
  1191. tp->link_config.active_speed = phydev->speed;
  1192. tp->link_config.active_duplex = phydev->duplex;
  1193. spin_unlock_bh(&tp->lock);
  1194. if (linkmesg)
  1195. tg3_link_report(tp);
  1196. }
  1197. static int tg3_phy_init(struct tg3 *tp)
  1198. {
  1199. struct phy_device *phydev;
  1200. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1201. return 0;
  1202. /* Bring the PHY back to a known state. */
  1203. tg3_bmcr_reset(tp);
  1204. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1205. /* Attach the MAC to the PHY. */
  1206. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1207. phydev->dev_flags, phydev->interface);
  1208. if (IS_ERR(phydev)) {
  1209. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1210. return PTR_ERR(phydev);
  1211. }
  1212. /* Mask with MAC supported features. */
  1213. switch (phydev->interface) {
  1214. case PHY_INTERFACE_MODE_GMII:
  1215. case PHY_INTERFACE_MODE_RGMII:
  1216. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1217. phydev->supported &= (PHY_GBIT_FEATURES |
  1218. SUPPORTED_Pause |
  1219. SUPPORTED_Asym_Pause);
  1220. break;
  1221. }
  1222. /* fallthru */
  1223. case PHY_INTERFACE_MODE_MII:
  1224. phydev->supported &= (PHY_BASIC_FEATURES |
  1225. SUPPORTED_Pause |
  1226. SUPPORTED_Asym_Pause);
  1227. break;
  1228. default:
  1229. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1230. return -EINVAL;
  1231. }
  1232. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1233. phydev->advertising = phydev->supported;
  1234. return 0;
  1235. }
  1236. static void tg3_phy_start(struct tg3 *tp)
  1237. {
  1238. struct phy_device *phydev;
  1239. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1240. return;
  1241. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1242. if (tp->link_config.phy_is_low_power) {
  1243. tp->link_config.phy_is_low_power = 0;
  1244. phydev->speed = tp->link_config.orig_speed;
  1245. phydev->duplex = tp->link_config.orig_duplex;
  1246. phydev->autoneg = tp->link_config.orig_autoneg;
  1247. phydev->advertising = tp->link_config.orig_advertising;
  1248. }
  1249. phy_start(phydev);
  1250. phy_start_aneg(phydev);
  1251. }
  1252. static void tg3_phy_stop(struct tg3 *tp)
  1253. {
  1254. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1255. return;
  1256. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1257. }
  1258. static void tg3_phy_fini(struct tg3 *tp)
  1259. {
  1260. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1261. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1262. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1263. }
  1264. }
  1265. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1266. {
  1267. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1268. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1269. }
  1270. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1271. {
  1272. u32 phytest;
  1273. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1274. u32 phy;
  1275. tg3_writephy(tp, MII_TG3_FET_TEST,
  1276. phytest | MII_TG3_FET_SHADOW_EN);
  1277. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1278. if (enable)
  1279. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1280. else
  1281. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1282. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1283. }
  1284. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1285. }
  1286. }
  1287. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1288. {
  1289. u32 reg;
  1290. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1291. return;
  1292. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1293. tg3_phy_fet_toggle_apd(tp, enable);
  1294. return;
  1295. }
  1296. reg = MII_TG3_MISC_SHDW_WREN |
  1297. MII_TG3_MISC_SHDW_SCR5_SEL |
  1298. MII_TG3_MISC_SHDW_SCR5_LPED |
  1299. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1300. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1301. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1302. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1303. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1304. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1305. reg = MII_TG3_MISC_SHDW_WREN |
  1306. MII_TG3_MISC_SHDW_APD_SEL |
  1307. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1308. if (enable)
  1309. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1310. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1311. }
  1312. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1313. {
  1314. u32 phy;
  1315. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1316. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1317. return;
  1318. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1319. u32 ephy;
  1320. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1321. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1322. tg3_writephy(tp, MII_TG3_FET_TEST,
  1323. ephy | MII_TG3_FET_SHADOW_EN);
  1324. if (!tg3_readphy(tp, reg, &phy)) {
  1325. if (enable)
  1326. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1327. else
  1328. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1329. tg3_writephy(tp, reg, phy);
  1330. }
  1331. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1332. }
  1333. } else {
  1334. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1335. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1336. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1337. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1338. if (enable)
  1339. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1340. else
  1341. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1342. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1343. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1344. }
  1345. }
  1346. }
  1347. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1348. {
  1349. u32 val;
  1350. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1351. return;
  1352. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1353. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1354. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1355. (val | (1 << 15) | (1 << 4)));
  1356. }
  1357. static void tg3_phy_apply_otp(struct tg3 *tp)
  1358. {
  1359. u32 otp, phy;
  1360. if (!tp->phy_otp)
  1361. return;
  1362. otp = tp->phy_otp;
  1363. /* Enable SM_DSP clock and tx 6dB coding. */
  1364. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1365. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1366. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1367. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1368. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1369. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1370. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1371. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1372. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1373. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1374. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1375. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1376. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1377. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1378. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1379. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1380. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1381. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1382. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1383. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1384. /* Turn off SM_DSP clock. */
  1385. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1386. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1387. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1388. }
  1389. static int tg3_wait_macro_done(struct tg3 *tp)
  1390. {
  1391. int limit = 100;
  1392. while (limit--) {
  1393. u32 tmp32;
  1394. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1395. if ((tmp32 & 0x1000) == 0)
  1396. break;
  1397. }
  1398. }
  1399. if (limit < 0)
  1400. return -EBUSY;
  1401. return 0;
  1402. }
  1403. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1404. {
  1405. static const u32 test_pat[4][6] = {
  1406. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1407. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1408. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1409. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1410. };
  1411. int chan;
  1412. for (chan = 0; chan < 4; chan++) {
  1413. int i;
  1414. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1415. (chan * 0x2000) | 0x0200);
  1416. tg3_writephy(tp, 0x16, 0x0002);
  1417. for (i = 0; i < 6; i++)
  1418. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1419. test_pat[chan][i]);
  1420. tg3_writephy(tp, 0x16, 0x0202);
  1421. if (tg3_wait_macro_done(tp)) {
  1422. *resetp = 1;
  1423. return -EBUSY;
  1424. }
  1425. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1426. (chan * 0x2000) | 0x0200);
  1427. tg3_writephy(tp, 0x16, 0x0082);
  1428. if (tg3_wait_macro_done(tp)) {
  1429. *resetp = 1;
  1430. return -EBUSY;
  1431. }
  1432. tg3_writephy(tp, 0x16, 0x0802);
  1433. if (tg3_wait_macro_done(tp)) {
  1434. *resetp = 1;
  1435. return -EBUSY;
  1436. }
  1437. for (i = 0; i < 6; i += 2) {
  1438. u32 low, high;
  1439. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1440. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1441. tg3_wait_macro_done(tp)) {
  1442. *resetp = 1;
  1443. return -EBUSY;
  1444. }
  1445. low &= 0x7fff;
  1446. high &= 0x000f;
  1447. if (low != test_pat[chan][i] ||
  1448. high != test_pat[chan][i+1]) {
  1449. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1450. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1451. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1452. return -EBUSY;
  1453. }
  1454. }
  1455. }
  1456. return 0;
  1457. }
  1458. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1459. {
  1460. int chan;
  1461. for (chan = 0; chan < 4; chan++) {
  1462. int i;
  1463. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1464. (chan * 0x2000) | 0x0200);
  1465. tg3_writephy(tp, 0x16, 0x0002);
  1466. for (i = 0; i < 6; i++)
  1467. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1468. tg3_writephy(tp, 0x16, 0x0202);
  1469. if (tg3_wait_macro_done(tp))
  1470. return -EBUSY;
  1471. }
  1472. return 0;
  1473. }
  1474. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1475. {
  1476. u32 reg32, phy9_orig;
  1477. int retries, do_phy_reset, err;
  1478. retries = 10;
  1479. do_phy_reset = 1;
  1480. do {
  1481. if (do_phy_reset) {
  1482. err = tg3_bmcr_reset(tp);
  1483. if (err)
  1484. return err;
  1485. do_phy_reset = 0;
  1486. }
  1487. /* Disable transmitter and interrupt. */
  1488. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1489. continue;
  1490. reg32 |= 0x3000;
  1491. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1492. /* Set full-duplex, 1000 mbps. */
  1493. tg3_writephy(tp, MII_BMCR,
  1494. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1495. /* Set to master mode. */
  1496. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1497. continue;
  1498. tg3_writephy(tp, MII_TG3_CTRL,
  1499. (MII_TG3_CTRL_AS_MASTER |
  1500. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1501. /* Enable SM_DSP_CLOCK and 6dB. */
  1502. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1503. /* Block the PHY control access. */
  1504. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1505. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1506. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1507. if (!err)
  1508. break;
  1509. } while (--retries);
  1510. err = tg3_phy_reset_chanpat(tp);
  1511. if (err)
  1512. return err;
  1513. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1514. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1515. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1516. tg3_writephy(tp, 0x16, 0x0000);
  1517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1519. /* Set Extended packet length bit for jumbo frames */
  1520. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1521. }
  1522. else {
  1523. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1524. }
  1525. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1526. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1527. reg32 &= ~0x3000;
  1528. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1529. } else if (!err)
  1530. err = -EBUSY;
  1531. return err;
  1532. }
  1533. /* This will reset the tigon3 PHY if there is no valid
  1534. * link unless the FORCE argument is non-zero.
  1535. */
  1536. static int tg3_phy_reset(struct tg3 *tp)
  1537. {
  1538. u32 cpmuctrl;
  1539. u32 phy_status;
  1540. int err;
  1541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1542. u32 val;
  1543. val = tr32(GRC_MISC_CFG);
  1544. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1545. udelay(40);
  1546. }
  1547. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1548. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1549. if (err != 0)
  1550. return -EBUSY;
  1551. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1552. netif_carrier_off(tp->dev);
  1553. tg3_link_report(tp);
  1554. }
  1555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1558. err = tg3_phy_reset_5703_4_5(tp);
  1559. if (err)
  1560. return err;
  1561. goto out;
  1562. }
  1563. cpmuctrl = 0;
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1565. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1566. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1567. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1568. tw32(TG3_CPMU_CTRL,
  1569. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1570. }
  1571. err = tg3_bmcr_reset(tp);
  1572. if (err)
  1573. return err;
  1574. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1575. u32 phy;
  1576. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1577. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1578. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1579. }
  1580. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1581. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1582. u32 val;
  1583. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1584. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1585. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1586. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1587. udelay(40);
  1588. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1589. }
  1590. }
  1591. tg3_phy_apply_otp(tp);
  1592. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1593. tg3_phy_toggle_apd(tp, true);
  1594. else
  1595. tg3_phy_toggle_apd(tp, false);
  1596. out:
  1597. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1599. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1600. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1601. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1602. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1603. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1604. }
  1605. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1606. tg3_writephy(tp, 0x1c, 0x8d68);
  1607. tg3_writephy(tp, 0x1c, 0x8d68);
  1608. }
  1609. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1611. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1612. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1613. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1614. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1615. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1616. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1617. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1618. }
  1619. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1620. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1621. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1622. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1623. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1624. tg3_writephy(tp, MII_TG3_TEST1,
  1625. MII_TG3_TEST1_TRIM_EN | 0x4);
  1626. } else
  1627. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1629. }
  1630. /* Set Extended packet length bit (bit 14) on all chips that */
  1631. /* support jumbo frames */
  1632. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1633. /* Cannot do read-modify-write on 5401 */
  1634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1635. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1636. u32 phy_reg;
  1637. /* Set bit 14 with read-modify-write to preserve other bits */
  1638. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1639. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1640. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1641. }
  1642. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1643. * jumbo frames transmission.
  1644. */
  1645. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1646. u32 phy_reg;
  1647. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1648. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1649. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1650. }
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1652. /* adjust output voltage */
  1653. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1654. }
  1655. tg3_phy_toggle_automdix(tp, 1);
  1656. tg3_phy_set_wirespeed(tp);
  1657. return 0;
  1658. }
  1659. static void tg3_frob_aux_power(struct tg3 *tp)
  1660. {
  1661. struct tg3 *tp_peer = tp;
  1662. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1663. return;
  1664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1667. struct net_device *dev_peer;
  1668. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1669. /* remove_one() may have been run on the peer. */
  1670. if (!dev_peer)
  1671. tp_peer = tp;
  1672. else
  1673. tp_peer = netdev_priv(dev_peer);
  1674. }
  1675. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1676. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1677. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1678. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1681. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1682. (GRC_LCLCTRL_GPIO_OE0 |
  1683. GRC_LCLCTRL_GPIO_OE1 |
  1684. GRC_LCLCTRL_GPIO_OE2 |
  1685. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1686. GRC_LCLCTRL_GPIO_OUTPUT1),
  1687. 100);
  1688. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1689. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1690. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1691. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1692. GRC_LCLCTRL_GPIO_OE1 |
  1693. GRC_LCLCTRL_GPIO_OE2 |
  1694. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1695. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1696. tp->grc_local_ctrl;
  1697. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1698. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1699. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1700. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1701. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1702. } else {
  1703. u32 no_gpio2;
  1704. u32 grc_local_ctrl = 0;
  1705. if (tp_peer != tp &&
  1706. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1707. return;
  1708. /* Workaround to prevent overdrawing Amps. */
  1709. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1710. ASIC_REV_5714) {
  1711. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1712. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1713. grc_local_ctrl, 100);
  1714. }
  1715. /* On 5753 and variants, GPIO2 cannot be used. */
  1716. no_gpio2 = tp->nic_sram_data_cfg &
  1717. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1718. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1719. GRC_LCLCTRL_GPIO_OE1 |
  1720. GRC_LCLCTRL_GPIO_OE2 |
  1721. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT2;
  1723. if (no_gpio2) {
  1724. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1725. GRC_LCLCTRL_GPIO_OUTPUT2);
  1726. }
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. grc_local_ctrl, 100);
  1729. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1731. grc_local_ctrl, 100);
  1732. if (!no_gpio2) {
  1733. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1734. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1735. grc_local_ctrl, 100);
  1736. }
  1737. }
  1738. } else {
  1739. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1740. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1741. if (tp_peer != tp &&
  1742. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1743. return;
  1744. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1745. (GRC_LCLCTRL_GPIO_OE1 |
  1746. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1747. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1748. GRC_LCLCTRL_GPIO_OE1, 100);
  1749. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1750. (GRC_LCLCTRL_GPIO_OE1 |
  1751. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1752. }
  1753. }
  1754. }
  1755. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1756. {
  1757. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1758. return 1;
  1759. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1760. if (speed != SPEED_10)
  1761. return 1;
  1762. } else if (speed == SPEED_10)
  1763. return 1;
  1764. return 0;
  1765. }
  1766. static int tg3_setup_phy(struct tg3 *, int);
  1767. #define RESET_KIND_SHUTDOWN 0
  1768. #define RESET_KIND_INIT 1
  1769. #define RESET_KIND_SUSPEND 2
  1770. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1771. static int tg3_halt_cpu(struct tg3 *, u32);
  1772. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1773. {
  1774. u32 val;
  1775. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1777. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1778. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1779. sg_dig_ctrl |=
  1780. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1781. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1782. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1783. }
  1784. return;
  1785. }
  1786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1787. tg3_bmcr_reset(tp);
  1788. val = tr32(GRC_MISC_CFG);
  1789. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1790. udelay(40);
  1791. return;
  1792. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1793. u32 phytest;
  1794. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1795. u32 phy;
  1796. tg3_writephy(tp, MII_ADVERTISE, 0);
  1797. tg3_writephy(tp, MII_BMCR,
  1798. BMCR_ANENABLE | BMCR_ANRESTART);
  1799. tg3_writephy(tp, MII_TG3_FET_TEST,
  1800. phytest | MII_TG3_FET_SHADOW_EN);
  1801. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1802. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1803. tg3_writephy(tp,
  1804. MII_TG3_FET_SHDW_AUXMODE4,
  1805. phy);
  1806. }
  1807. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1808. }
  1809. return;
  1810. } else if (do_low_power) {
  1811. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1812. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1813. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1814. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1815. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1816. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1817. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1818. }
  1819. /* The PHY should not be powered down on some chips because
  1820. * of bugs.
  1821. */
  1822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1824. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1825. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1826. return;
  1827. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1828. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1829. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1830. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1831. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1832. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1833. }
  1834. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1835. }
  1836. /* tp->lock is held. */
  1837. static int tg3_nvram_lock(struct tg3 *tp)
  1838. {
  1839. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1840. int i;
  1841. if (tp->nvram_lock_cnt == 0) {
  1842. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1843. for (i = 0; i < 8000; i++) {
  1844. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1845. break;
  1846. udelay(20);
  1847. }
  1848. if (i == 8000) {
  1849. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1850. return -ENODEV;
  1851. }
  1852. }
  1853. tp->nvram_lock_cnt++;
  1854. }
  1855. return 0;
  1856. }
  1857. /* tp->lock is held. */
  1858. static void tg3_nvram_unlock(struct tg3 *tp)
  1859. {
  1860. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1861. if (tp->nvram_lock_cnt > 0)
  1862. tp->nvram_lock_cnt--;
  1863. if (tp->nvram_lock_cnt == 0)
  1864. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1865. }
  1866. }
  1867. /* tp->lock is held. */
  1868. static void tg3_enable_nvram_access(struct tg3 *tp)
  1869. {
  1870. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1871. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1872. u32 nvaccess = tr32(NVRAM_ACCESS);
  1873. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1874. }
  1875. }
  1876. /* tp->lock is held. */
  1877. static void tg3_disable_nvram_access(struct tg3 *tp)
  1878. {
  1879. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1880. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1881. u32 nvaccess = tr32(NVRAM_ACCESS);
  1882. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1883. }
  1884. }
  1885. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1886. u32 offset, u32 *val)
  1887. {
  1888. u32 tmp;
  1889. int i;
  1890. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1891. return -EINVAL;
  1892. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1893. EEPROM_ADDR_DEVID_MASK |
  1894. EEPROM_ADDR_READ);
  1895. tw32(GRC_EEPROM_ADDR,
  1896. tmp |
  1897. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1898. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1899. EEPROM_ADDR_ADDR_MASK) |
  1900. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1901. for (i = 0; i < 1000; i++) {
  1902. tmp = tr32(GRC_EEPROM_ADDR);
  1903. if (tmp & EEPROM_ADDR_COMPLETE)
  1904. break;
  1905. msleep(1);
  1906. }
  1907. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1908. return -EBUSY;
  1909. tmp = tr32(GRC_EEPROM_DATA);
  1910. /*
  1911. * The data will always be opposite the native endian
  1912. * format. Perform a blind byteswap to compensate.
  1913. */
  1914. *val = swab32(tmp);
  1915. return 0;
  1916. }
  1917. #define NVRAM_CMD_TIMEOUT 10000
  1918. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1919. {
  1920. int i;
  1921. tw32(NVRAM_CMD, nvram_cmd);
  1922. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1923. udelay(10);
  1924. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1925. udelay(10);
  1926. break;
  1927. }
  1928. }
  1929. if (i == NVRAM_CMD_TIMEOUT)
  1930. return -EBUSY;
  1931. return 0;
  1932. }
  1933. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1934. {
  1935. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1936. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1937. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1938. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1939. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1940. addr = ((addr / tp->nvram_pagesize) <<
  1941. ATMEL_AT45DB0X1B_PAGE_POS) +
  1942. (addr % tp->nvram_pagesize);
  1943. return addr;
  1944. }
  1945. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1946. {
  1947. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1948. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1949. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1950. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1951. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1952. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1953. tp->nvram_pagesize) +
  1954. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1955. return addr;
  1956. }
  1957. /* NOTE: Data read in from NVRAM is byteswapped according to
  1958. * the byteswapping settings for all other register accesses.
  1959. * tg3 devices are BE devices, so on a BE machine, the data
  1960. * returned will be exactly as it is seen in NVRAM. On a LE
  1961. * machine, the 32-bit value will be byteswapped.
  1962. */
  1963. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1964. {
  1965. int ret;
  1966. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1967. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1968. offset = tg3_nvram_phys_addr(tp, offset);
  1969. if (offset > NVRAM_ADDR_MSK)
  1970. return -EINVAL;
  1971. ret = tg3_nvram_lock(tp);
  1972. if (ret)
  1973. return ret;
  1974. tg3_enable_nvram_access(tp);
  1975. tw32(NVRAM_ADDR, offset);
  1976. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1977. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1978. if (ret == 0)
  1979. *val = tr32(NVRAM_RDDATA);
  1980. tg3_disable_nvram_access(tp);
  1981. tg3_nvram_unlock(tp);
  1982. return ret;
  1983. }
  1984. /* Ensures NVRAM data is in bytestream format. */
  1985. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1986. {
  1987. u32 v;
  1988. int res = tg3_nvram_read(tp, offset, &v);
  1989. if (!res)
  1990. *val = cpu_to_be32(v);
  1991. return res;
  1992. }
  1993. /* tp->lock is held. */
  1994. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1995. {
  1996. u32 addr_high, addr_low;
  1997. int i;
  1998. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1999. tp->dev->dev_addr[1]);
  2000. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2001. (tp->dev->dev_addr[3] << 16) |
  2002. (tp->dev->dev_addr[4] << 8) |
  2003. (tp->dev->dev_addr[5] << 0));
  2004. for (i = 0; i < 4; i++) {
  2005. if (i == 1 && skip_mac_1)
  2006. continue;
  2007. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2008. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2009. }
  2010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2012. for (i = 0; i < 12; i++) {
  2013. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2014. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2015. }
  2016. }
  2017. addr_high = (tp->dev->dev_addr[0] +
  2018. tp->dev->dev_addr[1] +
  2019. tp->dev->dev_addr[2] +
  2020. tp->dev->dev_addr[3] +
  2021. tp->dev->dev_addr[4] +
  2022. tp->dev->dev_addr[5]) &
  2023. TX_BACKOFF_SEED_MASK;
  2024. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2025. }
  2026. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2027. {
  2028. u32 misc_host_ctrl;
  2029. bool device_should_wake, do_low_power;
  2030. /* Make sure register accesses (indirect or otherwise)
  2031. * will function correctly.
  2032. */
  2033. pci_write_config_dword(tp->pdev,
  2034. TG3PCI_MISC_HOST_CTRL,
  2035. tp->misc_host_ctrl);
  2036. switch (state) {
  2037. case PCI_D0:
  2038. pci_enable_wake(tp->pdev, state, false);
  2039. pci_set_power_state(tp->pdev, PCI_D0);
  2040. /* Switch out of Vaux if it is a NIC */
  2041. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2042. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2043. return 0;
  2044. case PCI_D1:
  2045. case PCI_D2:
  2046. case PCI_D3hot:
  2047. break;
  2048. default:
  2049. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2050. tp->dev->name, state);
  2051. return -EINVAL;
  2052. }
  2053. /* Restore the CLKREQ setting. */
  2054. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2055. u16 lnkctl;
  2056. pci_read_config_word(tp->pdev,
  2057. tp->pcie_cap + PCI_EXP_LNKCTL,
  2058. &lnkctl);
  2059. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2060. pci_write_config_word(tp->pdev,
  2061. tp->pcie_cap + PCI_EXP_LNKCTL,
  2062. lnkctl);
  2063. }
  2064. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2065. tw32(TG3PCI_MISC_HOST_CTRL,
  2066. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2067. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2068. device_may_wakeup(&tp->pdev->dev) &&
  2069. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2070. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2071. do_low_power = false;
  2072. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2073. !tp->link_config.phy_is_low_power) {
  2074. struct phy_device *phydev;
  2075. u32 phyid, advertising;
  2076. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2077. tp->link_config.phy_is_low_power = 1;
  2078. tp->link_config.orig_speed = phydev->speed;
  2079. tp->link_config.orig_duplex = phydev->duplex;
  2080. tp->link_config.orig_autoneg = phydev->autoneg;
  2081. tp->link_config.orig_advertising = phydev->advertising;
  2082. advertising = ADVERTISED_TP |
  2083. ADVERTISED_Pause |
  2084. ADVERTISED_Autoneg |
  2085. ADVERTISED_10baseT_Half;
  2086. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2087. device_should_wake) {
  2088. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2089. advertising |=
  2090. ADVERTISED_100baseT_Half |
  2091. ADVERTISED_100baseT_Full |
  2092. ADVERTISED_10baseT_Full;
  2093. else
  2094. advertising |= ADVERTISED_10baseT_Full;
  2095. }
  2096. phydev->advertising = advertising;
  2097. phy_start_aneg(phydev);
  2098. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2099. if (phyid != TG3_PHY_ID_BCMAC131) {
  2100. phyid &= TG3_PHY_OUI_MASK;
  2101. if (phyid == TG3_PHY_OUI_1 ||
  2102. phyid == TG3_PHY_OUI_2 ||
  2103. phyid == TG3_PHY_OUI_3)
  2104. do_low_power = true;
  2105. }
  2106. }
  2107. } else {
  2108. do_low_power = true;
  2109. if (tp->link_config.phy_is_low_power == 0) {
  2110. tp->link_config.phy_is_low_power = 1;
  2111. tp->link_config.orig_speed = tp->link_config.speed;
  2112. tp->link_config.orig_duplex = tp->link_config.duplex;
  2113. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2114. }
  2115. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2116. tp->link_config.speed = SPEED_10;
  2117. tp->link_config.duplex = DUPLEX_HALF;
  2118. tp->link_config.autoneg = AUTONEG_ENABLE;
  2119. tg3_setup_phy(tp, 0);
  2120. }
  2121. }
  2122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2123. u32 val;
  2124. val = tr32(GRC_VCPU_EXT_CTRL);
  2125. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2126. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2127. int i;
  2128. u32 val;
  2129. for (i = 0; i < 200; i++) {
  2130. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2131. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2132. break;
  2133. msleep(1);
  2134. }
  2135. }
  2136. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2137. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2138. WOL_DRV_STATE_SHUTDOWN |
  2139. WOL_DRV_WOL |
  2140. WOL_SET_MAGIC_PKT);
  2141. if (device_should_wake) {
  2142. u32 mac_mode;
  2143. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2144. if (do_low_power) {
  2145. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2146. udelay(40);
  2147. }
  2148. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2149. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2150. else
  2151. mac_mode = MAC_MODE_PORT_MODE_MII;
  2152. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2153. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2154. ASIC_REV_5700) {
  2155. u32 speed = (tp->tg3_flags &
  2156. TG3_FLAG_WOL_SPEED_100MB) ?
  2157. SPEED_100 : SPEED_10;
  2158. if (tg3_5700_link_polarity(tp, speed))
  2159. mac_mode |= MAC_MODE_LINK_POLARITY;
  2160. else
  2161. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2162. }
  2163. } else {
  2164. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2165. }
  2166. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2167. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2168. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2169. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2170. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2171. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2172. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2173. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2174. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2175. mac_mode |= tp->mac_mode &
  2176. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2177. if (mac_mode & MAC_MODE_APE_TX_EN)
  2178. mac_mode |= MAC_MODE_TDE_ENABLE;
  2179. }
  2180. tw32_f(MAC_MODE, mac_mode);
  2181. udelay(100);
  2182. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2183. udelay(10);
  2184. }
  2185. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2186. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2188. u32 base_val;
  2189. base_val = tp->pci_clock_ctrl;
  2190. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2191. CLOCK_CTRL_TXCLK_DISABLE);
  2192. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2193. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2194. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2195. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2196. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2197. /* do nothing */
  2198. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2199. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2200. u32 newbits1, newbits2;
  2201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2203. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2204. CLOCK_CTRL_TXCLK_DISABLE |
  2205. CLOCK_CTRL_ALTCLK);
  2206. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2207. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2208. newbits1 = CLOCK_CTRL_625_CORE;
  2209. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2210. } else {
  2211. newbits1 = CLOCK_CTRL_ALTCLK;
  2212. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2213. }
  2214. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2215. 40);
  2216. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2217. 40);
  2218. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2219. u32 newbits3;
  2220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2222. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2223. CLOCK_CTRL_TXCLK_DISABLE |
  2224. CLOCK_CTRL_44MHZ_CORE);
  2225. } else {
  2226. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2227. }
  2228. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2229. tp->pci_clock_ctrl | newbits3, 40);
  2230. }
  2231. }
  2232. if (!(device_should_wake) &&
  2233. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2234. tg3_power_down_phy(tp, do_low_power);
  2235. tg3_frob_aux_power(tp);
  2236. /* Workaround for unstable PLL clock */
  2237. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2238. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2239. u32 val = tr32(0x7d00);
  2240. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2241. tw32(0x7d00, val);
  2242. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2243. int err;
  2244. err = tg3_nvram_lock(tp);
  2245. tg3_halt_cpu(tp, RX_CPU_BASE);
  2246. if (!err)
  2247. tg3_nvram_unlock(tp);
  2248. }
  2249. }
  2250. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2251. if (device_should_wake)
  2252. pci_enable_wake(tp->pdev, state, true);
  2253. /* Finally, set the new power state. */
  2254. pci_set_power_state(tp->pdev, state);
  2255. return 0;
  2256. }
  2257. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2258. {
  2259. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2260. case MII_TG3_AUX_STAT_10HALF:
  2261. *speed = SPEED_10;
  2262. *duplex = DUPLEX_HALF;
  2263. break;
  2264. case MII_TG3_AUX_STAT_10FULL:
  2265. *speed = SPEED_10;
  2266. *duplex = DUPLEX_FULL;
  2267. break;
  2268. case MII_TG3_AUX_STAT_100HALF:
  2269. *speed = SPEED_100;
  2270. *duplex = DUPLEX_HALF;
  2271. break;
  2272. case MII_TG3_AUX_STAT_100FULL:
  2273. *speed = SPEED_100;
  2274. *duplex = DUPLEX_FULL;
  2275. break;
  2276. case MII_TG3_AUX_STAT_1000HALF:
  2277. *speed = SPEED_1000;
  2278. *duplex = DUPLEX_HALF;
  2279. break;
  2280. case MII_TG3_AUX_STAT_1000FULL:
  2281. *speed = SPEED_1000;
  2282. *duplex = DUPLEX_FULL;
  2283. break;
  2284. default:
  2285. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2286. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2287. SPEED_10;
  2288. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2289. DUPLEX_HALF;
  2290. break;
  2291. }
  2292. *speed = SPEED_INVALID;
  2293. *duplex = DUPLEX_INVALID;
  2294. break;
  2295. }
  2296. }
  2297. static void tg3_phy_copper_begin(struct tg3 *tp)
  2298. {
  2299. u32 new_adv;
  2300. int i;
  2301. if (tp->link_config.phy_is_low_power) {
  2302. /* Entering low power mode. Disable gigabit and
  2303. * 100baseT advertisements.
  2304. */
  2305. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2306. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2307. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2308. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2309. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2310. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2311. } else if (tp->link_config.speed == SPEED_INVALID) {
  2312. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2313. tp->link_config.advertising &=
  2314. ~(ADVERTISED_1000baseT_Half |
  2315. ADVERTISED_1000baseT_Full);
  2316. new_adv = ADVERTISE_CSMA;
  2317. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2318. new_adv |= ADVERTISE_10HALF;
  2319. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2320. new_adv |= ADVERTISE_10FULL;
  2321. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2322. new_adv |= ADVERTISE_100HALF;
  2323. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2324. new_adv |= ADVERTISE_100FULL;
  2325. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2326. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2327. if (tp->link_config.advertising &
  2328. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2329. new_adv = 0;
  2330. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2331. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2332. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2333. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2334. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2335. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2336. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2337. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2338. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2339. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2340. } else {
  2341. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2342. }
  2343. } else {
  2344. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2345. new_adv |= ADVERTISE_CSMA;
  2346. /* Asking for a specific link mode. */
  2347. if (tp->link_config.speed == SPEED_1000) {
  2348. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2349. if (tp->link_config.duplex == DUPLEX_FULL)
  2350. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2351. else
  2352. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2353. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2354. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2355. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2356. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2357. } else {
  2358. if (tp->link_config.speed == SPEED_100) {
  2359. if (tp->link_config.duplex == DUPLEX_FULL)
  2360. new_adv |= ADVERTISE_100FULL;
  2361. else
  2362. new_adv |= ADVERTISE_100HALF;
  2363. } else {
  2364. if (tp->link_config.duplex == DUPLEX_FULL)
  2365. new_adv |= ADVERTISE_10FULL;
  2366. else
  2367. new_adv |= ADVERTISE_10HALF;
  2368. }
  2369. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2370. new_adv = 0;
  2371. }
  2372. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2373. }
  2374. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2375. tp->link_config.speed != SPEED_INVALID) {
  2376. u32 bmcr, orig_bmcr;
  2377. tp->link_config.active_speed = tp->link_config.speed;
  2378. tp->link_config.active_duplex = tp->link_config.duplex;
  2379. bmcr = 0;
  2380. switch (tp->link_config.speed) {
  2381. default:
  2382. case SPEED_10:
  2383. break;
  2384. case SPEED_100:
  2385. bmcr |= BMCR_SPEED100;
  2386. break;
  2387. case SPEED_1000:
  2388. bmcr |= TG3_BMCR_SPEED1000;
  2389. break;
  2390. }
  2391. if (tp->link_config.duplex == DUPLEX_FULL)
  2392. bmcr |= BMCR_FULLDPLX;
  2393. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2394. (bmcr != orig_bmcr)) {
  2395. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2396. for (i = 0; i < 1500; i++) {
  2397. u32 tmp;
  2398. udelay(10);
  2399. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2400. tg3_readphy(tp, MII_BMSR, &tmp))
  2401. continue;
  2402. if (!(tmp & BMSR_LSTATUS)) {
  2403. udelay(40);
  2404. break;
  2405. }
  2406. }
  2407. tg3_writephy(tp, MII_BMCR, bmcr);
  2408. udelay(40);
  2409. }
  2410. } else {
  2411. tg3_writephy(tp, MII_BMCR,
  2412. BMCR_ANENABLE | BMCR_ANRESTART);
  2413. }
  2414. }
  2415. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2416. {
  2417. int err;
  2418. /* Turn off tap power management. */
  2419. /* Set Extended packet length bit */
  2420. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2421. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2422. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2423. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2424. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2425. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2426. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2427. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2428. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2429. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2430. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2431. udelay(40);
  2432. return err;
  2433. }
  2434. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2435. {
  2436. u32 adv_reg, all_mask = 0;
  2437. if (mask & ADVERTISED_10baseT_Half)
  2438. all_mask |= ADVERTISE_10HALF;
  2439. if (mask & ADVERTISED_10baseT_Full)
  2440. all_mask |= ADVERTISE_10FULL;
  2441. if (mask & ADVERTISED_100baseT_Half)
  2442. all_mask |= ADVERTISE_100HALF;
  2443. if (mask & ADVERTISED_100baseT_Full)
  2444. all_mask |= ADVERTISE_100FULL;
  2445. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2446. return 0;
  2447. if ((adv_reg & all_mask) != all_mask)
  2448. return 0;
  2449. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2450. u32 tg3_ctrl;
  2451. all_mask = 0;
  2452. if (mask & ADVERTISED_1000baseT_Half)
  2453. all_mask |= ADVERTISE_1000HALF;
  2454. if (mask & ADVERTISED_1000baseT_Full)
  2455. all_mask |= ADVERTISE_1000FULL;
  2456. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2457. return 0;
  2458. if ((tg3_ctrl & all_mask) != all_mask)
  2459. return 0;
  2460. }
  2461. return 1;
  2462. }
  2463. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2464. {
  2465. u32 curadv, reqadv;
  2466. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2467. return 1;
  2468. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2469. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2470. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2471. if (curadv != reqadv)
  2472. return 0;
  2473. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2474. tg3_readphy(tp, MII_LPA, rmtadv);
  2475. } else {
  2476. /* Reprogram the advertisement register, even if it
  2477. * does not affect the current link. If the link
  2478. * gets renegotiated in the future, we can save an
  2479. * additional renegotiation cycle by advertising
  2480. * it correctly in the first place.
  2481. */
  2482. if (curadv != reqadv) {
  2483. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2484. ADVERTISE_PAUSE_ASYM);
  2485. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2486. }
  2487. }
  2488. return 1;
  2489. }
  2490. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2491. {
  2492. int current_link_up;
  2493. u32 bmsr, dummy;
  2494. u32 lcl_adv, rmt_adv;
  2495. u16 current_speed;
  2496. u8 current_duplex;
  2497. int i, err;
  2498. tw32(MAC_EVENT, 0);
  2499. tw32_f(MAC_STATUS,
  2500. (MAC_STATUS_SYNC_CHANGED |
  2501. MAC_STATUS_CFG_CHANGED |
  2502. MAC_STATUS_MI_COMPLETION |
  2503. MAC_STATUS_LNKSTATE_CHANGED));
  2504. udelay(40);
  2505. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2506. tw32_f(MAC_MI_MODE,
  2507. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2508. udelay(80);
  2509. }
  2510. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2511. /* Some third-party PHYs need to be reset on link going
  2512. * down.
  2513. */
  2514. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2517. netif_carrier_ok(tp->dev)) {
  2518. tg3_readphy(tp, MII_BMSR, &bmsr);
  2519. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2520. !(bmsr & BMSR_LSTATUS))
  2521. force_reset = 1;
  2522. }
  2523. if (force_reset)
  2524. tg3_phy_reset(tp);
  2525. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2526. tg3_readphy(tp, MII_BMSR, &bmsr);
  2527. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2528. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2529. bmsr = 0;
  2530. if (!(bmsr & BMSR_LSTATUS)) {
  2531. err = tg3_init_5401phy_dsp(tp);
  2532. if (err)
  2533. return err;
  2534. tg3_readphy(tp, MII_BMSR, &bmsr);
  2535. for (i = 0; i < 1000; i++) {
  2536. udelay(10);
  2537. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2538. (bmsr & BMSR_LSTATUS)) {
  2539. udelay(40);
  2540. break;
  2541. }
  2542. }
  2543. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2544. !(bmsr & BMSR_LSTATUS) &&
  2545. tp->link_config.active_speed == SPEED_1000) {
  2546. err = tg3_phy_reset(tp);
  2547. if (!err)
  2548. err = tg3_init_5401phy_dsp(tp);
  2549. if (err)
  2550. return err;
  2551. }
  2552. }
  2553. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2554. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2555. /* 5701 {A0,B0} CRC bug workaround */
  2556. tg3_writephy(tp, 0x15, 0x0a75);
  2557. tg3_writephy(tp, 0x1c, 0x8c68);
  2558. tg3_writephy(tp, 0x1c, 0x8d68);
  2559. tg3_writephy(tp, 0x1c, 0x8c68);
  2560. }
  2561. /* Clear pending interrupts... */
  2562. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2563. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2564. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2565. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2566. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2567. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2570. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2571. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2572. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2573. else
  2574. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2575. }
  2576. current_link_up = 0;
  2577. current_speed = SPEED_INVALID;
  2578. current_duplex = DUPLEX_INVALID;
  2579. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2580. u32 val;
  2581. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2582. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2583. if (!(val & (1 << 10))) {
  2584. val |= (1 << 10);
  2585. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2586. goto relink;
  2587. }
  2588. }
  2589. bmsr = 0;
  2590. for (i = 0; i < 100; i++) {
  2591. tg3_readphy(tp, MII_BMSR, &bmsr);
  2592. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2593. (bmsr & BMSR_LSTATUS))
  2594. break;
  2595. udelay(40);
  2596. }
  2597. if (bmsr & BMSR_LSTATUS) {
  2598. u32 aux_stat, bmcr;
  2599. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2600. for (i = 0; i < 2000; i++) {
  2601. udelay(10);
  2602. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2603. aux_stat)
  2604. break;
  2605. }
  2606. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2607. &current_speed,
  2608. &current_duplex);
  2609. bmcr = 0;
  2610. for (i = 0; i < 200; i++) {
  2611. tg3_readphy(tp, MII_BMCR, &bmcr);
  2612. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2613. continue;
  2614. if (bmcr && bmcr != 0x7fff)
  2615. break;
  2616. udelay(10);
  2617. }
  2618. lcl_adv = 0;
  2619. rmt_adv = 0;
  2620. tp->link_config.active_speed = current_speed;
  2621. tp->link_config.active_duplex = current_duplex;
  2622. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2623. if ((bmcr & BMCR_ANENABLE) &&
  2624. tg3_copper_is_advertising_all(tp,
  2625. tp->link_config.advertising)) {
  2626. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2627. &rmt_adv))
  2628. current_link_up = 1;
  2629. }
  2630. } else {
  2631. if (!(bmcr & BMCR_ANENABLE) &&
  2632. tp->link_config.speed == current_speed &&
  2633. tp->link_config.duplex == current_duplex &&
  2634. tp->link_config.flowctrl ==
  2635. tp->link_config.active_flowctrl) {
  2636. current_link_up = 1;
  2637. }
  2638. }
  2639. if (current_link_up == 1 &&
  2640. tp->link_config.active_duplex == DUPLEX_FULL)
  2641. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2642. }
  2643. relink:
  2644. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2645. u32 tmp;
  2646. tg3_phy_copper_begin(tp);
  2647. tg3_readphy(tp, MII_BMSR, &tmp);
  2648. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2649. (tmp & BMSR_LSTATUS))
  2650. current_link_up = 1;
  2651. }
  2652. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2653. if (current_link_up == 1) {
  2654. if (tp->link_config.active_speed == SPEED_100 ||
  2655. tp->link_config.active_speed == SPEED_10)
  2656. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2657. else
  2658. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2659. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2660. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2661. else
  2662. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2663. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2664. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2665. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2667. if (current_link_up == 1 &&
  2668. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2669. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2670. else
  2671. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2672. }
  2673. /* ??? Without this setting Netgear GA302T PHY does not
  2674. * ??? send/receive packets...
  2675. */
  2676. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2677. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2678. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2679. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2680. udelay(80);
  2681. }
  2682. tw32_f(MAC_MODE, tp->mac_mode);
  2683. udelay(40);
  2684. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2685. /* Polled via timer. */
  2686. tw32_f(MAC_EVENT, 0);
  2687. } else {
  2688. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2689. }
  2690. udelay(40);
  2691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2692. current_link_up == 1 &&
  2693. tp->link_config.active_speed == SPEED_1000 &&
  2694. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2695. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2696. udelay(120);
  2697. tw32_f(MAC_STATUS,
  2698. (MAC_STATUS_SYNC_CHANGED |
  2699. MAC_STATUS_CFG_CHANGED));
  2700. udelay(40);
  2701. tg3_write_mem(tp,
  2702. NIC_SRAM_FIRMWARE_MBOX,
  2703. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2704. }
  2705. /* Prevent send BD corruption. */
  2706. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2707. u16 oldlnkctl, newlnkctl;
  2708. pci_read_config_word(tp->pdev,
  2709. tp->pcie_cap + PCI_EXP_LNKCTL,
  2710. &oldlnkctl);
  2711. if (tp->link_config.active_speed == SPEED_100 ||
  2712. tp->link_config.active_speed == SPEED_10)
  2713. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2714. else
  2715. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2716. if (newlnkctl != oldlnkctl)
  2717. pci_write_config_word(tp->pdev,
  2718. tp->pcie_cap + PCI_EXP_LNKCTL,
  2719. newlnkctl);
  2720. }
  2721. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2722. if (current_link_up)
  2723. netif_carrier_on(tp->dev);
  2724. else
  2725. netif_carrier_off(tp->dev);
  2726. tg3_link_report(tp);
  2727. }
  2728. return 0;
  2729. }
  2730. struct tg3_fiber_aneginfo {
  2731. int state;
  2732. #define ANEG_STATE_UNKNOWN 0
  2733. #define ANEG_STATE_AN_ENABLE 1
  2734. #define ANEG_STATE_RESTART_INIT 2
  2735. #define ANEG_STATE_RESTART 3
  2736. #define ANEG_STATE_DISABLE_LINK_OK 4
  2737. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2738. #define ANEG_STATE_ABILITY_DETECT 6
  2739. #define ANEG_STATE_ACK_DETECT_INIT 7
  2740. #define ANEG_STATE_ACK_DETECT 8
  2741. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2742. #define ANEG_STATE_COMPLETE_ACK 10
  2743. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2744. #define ANEG_STATE_IDLE_DETECT 12
  2745. #define ANEG_STATE_LINK_OK 13
  2746. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2747. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2748. u32 flags;
  2749. #define MR_AN_ENABLE 0x00000001
  2750. #define MR_RESTART_AN 0x00000002
  2751. #define MR_AN_COMPLETE 0x00000004
  2752. #define MR_PAGE_RX 0x00000008
  2753. #define MR_NP_LOADED 0x00000010
  2754. #define MR_TOGGLE_TX 0x00000020
  2755. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2756. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2757. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2758. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2759. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2760. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2761. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2762. #define MR_TOGGLE_RX 0x00002000
  2763. #define MR_NP_RX 0x00004000
  2764. #define MR_LINK_OK 0x80000000
  2765. unsigned long link_time, cur_time;
  2766. u32 ability_match_cfg;
  2767. int ability_match_count;
  2768. char ability_match, idle_match, ack_match;
  2769. u32 txconfig, rxconfig;
  2770. #define ANEG_CFG_NP 0x00000080
  2771. #define ANEG_CFG_ACK 0x00000040
  2772. #define ANEG_CFG_RF2 0x00000020
  2773. #define ANEG_CFG_RF1 0x00000010
  2774. #define ANEG_CFG_PS2 0x00000001
  2775. #define ANEG_CFG_PS1 0x00008000
  2776. #define ANEG_CFG_HD 0x00004000
  2777. #define ANEG_CFG_FD 0x00002000
  2778. #define ANEG_CFG_INVAL 0x00001f06
  2779. };
  2780. #define ANEG_OK 0
  2781. #define ANEG_DONE 1
  2782. #define ANEG_TIMER_ENAB 2
  2783. #define ANEG_FAILED -1
  2784. #define ANEG_STATE_SETTLE_TIME 10000
  2785. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2786. struct tg3_fiber_aneginfo *ap)
  2787. {
  2788. u16 flowctrl;
  2789. unsigned long delta;
  2790. u32 rx_cfg_reg;
  2791. int ret;
  2792. if (ap->state == ANEG_STATE_UNKNOWN) {
  2793. ap->rxconfig = 0;
  2794. ap->link_time = 0;
  2795. ap->cur_time = 0;
  2796. ap->ability_match_cfg = 0;
  2797. ap->ability_match_count = 0;
  2798. ap->ability_match = 0;
  2799. ap->idle_match = 0;
  2800. ap->ack_match = 0;
  2801. }
  2802. ap->cur_time++;
  2803. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2804. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2805. if (rx_cfg_reg != ap->ability_match_cfg) {
  2806. ap->ability_match_cfg = rx_cfg_reg;
  2807. ap->ability_match = 0;
  2808. ap->ability_match_count = 0;
  2809. } else {
  2810. if (++ap->ability_match_count > 1) {
  2811. ap->ability_match = 1;
  2812. ap->ability_match_cfg = rx_cfg_reg;
  2813. }
  2814. }
  2815. if (rx_cfg_reg & ANEG_CFG_ACK)
  2816. ap->ack_match = 1;
  2817. else
  2818. ap->ack_match = 0;
  2819. ap->idle_match = 0;
  2820. } else {
  2821. ap->idle_match = 1;
  2822. ap->ability_match_cfg = 0;
  2823. ap->ability_match_count = 0;
  2824. ap->ability_match = 0;
  2825. ap->ack_match = 0;
  2826. rx_cfg_reg = 0;
  2827. }
  2828. ap->rxconfig = rx_cfg_reg;
  2829. ret = ANEG_OK;
  2830. switch(ap->state) {
  2831. case ANEG_STATE_UNKNOWN:
  2832. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2833. ap->state = ANEG_STATE_AN_ENABLE;
  2834. /* fallthru */
  2835. case ANEG_STATE_AN_ENABLE:
  2836. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2837. if (ap->flags & MR_AN_ENABLE) {
  2838. ap->link_time = 0;
  2839. ap->cur_time = 0;
  2840. ap->ability_match_cfg = 0;
  2841. ap->ability_match_count = 0;
  2842. ap->ability_match = 0;
  2843. ap->idle_match = 0;
  2844. ap->ack_match = 0;
  2845. ap->state = ANEG_STATE_RESTART_INIT;
  2846. } else {
  2847. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2848. }
  2849. break;
  2850. case ANEG_STATE_RESTART_INIT:
  2851. ap->link_time = ap->cur_time;
  2852. ap->flags &= ~(MR_NP_LOADED);
  2853. ap->txconfig = 0;
  2854. tw32(MAC_TX_AUTO_NEG, 0);
  2855. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2856. tw32_f(MAC_MODE, tp->mac_mode);
  2857. udelay(40);
  2858. ret = ANEG_TIMER_ENAB;
  2859. ap->state = ANEG_STATE_RESTART;
  2860. /* fallthru */
  2861. case ANEG_STATE_RESTART:
  2862. delta = ap->cur_time - ap->link_time;
  2863. if (delta > ANEG_STATE_SETTLE_TIME) {
  2864. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2865. } else {
  2866. ret = ANEG_TIMER_ENAB;
  2867. }
  2868. break;
  2869. case ANEG_STATE_DISABLE_LINK_OK:
  2870. ret = ANEG_DONE;
  2871. break;
  2872. case ANEG_STATE_ABILITY_DETECT_INIT:
  2873. ap->flags &= ~(MR_TOGGLE_TX);
  2874. ap->txconfig = ANEG_CFG_FD;
  2875. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2876. if (flowctrl & ADVERTISE_1000XPAUSE)
  2877. ap->txconfig |= ANEG_CFG_PS1;
  2878. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2879. ap->txconfig |= ANEG_CFG_PS2;
  2880. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2881. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2882. tw32_f(MAC_MODE, tp->mac_mode);
  2883. udelay(40);
  2884. ap->state = ANEG_STATE_ABILITY_DETECT;
  2885. break;
  2886. case ANEG_STATE_ABILITY_DETECT:
  2887. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2888. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2889. }
  2890. break;
  2891. case ANEG_STATE_ACK_DETECT_INIT:
  2892. ap->txconfig |= ANEG_CFG_ACK;
  2893. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2894. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2895. tw32_f(MAC_MODE, tp->mac_mode);
  2896. udelay(40);
  2897. ap->state = ANEG_STATE_ACK_DETECT;
  2898. /* fallthru */
  2899. case ANEG_STATE_ACK_DETECT:
  2900. if (ap->ack_match != 0) {
  2901. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2902. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2903. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2904. } else {
  2905. ap->state = ANEG_STATE_AN_ENABLE;
  2906. }
  2907. } else if (ap->ability_match != 0 &&
  2908. ap->rxconfig == 0) {
  2909. ap->state = ANEG_STATE_AN_ENABLE;
  2910. }
  2911. break;
  2912. case ANEG_STATE_COMPLETE_ACK_INIT:
  2913. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2914. ret = ANEG_FAILED;
  2915. break;
  2916. }
  2917. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2918. MR_LP_ADV_HALF_DUPLEX |
  2919. MR_LP_ADV_SYM_PAUSE |
  2920. MR_LP_ADV_ASYM_PAUSE |
  2921. MR_LP_ADV_REMOTE_FAULT1 |
  2922. MR_LP_ADV_REMOTE_FAULT2 |
  2923. MR_LP_ADV_NEXT_PAGE |
  2924. MR_TOGGLE_RX |
  2925. MR_NP_RX);
  2926. if (ap->rxconfig & ANEG_CFG_FD)
  2927. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2928. if (ap->rxconfig & ANEG_CFG_HD)
  2929. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2930. if (ap->rxconfig & ANEG_CFG_PS1)
  2931. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2932. if (ap->rxconfig & ANEG_CFG_PS2)
  2933. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2934. if (ap->rxconfig & ANEG_CFG_RF1)
  2935. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2936. if (ap->rxconfig & ANEG_CFG_RF2)
  2937. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2938. if (ap->rxconfig & ANEG_CFG_NP)
  2939. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2940. ap->link_time = ap->cur_time;
  2941. ap->flags ^= (MR_TOGGLE_TX);
  2942. if (ap->rxconfig & 0x0008)
  2943. ap->flags |= MR_TOGGLE_RX;
  2944. if (ap->rxconfig & ANEG_CFG_NP)
  2945. ap->flags |= MR_NP_RX;
  2946. ap->flags |= MR_PAGE_RX;
  2947. ap->state = ANEG_STATE_COMPLETE_ACK;
  2948. ret = ANEG_TIMER_ENAB;
  2949. break;
  2950. case ANEG_STATE_COMPLETE_ACK:
  2951. if (ap->ability_match != 0 &&
  2952. ap->rxconfig == 0) {
  2953. ap->state = ANEG_STATE_AN_ENABLE;
  2954. break;
  2955. }
  2956. delta = ap->cur_time - ap->link_time;
  2957. if (delta > ANEG_STATE_SETTLE_TIME) {
  2958. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2959. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2960. } else {
  2961. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2962. !(ap->flags & MR_NP_RX)) {
  2963. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2964. } else {
  2965. ret = ANEG_FAILED;
  2966. }
  2967. }
  2968. }
  2969. break;
  2970. case ANEG_STATE_IDLE_DETECT_INIT:
  2971. ap->link_time = ap->cur_time;
  2972. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2973. tw32_f(MAC_MODE, tp->mac_mode);
  2974. udelay(40);
  2975. ap->state = ANEG_STATE_IDLE_DETECT;
  2976. ret = ANEG_TIMER_ENAB;
  2977. break;
  2978. case ANEG_STATE_IDLE_DETECT:
  2979. if (ap->ability_match != 0 &&
  2980. ap->rxconfig == 0) {
  2981. ap->state = ANEG_STATE_AN_ENABLE;
  2982. break;
  2983. }
  2984. delta = ap->cur_time - ap->link_time;
  2985. if (delta > ANEG_STATE_SETTLE_TIME) {
  2986. /* XXX another gem from the Broadcom driver :( */
  2987. ap->state = ANEG_STATE_LINK_OK;
  2988. }
  2989. break;
  2990. case ANEG_STATE_LINK_OK:
  2991. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2992. ret = ANEG_DONE;
  2993. break;
  2994. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2995. /* ??? unimplemented */
  2996. break;
  2997. case ANEG_STATE_NEXT_PAGE_WAIT:
  2998. /* ??? unimplemented */
  2999. break;
  3000. default:
  3001. ret = ANEG_FAILED;
  3002. break;
  3003. }
  3004. return ret;
  3005. }
  3006. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3007. {
  3008. int res = 0;
  3009. struct tg3_fiber_aneginfo aninfo;
  3010. int status = ANEG_FAILED;
  3011. unsigned int tick;
  3012. u32 tmp;
  3013. tw32_f(MAC_TX_AUTO_NEG, 0);
  3014. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3015. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3016. udelay(40);
  3017. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3018. udelay(40);
  3019. memset(&aninfo, 0, sizeof(aninfo));
  3020. aninfo.flags |= MR_AN_ENABLE;
  3021. aninfo.state = ANEG_STATE_UNKNOWN;
  3022. aninfo.cur_time = 0;
  3023. tick = 0;
  3024. while (++tick < 195000) {
  3025. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3026. if (status == ANEG_DONE || status == ANEG_FAILED)
  3027. break;
  3028. udelay(1);
  3029. }
  3030. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3031. tw32_f(MAC_MODE, tp->mac_mode);
  3032. udelay(40);
  3033. *txflags = aninfo.txconfig;
  3034. *rxflags = aninfo.flags;
  3035. if (status == ANEG_DONE &&
  3036. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3037. MR_LP_ADV_FULL_DUPLEX)))
  3038. res = 1;
  3039. return res;
  3040. }
  3041. static void tg3_init_bcm8002(struct tg3 *tp)
  3042. {
  3043. u32 mac_status = tr32(MAC_STATUS);
  3044. int i;
  3045. /* Reset when initting first time or we have a link. */
  3046. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3047. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3048. return;
  3049. /* Set PLL lock range. */
  3050. tg3_writephy(tp, 0x16, 0x8007);
  3051. /* SW reset */
  3052. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3053. /* Wait for reset to complete. */
  3054. /* XXX schedule_timeout() ... */
  3055. for (i = 0; i < 500; i++)
  3056. udelay(10);
  3057. /* Config mode; select PMA/Ch 1 regs. */
  3058. tg3_writephy(tp, 0x10, 0x8411);
  3059. /* Enable auto-lock and comdet, select txclk for tx. */
  3060. tg3_writephy(tp, 0x11, 0x0a10);
  3061. tg3_writephy(tp, 0x18, 0x00a0);
  3062. tg3_writephy(tp, 0x16, 0x41ff);
  3063. /* Assert and deassert POR. */
  3064. tg3_writephy(tp, 0x13, 0x0400);
  3065. udelay(40);
  3066. tg3_writephy(tp, 0x13, 0x0000);
  3067. tg3_writephy(tp, 0x11, 0x0a50);
  3068. udelay(40);
  3069. tg3_writephy(tp, 0x11, 0x0a10);
  3070. /* Wait for signal to stabilize */
  3071. /* XXX schedule_timeout() ... */
  3072. for (i = 0; i < 15000; i++)
  3073. udelay(10);
  3074. /* Deselect the channel register so we can read the PHYID
  3075. * later.
  3076. */
  3077. tg3_writephy(tp, 0x10, 0x8011);
  3078. }
  3079. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3080. {
  3081. u16 flowctrl;
  3082. u32 sg_dig_ctrl, sg_dig_status;
  3083. u32 serdes_cfg, expected_sg_dig_ctrl;
  3084. int workaround, port_a;
  3085. int current_link_up;
  3086. serdes_cfg = 0;
  3087. expected_sg_dig_ctrl = 0;
  3088. workaround = 0;
  3089. port_a = 1;
  3090. current_link_up = 0;
  3091. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3092. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3093. workaround = 1;
  3094. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3095. port_a = 0;
  3096. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3097. /* preserve bits 20-23 for voltage regulator */
  3098. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3099. }
  3100. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3101. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3102. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3103. if (workaround) {
  3104. u32 val = serdes_cfg;
  3105. if (port_a)
  3106. val |= 0xc010000;
  3107. else
  3108. val |= 0x4010000;
  3109. tw32_f(MAC_SERDES_CFG, val);
  3110. }
  3111. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3112. }
  3113. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3114. tg3_setup_flow_control(tp, 0, 0);
  3115. current_link_up = 1;
  3116. }
  3117. goto out;
  3118. }
  3119. /* Want auto-negotiation. */
  3120. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3121. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3122. if (flowctrl & ADVERTISE_1000XPAUSE)
  3123. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3124. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3125. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3126. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3127. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3128. tp->serdes_counter &&
  3129. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3130. MAC_STATUS_RCVD_CFG)) ==
  3131. MAC_STATUS_PCS_SYNCED)) {
  3132. tp->serdes_counter--;
  3133. current_link_up = 1;
  3134. goto out;
  3135. }
  3136. restart_autoneg:
  3137. if (workaround)
  3138. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3139. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3140. udelay(5);
  3141. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3142. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3143. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3144. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3145. MAC_STATUS_SIGNAL_DET)) {
  3146. sg_dig_status = tr32(SG_DIG_STATUS);
  3147. mac_status = tr32(MAC_STATUS);
  3148. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3149. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3150. u32 local_adv = 0, remote_adv = 0;
  3151. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3152. local_adv |= ADVERTISE_1000XPAUSE;
  3153. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3154. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3155. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3156. remote_adv |= LPA_1000XPAUSE;
  3157. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3158. remote_adv |= LPA_1000XPAUSE_ASYM;
  3159. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3160. current_link_up = 1;
  3161. tp->serdes_counter = 0;
  3162. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3163. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3164. if (tp->serdes_counter)
  3165. tp->serdes_counter--;
  3166. else {
  3167. if (workaround) {
  3168. u32 val = serdes_cfg;
  3169. if (port_a)
  3170. val |= 0xc010000;
  3171. else
  3172. val |= 0x4010000;
  3173. tw32_f(MAC_SERDES_CFG, val);
  3174. }
  3175. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3176. udelay(40);
  3177. /* Link parallel detection - link is up */
  3178. /* only if we have PCS_SYNC and not */
  3179. /* receiving config code words */
  3180. mac_status = tr32(MAC_STATUS);
  3181. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3182. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3183. tg3_setup_flow_control(tp, 0, 0);
  3184. current_link_up = 1;
  3185. tp->tg3_flags2 |=
  3186. TG3_FLG2_PARALLEL_DETECT;
  3187. tp->serdes_counter =
  3188. SERDES_PARALLEL_DET_TIMEOUT;
  3189. } else
  3190. goto restart_autoneg;
  3191. }
  3192. }
  3193. } else {
  3194. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3195. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3196. }
  3197. out:
  3198. return current_link_up;
  3199. }
  3200. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3201. {
  3202. int current_link_up = 0;
  3203. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3204. goto out;
  3205. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3206. u32 txflags, rxflags;
  3207. int i;
  3208. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3209. u32 local_adv = 0, remote_adv = 0;
  3210. if (txflags & ANEG_CFG_PS1)
  3211. local_adv |= ADVERTISE_1000XPAUSE;
  3212. if (txflags & ANEG_CFG_PS2)
  3213. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3214. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3215. remote_adv |= LPA_1000XPAUSE;
  3216. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3217. remote_adv |= LPA_1000XPAUSE_ASYM;
  3218. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3219. current_link_up = 1;
  3220. }
  3221. for (i = 0; i < 30; i++) {
  3222. udelay(20);
  3223. tw32_f(MAC_STATUS,
  3224. (MAC_STATUS_SYNC_CHANGED |
  3225. MAC_STATUS_CFG_CHANGED));
  3226. udelay(40);
  3227. if ((tr32(MAC_STATUS) &
  3228. (MAC_STATUS_SYNC_CHANGED |
  3229. MAC_STATUS_CFG_CHANGED)) == 0)
  3230. break;
  3231. }
  3232. mac_status = tr32(MAC_STATUS);
  3233. if (current_link_up == 0 &&
  3234. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3235. !(mac_status & MAC_STATUS_RCVD_CFG))
  3236. current_link_up = 1;
  3237. } else {
  3238. tg3_setup_flow_control(tp, 0, 0);
  3239. /* Forcing 1000FD link up. */
  3240. current_link_up = 1;
  3241. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3242. udelay(40);
  3243. tw32_f(MAC_MODE, tp->mac_mode);
  3244. udelay(40);
  3245. }
  3246. out:
  3247. return current_link_up;
  3248. }
  3249. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3250. {
  3251. u32 orig_pause_cfg;
  3252. u16 orig_active_speed;
  3253. u8 orig_active_duplex;
  3254. u32 mac_status;
  3255. int current_link_up;
  3256. int i;
  3257. orig_pause_cfg = tp->link_config.active_flowctrl;
  3258. orig_active_speed = tp->link_config.active_speed;
  3259. orig_active_duplex = tp->link_config.active_duplex;
  3260. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3261. netif_carrier_ok(tp->dev) &&
  3262. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3263. mac_status = tr32(MAC_STATUS);
  3264. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3265. MAC_STATUS_SIGNAL_DET |
  3266. MAC_STATUS_CFG_CHANGED |
  3267. MAC_STATUS_RCVD_CFG);
  3268. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3269. MAC_STATUS_SIGNAL_DET)) {
  3270. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3271. MAC_STATUS_CFG_CHANGED));
  3272. return 0;
  3273. }
  3274. }
  3275. tw32_f(MAC_TX_AUTO_NEG, 0);
  3276. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3277. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3278. tw32_f(MAC_MODE, tp->mac_mode);
  3279. udelay(40);
  3280. if (tp->phy_id == PHY_ID_BCM8002)
  3281. tg3_init_bcm8002(tp);
  3282. /* Enable link change event even when serdes polling. */
  3283. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3284. udelay(40);
  3285. current_link_up = 0;
  3286. mac_status = tr32(MAC_STATUS);
  3287. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3288. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3289. else
  3290. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3291. tp->napi[0].hw_status->status =
  3292. (SD_STATUS_UPDATED |
  3293. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3294. for (i = 0; i < 100; i++) {
  3295. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3296. MAC_STATUS_CFG_CHANGED));
  3297. udelay(5);
  3298. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3299. MAC_STATUS_CFG_CHANGED |
  3300. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3301. break;
  3302. }
  3303. mac_status = tr32(MAC_STATUS);
  3304. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3305. current_link_up = 0;
  3306. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3307. tp->serdes_counter == 0) {
  3308. tw32_f(MAC_MODE, (tp->mac_mode |
  3309. MAC_MODE_SEND_CONFIGS));
  3310. udelay(1);
  3311. tw32_f(MAC_MODE, tp->mac_mode);
  3312. }
  3313. }
  3314. if (current_link_up == 1) {
  3315. tp->link_config.active_speed = SPEED_1000;
  3316. tp->link_config.active_duplex = DUPLEX_FULL;
  3317. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3318. LED_CTRL_LNKLED_OVERRIDE |
  3319. LED_CTRL_1000MBPS_ON));
  3320. } else {
  3321. tp->link_config.active_speed = SPEED_INVALID;
  3322. tp->link_config.active_duplex = DUPLEX_INVALID;
  3323. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3324. LED_CTRL_LNKLED_OVERRIDE |
  3325. LED_CTRL_TRAFFIC_OVERRIDE));
  3326. }
  3327. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3328. if (current_link_up)
  3329. netif_carrier_on(tp->dev);
  3330. else
  3331. netif_carrier_off(tp->dev);
  3332. tg3_link_report(tp);
  3333. } else {
  3334. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3335. if (orig_pause_cfg != now_pause_cfg ||
  3336. orig_active_speed != tp->link_config.active_speed ||
  3337. orig_active_duplex != tp->link_config.active_duplex)
  3338. tg3_link_report(tp);
  3339. }
  3340. return 0;
  3341. }
  3342. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3343. {
  3344. int current_link_up, err = 0;
  3345. u32 bmsr, bmcr;
  3346. u16 current_speed;
  3347. u8 current_duplex;
  3348. u32 local_adv, remote_adv;
  3349. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3350. tw32_f(MAC_MODE, tp->mac_mode);
  3351. udelay(40);
  3352. tw32(MAC_EVENT, 0);
  3353. tw32_f(MAC_STATUS,
  3354. (MAC_STATUS_SYNC_CHANGED |
  3355. MAC_STATUS_CFG_CHANGED |
  3356. MAC_STATUS_MI_COMPLETION |
  3357. MAC_STATUS_LNKSTATE_CHANGED));
  3358. udelay(40);
  3359. if (force_reset)
  3360. tg3_phy_reset(tp);
  3361. current_link_up = 0;
  3362. current_speed = SPEED_INVALID;
  3363. current_duplex = DUPLEX_INVALID;
  3364. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3365. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3367. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3368. bmsr |= BMSR_LSTATUS;
  3369. else
  3370. bmsr &= ~BMSR_LSTATUS;
  3371. }
  3372. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3373. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3374. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3375. /* do nothing, just check for link up at the end */
  3376. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3377. u32 adv, new_adv;
  3378. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3379. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3380. ADVERTISE_1000XPAUSE |
  3381. ADVERTISE_1000XPSE_ASYM |
  3382. ADVERTISE_SLCT);
  3383. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3384. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3385. new_adv |= ADVERTISE_1000XHALF;
  3386. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3387. new_adv |= ADVERTISE_1000XFULL;
  3388. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3389. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3390. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3391. tg3_writephy(tp, MII_BMCR, bmcr);
  3392. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3393. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3394. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3395. return err;
  3396. }
  3397. } else {
  3398. u32 new_bmcr;
  3399. bmcr &= ~BMCR_SPEED1000;
  3400. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3401. if (tp->link_config.duplex == DUPLEX_FULL)
  3402. new_bmcr |= BMCR_FULLDPLX;
  3403. if (new_bmcr != bmcr) {
  3404. /* BMCR_SPEED1000 is a reserved bit that needs
  3405. * to be set on write.
  3406. */
  3407. new_bmcr |= BMCR_SPEED1000;
  3408. /* Force a linkdown */
  3409. if (netif_carrier_ok(tp->dev)) {
  3410. u32 adv;
  3411. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3412. adv &= ~(ADVERTISE_1000XFULL |
  3413. ADVERTISE_1000XHALF |
  3414. ADVERTISE_SLCT);
  3415. tg3_writephy(tp, MII_ADVERTISE, adv);
  3416. tg3_writephy(tp, MII_BMCR, bmcr |
  3417. BMCR_ANRESTART |
  3418. BMCR_ANENABLE);
  3419. udelay(10);
  3420. netif_carrier_off(tp->dev);
  3421. }
  3422. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3423. bmcr = new_bmcr;
  3424. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3425. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3426. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3427. ASIC_REV_5714) {
  3428. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3429. bmsr |= BMSR_LSTATUS;
  3430. else
  3431. bmsr &= ~BMSR_LSTATUS;
  3432. }
  3433. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3434. }
  3435. }
  3436. if (bmsr & BMSR_LSTATUS) {
  3437. current_speed = SPEED_1000;
  3438. current_link_up = 1;
  3439. if (bmcr & BMCR_FULLDPLX)
  3440. current_duplex = DUPLEX_FULL;
  3441. else
  3442. current_duplex = DUPLEX_HALF;
  3443. local_adv = 0;
  3444. remote_adv = 0;
  3445. if (bmcr & BMCR_ANENABLE) {
  3446. u32 common;
  3447. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3448. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3449. common = local_adv & remote_adv;
  3450. if (common & (ADVERTISE_1000XHALF |
  3451. ADVERTISE_1000XFULL)) {
  3452. if (common & ADVERTISE_1000XFULL)
  3453. current_duplex = DUPLEX_FULL;
  3454. else
  3455. current_duplex = DUPLEX_HALF;
  3456. }
  3457. else
  3458. current_link_up = 0;
  3459. }
  3460. }
  3461. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3462. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3463. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3464. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3465. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3466. tw32_f(MAC_MODE, tp->mac_mode);
  3467. udelay(40);
  3468. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3469. tp->link_config.active_speed = current_speed;
  3470. tp->link_config.active_duplex = current_duplex;
  3471. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3472. if (current_link_up)
  3473. netif_carrier_on(tp->dev);
  3474. else {
  3475. netif_carrier_off(tp->dev);
  3476. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3477. }
  3478. tg3_link_report(tp);
  3479. }
  3480. return err;
  3481. }
  3482. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3483. {
  3484. if (tp->serdes_counter) {
  3485. /* Give autoneg time to complete. */
  3486. tp->serdes_counter--;
  3487. return;
  3488. }
  3489. if (!netif_carrier_ok(tp->dev) &&
  3490. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3491. u32 bmcr;
  3492. tg3_readphy(tp, MII_BMCR, &bmcr);
  3493. if (bmcr & BMCR_ANENABLE) {
  3494. u32 phy1, phy2;
  3495. /* Select shadow register 0x1f */
  3496. tg3_writephy(tp, 0x1c, 0x7c00);
  3497. tg3_readphy(tp, 0x1c, &phy1);
  3498. /* Select expansion interrupt status register */
  3499. tg3_writephy(tp, 0x17, 0x0f01);
  3500. tg3_readphy(tp, 0x15, &phy2);
  3501. tg3_readphy(tp, 0x15, &phy2);
  3502. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3503. /* We have signal detect and not receiving
  3504. * config code words, link is up by parallel
  3505. * detection.
  3506. */
  3507. bmcr &= ~BMCR_ANENABLE;
  3508. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3509. tg3_writephy(tp, MII_BMCR, bmcr);
  3510. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3511. }
  3512. }
  3513. }
  3514. else if (netif_carrier_ok(tp->dev) &&
  3515. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3516. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3517. u32 phy2;
  3518. /* Select expansion interrupt status register */
  3519. tg3_writephy(tp, 0x17, 0x0f01);
  3520. tg3_readphy(tp, 0x15, &phy2);
  3521. if (phy2 & 0x20) {
  3522. u32 bmcr;
  3523. /* Config code words received, turn on autoneg. */
  3524. tg3_readphy(tp, MII_BMCR, &bmcr);
  3525. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3526. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3527. }
  3528. }
  3529. }
  3530. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3531. {
  3532. int err;
  3533. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3534. err = tg3_setup_fiber_phy(tp, force_reset);
  3535. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3536. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3537. } else {
  3538. err = tg3_setup_copper_phy(tp, force_reset);
  3539. }
  3540. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3541. u32 val, scale;
  3542. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3543. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3544. scale = 65;
  3545. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3546. scale = 6;
  3547. else
  3548. scale = 12;
  3549. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3550. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3551. tw32(GRC_MISC_CFG, val);
  3552. }
  3553. if (tp->link_config.active_speed == SPEED_1000 &&
  3554. tp->link_config.active_duplex == DUPLEX_HALF)
  3555. tw32(MAC_TX_LENGTHS,
  3556. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3557. (6 << TX_LENGTHS_IPG_SHIFT) |
  3558. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3559. else
  3560. tw32(MAC_TX_LENGTHS,
  3561. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3562. (6 << TX_LENGTHS_IPG_SHIFT) |
  3563. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3564. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3565. if (netif_carrier_ok(tp->dev)) {
  3566. tw32(HOSTCC_STAT_COAL_TICKS,
  3567. tp->coal.stats_block_coalesce_usecs);
  3568. } else {
  3569. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3570. }
  3571. }
  3572. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3573. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3574. if (!netif_carrier_ok(tp->dev))
  3575. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3576. tp->pwrmgmt_thresh;
  3577. else
  3578. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3579. tw32(PCIE_PWR_MGMT_THRESH, val);
  3580. }
  3581. return err;
  3582. }
  3583. /* This is called whenever we suspect that the system chipset is re-
  3584. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3585. * is bogus tx completions. We try to recover by setting the
  3586. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3587. * in the workqueue.
  3588. */
  3589. static void tg3_tx_recover(struct tg3 *tp)
  3590. {
  3591. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3592. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3593. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3594. "mapped I/O cycles to the network device, attempting to "
  3595. "recover. Please report the problem to the driver maintainer "
  3596. "and include system chipset information.\n", tp->dev->name);
  3597. spin_lock(&tp->lock);
  3598. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3599. spin_unlock(&tp->lock);
  3600. }
  3601. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3602. {
  3603. smp_mb();
  3604. return tnapi->tx_pending -
  3605. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3606. }
  3607. /* Tigon3 never reports partial packet sends. So we do not
  3608. * need special logic to handle SKBs that have not had all
  3609. * of their frags sent yet, like SunGEM does.
  3610. */
  3611. static void tg3_tx(struct tg3_napi *tnapi)
  3612. {
  3613. struct tg3 *tp = tnapi->tp;
  3614. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3615. u32 sw_idx = tnapi->tx_cons;
  3616. struct netdev_queue *txq;
  3617. int index = tnapi - tp->napi;
  3618. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3619. index--;
  3620. txq = netdev_get_tx_queue(tp->dev, index);
  3621. while (sw_idx != hw_idx) {
  3622. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3623. struct sk_buff *skb = ri->skb;
  3624. int i, tx_bug = 0;
  3625. if (unlikely(skb == NULL)) {
  3626. tg3_tx_recover(tp);
  3627. return;
  3628. }
  3629. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3630. ri->skb = NULL;
  3631. sw_idx = NEXT_TX(sw_idx);
  3632. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3633. ri = &tnapi->tx_buffers[sw_idx];
  3634. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3635. tx_bug = 1;
  3636. sw_idx = NEXT_TX(sw_idx);
  3637. }
  3638. dev_kfree_skb(skb);
  3639. if (unlikely(tx_bug)) {
  3640. tg3_tx_recover(tp);
  3641. return;
  3642. }
  3643. }
  3644. tnapi->tx_cons = sw_idx;
  3645. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3646. * before checking for netif_queue_stopped(). Without the
  3647. * memory barrier, there is a small possibility that tg3_start_xmit()
  3648. * will miss it and cause the queue to be stopped forever.
  3649. */
  3650. smp_mb();
  3651. if (unlikely(netif_tx_queue_stopped(txq) &&
  3652. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3653. __netif_tx_lock(txq, smp_processor_id());
  3654. if (netif_tx_queue_stopped(txq) &&
  3655. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3656. netif_tx_wake_queue(txq);
  3657. __netif_tx_unlock(txq);
  3658. }
  3659. }
  3660. /* Returns size of skb allocated or < 0 on error.
  3661. *
  3662. * We only need to fill in the address because the other members
  3663. * of the RX descriptor are invariant, see tg3_init_rings.
  3664. *
  3665. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3666. * posting buffers we only dirty the first cache line of the RX
  3667. * descriptor (containing the address). Whereas for the RX status
  3668. * buffers the cpu only reads the last cacheline of the RX descriptor
  3669. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3670. */
  3671. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3672. int src_idx, u32 dest_idx_unmasked)
  3673. {
  3674. struct tg3 *tp = tnapi->tp;
  3675. struct tg3_rx_buffer_desc *desc;
  3676. struct ring_info *map, *src_map;
  3677. struct sk_buff *skb;
  3678. dma_addr_t mapping;
  3679. int skb_size, dest_idx;
  3680. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3681. src_map = NULL;
  3682. switch (opaque_key) {
  3683. case RXD_OPAQUE_RING_STD:
  3684. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3685. desc = &tpr->rx_std[dest_idx];
  3686. map = &tpr->rx_std_buffers[dest_idx];
  3687. if (src_idx >= 0)
  3688. src_map = &tpr->rx_std_buffers[src_idx];
  3689. skb_size = tp->rx_pkt_map_sz;
  3690. break;
  3691. case RXD_OPAQUE_RING_JUMBO:
  3692. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3693. desc = &tpr->rx_jmb[dest_idx].std;
  3694. map = &tpr->rx_jmb_buffers[dest_idx];
  3695. if (src_idx >= 0)
  3696. src_map = &tpr->rx_jmb_buffers[src_idx];
  3697. skb_size = TG3_RX_JMB_MAP_SZ;
  3698. break;
  3699. default:
  3700. return -EINVAL;
  3701. }
  3702. /* Do not overwrite any of the map or rp information
  3703. * until we are sure we can commit to a new buffer.
  3704. *
  3705. * Callers depend upon this behavior and assume that
  3706. * we leave everything unchanged if we fail.
  3707. */
  3708. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3709. if (skb == NULL)
  3710. return -ENOMEM;
  3711. skb_reserve(skb, tp->rx_offset);
  3712. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3713. PCI_DMA_FROMDEVICE);
  3714. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3715. dev_kfree_skb(skb);
  3716. return -EIO;
  3717. }
  3718. map->skb = skb;
  3719. pci_unmap_addr_set(map, mapping, mapping);
  3720. if (src_map != NULL)
  3721. src_map->skb = NULL;
  3722. desc->addr_hi = ((u64)mapping >> 32);
  3723. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3724. return skb_size;
  3725. }
  3726. /* We only need to move over in the address because the other
  3727. * members of the RX descriptor are invariant. See notes above
  3728. * tg3_alloc_rx_skb for full details.
  3729. */
  3730. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3731. int src_idx, u32 dest_idx_unmasked)
  3732. {
  3733. struct tg3 *tp = tnapi->tp;
  3734. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3735. struct ring_info *src_map, *dest_map;
  3736. int dest_idx;
  3737. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3738. switch (opaque_key) {
  3739. case RXD_OPAQUE_RING_STD:
  3740. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3741. dest_desc = &tpr->rx_std[dest_idx];
  3742. dest_map = &tpr->rx_std_buffers[dest_idx];
  3743. src_desc = &tpr->rx_std[src_idx];
  3744. src_map = &tpr->rx_std_buffers[src_idx];
  3745. break;
  3746. case RXD_OPAQUE_RING_JUMBO:
  3747. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3748. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3749. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3750. src_desc = &tpr->rx_jmb[src_idx].std;
  3751. src_map = &tpr->rx_jmb_buffers[src_idx];
  3752. break;
  3753. default:
  3754. return;
  3755. }
  3756. dest_map->skb = src_map->skb;
  3757. pci_unmap_addr_set(dest_map, mapping,
  3758. pci_unmap_addr(src_map, mapping));
  3759. dest_desc->addr_hi = src_desc->addr_hi;
  3760. dest_desc->addr_lo = src_desc->addr_lo;
  3761. src_map->skb = NULL;
  3762. }
  3763. /* The RX ring scheme is composed of multiple rings which post fresh
  3764. * buffers to the chip, and one special ring the chip uses to report
  3765. * status back to the host.
  3766. *
  3767. * The special ring reports the status of received packets to the
  3768. * host. The chip does not write into the original descriptor the
  3769. * RX buffer was obtained from. The chip simply takes the original
  3770. * descriptor as provided by the host, updates the status and length
  3771. * field, then writes this into the next status ring entry.
  3772. *
  3773. * Each ring the host uses to post buffers to the chip is described
  3774. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3775. * it is first placed into the on-chip ram. When the packet's length
  3776. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3777. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3778. * which is within the range of the new packet's length is chosen.
  3779. *
  3780. * The "separate ring for rx status" scheme may sound queer, but it makes
  3781. * sense from a cache coherency perspective. If only the host writes
  3782. * to the buffer post rings, and only the chip writes to the rx status
  3783. * rings, then cache lines never move beyond shared-modified state.
  3784. * If both the host and chip were to write into the same ring, cache line
  3785. * eviction could occur since both entities want it in an exclusive state.
  3786. */
  3787. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3788. {
  3789. struct tg3 *tp = tnapi->tp;
  3790. u32 work_mask, rx_std_posted = 0;
  3791. u32 sw_idx = tnapi->rx_rcb_ptr;
  3792. u16 hw_idx;
  3793. int received;
  3794. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3795. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3796. /*
  3797. * We need to order the read of hw_idx and the read of
  3798. * the opaque cookie.
  3799. */
  3800. rmb();
  3801. work_mask = 0;
  3802. received = 0;
  3803. while (sw_idx != hw_idx && budget > 0) {
  3804. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3805. unsigned int len;
  3806. struct sk_buff *skb;
  3807. dma_addr_t dma_addr;
  3808. u32 opaque_key, desc_idx, *post_ptr;
  3809. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3810. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3811. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3812. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3813. dma_addr = pci_unmap_addr(ri, mapping);
  3814. skb = ri->skb;
  3815. post_ptr = &tpr->rx_std_ptr;
  3816. rx_std_posted++;
  3817. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3818. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3819. dma_addr = pci_unmap_addr(ri, mapping);
  3820. skb = ri->skb;
  3821. post_ptr = &tpr->rx_jmb_ptr;
  3822. } else
  3823. goto next_pkt_nopost;
  3824. work_mask |= opaque_key;
  3825. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3826. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3827. drop_it:
  3828. tg3_recycle_rx(tnapi, opaque_key,
  3829. desc_idx, *post_ptr);
  3830. drop_it_no_recycle:
  3831. /* Other statistics kept track of by card. */
  3832. tp->net_stats.rx_dropped++;
  3833. goto next_pkt;
  3834. }
  3835. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3836. ETH_FCS_LEN;
  3837. if (len > RX_COPY_THRESHOLD
  3838. && tp->rx_offset == NET_IP_ALIGN
  3839. /* rx_offset will likely not equal NET_IP_ALIGN
  3840. * if this is a 5701 card running in PCI-X mode
  3841. * [see tg3_get_invariants()]
  3842. */
  3843. ) {
  3844. int skb_size;
  3845. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3846. desc_idx, *post_ptr);
  3847. if (skb_size < 0)
  3848. goto drop_it;
  3849. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3850. PCI_DMA_FROMDEVICE);
  3851. skb_put(skb, len);
  3852. } else {
  3853. struct sk_buff *copy_skb;
  3854. tg3_recycle_rx(tnapi, opaque_key,
  3855. desc_idx, *post_ptr);
  3856. copy_skb = netdev_alloc_skb(tp->dev,
  3857. len + TG3_RAW_IP_ALIGN);
  3858. if (copy_skb == NULL)
  3859. goto drop_it_no_recycle;
  3860. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3861. skb_put(copy_skb, len);
  3862. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3863. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3864. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3865. /* We'll reuse the original ring buffer. */
  3866. skb = copy_skb;
  3867. }
  3868. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3869. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3870. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3871. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3872. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3873. else
  3874. skb->ip_summed = CHECKSUM_NONE;
  3875. skb->protocol = eth_type_trans(skb, tp->dev);
  3876. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3877. skb->protocol != htons(ETH_P_8021Q)) {
  3878. dev_kfree_skb(skb);
  3879. goto next_pkt;
  3880. }
  3881. #if TG3_VLAN_TAG_USED
  3882. if (tp->vlgrp != NULL &&
  3883. desc->type_flags & RXD_FLAG_VLAN) {
  3884. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3885. desc->err_vlan & RXD_VLAN_MASK, skb);
  3886. } else
  3887. #endif
  3888. napi_gro_receive(&tnapi->napi, skb);
  3889. received++;
  3890. budget--;
  3891. next_pkt:
  3892. (*post_ptr)++;
  3893. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3894. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3895. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3896. TG3_64BIT_REG_LOW, idx);
  3897. work_mask &= ~RXD_OPAQUE_RING_STD;
  3898. rx_std_posted = 0;
  3899. }
  3900. next_pkt_nopost:
  3901. sw_idx++;
  3902. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3903. /* Refresh hw_idx to see if there is new work */
  3904. if (sw_idx == hw_idx) {
  3905. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3906. rmb();
  3907. }
  3908. }
  3909. /* ACK the status ring. */
  3910. tnapi->rx_rcb_ptr = sw_idx;
  3911. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3912. /* Refill RX ring(s). */
  3913. if (work_mask & RXD_OPAQUE_RING_STD) {
  3914. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3915. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3916. sw_idx);
  3917. }
  3918. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3919. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3920. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3921. sw_idx);
  3922. }
  3923. mmiowb();
  3924. return received;
  3925. }
  3926. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3927. {
  3928. struct tg3 *tp = tnapi->tp;
  3929. struct tg3_hw_status *sblk = tnapi->hw_status;
  3930. /* handle link change and other phy events */
  3931. if (!(tp->tg3_flags &
  3932. (TG3_FLAG_USE_LINKCHG_REG |
  3933. TG3_FLAG_POLL_SERDES))) {
  3934. if (sblk->status & SD_STATUS_LINK_CHG) {
  3935. sblk->status = SD_STATUS_UPDATED |
  3936. (sblk->status & ~SD_STATUS_LINK_CHG);
  3937. spin_lock(&tp->lock);
  3938. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3939. tw32_f(MAC_STATUS,
  3940. (MAC_STATUS_SYNC_CHANGED |
  3941. MAC_STATUS_CFG_CHANGED |
  3942. MAC_STATUS_MI_COMPLETION |
  3943. MAC_STATUS_LNKSTATE_CHANGED));
  3944. udelay(40);
  3945. } else
  3946. tg3_setup_phy(tp, 0);
  3947. spin_unlock(&tp->lock);
  3948. }
  3949. }
  3950. /* run TX completion thread */
  3951. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3952. tg3_tx(tnapi);
  3953. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3954. return work_done;
  3955. }
  3956. /* run RX thread, within the bounds set by NAPI.
  3957. * All RX "locking" is done by ensuring outside
  3958. * code synchronizes with tg3->napi.poll()
  3959. */
  3960. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3961. work_done += tg3_rx(tnapi, budget - work_done);
  3962. return work_done;
  3963. }
  3964. static int tg3_poll(struct napi_struct *napi, int budget)
  3965. {
  3966. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3967. struct tg3 *tp = tnapi->tp;
  3968. int work_done = 0;
  3969. struct tg3_hw_status *sblk = tnapi->hw_status;
  3970. while (1) {
  3971. work_done = tg3_poll_work(tnapi, work_done, budget);
  3972. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3973. goto tx_recovery;
  3974. if (unlikely(work_done >= budget))
  3975. break;
  3976. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3977. /* tp->last_tag is used in tg3_int_reenable() below
  3978. * to tell the hw how much work has been processed,
  3979. * so we must read it before checking for more work.
  3980. */
  3981. tnapi->last_tag = sblk->status_tag;
  3982. tnapi->last_irq_tag = tnapi->last_tag;
  3983. rmb();
  3984. } else
  3985. sblk->status &= ~SD_STATUS_UPDATED;
  3986. if (likely(!tg3_has_work(tnapi))) {
  3987. napi_complete(napi);
  3988. tg3_int_reenable(tnapi);
  3989. break;
  3990. }
  3991. }
  3992. return work_done;
  3993. tx_recovery:
  3994. /* work_done is guaranteed to be less than budget. */
  3995. napi_complete(napi);
  3996. schedule_work(&tp->reset_task);
  3997. return work_done;
  3998. }
  3999. static void tg3_irq_quiesce(struct tg3 *tp)
  4000. {
  4001. int i;
  4002. BUG_ON(tp->irq_sync);
  4003. tp->irq_sync = 1;
  4004. smp_mb();
  4005. for (i = 0; i < tp->irq_cnt; i++)
  4006. synchronize_irq(tp->napi[i].irq_vec);
  4007. }
  4008. static inline int tg3_irq_sync(struct tg3 *tp)
  4009. {
  4010. return tp->irq_sync;
  4011. }
  4012. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4013. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4014. * with as well. Most of the time, this is not necessary except when
  4015. * shutting down the device.
  4016. */
  4017. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4018. {
  4019. spin_lock_bh(&tp->lock);
  4020. if (irq_sync)
  4021. tg3_irq_quiesce(tp);
  4022. }
  4023. static inline void tg3_full_unlock(struct tg3 *tp)
  4024. {
  4025. spin_unlock_bh(&tp->lock);
  4026. }
  4027. /* One-shot MSI handler - Chip automatically disables interrupt
  4028. * after sending MSI so driver doesn't have to do it.
  4029. */
  4030. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4031. {
  4032. struct tg3_napi *tnapi = dev_id;
  4033. struct tg3 *tp = tnapi->tp;
  4034. prefetch(tnapi->hw_status);
  4035. if (tnapi->rx_rcb)
  4036. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4037. if (likely(!tg3_irq_sync(tp)))
  4038. napi_schedule(&tnapi->napi);
  4039. return IRQ_HANDLED;
  4040. }
  4041. /* MSI ISR - No need to check for interrupt sharing and no need to
  4042. * flush status block and interrupt mailbox. PCI ordering rules
  4043. * guarantee that MSI will arrive after the status block.
  4044. */
  4045. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4046. {
  4047. struct tg3_napi *tnapi = dev_id;
  4048. struct tg3 *tp = tnapi->tp;
  4049. prefetch(tnapi->hw_status);
  4050. if (tnapi->rx_rcb)
  4051. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4052. /*
  4053. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4054. * chip-internal interrupt pending events.
  4055. * Writing non-zero to intr-mbox-0 additional tells the
  4056. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4057. * event coalescing.
  4058. */
  4059. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4060. if (likely(!tg3_irq_sync(tp)))
  4061. napi_schedule(&tnapi->napi);
  4062. return IRQ_RETVAL(1);
  4063. }
  4064. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4065. {
  4066. struct tg3_napi *tnapi = dev_id;
  4067. struct tg3 *tp = tnapi->tp;
  4068. struct tg3_hw_status *sblk = tnapi->hw_status;
  4069. unsigned int handled = 1;
  4070. /* In INTx mode, it is possible for the interrupt to arrive at
  4071. * the CPU before the status block posted prior to the interrupt.
  4072. * Reading the PCI State register will confirm whether the
  4073. * interrupt is ours and will flush the status block.
  4074. */
  4075. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4076. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4077. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4078. handled = 0;
  4079. goto out;
  4080. }
  4081. }
  4082. /*
  4083. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4084. * chip-internal interrupt pending events.
  4085. * Writing non-zero to intr-mbox-0 additional tells the
  4086. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4087. * event coalescing.
  4088. *
  4089. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4090. * spurious interrupts. The flush impacts performance but
  4091. * excessive spurious interrupts can be worse in some cases.
  4092. */
  4093. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4094. if (tg3_irq_sync(tp))
  4095. goto out;
  4096. sblk->status &= ~SD_STATUS_UPDATED;
  4097. if (likely(tg3_has_work(tnapi))) {
  4098. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4099. napi_schedule(&tnapi->napi);
  4100. } else {
  4101. /* No work, shared interrupt perhaps? re-enable
  4102. * interrupts, and flush that PCI write
  4103. */
  4104. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4105. 0x00000000);
  4106. }
  4107. out:
  4108. return IRQ_RETVAL(handled);
  4109. }
  4110. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4111. {
  4112. struct tg3_napi *tnapi = dev_id;
  4113. struct tg3 *tp = tnapi->tp;
  4114. struct tg3_hw_status *sblk = tnapi->hw_status;
  4115. unsigned int handled = 1;
  4116. /* In INTx mode, it is possible for the interrupt to arrive at
  4117. * the CPU before the status block posted prior to the interrupt.
  4118. * Reading the PCI State register will confirm whether the
  4119. * interrupt is ours and will flush the status block.
  4120. */
  4121. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4122. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4123. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4124. handled = 0;
  4125. goto out;
  4126. }
  4127. }
  4128. /*
  4129. * writing any value to intr-mbox-0 clears PCI INTA# and
  4130. * chip-internal interrupt pending events.
  4131. * writing non-zero to intr-mbox-0 additional tells the
  4132. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4133. * event coalescing.
  4134. *
  4135. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4136. * spurious interrupts. The flush impacts performance but
  4137. * excessive spurious interrupts can be worse in some cases.
  4138. */
  4139. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4140. /*
  4141. * In a shared interrupt configuration, sometimes other devices'
  4142. * interrupts will scream. We record the current status tag here
  4143. * so that the above check can report that the screaming interrupts
  4144. * are unhandled. Eventually they will be silenced.
  4145. */
  4146. tnapi->last_irq_tag = sblk->status_tag;
  4147. if (tg3_irq_sync(tp))
  4148. goto out;
  4149. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4150. napi_schedule(&tnapi->napi);
  4151. out:
  4152. return IRQ_RETVAL(handled);
  4153. }
  4154. /* ISR for interrupt test */
  4155. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4156. {
  4157. struct tg3_napi *tnapi = dev_id;
  4158. struct tg3 *tp = tnapi->tp;
  4159. struct tg3_hw_status *sblk = tnapi->hw_status;
  4160. if ((sblk->status & SD_STATUS_UPDATED) ||
  4161. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4162. tg3_disable_ints(tp);
  4163. return IRQ_RETVAL(1);
  4164. }
  4165. return IRQ_RETVAL(0);
  4166. }
  4167. static int tg3_init_hw(struct tg3 *, int);
  4168. static int tg3_halt(struct tg3 *, int, int);
  4169. /* Restart hardware after configuration changes, self-test, etc.
  4170. * Invoked with tp->lock held.
  4171. */
  4172. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4173. __releases(tp->lock)
  4174. __acquires(tp->lock)
  4175. {
  4176. int err;
  4177. err = tg3_init_hw(tp, reset_phy);
  4178. if (err) {
  4179. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4180. "aborting.\n", tp->dev->name);
  4181. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4182. tg3_full_unlock(tp);
  4183. del_timer_sync(&tp->timer);
  4184. tp->irq_sync = 0;
  4185. tg3_napi_enable(tp);
  4186. dev_close(tp->dev);
  4187. tg3_full_lock(tp, 0);
  4188. }
  4189. return err;
  4190. }
  4191. #ifdef CONFIG_NET_POLL_CONTROLLER
  4192. static void tg3_poll_controller(struct net_device *dev)
  4193. {
  4194. int i;
  4195. struct tg3 *tp = netdev_priv(dev);
  4196. for (i = 0; i < tp->irq_cnt; i++)
  4197. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4198. }
  4199. #endif
  4200. static void tg3_reset_task(struct work_struct *work)
  4201. {
  4202. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4203. int err;
  4204. unsigned int restart_timer;
  4205. tg3_full_lock(tp, 0);
  4206. if (!netif_running(tp->dev)) {
  4207. tg3_full_unlock(tp);
  4208. return;
  4209. }
  4210. tg3_full_unlock(tp);
  4211. tg3_phy_stop(tp);
  4212. tg3_netif_stop(tp);
  4213. tg3_full_lock(tp, 1);
  4214. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4215. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4216. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4217. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4218. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4219. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4220. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4221. }
  4222. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4223. err = tg3_init_hw(tp, 1);
  4224. if (err)
  4225. goto out;
  4226. tg3_netif_start(tp);
  4227. if (restart_timer)
  4228. mod_timer(&tp->timer, jiffies + 1);
  4229. out:
  4230. tg3_full_unlock(tp);
  4231. if (!err)
  4232. tg3_phy_start(tp);
  4233. }
  4234. static void tg3_dump_short_state(struct tg3 *tp)
  4235. {
  4236. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4237. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4238. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4239. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4240. }
  4241. static void tg3_tx_timeout(struct net_device *dev)
  4242. {
  4243. struct tg3 *tp = netdev_priv(dev);
  4244. if (netif_msg_tx_err(tp)) {
  4245. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4246. dev->name);
  4247. tg3_dump_short_state(tp);
  4248. }
  4249. schedule_work(&tp->reset_task);
  4250. }
  4251. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4252. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4253. {
  4254. u32 base = (u32) mapping & 0xffffffff;
  4255. return ((base > 0xffffdcc0) &&
  4256. (base + len + 8 < base));
  4257. }
  4258. /* Test for DMA addresses > 40-bit */
  4259. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4260. int len)
  4261. {
  4262. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4263. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4264. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4265. return 0;
  4266. #else
  4267. return 0;
  4268. #endif
  4269. }
  4270. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4271. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4272. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4273. u32 last_plus_one, u32 *start,
  4274. u32 base_flags, u32 mss)
  4275. {
  4276. struct tg3_napi *tnapi = &tp->napi[0];
  4277. struct sk_buff *new_skb;
  4278. dma_addr_t new_addr = 0;
  4279. u32 entry = *start;
  4280. int i, ret = 0;
  4281. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4282. new_skb = skb_copy(skb, GFP_ATOMIC);
  4283. else {
  4284. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4285. new_skb = skb_copy_expand(skb,
  4286. skb_headroom(skb) + more_headroom,
  4287. skb_tailroom(skb), GFP_ATOMIC);
  4288. }
  4289. if (!new_skb) {
  4290. ret = -1;
  4291. } else {
  4292. /* New SKB is guaranteed to be linear. */
  4293. entry = *start;
  4294. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4295. new_addr = skb_shinfo(new_skb)->dma_head;
  4296. /* Make sure new skb does not cross any 4G boundaries.
  4297. * Drop the packet if it does.
  4298. */
  4299. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4300. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4301. if (!ret)
  4302. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4303. DMA_TO_DEVICE);
  4304. ret = -1;
  4305. dev_kfree_skb(new_skb);
  4306. new_skb = NULL;
  4307. } else {
  4308. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4309. base_flags, 1 | (mss << 1));
  4310. *start = NEXT_TX(entry);
  4311. }
  4312. }
  4313. /* Now clean up the sw ring entries. */
  4314. i = 0;
  4315. while (entry != last_plus_one) {
  4316. if (i == 0)
  4317. tnapi->tx_buffers[entry].skb = new_skb;
  4318. else
  4319. tnapi->tx_buffers[entry].skb = NULL;
  4320. entry = NEXT_TX(entry);
  4321. i++;
  4322. }
  4323. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4324. dev_kfree_skb(skb);
  4325. return ret;
  4326. }
  4327. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4328. dma_addr_t mapping, int len, u32 flags,
  4329. u32 mss_and_is_end)
  4330. {
  4331. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4332. int is_end = (mss_and_is_end & 0x1);
  4333. u32 mss = (mss_and_is_end >> 1);
  4334. u32 vlan_tag = 0;
  4335. if (is_end)
  4336. flags |= TXD_FLAG_END;
  4337. if (flags & TXD_FLAG_VLAN) {
  4338. vlan_tag = flags >> 16;
  4339. flags &= 0xffff;
  4340. }
  4341. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4342. txd->addr_hi = ((u64) mapping >> 32);
  4343. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4344. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4345. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4346. }
  4347. /* hard_start_xmit for devices that don't have any bugs and
  4348. * support TG3_FLG2_HW_TSO_2 only.
  4349. */
  4350. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4351. struct net_device *dev)
  4352. {
  4353. struct tg3 *tp = netdev_priv(dev);
  4354. u32 len, entry, base_flags, mss;
  4355. struct skb_shared_info *sp;
  4356. dma_addr_t mapping;
  4357. struct tg3_napi *tnapi;
  4358. struct netdev_queue *txq;
  4359. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4360. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4361. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4362. tnapi++;
  4363. /* We are running in BH disabled context with netif_tx_lock
  4364. * and TX reclaim runs via tp->napi.poll inside of a software
  4365. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4366. * no IRQ context deadlocks to worry about either. Rejoice!
  4367. */
  4368. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4369. if (!netif_tx_queue_stopped(txq)) {
  4370. netif_tx_stop_queue(txq);
  4371. /* This is a hard error, log it. */
  4372. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4373. "queue awake!\n", dev->name);
  4374. }
  4375. return NETDEV_TX_BUSY;
  4376. }
  4377. entry = tnapi->tx_prod;
  4378. base_flags = 0;
  4379. mss = 0;
  4380. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4381. int tcp_opt_len, ip_tcp_len;
  4382. u32 hdrlen;
  4383. if (skb_header_cloned(skb) &&
  4384. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4385. dev_kfree_skb(skb);
  4386. goto out_unlock;
  4387. }
  4388. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4389. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4390. else {
  4391. struct iphdr *iph = ip_hdr(skb);
  4392. tcp_opt_len = tcp_optlen(skb);
  4393. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4394. iph->check = 0;
  4395. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4396. hdrlen = ip_tcp_len + tcp_opt_len;
  4397. }
  4398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  4399. mss |= (hdrlen & 0xc) << 12;
  4400. if (hdrlen & 0x10)
  4401. base_flags |= 0x00000010;
  4402. base_flags |= (hdrlen & 0x3e0) << 5;
  4403. } else
  4404. mss |= hdrlen << 9;
  4405. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4406. TXD_FLAG_CPU_POST_DMA);
  4407. tcp_hdr(skb)->check = 0;
  4408. }
  4409. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4410. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4411. #if TG3_VLAN_TAG_USED
  4412. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4413. base_flags |= (TXD_FLAG_VLAN |
  4414. (vlan_tx_tag_get(skb) << 16));
  4415. #endif
  4416. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4417. dev_kfree_skb(skb);
  4418. goto out_unlock;
  4419. }
  4420. sp = skb_shinfo(skb);
  4421. mapping = sp->dma_head;
  4422. tnapi->tx_buffers[entry].skb = skb;
  4423. len = skb_headlen(skb);
  4424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4425. !mss && skb->len > ETH_DATA_LEN)
  4426. base_flags |= TXD_FLAG_JMB_PKT;
  4427. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4428. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4429. entry = NEXT_TX(entry);
  4430. /* Now loop through additional data fragments, and queue them. */
  4431. if (skb_shinfo(skb)->nr_frags > 0) {
  4432. unsigned int i, last;
  4433. last = skb_shinfo(skb)->nr_frags - 1;
  4434. for (i = 0; i <= last; i++) {
  4435. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4436. len = frag->size;
  4437. mapping = sp->dma_maps[i];
  4438. tnapi->tx_buffers[entry].skb = NULL;
  4439. tg3_set_txd(tnapi, entry, mapping, len,
  4440. base_flags, (i == last) | (mss << 1));
  4441. entry = NEXT_TX(entry);
  4442. }
  4443. }
  4444. /* Packets are ready, update Tx producer idx local and on card. */
  4445. tw32_tx_mbox(tnapi->prodmbox, entry);
  4446. tnapi->tx_prod = entry;
  4447. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4448. netif_tx_stop_queue(txq);
  4449. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4450. netif_tx_wake_queue(txq);
  4451. }
  4452. out_unlock:
  4453. mmiowb();
  4454. return NETDEV_TX_OK;
  4455. }
  4456. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4457. struct net_device *);
  4458. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4459. * TSO header is greater than 80 bytes.
  4460. */
  4461. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4462. {
  4463. struct sk_buff *segs, *nskb;
  4464. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4465. /* Estimate the number of fragments in the worst case */
  4466. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4467. netif_stop_queue(tp->dev);
  4468. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4469. return NETDEV_TX_BUSY;
  4470. netif_wake_queue(tp->dev);
  4471. }
  4472. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4473. if (IS_ERR(segs))
  4474. goto tg3_tso_bug_end;
  4475. do {
  4476. nskb = segs;
  4477. segs = segs->next;
  4478. nskb->next = NULL;
  4479. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4480. } while (segs);
  4481. tg3_tso_bug_end:
  4482. dev_kfree_skb(skb);
  4483. return NETDEV_TX_OK;
  4484. }
  4485. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4486. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4487. */
  4488. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4489. struct net_device *dev)
  4490. {
  4491. struct tg3 *tp = netdev_priv(dev);
  4492. u32 len, entry, base_flags, mss;
  4493. struct skb_shared_info *sp;
  4494. int would_hit_hwbug;
  4495. dma_addr_t mapping;
  4496. struct tg3_napi *tnapi = &tp->napi[0];
  4497. len = skb_headlen(skb);
  4498. /* We are running in BH disabled context with netif_tx_lock
  4499. * and TX reclaim runs via tp->napi.poll inside of a software
  4500. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4501. * no IRQ context deadlocks to worry about either. Rejoice!
  4502. */
  4503. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4504. if (!netif_queue_stopped(dev)) {
  4505. netif_stop_queue(dev);
  4506. /* This is a hard error, log it. */
  4507. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4508. "queue awake!\n", dev->name);
  4509. }
  4510. return NETDEV_TX_BUSY;
  4511. }
  4512. entry = tnapi->tx_prod;
  4513. base_flags = 0;
  4514. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4515. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4516. mss = 0;
  4517. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4518. struct iphdr *iph;
  4519. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4520. if (skb_header_cloned(skb) &&
  4521. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4522. dev_kfree_skb(skb);
  4523. goto out_unlock;
  4524. }
  4525. tcp_opt_len = tcp_optlen(skb);
  4526. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4527. hdr_len = ip_tcp_len + tcp_opt_len;
  4528. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4529. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4530. return (tg3_tso_bug(tp, skb));
  4531. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4532. TXD_FLAG_CPU_POST_DMA);
  4533. iph = ip_hdr(skb);
  4534. iph->check = 0;
  4535. iph->tot_len = htons(mss + hdr_len);
  4536. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4537. tcp_hdr(skb)->check = 0;
  4538. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4539. } else
  4540. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4541. iph->daddr, 0,
  4542. IPPROTO_TCP,
  4543. 0);
  4544. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4545. mss |= hdr_len << 9;
  4546. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4548. if (tcp_opt_len || iph->ihl > 5) {
  4549. int tsflags;
  4550. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4551. mss |= (tsflags << 11);
  4552. }
  4553. } else {
  4554. if (tcp_opt_len || iph->ihl > 5) {
  4555. int tsflags;
  4556. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4557. base_flags |= tsflags << 12;
  4558. }
  4559. }
  4560. }
  4561. #if TG3_VLAN_TAG_USED
  4562. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4563. base_flags |= (TXD_FLAG_VLAN |
  4564. (vlan_tx_tag_get(skb) << 16));
  4565. #endif
  4566. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4567. dev_kfree_skb(skb);
  4568. goto out_unlock;
  4569. }
  4570. sp = skb_shinfo(skb);
  4571. mapping = sp->dma_head;
  4572. tnapi->tx_buffers[entry].skb = skb;
  4573. would_hit_hwbug = 0;
  4574. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4575. would_hit_hwbug = 1;
  4576. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4577. tg3_4g_overflow_test(mapping, len))
  4578. would_hit_hwbug = 1;
  4579. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4580. tg3_40bit_overflow_test(tp, mapping, len))
  4581. would_hit_hwbug = 1;
  4582. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4583. would_hit_hwbug = 1;
  4584. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4585. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4586. entry = NEXT_TX(entry);
  4587. /* Now loop through additional data fragments, and queue them. */
  4588. if (skb_shinfo(skb)->nr_frags > 0) {
  4589. unsigned int i, last;
  4590. last = skb_shinfo(skb)->nr_frags - 1;
  4591. for (i = 0; i <= last; i++) {
  4592. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4593. len = frag->size;
  4594. mapping = sp->dma_maps[i];
  4595. tnapi->tx_buffers[entry].skb = NULL;
  4596. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4597. len <= 8)
  4598. would_hit_hwbug = 1;
  4599. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4600. tg3_4g_overflow_test(mapping, len))
  4601. would_hit_hwbug = 1;
  4602. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4603. tg3_40bit_overflow_test(tp, mapping, len))
  4604. would_hit_hwbug = 1;
  4605. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4606. tg3_set_txd(tnapi, entry, mapping, len,
  4607. base_flags, (i == last)|(mss << 1));
  4608. else
  4609. tg3_set_txd(tnapi, entry, mapping, len,
  4610. base_flags, (i == last));
  4611. entry = NEXT_TX(entry);
  4612. }
  4613. }
  4614. if (would_hit_hwbug) {
  4615. u32 last_plus_one = entry;
  4616. u32 start;
  4617. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4618. start &= (TG3_TX_RING_SIZE - 1);
  4619. /* If the workaround fails due to memory/mapping
  4620. * failure, silently drop this packet.
  4621. */
  4622. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4623. &start, base_flags, mss))
  4624. goto out_unlock;
  4625. entry = start;
  4626. }
  4627. /* Packets are ready, update Tx producer idx local and on card. */
  4628. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4629. tnapi->tx_prod = entry;
  4630. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4631. netif_stop_queue(dev);
  4632. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4633. netif_wake_queue(tp->dev);
  4634. }
  4635. out_unlock:
  4636. mmiowb();
  4637. return NETDEV_TX_OK;
  4638. }
  4639. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4640. int new_mtu)
  4641. {
  4642. dev->mtu = new_mtu;
  4643. if (new_mtu > ETH_DATA_LEN) {
  4644. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4645. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4646. ethtool_op_set_tso(dev, 0);
  4647. }
  4648. else
  4649. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4650. } else {
  4651. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4652. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4653. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4654. }
  4655. }
  4656. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4657. {
  4658. struct tg3 *tp = netdev_priv(dev);
  4659. int err;
  4660. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4661. return -EINVAL;
  4662. if (!netif_running(dev)) {
  4663. /* We'll just catch it later when the
  4664. * device is up'd.
  4665. */
  4666. tg3_set_mtu(dev, tp, new_mtu);
  4667. return 0;
  4668. }
  4669. tg3_phy_stop(tp);
  4670. tg3_netif_stop(tp);
  4671. tg3_full_lock(tp, 1);
  4672. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4673. tg3_set_mtu(dev, tp, new_mtu);
  4674. err = tg3_restart_hw(tp, 0);
  4675. if (!err)
  4676. tg3_netif_start(tp);
  4677. tg3_full_unlock(tp);
  4678. if (!err)
  4679. tg3_phy_start(tp);
  4680. return err;
  4681. }
  4682. static void tg3_rx_prodring_free(struct tg3 *tp,
  4683. struct tg3_rx_prodring_set *tpr)
  4684. {
  4685. int i;
  4686. struct ring_info *rxp;
  4687. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4688. rxp = &tpr->rx_std_buffers[i];
  4689. if (rxp->skb == NULL)
  4690. continue;
  4691. pci_unmap_single(tp->pdev,
  4692. pci_unmap_addr(rxp, mapping),
  4693. tp->rx_pkt_map_sz,
  4694. PCI_DMA_FROMDEVICE);
  4695. dev_kfree_skb_any(rxp->skb);
  4696. rxp->skb = NULL;
  4697. }
  4698. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4699. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4700. rxp = &tpr->rx_jmb_buffers[i];
  4701. if (rxp->skb == NULL)
  4702. continue;
  4703. pci_unmap_single(tp->pdev,
  4704. pci_unmap_addr(rxp, mapping),
  4705. TG3_RX_JMB_MAP_SZ,
  4706. PCI_DMA_FROMDEVICE);
  4707. dev_kfree_skb_any(rxp->skb);
  4708. rxp->skb = NULL;
  4709. }
  4710. }
  4711. }
  4712. /* Initialize tx/rx rings for packet processing.
  4713. *
  4714. * The chip has been shut down and the driver detached from
  4715. * the networking, so no interrupts or new tx packets will
  4716. * end up in the driver. tp->{tx,}lock are held and thus
  4717. * we may not sleep.
  4718. */
  4719. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4720. struct tg3_rx_prodring_set *tpr)
  4721. {
  4722. u32 i, rx_pkt_dma_sz;
  4723. struct tg3_napi *tnapi = &tp->napi[0];
  4724. /* Zero out all descriptors. */
  4725. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4726. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4727. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4728. tp->dev->mtu > ETH_DATA_LEN)
  4729. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4730. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4731. /* Initialize invariants of the rings, we only set this
  4732. * stuff once. This works because the card does not
  4733. * write into the rx buffer posting rings.
  4734. */
  4735. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4736. struct tg3_rx_buffer_desc *rxd;
  4737. rxd = &tpr->rx_std[i];
  4738. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4739. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4740. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4741. (i << RXD_OPAQUE_INDEX_SHIFT));
  4742. }
  4743. /* Now allocate fresh SKBs for each rx ring. */
  4744. for (i = 0; i < tp->rx_pending; i++) {
  4745. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4746. printk(KERN_WARNING PFX
  4747. "%s: Using a smaller RX standard ring, "
  4748. "only %d out of %d buffers were allocated "
  4749. "successfully.\n",
  4750. tp->dev->name, i, tp->rx_pending);
  4751. if (i == 0)
  4752. goto initfail;
  4753. tp->rx_pending = i;
  4754. break;
  4755. }
  4756. }
  4757. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4758. goto done;
  4759. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4760. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4761. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4762. struct tg3_rx_buffer_desc *rxd;
  4763. rxd = &tpr->rx_jmb[i].std;
  4764. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4765. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4766. RXD_FLAG_JUMBO;
  4767. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4768. (i << RXD_OPAQUE_INDEX_SHIFT));
  4769. }
  4770. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4771. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4772. -1, i) < 0) {
  4773. printk(KERN_WARNING PFX
  4774. "%s: Using a smaller RX jumbo ring, "
  4775. "only %d out of %d buffers were "
  4776. "allocated successfully.\n",
  4777. tp->dev->name, i, tp->rx_jumbo_pending);
  4778. if (i == 0)
  4779. goto initfail;
  4780. tp->rx_jumbo_pending = i;
  4781. break;
  4782. }
  4783. }
  4784. }
  4785. done:
  4786. return 0;
  4787. initfail:
  4788. tg3_rx_prodring_free(tp, tpr);
  4789. return -ENOMEM;
  4790. }
  4791. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4792. struct tg3_rx_prodring_set *tpr)
  4793. {
  4794. kfree(tpr->rx_std_buffers);
  4795. tpr->rx_std_buffers = NULL;
  4796. kfree(tpr->rx_jmb_buffers);
  4797. tpr->rx_jmb_buffers = NULL;
  4798. if (tpr->rx_std) {
  4799. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4800. tpr->rx_std, tpr->rx_std_mapping);
  4801. tpr->rx_std = NULL;
  4802. }
  4803. if (tpr->rx_jmb) {
  4804. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4805. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4806. tpr->rx_jmb = NULL;
  4807. }
  4808. }
  4809. static int tg3_rx_prodring_init(struct tg3 *tp,
  4810. struct tg3_rx_prodring_set *tpr)
  4811. {
  4812. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4813. TG3_RX_RING_SIZE, GFP_KERNEL);
  4814. if (!tpr->rx_std_buffers)
  4815. return -ENOMEM;
  4816. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4817. &tpr->rx_std_mapping);
  4818. if (!tpr->rx_std)
  4819. goto err_out;
  4820. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4821. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4822. TG3_RX_JUMBO_RING_SIZE,
  4823. GFP_KERNEL);
  4824. if (!tpr->rx_jmb_buffers)
  4825. goto err_out;
  4826. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4827. TG3_RX_JUMBO_RING_BYTES,
  4828. &tpr->rx_jmb_mapping);
  4829. if (!tpr->rx_jmb)
  4830. goto err_out;
  4831. }
  4832. return 0;
  4833. err_out:
  4834. tg3_rx_prodring_fini(tp, tpr);
  4835. return -ENOMEM;
  4836. }
  4837. /* Free up pending packets in all rx/tx rings.
  4838. *
  4839. * The chip has been shut down and the driver detached from
  4840. * the networking, so no interrupts or new tx packets will
  4841. * end up in the driver. tp->{tx,}lock is not held and we are not
  4842. * in an interrupt context and thus may sleep.
  4843. */
  4844. static void tg3_free_rings(struct tg3 *tp)
  4845. {
  4846. int i, j;
  4847. for (j = 0; j < tp->irq_cnt; j++) {
  4848. struct tg3_napi *tnapi = &tp->napi[j];
  4849. if (!tnapi->tx_buffers)
  4850. continue;
  4851. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4852. struct tx_ring_info *txp;
  4853. struct sk_buff *skb;
  4854. txp = &tnapi->tx_buffers[i];
  4855. skb = txp->skb;
  4856. if (skb == NULL) {
  4857. i++;
  4858. continue;
  4859. }
  4860. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4861. txp->skb = NULL;
  4862. i += skb_shinfo(skb)->nr_frags + 1;
  4863. dev_kfree_skb_any(skb);
  4864. }
  4865. }
  4866. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4867. }
  4868. /* Initialize tx/rx rings for packet processing.
  4869. *
  4870. * The chip has been shut down and the driver detached from
  4871. * the networking, so no interrupts or new tx packets will
  4872. * end up in the driver. tp->{tx,}lock are held and thus
  4873. * we may not sleep.
  4874. */
  4875. static int tg3_init_rings(struct tg3 *tp)
  4876. {
  4877. int i;
  4878. /* Free up all the SKBs. */
  4879. tg3_free_rings(tp);
  4880. for (i = 0; i < tp->irq_cnt; i++) {
  4881. struct tg3_napi *tnapi = &tp->napi[i];
  4882. tnapi->last_tag = 0;
  4883. tnapi->last_irq_tag = 0;
  4884. tnapi->hw_status->status = 0;
  4885. tnapi->hw_status->status_tag = 0;
  4886. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4887. tnapi->tx_prod = 0;
  4888. tnapi->tx_cons = 0;
  4889. if (tnapi->tx_ring)
  4890. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4891. tnapi->rx_rcb_ptr = 0;
  4892. if (tnapi->rx_rcb)
  4893. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4894. }
  4895. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4896. }
  4897. /*
  4898. * Must not be invoked with interrupt sources disabled and
  4899. * the hardware shutdown down.
  4900. */
  4901. static void tg3_free_consistent(struct tg3 *tp)
  4902. {
  4903. int i;
  4904. for (i = 0; i < tp->irq_cnt; i++) {
  4905. struct tg3_napi *tnapi = &tp->napi[i];
  4906. if (tnapi->tx_ring) {
  4907. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4908. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4909. tnapi->tx_ring = NULL;
  4910. }
  4911. kfree(tnapi->tx_buffers);
  4912. tnapi->tx_buffers = NULL;
  4913. if (tnapi->rx_rcb) {
  4914. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4915. tnapi->rx_rcb,
  4916. tnapi->rx_rcb_mapping);
  4917. tnapi->rx_rcb = NULL;
  4918. }
  4919. if (tnapi->hw_status) {
  4920. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4921. tnapi->hw_status,
  4922. tnapi->status_mapping);
  4923. tnapi->hw_status = NULL;
  4924. }
  4925. }
  4926. if (tp->hw_stats) {
  4927. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4928. tp->hw_stats, tp->stats_mapping);
  4929. tp->hw_stats = NULL;
  4930. }
  4931. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4932. }
  4933. /*
  4934. * Must not be invoked with interrupt sources disabled and
  4935. * the hardware shutdown down. Can sleep.
  4936. */
  4937. static int tg3_alloc_consistent(struct tg3 *tp)
  4938. {
  4939. int i;
  4940. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4941. return -ENOMEM;
  4942. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4943. sizeof(struct tg3_hw_stats),
  4944. &tp->stats_mapping);
  4945. if (!tp->hw_stats)
  4946. goto err_out;
  4947. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4948. for (i = 0; i < tp->irq_cnt; i++) {
  4949. struct tg3_napi *tnapi = &tp->napi[i];
  4950. struct tg3_hw_status *sblk;
  4951. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4952. TG3_HW_STATUS_SIZE,
  4953. &tnapi->status_mapping);
  4954. if (!tnapi->hw_status)
  4955. goto err_out;
  4956. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4957. sblk = tnapi->hw_status;
  4958. /*
  4959. * When RSS is enabled, the status block format changes
  4960. * slightly. The "rx_jumbo_consumer", "reserved",
  4961. * and "rx_mini_consumer" members get mapped to the
  4962. * other three rx return ring producer indexes.
  4963. */
  4964. switch (i) {
  4965. default:
  4966. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4967. break;
  4968. case 2:
  4969. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4970. break;
  4971. case 3:
  4972. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4973. break;
  4974. case 4:
  4975. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4976. break;
  4977. }
  4978. /*
  4979. * If multivector RSS is enabled, vector 0 does not handle
  4980. * rx or tx interrupts. Don't allocate any resources for it.
  4981. */
  4982. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4983. continue;
  4984. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4985. TG3_RX_RCB_RING_BYTES(tp),
  4986. &tnapi->rx_rcb_mapping);
  4987. if (!tnapi->rx_rcb)
  4988. goto err_out;
  4989. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4990. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4991. TG3_TX_RING_SIZE, GFP_KERNEL);
  4992. if (!tnapi->tx_buffers)
  4993. goto err_out;
  4994. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  4995. TG3_TX_RING_BYTES,
  4996. &tnapi->tx_desc_mapping);
  4997. if (!tnapi->tx_ring)
  4998. goto err_out;
  4999. }
  5000. return 0;
  5001. err_out:
  5002. tg3_free_consistent(tp);
  5003. return -ENOMEM;
  5004. }
  5005. #define MAX_WAIT_CNT 1000
  5006. /* To stop a block, clear the enable bit and poll till it
  5007. * clears. tp->lock is held.
  5008. */
  5009. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5010. {
  5011. unsigned int i;
  5012. u32 val;
  5013. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5014. switch (ofs) {
  5015. case RCVLSC_MODE:
  5016. case DMAC_MODE:
  5017. case MBFREE_MODE:
  5018. case BUFMGR_MODE:
  5019. case MEMARB_MODE:
  5020. /* We can't enable/disable these bits of the
  5021. * 5705/5750, just say success.
  5022. */
  5023. return 0;
  5024. default:
  5025. break;
  5026. }
  5027. }
  5028. val = tr32(ofs);
  5029. val &= ~enable_bit;
  5030. tw32_f(ofs, val);
  5031. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5032. udelay(100);
  5033. val = tr32(ofs);
  5034. if ((val & enable_bit) == 0)
  5035. break;
  5036. }
  5037. if (i == MAX_WAIT_CNT && !silent) {
  5038. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5039. "ofs=%lx enable_bit=%x\n",
  5040. ofs, enable_bit);
  5041. return -ENODEV;
  5042. }
  5043. return 0;
  5044. }
  5045. /* tp->lock is held. */
  5046. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5047. {
  5048. int i, err;
  5049. tg3_disable_ints(tp);
  5050. tp->rx_mode &= ~RX_MODE_ENABLE;
  5051. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5052. udelay(10);
  5053. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5054. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5055. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5056. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5057. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5058. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5059. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5060. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5061. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5062. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5063. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5064. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5065. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5066. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5067. tw32_f(MAC_MODE, tp->mac_mode);
  5068. udelay(40);
  5069. tp->tx_mode &= ~TX_MODE_ENABLE;
  5070. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5071. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5072. udelay(100);
  5073. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5074. break;
  5075. }
  5076. if (i >= MAX_WAIT_CNT) {
  5077. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5078. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5079. tp->dev->name, tr32(MAC_TX_MODE));
  5080. err |= -ENODEV;
  5081. }
  5082. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5083. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5084. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5085. tw32(FTQ_RESET, 0xffffffff);
  5086. tw32(FTQ_RESET, 0x00000000);
  5087. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5088. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5089. for (i = 0; i < tp->irq_cnt; i++) {
  5090. struct tg3_napi *tnapi = &tp->napi[i];
  5091. if (tnapi->hw_status)
  5092. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5093. }
  5094. if (tp->hw_stats)
  5095. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5096. return err;
  5097. }
  5098. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5099. {
  5100. int i;
  5101. u32 apedata;
  5102. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5103. if (apedata != APE_SEG_SIG_MAGIC)
  5104. return;
  5105. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5106. if (!(apedata & APE_FW_STATUS_READY))
  5107. return;
  5108. /* Wait for up to 1 millisecond for APE to service previous event. */
  5109. for (i = 0; i < 10; i++) {
  5110. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5111. return;
  5112. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5113. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5114. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5115. event | APE_EVENT_STATUS_EVENT_PENDING);
  5116. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5117. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5118. break;
  5119. udelay(100);
  5120. }
  5121. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5122. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5123. }
  5124. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5125. {
  5126. u32 event;
  5127. u32 apedata;
  5128. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5129. return;
  5130. switch (kind) {
  5131. case RESET_KIND_INIT:
  5132. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5133. APE_HOST_SEG_SIG_MAGIC);
  5134. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5135. APE_HOST_SEG_LEN_MAGIC);
  5136. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5137. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5138. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5139. APE_HOST_DRIVER_ID_MAGIC);
  5140. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5141. APE_HOST_BEHAV_NO_PHYLOCK);
  5142. event = APE_EVENT_STATUS_STATE_START;
  5143. break;
  5144. case RESET_KIND_SHUTDOWN:
  5145. /* With the interface we are currently using,
  5146. * APE does not track driver state. Wiping
  5147. * out the HOST SEGMENT SIGNATURE forces
  5148. * the APE to assume OS absent status.
  5149. */
  5150. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5151. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5152. break;
  5153. case RESET_KIND_SUSPEND:
  5154. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5155. break;
  5156. default:
  5157. return;
  5158. }
  5159. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5160. tg3_ape_send_event(tp, event);
  5161. }
  5162. /* tp->lock is held. */
  5163. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5164. {
  5165. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5166. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5167. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5168. switch (kind) {
  5169. case RESET_KIND_INIT:
  5170. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5171. DRV_STATE_START);
  5172. break;
  5173. case RESET_KIND_SHUTDOWN:
  5174. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5175. DRV_STATE_UNLOAD);
  5176. break;
  5177. case RESET_KIND_SUSPEND:
  5178. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5179. DRV_STATE_SUSPEND);
  5180. break;
  5181. default:
  5182. break;
  5183. }
  5184. }
  5185. if (kind == RESET_KIND_INIT ||
  5186. kind == RESET_KIND_SUSPEND)
  5187. tg3_ape_driver_state_change(tp, kind);
  5188. }
  5189. /* tp->lock is held. */
  5190. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5191. {
  5192. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5193. switch (kind) {
  5194. case RESET_KIND_INIT:
  5195. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5196. DRV_STATE_START_DONE);
  5197. break;
  5198. case RESET_KIND_SHUTDOWN:
  5199. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5200. DRV_STATE_UNLOAD_DONE);
  5201. break;
  5202. default:
  5203. break;
  5204. }
  5205. }
  5206. if (kind == RESET_KIND_SHUTDOWN)
  5207. tg3_ape_driver_state_change(tp, kind);
  5208. }
  5209. /* tp->lock is held. */
  5210. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5211. {
  5212. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5213. switch (kind) {
  5214. case RESET_KIND_INIT:
  5215. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5216. DRV_STATE_START);
  5217. break;
  5218. case RESET_KIND_SHUTDOWN:
  5219. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5220. DRV_STATE_UNLOAD);
  5221. break;
  5222. case RESET_KIND_SUSPEND:
  5223. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5224. DRV_STATE_SUSPEND);
  5225. break;
  5226. default:
  5227. break;
  5228. }
  5229. }
  5230. }
  5231. static int tg3_poll_fw(struct tg3 *tp)
  5232. {
  5233. int i;
  5234. u32 val;
  5235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5236. /* Wait up to 20ms for init done. */
  5237. for (i = 0; i < 200; i++) {
  5238. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5239. return 0;
  5240. udelay(100);
  5241. }
  5242. return -ENODEV;
  5243. }
  5244. /* Wait for firmware initialization to complete. */
  5245. for (i = 0; i < 100000; i++) {
  5246. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5247. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5248. break;
  5249. udelay(10);
  5250. }
  5251. /* Chip might not be fitted with firmware. Some Sun onboard
  5252. * parts are configured like that. So don't signal the timeout
  5253. * of the above loop as an error, but do report the lack of
  5254. * running firmware once.
  5255. */
  5256. if (i >= 100000 &&
  5257. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5258. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5259. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5260. tp->dev->name);
  5261. }
  5262. return 0;
  5263. }
  5264. /* Save PCI command register before chip reset */
  5265. static void tg3_save_pci_state(struct tg3 *tp)
  5266. {
  5267. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5268. }
  5269. /* Restore PCI state after chip reset */
  5270. static void tg3_restore_pci_state(struct tg3 *tp)
  5271. {
  5272. u32 val;
  5273. /* Re-enable indirect register accesses. */
  5274. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5275. tp->misc_host_ctrl);
  5276. /* Set MAX PCI retry to zero. */
  5277. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5278. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5279. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5280. val |= PCISTATE_RETRY_SAME_DMA;
  5281. /* Allow reads and writes to the APE register and memory space. */
  5282. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5283. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5284. PCISTATE_ALLOW_APE_SHMEM_WR;
  5285. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5286. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5287. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5288. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5289. pcie_set_readrq(tp->pdev, 4096);
  5290. else {
  5291. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5292. tp->pci_cacheline_sz);
  5293. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5294. tp->pci_lat_timer);
  5295. }
  5296. }
  5297. /* Make sure PCI-X relaxed ordering bit is clear. */
  5298. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5299. u16 pcix_cmd;
  5300. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5301. &pcix_cmd);
  5302. pcix_cmd &= ~PCI_X_CMD_ERO;
  5303. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5304. pcix_cmd);
  5305. }
  5306. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5307. /* Chip reset on 5780 will reset MSI enable bit,
  5308. * so need to restore it.
  5309. */
  5310. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5311. u16 ctrl;
  5312. pci_read_config_word(tp->pdev,
  5313. tp->msi_cap + PCI_MSI_FLAGS,
  5314. &ctrl);
  5315. pci_write_config_word(tp->pdev,
  5316. tp->msi_cap + PCI_MSI_FLAGS,
  5317. ctrl | PCI_MSI_FLAGS_ENABLE);
  5318. val = tr32(MSGINT_MODE);
  5319. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5320. }
  5321. }
  5322. }
  5323. static void tg3_stop_fw(struct tg3 *);
  5324. /* tp->lock is held. */
  5325. static int tg3_chip_reset(struct tg3 *tp)
  5326. {
  5327. u32 val;
  5328. void (*write_op)(struct tg3 *, u32, u32);
  5329. int i, err;
  5330. tg3_nvram_lock(tp);
  5331. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5332. /* No matching tg3_nvram_unlock() after this because
  5333. * chip reset below will undo the nvram lock.
  5334. */
  5335. tp->nvram_lock_cnt = 0;
  5336. /* GRC_MISC_CFG core clock reset will clear the memory
  5337. * enable bit in PCI register 4 and the MSI enable bit
  5338. * on some chips, so we save relevant registers here.
  5339. */
  5340. tg3_save_pci_state(tp);
  5341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5342. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5343. tw32(GRC_FASTBOOT_PC, 0);
  5344. /*
  5345. * We must avoid the readl() that normally takes place.
  5346. * It locks machines, causes machine checks, and other
  5347. * fun things. So, temporarily disable the 5701
  5348. * hardware workaround, while we do the reset.
  5349. */
  5350. write_op = tp->write32;
  5351. if (write_op == tg3_write_flush_reg32)
  5352. tp->write32 = tg3_write32;
  5353. /* Prevent the irq handler from reading or writing PCI registers
  5354. * during chip reset when the memory enable bit in the PCI command
  5355. * register may be cleared. The chip does not generate interrupt
  5356. * at this time, but the irq handler may still be called due to irq
  5357. * sharing or irqpoll.
  5358. */
  5359. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5360. for (i = 0; i < tp->irq_cnt; i++) {
  5361. struct tg3_napi *tnapi = &tp->napi[i];
  5362. if (tnapi->hw_status) {
  5363. tnapi->hw_status->status = 0;
  5364. tnapi->hw_status->status_tag = 0;
  5365. }
  5366. tnapi->last_tag = 0;
  5367. tnapi->last_irq_tag = 0;
  5368. }
  5369. smp_mb();
  5370. for (i = 0; i < tp->irq_cnt; i++)
  5371. synchronize_irq(tp->napi[i].irq_vec);
  5372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5373. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5374. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5375. }
  5376. /* do the reset */
  5377. val = GRC_MISC_CFG_CORECLK_RESET;
  5378. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5379. if (tr32(0x7e2c) == 0x60) {
  5380. tw32(0x7e2c, 0x20);
  5381. }
  5382. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5383. tw32(GRC_MISC_CFG, (1 << 29));
  5384. val |= (1 << 29);
  5385. }
  5386. }
  5387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5388. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5389. tw32(GRC_VCPU_EXT_CTRL,
  5390. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5391. }
  5392. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5393. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5394. tw32(GRC_MISC_CFG, val);
  5395. /* restore 5701 hardware bug workaround write method */
  5396. tp->write32 = write_op;
  5397. /* Unfortunately, we have to delay before the PCI read back.
  5398. * Some 575X chips even will not respond to a PCI cfg access
  5399. * when the reset command is given to the chip.
  5400. *
  5401. * How do these hardware designers expect things to work
  5402. * properly if the PCI write is posted for a long period
  5403. * of time? It is always necessary to have some method by
  5404. * which a register read back can occur to push the write
  5405. * out which does the reset.
  5406. *
  5407. * For most tg3 variants the trick below was working.
  5408. * Ho hum...
  5409. */
  5410. udelay(120);
  5411. /* Flush PCI posted writes. The normal MMIO registers
  5412. * are inaccessible at this time so this is the only
  5413. * way to make this reliably (actually, this is no longer
  5414. * the case, see above). I tried to use indirect
  5415. * register read/write but this upset some 5701 variants.
  5416. */
  5417. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5418. udelay(120);
  5419. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5420. u16 val16;
  5421. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5422. int i;
  5423. u32 cfg_val;
  5424. /* Wait for link training to complete. */
  5425. for (i = 0; i < 5000; i++)
  5426. udelay(100);
  5427. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5428. pci_write_config_dword(tp->pdev, 0xc4,
  5429. cfg_val | (1 << 15));
  5430. }
  5431. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5432. pci_read_config_word(tp->pdev,
  5433. tp->pcie_cap + PCI_EXP_DEVCTL,
  5434. &val16);
  5435. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5436. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5437. /*
  5438. * Older PCIe devices only support the 128 byte
  5439. * MPS setting. Enforce the restriction.
  5440. */
  5441. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5442. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5443. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5444. pci_write_config_word(tp->pdev,
  5445. tp->pcie_cap + PCI_EXP_DEVCTL,
  5446. val16);
  5447. pcie_set_readrq(tp->pdev, 4096);
  5448. /* Clear error status */
  5449. pci_write_config_word(tp->pdev,
  5450. tp->pcie_cap + PCI_EXP_DEVSTA,
  5451. PCI_EXP_DEVSTA_CED |
  5452. PCI_EXP_DEVSTA_NFED |
  5453. PCI_EXP_DEVSTA_FED |
  5454. PCI_EXP_DEVSTA_URD);
  5455. }
  5456. tg3_restore_pci_state(tp);
  5457. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5458. val = 0;
  5459. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5460. val = tr32(MEMARB_MODE);
  5461. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5462. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5463. tg3_stop_fw(tp);
  5464. tw32(0x5000, 0x400);
  5465. }
  5466. tw32(GRC_MODE, tp->grc_mode);
  5467. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5468. val = tr32(0xc4);
  5469. tw32(0xc4, val | (1 << 15));
  5470. }
  5471. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5473. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5474. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5475. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5476. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5477. }
  5478. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5479. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5480. tw32_f(MAC_MODE, tp->mac_mode);
  5481. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5482. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5483. tw32_f(MAC_MODE, tp->mac_mode);
  5484. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5485. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5486. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5487. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5488. tw32_f(MAC_MODE, tp->mac_mode);
  5489. } else
  5490. tw32_f(MAC_MODE, 0);
  5491. udelay(40);
  5492. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5493. err = tg3_poll_fw(tp);
  5494. if (err)
  5495. return err;
  5496. tg3_mdio_start(tp);
  5497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5498. u8 phy_addr;
  5499. phy_addr = tp->phy_addr;
  5500. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5501. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5502. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5503. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5504. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5505. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5506. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5507. udelay(10);
  5508. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5509. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5510. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5511. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5512. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5513. udelay(10);
  5514. tp->phy_addr = phy_addr;
  5515. }
  5516. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5517. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5518. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5519. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5520. val = tr32(0x7c00);
  5521. tw32(0x7c00, val | (1 << 25));
  5522. }
  5523. /* Reprobe ASF enable state. */
  5524. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5525. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5526. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5527. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5528. u32 nic_cfg;
  5529. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5530. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5531. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5532. tp->last_event_jiffies = jiffies;
  5533. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5534. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5535. }
  5536. }
  5537. return 0;
  5538. }
  5539. /* tp->lock is held. */
  5540. static void tg3_stop_fw(struct tg3 *tp)
  5541. {
  5542. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5543. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5544. /* Wait for RX cpu to ACK the previous event. */
  5545. tg3_wait_for_event_ack(tp);
  5546. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5547. tg3_generate_fw_event(tp);
  5548. /* Wait for RX cpu to ACK this event. */
  5549. tg3_wait_for_event_ack(tp);
  5550. }
  5551. }
  5552. /* tp->lock is held. */
  5553. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5554. {
  5555. int err;
  5556. tg3_stop_fw(tp);
  5557. tg3_write_sig_pre_reset(tp, kind);
  5558. tg3_abort_hw(tp, silent);
  5559. err = tg3_chip_reset(tp);
  5560. __tg3_set_mac_addr(tp, 0);
  5561. tg3_write_sig_legacy(tp, kind);
  5562. tg3_write_sig_post_reset(tp, kind);
  5563. if (err)
  5564. return err;
  5565. return 0;
  5566. }
  5567. #define RX_CPU_SCRATCH_BASE 0x30000
  5568. #define RX_CPU_SCRATCH_SIZE 0x04000
  5569. #define TX_CPU_SCRATCH_BASE 0x34000
  5570. #define TX_CPU_SCRATCH_SIZE 0x04000
  5571. /* tp->lock is held. */
  5572. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5573. {
  5574. int i;
  5575. BUG_ON(offset == TX_CPU_BASE &&
  5576. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5578. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5579. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5580. return 0;
  5581. }
  5582. if (offset == RX_CPU_BASE) {
  5583. for (i = 0; i < 10000; i++) {
  5584. tw32(offset + CPU_STATE, 0xffffffff);
  5585. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5586. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5587. break;
  5588. }
  5589. tw32(offset + CPU_STATE, 0xffffffff);
  5590. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5591. udelay(10);
  5592. } else {
  5593. for (i = 0; i < 10000; i++) {
  5594. tw32(offset + CPU_STATE, 0xffffffff);
  5595. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5596. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5597. break;
  5598. }
  5599. }
  5600. if (i >= 10000) {
  5601. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5602. "and %s CPU\n",
  5603. tp->dev->name,
  5604. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5605. return -ENODEV;
  5606. }
  5607. /* Clear firmware's nvram arbitration. */
  5608. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5609. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5610. return 0;
  5611. }
  5612. struct fw_info {
  5613. unsigned int fw_base;
  5614. unsigned int fw_len;
  5615. const __be32 *fw_data;
  5616. };
  5617. /* tp->lock is held. */
  5618. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5619. int cpu_scratch_size, struct fw_info *info)
  5620. {
  5621. int err, lock_err, i;
  5622. void (*write_op)(struct tg3 *, u32, u32);
  5623. if (cpu_base == TX_CPU_BASE &&
  5624. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5625. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5626. "TX cpu firmware on %s which is 5705.\n",
  5627. tp->dev->name);
  5628. return -EINVAL;
  5629. }
  5630. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5631. write_op = tg3_write_mem;
  5632. else
  5633. write_op = tg3_write_indirect_reg32;
  5634. /* It is possible that bootcode is still loading at this point.
  5635. * Get the nvram lock first before halting the cpu.
  5636. */
  5637. lock_err = tg3_nvram_lock(tp);
  5638. err = tg3_halt_cpu(tp, cpu_base);
  5639. if (!lock_err)
  5640. tg3_nvram_unlock(tp);
  5641. if (err)
  5642. goto out;
  5643. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5644. write_op(tp, cpu_scratch_base + i, 0);
  5645. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5646. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5647. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5648. write_op(tp, (cpu_scratch_base +
  5649. (info->fw_base & 0xffff) +
  5650. (i * sizeof(u32))),
  5651. be32_to_cpu(info->fw_data[i]));
  5652. err = 0;
  5653. out:
  5654. return err;
  5655. }
  5656. /* tp->lock is held. */
  5657. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5658. {
  5659. struct fw_info info;
  5660. const __be32 *fw_data;
  5661. int err, i;
  5662. fw_data = (void *)tp->fw->data;
  5663. /* Firmware blob starts with version numbers, followed by
  5664. start address and length. We are setting complete length.
  5665. length = end_address_of_bss - start_address_of_text.
  5666. Remainder is the blob to be loaded contiguously
  5667. from start address. */
  5668. info.fw_base = be32_to_cpu(fw_data[1]);
  5669. info.fw_len = tp->fw->size - 12;
  5670. info.fw_data = &fw_data[3];
  5671. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5672. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5673. &info);
  5674. if (err)
  5675. return err;
  5676. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5677. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5678. &info);
  5679. if (err)
  5680. return err;
  5681. /* Now startup only the RX cpu. */
  5682. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5683. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5684. for (i = 0; i < 5; i++) {
  5685. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5686. break;
  5687. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5688. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5689. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5690. udelay(1000);
  5691. }
  5692. if (i >= 5) {
  5693. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5694. "to set RX CPU PC, is %08x should be %08x\n",
  5695. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5696. info.fw_base);
  5697. return -ENODEV;
  5698. }
  5699. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5700. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5701. return 0;
  5702. }
  5703. /* 5705 needs a special version of the TSO firmware. */
  5704. /* tp->lock is held. */
  5705. static int tg3_load_tso_firmware(struct tg3 *tp)
  5706. {
  5707. struct fw_info info;
  5708. const __be32 *fw_data;
  5709. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5710. int err, i;
  5711. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5712. return 0;
  5713. fw_data = (void *)tp->fw->data;
  5714. /* Firmware blob starts with version numbers, followed by
  5715. start address and length. We are setting complete length.
  5716. length = end_address_of_bss - start_address_of_text.
  5717. Remainder is the blob to be loaded contiguously
  5718. from start address. */
  5719. info.fw_base = be32_to_cpu(fw_data[1]);
  5720. cpu_scratch_size = tp->fw_len;
  5721. info.fw_len = tp->fw->size - 12;
  5722. info.fw_data = &fw_data[3];
  5723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5724. cpu_base = RX_CPU_BASE;
  5725. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5726. } else {
  5727. cpu_base = TX_CPU_BASE;
  5728. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5729. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5730. }
  5731. err = tg3_load_firmware_cpu(tp, cpu_base,
  5732. cpu_scratch_base, cpu_scratch_size,
  5733. &info);
  5734. if (err)
  5735. return err;
  5736. /* Now startup the cpu. */
  5737. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5738. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5739. for (i = 0; i < 5; i++) {
  5740. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5741. break;
  5742. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5743. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5744. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5745. udelay(1000);
  5746. }
  5747. if (i >= 5) {
  5748. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5749. "to set CPU PC, is %08x should be %08x\n",
  5750. tp->dev->name, tr32(cpu_base + CPU_PC),
  5751. info.fw_base);
  5752. return -ENODEV;
  5753. }
  5754. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5755. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5756. return 0;
  5757. }
  5758. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5759. {
  5760. struct tg3 *tp = netdev_priv(dev);
  5761. struct sockaddr *addr = p;
  5762. int err = 0, skip_mac_1 = 0;
  5763. if (!is_valid_ether_addr(addr->sa_data))
  5764. return -EINVAL;
  5765. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5766. if (!netif_running(dev))
  5767. return 0;
  5768. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5769. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5770. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5771. addr0_low = tr32(MAC_ADDR_0_LOW);
  5772. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5773. addr1_low = tr32(MAC_ADDR_1_LOW);
  5774. /* Skip MAC addr 1 if ASF is using it. */
  5775. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5776. !(addr1_high == 0 && addr1_low == 0))
  5777. skip_mac_1 = 1;
  5778. }
  5779. spin_lock_bh(&tp->lock);
  5780. __tg3_set_mac_addr(tp, skip_mac_1);
  5781. spin_unlock_bh(&tp->lock);
  5782. return err;
  5783. }
  5784. /* tp->lock is held. */
  5785. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5786. dma_addr_t mapping, u32 maxlen_flags,
  5787. u32 nic_addr)
  5788. {
  5789. tg3_write_mem(tp,
  5790. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5791. ((u64) mapping >> 32));
  5792. tg3_write_mem(tp,
  5793. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5794. ((u64) mapping & 0xffffffff));
  5795. tg3_write_mem(tp,
  5796. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5797. maxlen_flags);
  5798. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5799. tg3_write_mem(tp,
  5800. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5801. nic_addr);
  5802. }
  5803. static void __tg3_set_rx_mode(struct net_device *);
  5804. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5805. {
  5806. int i;
  5807. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5808. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5809. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5810. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5811. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5812. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5813. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5814. } else {
  5815. tw32(HOSTCC_TXCOL_TICKS, 0);
  5816. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5817. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5818. tw32(HOSTCC_RXCOL_TICKS, 0);
  5819. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5820. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5821. }
  5822. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5823. u32 val = ec->stats_block_coalesce_usecs;
  5824. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5825. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5826. if (!netif_carrier_ok(tp->dev))
  5827. val = 0;
  5828. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5829. }
  5830. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5831. u32 reg;
  5832. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5833. tw32(reg, ec->rx_coalesce_usecs);
  5834. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5835. tw32(reg, ec->tx_coalesce_usecs);
  5836. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5837. tw32(reg, ec->rx_max_coalesced_frames);
  5838. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5839. tw32(reg, ec->tx_max_coalesced_frames);
  5840. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5841. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5842. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5843. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5844. }
  5845. for (; i < tp->irq_max - 1; i++) {
  5846. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5847. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5848. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5849. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5850. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5851. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5852. }
  5853. }
  5854. /* tp->lock is held. */
  5855. static void tg3_rings_reset(struct tg3 *tp)
  5856. {
  5857. int i;
  5858. u32 stblk, txrcb, rxrcb, limit;
  5859. struct tg3_napi *tnapi = &tp->napi[0];
  5860. /* Disable all transmit rings but the first. */
  5861. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5862. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5863. else
  5864. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5865. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5866. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5867. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5868. BDINFO_FLAGS_DISABLED);
  5869. /* Disable all receive return rings but the first. */
  5870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5871. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5872. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5873. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5874. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5875. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5876. else
  5877. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5878. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5879. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5880. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5881. BDINFO_FLAGS_DISABLED);
  5882. /* Disable interrupts */
  5883. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5884. /* Zero mailbox registers. */
  5885. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5886. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5887. tp->napi[i].tx_prod = 0;
  5888. tp->napi[i].tx_cons = 0;
  5889. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5890. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5891. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5892. }
  5893. } else {
  5894. tp->napi[0].tx_prod = 0;
  5895. tp->napi[0].tx_cons = 0;
  5896. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5897. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5898. }
  5899. /* Make sure the NIC-based send BD rings are disabled. */
  5900. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5901. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5902. for (i = 0; i < 16; i++)
  5903. tw32_tx_mbox(mbox + i * 8, 0);
  5904. }
  5905. txrcb = NIC_SRAM_SEND_RCB;
  5906. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5907. /* Clear status block in ram. */
  5908. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5909. /* Set status block DMA address */
  5910. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5911. ((u64) tnapi->status_mapping >> 32));
  5912. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5913. ((u64) tnapi->status_mapping & 0xffffffff));
  5914. if (tnapi->tx_ring) {
  5915. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5916. (TG3_TX_RING_SIZE <<
  5917. BDINFO_FLAGS_MAXLEN_SHIFT),
  5918. NIC_SRAM_TX_BUFFER_DESC);
  5919. txrcb += TG3_BDINFO_SIZE;
  5920. }
  5921. if (tnapi->rx_rcb) {
  5922. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5923. (TG3_RX_RCB_RING_SIZE(tp) <<
  5924. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5925. rxrcb += TG3_BDINFO_SIZE;
  5926. }
  5927. stblk = HOSTCC_STATBLCK_RING1;
  5928. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5929. u64 mapping = (u64)tnapi->status_mapping;
  5930. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5931. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5932. /* Clear status block in ram. */
  5933. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5934. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5935. (TG3_TX_RING_SIZE <<
  5936. BDINFO_FLAGS_MAXLEN_SHIFT),
  5937. NIC_SRAM_TX_BUFFER_DESC);
  5938. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5939. (TG3_RX_RCB_RING_SIZE(tp) <<
  5940. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5941. stblk += 8;
  5942. txrcb += TG3_BDINFO_SIZE;
  5943. rxrcb += TG3_BDINFO_SIZE;
  5944. }
  5945. }
  5946. /* tp->lock is held. */
  5947. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5948. {
  5949. u32 val, rdmac_mode;
  5950. int i, err, limit;
  5951. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5952. tg3_disable_ints(tp);
  5953. tg3_stop_fw(tp);
  5954. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5955. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5956. tg3_abort_hw(tp, 1);
  5957. }
  5958. if (reset_phy &&
  5959. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5960. tg3_phy_reset(tp);
  5961. err = tg3_chip_reset(tp);
  5962. if (err)
  5963. return err;
  5964. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5965. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5966. val = tr32(TG3_CPMU_CTRL);
  5967. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5968. tw32(TG3_CPMU_CTRL, val);
  5969. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5970. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5971. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5972. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5973. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5974. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5975. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5976. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5977. val = tr32(TG3_CPMU_HST_ACC);
  5978. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5979. val |= CPMU_HST_ACC_MACCLK_6_25;
  5980. tw32(TG3_CPMU_HST_ACC, val);
  5981. }
  5982. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5983. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5984. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5985. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5986. tw32(PCIE_PWR_MGMT_THRESH, val);
  5987. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5988. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5989. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5990. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5991. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5992. }
  5993. /* This works around an issue with Athlon chipsets on
  5994. * B3 tigon3 silicon. This bit has no effect on any
  5995. * other revision. But do not set this on PCI Express
  5996. * chips and don't even touch the clocks if the CPMU is present.
  5997. */
  5998. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5999. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6000. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6001. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6002. }
  6003. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6004. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6005. val = tr32(TG3PCI_PCISTATE);
  6006. val |= PCISTATE_RETRY_SAME_DMA;
  6007. tw32(TG3PCI_PCISTATE, val);
  6008. }
  6009. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6010. /* Allow reads and writes to the
  6011. * APE register and memory space.
  6012. */
  6013. val = tr32(TG3PCI_PCISTATE);
  6014. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6015. PCISTATE_ALLOW_APE_SHMEM_WR;
  6016. tw32(TG3PCI_PCISTATE, val);
  6017. }
  6018. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6019. /* Enable some hw fixes. */
  6020. val = tr32(TG3PCI_MSI_DATA);
  6021. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6022. tw32(TG3PCI_MSI_DATA, val);
  6023. }
  6024. /* Descriptor ring init may make accesses to the
  6025. * NIC SRAM area to setup the TX descriptors, so we
  6026. * can only do this after the hardware has been
  6027. * successfully reset.
  6028. */
  6029. err = tg3_init_rings(tp);
  6030. if (err)
  6031. return err;
  6032. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6033. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6034. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  6035. /* This value is determined during the probe time DMA
  6036. * engine test, tg3_test_dma.
  6037. */
  6038. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6039. }
  6040. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6041. GRC_MODE_4X_NIC_SEND_RINGS |
  6042. GRC_MODE_NO_TX_PHDR_CSUM |
  6043. GRC_MODE_NO_RX_PHDR_CSUM);
  6044. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6045. /* Pseudo-header checksum is done by hardware logic and not
  6046. * the offload processers, so make the chip do the pseudo-
  6047. * header checksums on receive. For transmit it is more
  6048. * convenient to do the pseudo-header checksum in software
  6049. * as Linux does that on transmit for us in all cases.
  6050. */
  6051. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6052. tw32(GRC_MODE,
  6053. tp->grc_mode |
  6054. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6055. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6056. val = tr32(GRC_MISC_CFG);
  6057. val &= ~0xff;
  6058. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6059. tw32(GRC_MISC_CFG, val);
  6060. /* Initialize MBUF/DESC pool. */
  6061. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6062. /* Do nothing. */
  6063. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6064. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6066. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6067. else
  6068. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6069. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6070. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6071. }
  6072. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6073. int fw_len;
  6074. fw_len = tp->fw_len;
  6075. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6076. tw32(BUFMGR_MB_POOL_ADDR,
  6077. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6078. tw32(BUFMGR_MB_POOL_SIZE,
  6079. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6080. }
  6081. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6082. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6083. tp->bufmgr_config.mbuf_read_dma_low_water);
  6084. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6085. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6086. tw32(BUFMGR_MB_HIGH_WATER,
  6087. tp->bufmgr_config.mbuf_high_water);
  6088. } else {
  6089. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6090. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6091. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6092. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6093. tw32(BUFMGR_MB_HIGH_WATER,
  6094. tp->bufmgr_config.mbuf_high_water_jumbo);
  6095. }
  6096. tw32(BUFMGR_DMA_LOW_WATER,
  6097. tp->bufmgr_config.dma_low_water);
  6098. tw32(BUFMGR_DMA_HIGH_WATER,
  6099. tp->bufmgr_config.dma_high_water);
  6100. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6101. for (i = 0; i < 2000; i++) {
  6102. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6103. break;
  6104. udelay(10);
  6105. }
  6106. if (i >= 2000) {
  6107. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6108. tp->dev->name);
  6109. return -ENODEV;
  6110. }
  6111. /* Setup replenish threshold. */
  6112. val = tp->rx_pending / 8;
  6113. if (val == 0)
  6114. val = 1;
  6115. else if (val > tp->rx_std_max_post)
  6116. val = tp->rx_std_max_post;
  6117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6118. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6119. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6120. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6121. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6122. }
  6123. tw32(RCVBDI_STD_THRESH, val);
  6124. /* Initialize TG3_BDINFO's at:
  6125. * RCVDBDI_STD_BD: standard eth size rx ring
  6126. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6127. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6128. *
  6129. * like so:
  6130. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6131. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6132. * ring attribute flags
  6133. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6134. *
  6135. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6136. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6137. *
  6138. * The size of each ring is fixed in the firmware, but the location is
  6139. * configurable.
  6140. */
  6141. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6142. ((u64) tpr->rx_std_mapping >> 32));
  6143. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6144. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6145. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6146. NIC_SRAM_RX_BUFFER_DESC);
  6147. /* Disable the mini ring */
  6148. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6149. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6150. BDINFO_FLAGS_DISABLED);
  6151. /* Program the jumbo buffer descriptor ring control
  6152. * blocks on those devices that have them.
  6153. */
  6154. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6155. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6156. /* Setup replenish threshold. */
  6157. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6158. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6159. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6160. ((u64) tpr->rx_jmb_mapping >> 32));
  6161. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6162. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6163. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6164. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6165. BDINFO_FLAGS_USE_EXT_RECV);
  6166. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6167. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6168. } else {
  6169. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6170. BDINFO_FLAGS_DISABLED);
  6171. }
  6172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6173. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6174. (RX_STD_MAX_SIZE << 2);
  6175. else
  6176. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6177. } else
  6178. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6179. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6180. tpr->rx_std_ptr = tp->rx_pending;
  6181. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6182. tpr->rx_std_ptr);
  6183. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6184. tp->rx_jumbo_pending : 0;
  6185. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6186. tpr->rx_jmb_ptr);
  6187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6188. tw32(STD_REPLENISH_LWM, 32);
  6189. tw32(JMB_REPLENISH_LWM, 16);
  6190. }
  6191. tg3_rings_reset(tp);
  6192. /* Initialize MAC address and backoff seed. */
  6193. __tg3_set_mac_addr(tp, 0);
  6194. /* MTU + ethernet header + FCS + optional VLAN tag */
  6195. tw32(MAC_RX_MTU_SIZE,
  6196. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6197. /* The slot time is changed by tg3_setup_phy if we
  6198. * run at gigabit with half duplex.
  6199. */
  6200. tw32(MAC_TX_LENGTHS,
  6201. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6202. (6 << TX_LENGTHS_IPG_SHIFT) |
  6203. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6204. /* Receive rules. */
  6205. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6206. tw32(RCVLPC_CONFIG, 0x0181);
  6207. /* Calculate RDMAC_MODE setting early, we need it to determine
  6208. * the RCVLPC_STATE_ENABLE mask.
  6209. */
  6210. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6211. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6212. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6213. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6214. RDMAC_MODE_LNGREAD_ENAB);
  6215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6216. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6218. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6219. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6220. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6221. /* If statement applies to 5705 and 5750 PCI devices only */
  6222. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6223. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6224. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6225. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6227. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6228. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6229. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6230. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6231. }
  6232. }
  6233. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6234. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6235. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6236. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6239. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6240. /* Receive/send statistics. */
  6241. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6242. val = tr32(RCVLPC_STATS_ENABLE);
  6243. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6244. tw32(RCVLPC_STATS_ENABLE, val);
  6245. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6246. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6247. val = tr32(RCVLPC_STATS_ENABLE);
  6248. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6249. tw32(RCVLPC_STATS_ENABLE, val);
  6250. } else {
  6251. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6252. }
  6253. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6254. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6255. tw32(SNDDATAI_STATSCTRL,
  6256. (SNDDATAI_SCTRL_ENABLE |
  6257. SNDDATAI_SCTRL_FASTUPD));
  6258. /* Setup host coalescing engine. */
  6259. tw32(HOSTCC_MODE, 0);
  6260. for (i = 0; i < 2000; i++) {
  6261. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6262. break;
  6263. udelay(10);
  6264. }
  6265. __tg3_set_coalesce(tp, &tp->coal);
  6266. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6267. /* Status/statistics block address. See tg3_timer,
  6268. * the tg3_periodic_fetch_stats call there, and
  6269. * tg3_get_stats to see how this works for 5705/5750 chips.
  6270. */
  6271. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6272. ((u64) tp->stats_mapping >> 32));
  6273. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6274. ((u64) tp->stats_mapping & 0xffffffff));
  6275. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6276. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6277. /* Clear statistics and status block memory areas */
  6278. for (i = NIC_SRAM_STATS_BLK;
  6279. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6280. i += sizeof(u32)) {
  6281. tg3_write_mem(tp, i, 0);
  6282. udelay(40);
  6283. }
  6284. }
  6285. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6286. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6287. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6288. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6289. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6290. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6291. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6292. /* reset to prevent losing 1st rx packet intermittently */
  6293. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6294. udelay(10);
  6295. }
  6296. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6297. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6298. else
  6299. tp->mac_mode = 0;
  6300. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6301. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6302. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6303. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6304. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6305. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6306. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6307. udelay(40);
  6308. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6309. * If TG3_FLG2_IS_NIC is zero, we should read the
  6310. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6311. * whether used as inputs or outputs, are set by boot code after
  6312. * reset.
  6313. */
  6314. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6315. u32 gpio_mask;
  6316. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6317. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6318. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6320. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6321. GRC_LCLCTRL_GPIO_OUTPUT3;
  6322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6323. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6324. tp->grc_local_ctrl &= ~gpio_mask;
  6325. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6326. /* GPIO1 must be driven high for eeprom write protect */
  6327. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6328. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6329. GRC_LCLCTRL_GPIO_OUTPUT1);
  6330. }
  6331. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6332. udelay(100);
  6333. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6334. val = tr32(MSGINT_MODE);
  6335. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6336. tw32(MSGINT_MODE, val);
  6337. }
  6338. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6339. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6340. udelay(40);
  6341. }
  6342. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6343. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6344. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6345. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6346. WDMAC_MODE_LNGREAD_ENAB);
  6347. /* If statement applies to 5705 and 5750 PCI devices only */
  6348. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6349. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6351. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6352. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6353. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6354. /* nothing */
  6355. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6356. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6357. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6358. val |= WDMAC_MODE_RX_ACCEL;
  6359. }
  6360. }
  6361. /* Enable host coalescing bug fix */
  6362. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6363. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6365. val |= WDMAC_MODE_BURST_ALL_DATA;
  6366. tw32_f(WDMAC_MODE, val);
  6367. udelay(40);
  6368. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6369. u16 pcix_cmd;
  6370. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6371. &pcix_cmd);
  6372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6373. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6374. pcix_cmd |= PCI_X_CMD_READ_2K;
  6375. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6376. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6377. pcix_cmd |= PCI_X_CMD_READ_2K;
  6378. }
  6379. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6380. pcix_cmd);
  6381. }
  6382. tw32_f(RDMAC_MODE, rdmac_mode);
  6383. udelay(40);
  6384. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6385. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6386. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6388. tw32(SNDDATAC_MODE,
  6389. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6390. else
  6391. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6392. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6393. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6394. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6395. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6396. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6397. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6398. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6399. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6400. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6401. tw32(SNDBDI_MODE, val);
  6402. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6403. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6404. err = tg3_load_5701_a0_firmware_fix(tp);
  6405. if (err)
  6406. return err;
  6407. }
  6408. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6409. err = tg3_load_tso_firmware(tp);
  6410. if (err)
  6411. return err;
  6412. }
  6413. tp->tx_mode = TX_MODE_ENABLE;
  6414. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6415. udelay(100);
  6416. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6417. u32 reg = MAC_RSS_INDIR_TBL_0;
  6418. u8 *ent = (u8 *)&val;
  6419. /* Setup the indirection table */
  6420. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6421. int idx = i % sizeof(val);
  6422. ent[idx] = i % (tp->irq_cnt - 1);
  6423. if (idx == sizeof(val) - 1) {
  6424. tw32(reg, val);
  6425. reg += 4;
  6426. }
  6427. }
  6428. /* Setup the "secret" hash key. */
  6429. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6430. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6431. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6432. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6433. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6434. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6435. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6436. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6437. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6438. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6439. }
  6440. tp->rx_mode = RX_MODE_ENABLE;
  6441. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6442. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6443. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6444. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6445. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6446. RX_MODE_RSS_IPV6_HASH_EN |
  6447. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6448. RX_MODE_RSS_IPV4_HASH_EN |
  6449. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6450. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6451. udelay(10);
  6452. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6453. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6454. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6455. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6456. udelay(10);
  6457. }
  6458. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6459. udelay(10);
  6460. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6461. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6462. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6463. /* Set drive transmission level to 1.2V */
  6464. /* only if the signal pre-emphasis bit is not set */
  6465. val = tr32(MAC_SERDES_CFG);
  6466. val &= 0xfffff000;
  6467. val |= 0x880;
  6468. tw32(MAC_SERDES_CFG, val);
  6469. }
  6470. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6471. tw32(MAC_SERDES_CFG, 0x616000);
  6472. }
  6473. /* Prevent chip from dropping frames when flow control
  6474. * is enabled.
  6475. */
  6476. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6477. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6478. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6479. /* Use hardware link auto-negotiation */
  6480. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6481. }
  6482. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6483. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6484. u32 tmp;
  6485. tmp = tr32(SERDES_RX_CTRL);
  6486. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6487. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6488. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6489. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6490. }
  6491. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6492. if (tp->link_config.phy_is_low_power) {
  6493. tp->link_config.phy_is_low_power = 0;
  6494. tp->link_config.speed = tp->link_config.orig_speed;
  6495. tp->link_config.duplex = tp->link_config.orig_duplex;
  6496. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6497. }
  6498. err = tg3_setup_phy(tp, 0);
  6499. if (err)
  6500. return err;
  6501. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6502. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6503. u32 tmp;
  6504. /* Clear CRC stats. */
  6505. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6506. tg3_writephy(tp, MII_TG3_TEST1,
  6507. tmp | MII_TG3_TEST1_CRC_EN);
  6508. tg3_readphy(tp, 0x14, &tmp);
  6509. }
  6510. }
  6511. }
  6512. __tg3_set_rx_mode(tp->dev);
  6513. /* Initialize receive rules. */
  6514. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6515. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6516. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6517. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6518. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6519. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6520. limit = 8;
  6521. else
  6522. limit = 16;
  6523. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6524. limit -= 4;
  6525. switch (limit) {
  6526. case 16:
  6527. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6528. case 15:
  6529. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6530. case 14:
  6531. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6532. case 13:
  6533. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6534. case 12:
  6535. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6536. case 11:
  6537. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6538. case 10:
  6539. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6540. case 9:
  6541. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6542. case 8:
  6543. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6544. case 7:
  6545. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6546. case 6:
  6547. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6548. case 5:
  6549. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6550. case 4:
  6551. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6552. case 3:
  6553. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6554. case 2:
  6555. case 1:
  6556. default:
  6557. break;
  6558. }
  6559. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6560. /* Write our heartbeat update interval to APE. */
  6561. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6562. APE_HOST_HEARTBEAT_INT_DISABLE);
  6563. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6564. return 0;
  6565. }
  6566. /* Called at device open time to get the chip ready for
  6567. * packet processing. Invoked with tp->lock held.
  6568. */
  6569. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6570. {
  6571. tg3_switch_clocks(tp);
  6572. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6573. return tg3_reset_hw(tp, reset_phy);
  6574. }
  6575. #define TG3_STAT_ADD32(PSTAT, REG) \
  6576. do { u32 __val = tr32(REG); \
  6577. (PSTAT)->low += __val; \
  6578. if ((PSTAT)->low < __val) \
  6579. (PSTAT)->high += 1; \
  6580. } while (0)
  6581. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6582. {
  6583. struct tg3_hw_stats *sp = tp->hw_stats;
  6584. if (!netif_carrier_ok(tp->dev))
  6585. return;
  6586. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6587. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6588. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6589. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6590. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6591. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6592. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6593. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6594. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6595. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6596. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6597. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6598. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6599. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6600. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6601. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6602. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6603. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6604. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6605. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6606. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6607. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6608. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6609. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6610. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6611. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6612. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6613. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6614. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6615. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6616. }
  6617. static void tg3_timer(unsigned long __opaque)
  6618. {
  6619. struct tg3 *tp = (struct tg3 *) __opaque;
  6620. if (tp->irq_sync)
  6621. goto restart_timer;
  6622. spin_lock(&tp->lock);
  6623. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6624. /* All of this garbage is because when using non-tagged
  6625. * IRQ status the mailbox/status_block protocol the chip
  6626. * uses with the cpu is race prone.
  6627. */
  6628. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6629. tw32(GRC_LOCAL_CTRL,
  6630. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6631. } else {
  6632. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6633. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6634. }
  6635. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6636. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6637. spin_unlock(&tp->lock);
  6638. schedule_work(&tp->reset_task);
  6639. return;
  6640. }
  6641. }
  6642. /* This part only runs once per second. */
  6643. if (!--tp->timer_counter) {
  6644. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6645. tg3_periodic_fetch_stats(tp);
  6646. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6647. u32 mac_stat;
  6648. int phy_event;
  6649. mac_stat = tr32(MAC_STATUS);
  6650. phy_event = 0;
  6651. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6652. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6653. phy_event = 1;
  6654. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6655. phy_event = 1;
  6656. if (phy_event)
  6657. tg3_setup_phy(tp, 0);
  6658. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6659. u32 mac_stat = tr32(MAC_STATUS);
  6660. int need_setup = 0;
  6661. if (netif_carrier_ok(tp->dev) &&
  6662. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6663. need_setup = 1;
  6664. }
  6665. if (! netif_carrier_ok(tp->dev) &&
  6666. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6667. MAC_STATUS_SIGNAL_DET))) {
  6668. need_setup = 1;
  6669. }
  6670. if (need_setup) {
  6671. if (!tp->serdes_counter) {
  6672. tw32_f(MAC_MODE,
  6673. (tp->mac_mode &
  6674. ~MAC_MODE_PORT_MODE_MASK));
  6675. udelay(40);
  6676. tw32_f(MAC_MODE, tp->mac_mode);
  6677. udelay(40);
  6678. }
  6679. tg3_setup_phy(tp, 0);
  6680. }
  6681. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6682. tg3_serdes_parallel_detect(tp);
  6683. tp->timer_counter = tp->timer_multiplier;
  6684. }
  6685. /* Heartbeat is only sent once every 2 seconds.
  6686. *
  6687. * The heartbeat is to tell the ASF firmware that the host
  6688. * driver is still alive. In the event that the OS crashes,
  6689. * ASF needs to reset the hardware to free up the FIFO space
  6690. * that may be filled with rx packets destined for the host.
  6691. * If the FIFO is full, ASF will no longer function properly.
  6692. *
  6693. * Unintended resets have been reported on real time kernels
  6694. * where the timer doesn't run on time. Netpoll will also have
  6695. * same problem.
  6696. *
  6697. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6698. * to check the ring condition when the heartbeat is expiring
  6699. * before doing the reset. This will prevent most unintended
  6700. * resets.
  6701. */
  6702. if (!--tp->asf_counter) {
  6703. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6704. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6705. tg3_wait_for_event_ack(tp);
  6706. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6707. FWCMD_NICDRV_ALIVE3);
  6708. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6709. /* 5 seconds timeout */
  6710. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6711. tg3_generate_fw_event(tp);
  6712. }
  6713. tp->asf_counter = tp->asf_multiplier;
  6714. }
  6715. spin_unlock(&tp->lock);
  6716. restart_timer:
  6717. tp->timer.expires = jiffies + tp->timer_offset;
  6718. add_timer(&tp->timer);
  6719. }
  6720. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6721. {
  6722. irq_handler_t fn;
  6723. unsigned long flags;
  6724. char *name;
  6725. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6726. if (tp->irq_cnt == 1)
  6727. name = tp->dev->name;
  6728. else {
  6729. name = &tnapi->irq_lbl[0];
  6730. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6731. name[IFNAMSIZ-1] = 0;
  6732. }
  6733. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6734. fn = tg3_msi;
  6735. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6736. fn = tg3_msi_1shot;
  6737. flags = IRQF_SAMPLE_RANDOM;
  6738. } else {
  6739. fn = tg3_interrupt;
  6740. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6741. fn = tg3_interrupt_tagged;
  6742. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6743. }
  6744. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6745. }
  6746. static int tg3_test_interrupt(struct tg3 *tp)
  6747. {
  6748. struct tg3_napi *tnapi = &tp->napi[0];
  6749. struct net_device *dev = tp->dev;
  6750. int err, i, intr_ok = 0;
  6751. u32 val;
  6752. if (!netif_running(dev))
  6753. return -ENODEV;
  6754. tg3_disable_ints(tp);
  6755. free_irq(tnapi->irq_vec, tnapi);
  6756. /*
  6757. * Turn off MSI one shot mode. Otherwise this test has no
  6758. * observable way to know whether the interrupt was delivered.
  6759. */
  6760. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6761. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6762. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6763. tw32(MSGINT_MODE, val);
  6764. }
  6765. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6766. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6767. if (err)
  6768. return err;
  6769. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6770. tg3_enable_ints(tp);
  6771. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6772. tnapi->coal_now);
  6773. for (i = 0; i < 5; i++) {
  6774. u32 int_mbox, misc_host_ctrl;
  6775. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6776. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6777. if ((int_mbox != 0) ||
  6778. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6779. intr_ok = 1;
  6780. break;
  6781. }
  6782. msleep(10);
  6783. }
  6784. tg3_disable_ints(tp);
  6785. free_irq(tnapi->irq_vec, tnapi);
  6786. err = tg3_request_irq(tp, 0);
  6787. if (err)
  6788. return err;
  6789. if (intr_ok) {
  6790. /* Reenable MSI one shot mode. */
  6791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6792. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6793. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6794. tw32(MSGINT_MODE, val);
  6795. }
  6796. return 0;
  6797. }
  6798. return -EIO;
  6799. }
  6800. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6801. * successfully restored
  6802. */
  6803. static int tg3_test_msi(struct tg3 *tp)
  6804. {
  6805. int err;
  6806. u16 pci_cmd;
  6807. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6808. return 0;
  6809. /* Turn off SERR reporting in case MSI terminates with Master
  6810. * Abort.
  6811. */
  6812. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6813. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6814. pci_cmd & ~PCI_COMMAND_SERR);
  6815. err = tg3_test_interrupt(tp);
  6816. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6817. if (!err)
  6818. return 0;
  6819. /* other failures */
  6820. if (err != -EIO)
  6821. return err;
  6822. /* MSI test failed, go back to INTx mode */
  6823. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6824. "switching to INTx mode. Please report this failure to "
  6825. "the PCI maintainer and include system chipset information.\n",
  6826. tp->dev->name);
  6827. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6828. pci_disable_msi(tp->pdev);
  6829. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6830. err = tg3_request_irq(tp, 0);
  6831. if (err)
  6832. return err;
  6833. /* Need to reset the chip because the MSI cycle may have terminated
  6834. * with Master Abort.
  6835. */
  6836. tg3_full_lock(tp, 1);
  6837. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6838. err = tg3_init_hw(tp, 1);
  6839. tg3_full_unlock(tp);
  6840. if (err)
  6841. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6842. return err;
  6843. }
  6844. static int tg3_request_firmware(struct tg3 *tp)
  6845. {
  6846. const __be32 *fw_data;
  6847. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6848. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6849. tp->dev->name, tp->fw_needed);
  6850. return -ENOENT;
  6851. }
  6852. fw_data = (void *)tp->fw->data;
  6853. /* Firmware blob starts with version numbers, followed by
  6854. * start address and _full_ length including BSS sections
  6855. * (which must be longer than the actual data, of course
  6856. */
  6857. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6858. if (tp->fw_len < (tp->fw->size - 12)) {
  6859. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6860. tp->dev->name, tp->fw_len, tp->fw_needed);
  6861. release_firmware(tp->fw);
  6862. tp->fw = NULL;
  6863. return -EINVAL;
  6864. }
  6865. /* We no longer need firmware; we have it. */
  6866. tp->fw_needed = NULL;
  6867. return 0;
  6868. }
  6869. static bool tg3_enable_msix(struct tg3 *tp)
  6870. {
  6871. int i, rc, cpus = num_online_cpus();
  6872. struct msix_entry msix_ent[tp->irq_max];
  6873. if (cpus == 1)
  6874. /* Just fallback to the simpler MSI mode. */
  6875. return false;
  6876. /*
  6877. * We want as many rx rings enabled as there are cpus.
  6878. * The first MSIX vector only deals with link interrupts, etc,
  6879. * so we add one to the number of vectors we are requesting.
  6880. */
  6881. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6882. for (i = 0; i < tp->irq_max; i++) {
  6883. msix_ent[i].entry = i;
  6884. msix_ent[i].vector = 0;
  6885. }
  6886. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6887. if (rc != 0) {
  6888. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6889. return false;
  6890. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6891. return false;
  6892. printk(KERN_NOTICE
  6893. "%s: Requested %d MSI-X vectors, received %d\n",
  6894. tp->dev->name, tp->irq_cnt, rc);
  6895. tp->irq_cnt = rc;
  6896. }
  6897. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6898. for (i = 0; i < tp->irq_max; i++)
  6899. tp->napi[i].irq_vec = msix_ent[i].vector;
  6900. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6901. return true;
  6902. }
  6903. static void tg3_ints_init(struct tg3 *tp)
  6904. {
  6905. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6906. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6907. /* All MSI supporting chips should support tagged
  6908. * status. Assert that this is the case.
  6909. */
  6910. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6911. "Not using MSI.\n", tp->dev->name);
  6912. goto defcfg;
  6913. }
  6914. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6915. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6916. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6917. pci_enable_msi(tp->pdev) == 0)
  6918. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6919. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6920. u32 msi_mode = tr32(MSGINT_MODE);
  6921. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6922. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6923. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6924. }
  6925. defcfg:
  6926. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6927. tp->irq_cnt = 1;
  6928. tp->napi[0].irq_vec = tp->pdev->irq;
  6929. tp->dev->real_num_tx_queues = 1;
  6930. }
  6931. }
  6932. static void tg3_ints_fini(struct tg3 *tp)
  6933. {
  6934. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6935. pci_disable_msix(tp->pdev);
  6936. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6937. pci_disable_msi(tp->pdev);
  6938. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6939. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6940. }
  6941. static int tg3_open(struct net_device *dev)
  6942. {
  6943. struct tg3 *tp = netdev_priv(dev);
  6944. int i, err;
  6945. if (tp->fw_needed) {
  6946. err = tg3_request_firmware(tp);
  6947. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6948. if (err)
  6949. return err;
  6950. } else if (err) {
  6951. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6952. tp->dev->name);
  6953. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6954. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6955. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6956. tp->dev->name);
  6957. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6958. }
  6959. }
  6960. netif_carrier_off(tp->dev);
  6961. err = tg3_set_power_state(tp, PCI_D0);
  6962. if (err)
  6963. return err;
  6964. tg3_full_lock(tp, 0);
  6965. tg3_disable_ints(tp);
  6966. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6967. tg3_full_unlock(tp);
  6968. /*
  6969. * Setup interrupts first so we know how
  6970. * many NAPI resources to allocate
  6971. */
  6972. tg3_ints_init(tp);
  6973. /* The placement of this call is tied
  6974. * to the setup and use of Host TX descriptors.
  6975. */
  6976. err = tg3_alloc_consistent(tp);
  6977. if (err)
  6978. goto err_out1;
  6979. tg3_napi_enable(tp);
  6980. for (i = 0; i < tp->irq_cnt; i++) {
  6981. struct tg3_napi *tnapi = &tp->napi[i];
  6982. err = tg3_request_irq(tp, i);
  6983. if (err) {
  6984. for (i--; i >= 0; i--)
  6985. free_irq(tnapi->irq_vec, tnapi);
  6986. break;
  6987. }
  6988. }
  6989. if (err)
  6990. goto err_out2;
  6991. tg3_full_lock(tp, 0);
  6992. err = tg3_init_hw(tp, 1);
  6993. if (err) {
  6994. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6995. tg3_free_rings(tp);
  6996. } else {
  6997. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6998. tp->timer_offset = HZ;
  6999. else
  7000. tp->timer_offset = HZ / 10;
  7001. BUG_ON(tp->timer_offset > HZ);
  7002. tp->timer_counter = tp->timer_multiplier =
  7003. (HZ / tp->timer_offset);
  7004. tp->asf_counter = tp->asf_multiplier =
  7005. ((HZ / tp->timer_offset) * 2);
  7006. init_timer(&tp->timer);
  7007. tp->timer.expires = jiffies + tp->timer_offset;
  7008. tp->timer.data = (unsigned long) tp;
  7009. tp->timer.function = tg3_timer;
  7010. }
  7011. tg3_full_unlock(tp);
  7012. if (err)
  7013. goto err_out3;
  7014. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7015. err = tg3_test_msi(tp);
  7016. if (err) {
  7017. tg3_full_lock(tp, 0);
  7018. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7019. tg3_free_rings(tp);
  7020. tg3_full_unlock(tp);
  7021. goto err_out2;
  7022. }
  7023. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7024. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7025. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7026. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7027. tw32(PCIE_TRANSACTION_CFG,
  7028. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7029. }
  7030. }
  7031. tg3_phy_start(tp);
  7032. tg3_full_lock(tp, 0);
  7033. add_timer(&tp->timer);
  7034. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7035. tg3_enable_ints(tp);
  7036. tg3_full_unlock(tp);
  7037. netif_tx_start_all_queues(dev);
  7038. return 0;
  7039. err_out3:
  7040. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7041. struct tg3_napi *tnapi = &tp->napi[i];
  7042. free_irq(tnapi->irq_vec, tnapi);
  7043. }
  7044. err_out2:
  7045. tg3_napi_disable(tp);
  7046. tg3_free_consistent(tp);
  7047. err_out1:
  7048. tg3_ints_fini(tp);
  7049. return err;
  7050. }
  7051. #if 0
  7052. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7053. {
  7054. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7055. u16 val16;
  7056. int i;
  7057. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7058. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7059. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7060. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7061. val16, val32);
  7062. /* MAC block */
  7063. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7064. tr32(MAC_MODE), tr32(MAC_STATUS));
  7065. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7066. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7067. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7068. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7069. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7070. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7071. /* Send data initiator control block */
  7072. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7073. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7074. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7075. tr32(SNDDATAI_STATSCTRL));
  7076. /* Send data completion control block */
  7077. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7078. /* Send BD ring selector block */
  7079. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7080. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7081. /* Send BD initiator control block */
  7082. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7083. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7084. /* Send BD completion control block */
  7085. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7086. /* Receive list placement control block */
  7087. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7088. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7089. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7090. tr32(RCVLPC_STATSCTRL));
  7091. /* Receive data and receive BD initiator control block */
  7092. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7093. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7094. /* Receive data completion control block */
  7095. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7096. tr32(RCVDCC_MODE));
  7097. /* Receive BD initiator control block */
  7098. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7099. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7100. /* Receive BD completion control block */
  7101. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7102. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7103. /* Receive list selector control block */
  7104. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7105. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7106. /* Mbuf cluster free block */
  7107. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7108. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7109. /* Host coalescing control block */
  7110. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7111. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7112. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7113. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7114. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7115. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7116. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7117. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7118. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7119. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7120. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7121. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7122. /* Memory arbiter control block */
  7123. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7124. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7125. /* Buffer manager control block */
  7126. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7127. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7128. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7129. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7130. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7131. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7132. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7133. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7134. /* Read DMA control block */
  7135. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7136. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7137. /* Write DMA control block */
  7138. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7139. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7140. /* DMA completion block */
  7141. printk("DEBUG: DMAC_MODE[%08x]\n",
  7142. tr32(DMAC_MODE));
  7143. /* GRC block */
  7144. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7145. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7146. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7147. tr32(GRC_LOCAL_CTRL));
  7148. /* TG3_BDINFOs */
  7149. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7150. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7151. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7152. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7153. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7154. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7155. tr32(RCVDBDI_STD_BD + 0x0),
  7156. tr32(RCVDBDI_STD_BD + 0x4),
  7157. tr32(RCVDBDI_STD_BD + 0x8),
  7158. tr32(RCVDBDI_STD_BD + 0xc));
  7159. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7160. tr32(RCVDBDI_MINI_BD + 0x0),
  7161. tr32(RCVDBDI_MINI_BD + 0x4),
  7162. tr32(RCVDBDI_MINI_BD + 0x8),
  7163. tr32(RCVDBDI_MINI_BD + 0xc));
  7164. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7165. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7166. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7167. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7168. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7169. val32, val32_2, val32_3, val32_4);
  7170. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7171. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7172. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7173. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7174. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7175. val32, val32_2, val32_3, val32_4);
  7176. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7177. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7178. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7179. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7180. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7181. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7182. val32, val32_2, val32_3, val32_4, val32_5);
  7183. /* SW status block */
  7184. printk(KERN_DEBUG
  7185. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7186. sblk->status,
  7187. sblk->status_tag,
  7188. sblk->rx_jumbo_consumer,
  7189. sblk->rx_consumer,
  7190. sblk->rx_mini_consumer,
  7191. sblk->idx[0].rx_producer,
  7192. sblk->idx[0].tx_consumer);
  7193. /* SW statistics block */
  7194. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7195. ((u32 *)tp->hw_stats)[0],
  7196. ((u32 *)tp->hw_stats)[1],
  7197. ((u32 *)tp->hw_stats)[2],
  7198. ((u32 *)tp->hw_stats)[3]);
  7199. /* Mailboxes */
  7200. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7201. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7202. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7203. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7204. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7205. /* NIC side send descriptors. */
  7206. for (i = 0; i < 6; i++) {
  7207. unsigned long txd;
  7208. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7209. + (i * sizeof(struct tg3_tx_buffer_desc));
  7210. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7211. i,
  7212. readl(txd + 0x0), readl(txd + 0x4),
  7213. readl(txd + 0x8), readl(txd + 0xc));
  7214. }
  7215. /* NIC side RX descriptors. */
  7216. for (i = 0; i < 6; i++) {
  7217. unsigned long rxd;
  7218. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7219. + (i * sizeof(struct tg3_rx_buffer_desc));
  7220. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7221. i,
  7222. readl(rxd + 0x0), readl(rxd + 0x4),
  7223. readl(rxd + 0x8), readl(rxd + 0xc));
  7224. rxd += (4 * sizeof(u32));
  7225. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7226. i,
  7227. readl(rxd + 0x0), readl(rxd + 0x4),
  7228. readl(rxd + 0x8), readl(rxd + 0xc));
  7229. }
  7230. for (i = 0; i < 6; i++) {
  7231. unsigned long rxd;
  7232. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7233. + (i * sizeof(struct tg3_rx_buffer_desc));
  7234. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7235. i,
  7236. readl(rxd + 0x0), readl(rxd + 0x4),
  7237. readl(rxd + 0x8), readl(rxd + 0xc));
  7238. rxd += (4 * sizeof(u32));
  7239. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7240. i,
  7241. readl(rxd + 0x0), readl(rxd + 0x4),
  7242. readl(rxd + 0x8), readl(rxd + 0xc));
  7243. }
  7244. }
  7245. #endif
  7246. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7247. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7248. static int tg3_close(struct net_device *dev)
  7249. {
  7250. int i;
  7251. struct tg3 *tp = netdev_priv(dev);
  7252. tg3_napi_disable(tp);
  7253. cancel_work_sync(&tp->reset_task);
  7254. netif_tx_stop_all_queues(dev);
  7255. del_timer_sync(&tp->timer);
  7256. tg3_phy_stop(tp);
  7257. tg3_full_lock(tp, 1);
  7258. #if 0
  7259. tg3_dump_state(tp);
  7260. #endif
  7261. tg3_disable_ints(tp);
  7262. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7263. tg3_free_rings(tp);
  7264. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7265. tg3_full_unlock(tp);
  7266. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7267. struct tg3_napi *tnapi = &tp->napi[i];
  7268. free_irq(tnapi->irq_vec, tnapi);
  7269. }
  7270. tg3_ints_fini(tp);
  7271. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7272. sizeof(tp->net_stats_prev));
  7273. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7274. sizeof(tp->estats_prev));
  7275. tg3_free_consistent(tp);
  7276. tg3_set_power_state(tp, PCI_D3hot);
  7277. netif_carrier_off(tp->dev);
  7278. return 0;
  7279. }
  7280. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7281. {
  7282. unsigned long ret;
  7283. #if (BITS_PER_LONG == 32)
  7284. ret = val->low;
  7285. #else
  7286. ret = ((u64)val->high << 32) | ((u64)val->low);
  7287. #endif
  7288. return ret;
  7289. }
  7290. static inline u64 get_estat64(tg3_stat64_t *val)
  7291. {
  7292. return ((u64)val->high << 32) | ((u64)val->low);
  7293. }
  7294. static unsigned long calc_crc_errors(struct tg3 *tp)
  7295. {
  7296. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7297. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7298. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7300. u32 val;
  7301. spin_lock_bh(&tp->lock);
  7302. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7303. tg3_writephy(tp, MII_TG3_TEST1,
  7304. val | MII_TG3_TEST1_CRC_EN);
  7305. tg3_readphy(tp, 0x14, &val);
  7306. } else
  7307. val = 0;
  7308. spin_unlock_bh(&tp->lock);
  7309. tp->phy_crc_errors += val;
  7310. return tp->phy_crc_errors;
  7311. }
  7312. return get_stat64(&hw_stats->rx_fcs_errors);
  7313. }
  7314. #define ESTAT_ADD(member) \
  7315. estats->member = old_estats->member + \
  7316. get_estat64(&hw_stats->member)
  7317. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7318. {
  7319. struct tg3_ethtool_stats *estats = &tp->estats;
  7320. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7321. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7322. if (!hw_stats)
  7323. return old_estats;
  7324. ESTAT_ADD(rx_octets);
  7325. ESTAT_ADD(rx_fragments);
  7326. ESTAT_ADD(rx_ucast_packets);
  7327. ESTAT_ADD(rx_mcast_packets);
  7328. ESTAT_ADD(rx_bcast_packets);
  7329. ESTAT_ADD(rx_fcs_errors);
  7330. ESTAT_ADD(rx_align_errors);
  7331. ESTAT_ADD(rx_xon_pause_rcvd);
  7332. ESTAT_ADD(rx_xoff_pause_rcvd);
  7333. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7334. ESTAT_ADD(rx_xoff_entered);
  7335. ESTAT_ADD(rx_frame_too_long_errors);
  7336. ESTAT_ADD(rx_jabbers);
  7337. ESTAT_ADD(rx_undersize_packets);
  7338. ESTAT_ADD(rx_in_length_errors);
  7339. ESTAT_ADD(rx_out_length_errors);
  7340. ESTAT_ADD(rx_64_or_less_octet_packets);
  7341. ESTAT_ADD(rx_65_to_127_octet_packets);
  7342. ESTAT_ADD(rx_128_to_255_octet_packets);
  7343. ESTAT_ADD(rx_256_to_511_octet_packets);
  7344. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7345. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7346. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7347. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7348. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7349. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7350. ESTAT_ADD(tx_octets);
  7351. ESTAT_ADD(tx_collisions);
  7352. ESTAT_ADD(tx_xon_sent);
  7353. ESTAT_ADD(tx_xoff_sent);
  7354. ESTAT_ADD(tx_flow_control);
  7355. ESTAT_ADD(tx_mac_errors);
  7356. ESTAT_ADD(tx_single_collisions);
  7357. ESTAT_ADD(tx_mult_collisions);
  7358. ESTAT_ADD(tx_deferred);
  7359. ESTAT_ADD(tx_excessive_collisions);
  7360. ESTAT_ADD(tx_late_collisions);
  7361. ESTAT_ADD(tx_collide_2times);
  7362. ESTAT_ADD(tx_collide_3times);
  7363. ESTAT_ADD(tx_collide_4times);
  7364. ESTAT_ADD(tx_collide_5times);
  7365. ESTAT_ADD(tx_collide_6times);
  7366. ESTAT_ADD(tx_collide_7times);
  7367. ESTAT_ADD(tx_collide_8times);
  7368. ESTAT_ADD(tx_collide_9times);
  7369. ESTAT_ADD(tx_collide_10times);
  7370. ESTAT_ADD(tx_collide_11times);
  7371. ESTAT_ADD(tx_collide_12times);
  7372. ESTAT_ADD(tx_collide_13times);
  7373. ESTAT_ADD(tx_collide_14times);
  7374. ESTAT_ADD(tx_collide_15times);
  7375. ESTAT_ADD(tx_ucast_packets);
  7376. ESTAT_ADD(tx_mcast_packets);
  7377. ESTAT_ADD(tx_bcast_packets);
  7378. ESTAT_ADD(tx_carrier_sense_errors);
  7379. ESTAT_ADD(tx_discards);
  7380. ESTAT_ADD(tx_errors);
  7381. ESTAT_ADD(dma_writeq_full);
  7382. ESTAT_ADD(dma_write_prioq_full);
  7383. ESTAT_ADD(rxbds_empty);
  7384. ESTAT_ADD(rx_discards);
  7385. ESTAT_ADD(rx_errors);
  7386. ESTAT_ADD(rx_threshold_hit);
  7387. ESTAT_ADD(dma_readq_full);
  7388. ESTAT_ADD(dma_read_prioq_full);
  7389. ESTAT_ADD(tx_comp_queue_full);
  7390. ESTAT_ADD(ring_set_send_prod_index);
  7391. ESTAT_ADD(ring_status_update);
  7392. ESTAT_ADD(nic_irqs);
  7393. ESTAT_ADD(nic_avoided_irqs);
  7394. ESTAT_ADD(nic_tx_threshold_hit);
  7395. return estats;
  7396. }
  7397. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7398. {
  7399. struct tg3 *tp = netdev_priv(dev);
  7400. struct net_device_stats *stats = &tp->net_stats;
  7401. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7402. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7403. if (!hw_stats)
  7404. return old_stats;
  7405. stats->rx_packets = old_stats->rx_packets +
  7406. get_stat64(&hw_stats->rx_ucast_packets) +
  7407. get_stat64(&hw_stats->rx_mcast_packets) +
  7408. get_stat64(&hw_stats->rx_bcast_packets);
  7409. stats->tx_packets = old_stats->tx_packets +
  7410. get_stat64(&hw_stats->tx_ucast_packets) +
  7411. get_stat64(&hw_stats->tx_mcast_packets) +
  7412. get_stat64(&hw_stats->tx_bcast_packets);
  7413. stats->rx_bytes = old_stats->rx_bytes +
  7414. get_stat64(&hw_stats->rx_octets);
  7415. stats->tx_bytes = old_stats->tx_bytes +
  7416. get_stat64(&hw_stats->tx_octets);
  7417. stats->rx_errors = old_stats->rx_errors +
  7418. get_stat64(&hw_stats->rx_errors);
  7419. stats->tx_errors = old_stats->tx_errors +
  7420. get_stat64(&hw_stats->tx_errors) +
  7421. get_stat64(&hw_stats->tx_mac_errors) +
  7422. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7423. get_stat64(&hw_stats->tx_discards);
  7424. stats->multicast = old_stats->multicast +
  7425. get_stat64(&hw_stats->rx_mcast_packets);
  7426. stats->collisions = old_stats->collisions +
  7427. get_stat64(&hw_stats->tx_collisions);
  7428. stats->rx_length_errors = old_stats->rx_length_errors +
  7429. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7430. get_stat64(&hw_stats->rx_undersize_packets);
  7431. stats->rx_over_errors = old_stats->rx_over_errors +
  7432. get_stat64(&hw_stats->rxbds_empty);
  7433. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7434. get_stat64(&hw_stats->rx_align_errors);
  7435. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7436. get_stat64(&hw_stats->tx_discards);
  7437. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7438. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7439. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7440. calc_crc_errors(tp);
  7441. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7442. get_stat64(&hw_stats->rx_discards);
  7443. return stats;
  7444. }
  7445. static inline u32 calc_crc(unsigned char *buf, int len)
  7446. {
  7447. u32 reg;
  7448. u32 tmp;
  7449. int j, k;
  7450. reg = 0xffffffff;
  7451. for (j = 0; j < len; j++) {
  7452. reg ^= buf[j];
  7453. for (k = 0; k < 8; k++) {
  7454. tmp = reg & 0x01;
  7455. reg >>= 1;
  7456. if (tmp) {
  7457. reg ^= 0xedb88320;
  7458. }
  7459. }
  7460. }
  7461. return ~reg;
  7462. }
  7463. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7464. {
  7465. /* accept or reject all multicast frames */
  7466. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7467. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7468. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7469. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7470. }
  7471. static void __tg3_set_rx_mode(struct net_device *dev)
  7472. {
  7473. struct tg3 *tp = netdev_priv(dev);
  7474. u32 rx_mode;
  7475. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7476. RX_MODE_KEEP_VLAN_TAG);
  7477. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7478. * flag clear.
  7479. */
  7480. #if TG3_VLAN_TAG_USED
  7481. if (!tp->vlgrp &&
  7482. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7483. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7484. #else
  7485. /* By definition, VLAN is disabled always in this
  7486. * case.
  7487. */
  7488. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7489. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7490. #endif
  7491. if (dev->flags & IFF_PROMISC) {
  7492. /* Promiscuous mode. */
  7493. rx_mode |= RX_MODE_PROMISC;
  7494. } else if (dev->flags & IFF_ALLMULTI) {
  7495. /* Accept all multicast. */
  7496. tg3_set_multi (tp, 1);
  7497. } else if (dev->mc_count < 1) {
  7498. /* Reject all multicast. */
  7499. tg3_set_multi (tp, 0);
  7500. } else {
  7501. /* Accept one or more multicast(s). */
  7502. struct dev_mc_list *mclist;
  7503. unsigned int i;
  7504. u32 mc_filter[4] = { 0, };
  7505. u32 regidx;
  7506. u32 bit;
  7507. u32 crc;
  7508. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7509. i++, mclist = mclist->next) {
  7510. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7511. bit = ~crc & 0x7f;
  7512. regidx = (bit & 0x60) >> 5;
  7513. bit &= 0x1f;
  7514. mc_filter[regidx] |= (1 << bit);
  7515. }
  7516. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7517. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7518. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7519. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7520. }
  7521. if (rx_mode != tp->rx_mode) {
  7522. tp->rx_mode = rx_mode;
  7523. tw32_f(MAC_RX_MODE, rx_mode);
  7524. udelay(10);
  7525. }
  7526. }
  7527. static void tg3_set_rx_mode(struct net_device *dev)
  7528. {
  7529. struct tg3 *tp = netdev_priv(dev);
  7530. if (!netif_running(dev))
  7531. return;
  7532. tg3_full_lock(tp, 0);
  7533. __tg3_set_rx_mode(dev);
  7534. tg3_full_unlock(tp);
  7535. }
  7536. #define TG3_REGDUMP_LEN (32 * 1024)
  7537. static int tg3_get_regs_len(struct net_device *dev)
  7538. {
  7539. return TG3_REGDUMP_LEN;
  7540. }
  7541. static void tg3_get_regs(struct net_device *dev,
  7542. struct ethtool_regs *regs, void *_p)
  7543. {
  7544. u32 *p = _p;
  7545. struct tg3 *tp = netdev_priv(dev);
  7546. u8 *orig_p = _p;
  7547. int i;
  7548. regs->version = 0;
  7549. memset(p, 0, TG3_REGDUMP_LEN);
  7550. if (tp->link_config.phy_is_low_power)
  7551. return;
  7552. tg3_full_lock(tp, 0);
  7553. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7554. #define GET_REG32_LOOP(base,len) \
  7555. do { p = (u32 *)(orig_p + (base)); \
  7556. for (i = 0; i < len; i += 4) \
  7557. __GET_REG32((base) + i); \
  7558. } while (0)
  7559. #define GET_REG32_1(reg) \
  7560. do { p = (u32 *)(orig_p + (reg)); \
  7561. __GET_REG32((reg)); \
  7562. } while (0)
  7563. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7564. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7565. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7566. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7567. GET_REG32_1(SNDDATAC_MODE);
  7568. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7569. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7570. GET_REG32_1(SNDBDC_MODE);
  7571. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7572. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7573. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7574. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7575. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7576. GET_REG32_1(RCVDCC_MODE);
  7577. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7578. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7579. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7580. GET_REG32_1(MBFREE_MODE);
  7581. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7582. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7583. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7584. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7585. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7586. GET_REG32_1(RX_CPU_MODE);
  7587. GET_REG32_1(RX_CPU_STATE);
  7588. GET_REG32_1(RX_CPU_PGMCTR);
  7589. GET_REG32_1(RX_CPU_HWBKPT);
  7590. GET_REG32_1(TX_CPU_MODE);
  7591. GET_REG32_1(TX_CPU_STATE);
  7592. GET_REG32_1(TX_CPU_PGMCTR);
  7593. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7594. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7595. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7596. GET_REG32_1(DMAC_MODE);
  7597. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7598. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7599. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7600. #undef __GET_REG32
  7601. #undef GET_REG32_LOOP
  7602. #undef GET_REG32_1
  7603. tg3_full_unlock(tp);
  7604. }
  7605. static int tg3_get_eeprom_len(struct net_device *dev)
  7606. {
  7607. struct tg3 *tp = netdev_priv(dev);
  7608. return tp->nvram_size;
  7609. }
  7610. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7611. {
  7612. struct tg3 *tp = netdev_priv(dev);
  7613. int ret;
  7614. u8 *pd;
  7615. u32 i, offset, len, b_offset, b_count;
  7616. __be32 val;
  7617. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7618. return -EINVAL;
  7619. if (tp->link_config.phy_is_low_power)
  7620. return -EAGAIN;
  7621. offset = eeprom->offset;
  7622. len = eeprom->len;
  7623. eeprom->len = 0;
  7624. eeprom->magic = TG3_EEPROM_MAGIC;
  7625. if (offset & 3) {
  7626. /* adjustments to start on required 4 byte boundary */
  7627. b_offset = offset & 3;
  7628. b_count = 4 - b_offset;
  7629. if (b_count > len) {
  7630. /* i.e. offset=1 len=2 */
  7631. b_count = len;
  7632. }
  7633. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7634. if (ret)
  7635. return ret;
  7636. memcpy(data, ((char*)&val) + b_offset, b_count);
  7637. len -= b_count;
  7638. offset += b_count;
  7639. eeprom->len += b_count;
  7640. }
  7641. /* read bytes upto the last 4 byte boundary */
  7642. pd = &data[eeprom->len];
  7643. for (i = 0; i < (len - (len & 3)); i += 4) {
  7644. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7645. if (ret) {
  7646. eeprom->len += i;
  7647. return ret;
  7648. }
  7649. memcpy(pd + i, &val, 4);
  7650. }
  7651. eeprom->len += i;
  7652. if (len & 3) {
  7653. /* read last bytes not ending on 4 byte boundary */
  7654. pd = &data[eeprom->len];
  7655. b_count = len & 3;
  7656. b_offset = offset + len - b_count;
  7657. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7658. if (ret)
  7659. return ret;
  7660. memcpy(pd, &val, b_count);
  7661. eeprom->len += b_count;
  7662. }
  7663. return 0;
  7664. }
  7665. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7666. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7667. {
  7668. struct tg3 *tp = netdev_priv(dev);
  7669. int ret;
  7670. u32 offset, len, b_offset, odd_len;
  7671. u8 *buf;
  7672. __be32 start, end;
  7673. if (tp->link_config.phy_is_low_power)
  7674. return -EAGAIN;
  7675. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7676. eeprom->magic != TG3_EEPROM_MAGIC)
  7677. return -EINVAL;
  7678. offset = eeprom->offset;
  7679. len = eeprom->len;
  7680. if ((b_offset = (offset & 3))) {
  7681. /* adjustments to start on required 4 byte boundary */
  7682. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7683. if (ret)
  7684. return ret;
  7685. len += b_offset;
  7686. offset &= ~3;
  7687. if (len < 4)
  7688. len = 4;
  7689. }
  7690. odd_len = 0;
  7691. if (len & 3) {
  7692. /* adjustments to end on required 4 byte boundary */
  7693. odd_len = 1;
  7694. len = (len + 3) & ~3;
  7695. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7696. if (ret)
  7697. return ret;
  7698. }
  7699. buf = data;
  7700. if (b_offset || odd_len) {
  7701. buf = kmalloc(len, GFP_KERNEL);
  7702. if (!buf)
  7703. return -ENOMEM;
  7704. if (b_offset)
  7705. memcpy(buf, &start, 4);
  7706. if (odd_len)
  7707. memcpy(buf+len-4, &end, 4);
  7708. memcpy(buf + b_offset, data, eeprom->len);
  7709. }
  7710. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7711. if (buf != data)
  7712. kfree(buf);
  7713. return ret;
  7714. }
  7715. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7716. {
  7717. struct tg3 *tp = netdev_priv(dev);
  7718. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7719. struct phy_device *phydev;
  7720. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7721. return -EAGAIN;
  7722. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7723. return phy_ethtool_gset(phydev, cmd);
  7724. }
  7725. cmd->supported = (SUPPORTED_Autoneg);
  7726. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7727. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7728. SUPPORTED_1000baseT_Full);
  7729. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7730. cmd->supported |= (SUPPORTED_100baseT_Half |
  7731. SUPPORTED_100baseT_Full |
  7732. SUPPORTED_10baseT_Half |
  7733. SUPPORTED_10baseT_Full |
  7734. SUPPORTED_TP);
  7735. cmd->port = PORT_TP;
  7736. } else {
  7737. cmd->supported |= SUPPORTED_FIBRE;
  7738. cmd->port = PORT_FIBRE;
  7739. }
  7740. cmd->advertising = tp->link_config.advertising;
  7741. if (netif_running(dev)) {
  7742. cmd->speed = tp->link_config.active_speed;
  7743. cmd->duplex = tp->link_config.active_duplex;
  7744. }
  7745. cmd->phy_address = tp->phy_addr;
  7746. cmd->transceiver = XCVR_INTERNAL;
  7747. cmd->autoneg = tp->link_config.autoneg;
  7748. cmd->maxtxpkt = 0;
  7749. cmd->maxrxpkt = 0;
  7750. return 0;
  7751. }
  7752. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7753. {
  7754. struct tg3 *tp = netdev_priv(dev);
  7755. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7756. struct phy_device *phydev;
  7757. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7758. return -EAGAIN;
  7759. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7760. return phy_ethtool_sset(phydev, cmd);
  7761. }
  7762. if (cmd->autoneg != AUTONEG_ENABLE &&
  7763. cmd->autoneg != AUTONEG_DISABLE)
  7764. return -EINVAL;
  7765. if (cmd->autoneg == AUTONEG_DISABLE &&
  7766. cmd->duplex != DUPLEX_FULL &&
  7767. cmd->duplex != DUPLEX_HALF)
  7768. return -EINVAL;
  7769. if (cmd->autoneg == AUTONEG_ENABLE) {
  7770. u32 mask = ADVERTISED_Autoneg |
  7771. ADVERTISED_Pause |
  7772. ADVERTISED_Asym_Pause;
  7773. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7774. mask |= ADVERTISED_1000baseT_Half |
  7775. ADVERTISED_1000baseT_Full;
  7776. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7777. mask |= ADVERTISED_100baseT_Half |
  7778. ADVERTISED_100baseT_Full |
  7779. ADVERTISED_10baseT_Half |
  7780. ADVERTISED_10baseT_Full |
  7781. ADVERTISED_TP;
  7782. else
  7783. mask |= ADVERTISED_FIBRE;
  7784. if (cmd->advertising & ~mask)
  7785. return -EINVAL;
  7786. mask &= (ADVERTISED_1000baseT_Half |
  7787. ADVERTISED_1000baseT_Full |
  7788. ADVERTISED_100baseT_Half |
  7789. ADVERTISED_100baseT_Full |
  7790. ADVERTISED_10baseT_Half |
  7791. ADVERTISED_10baseT_Full);
  7792. cmd->advertising &= mask;
  7793. } else {
  7794. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7795. if (cmd->speed != SPEED_1000)
  7796. return -EINVAL;
  7797. if (cmd->duplex != DUPLEX_FULL)
  7798. return -EINVAL;
  7799. } else {
  7800. if (cmd->speed != SPEED_100 &&
  7801. cmd->speed != SPEED_10)
  7802. return -EINVAL;
  7803. }
  7804. }
  7805. tg3_full_lock(tp, 0);
  7806. tp->link_config.autoneg = cmd->autoneg;
  7807. if (cmd->autoneg == AUTONEG_ENABLE) {
  7808. tp->link_config.advertising = (cmd->advertising |
  7809. ADVERTISED_Autoneg);
  7810. tp->link_config.speed = SPEED_INVALID;
  7811. tp->link_config.duplex = DUPLEX_INVALID;
  7812. } else {
  7813. tp->link_config.advertising = 0;
  7814. tp->link_config.speed = cmd->speed;
  7815. tp->link_config.duplex = cmd->duplex;
  7816. }
  7817. tp->link_config.orig_speed = tp->link_config.speed;
  7818. tp->link_config.orig_duplex = tp->link_config.duplex;
  7819. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7820. if (netif_running(dev))
  7821. tg3_setup_phy(tp, 1);
  7822. tg3_full_unlock(tp);
  7823. return 0;
  7824. }
  7825. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7826. {
  7827. struct tg3 *tp = netdev_priv(dev);
  7828. strcpy(info->driver, DRV_MODULE_NAME);
  7829. strcpy(info->version, DRV_MODULE_VERSION);
  7830. strcpy(info->fw_version, tp->fw_ver);
  7831. strcpy(info->bus_info, pci_name(tp->pdev));
  7832. }
  7833. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7834. {
  7835. struct tg3 *tp = netdev_priv(dev);
  7836. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7837. device_can_wakeup(&tp->pdev->dev))
  7838. wol->supported = WAKE_MAGIC;
  7839. else
  7840. wol->supported = 0;
  7841. wol->wolopts = 0;
  7842. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7843. device_can_wakeup(&tp->pdev->dev))
  7844. wol->wolopts = WAKE_MAGIC;
  7845. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7846. }
  7847. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7848. {
  7849. struct tg3 *tp = netdev_priv(dev);
  7850. struct device *dp = &tp->pdev->dev;
  7851. if (wol->wolopts & ~WAKE_MAGIC)
  7852. return -EINVAL;
  7853. if ((wol->wolopts & WAKE_MAGIC) &&
  7854. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7855. return -EINVAL;
  7856. spin_lock_bh(&tp->lock);
  7857. if (wol->wolopts & WAKE_MAGIC) {
  7858. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7859. device_set_wakeup_enable(dp, true);
  7860. } else {
  7861. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7862. device_set_wakeup_enable(dp, false);
  7863. }
  7864. spin_unlock_bh(&tp->lock);
  7865. return 0;
  7866. }
  7867. static u32 tg3_get_msglevel(struct net_device *dev)
  7868. {
  7869. struct tg3 *tp = netdev_priv(dev);
  7870. return tp->msg_enable;
  7871. }
  7872. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7873. {
  7874. struct tg3 *tp = netdev_priv(dev);
  7875. tp->msg_enable = value;
  7876. }
  7877. static int tg3_set_tso(struct net_device *dev, u32 value)
  7878. {
  7879. struct tg3 *tp = netdev_priv(dev);
  7880. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7881. if (value)
  7882. return -EINVAL;
  7883. return 0;
  7884. }
  7885. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7886. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7887. if (value) {
  7888. dev->features |= NETIF_F_TSO6;
  7889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7890. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7891. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7892. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7893. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7895. dev->features |= NETIF_F_TSO_ECN;
  7896. } else
  7897. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7898. }
  7899. return ethtool_op_set_tso(dev, value);
  7900. }
  7901. static int tg3_nway_reset(struct net_device *dev)
  7902. {
  7903. struct tg3 *tp = netdev_priv(dev);
  7904. int r;
  7905. if (!netif_running(dev))
  7906. return -EAGAIN;
  7907. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7908. return -EINVAL;
  7909. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7910. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7911. return -EAGAIN;
  7912. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  7913. } else {
  7914. u32 bmcr;
  7915. spin_lock_bh(&tp->lock);
  7916. r = -EINVAL;
  7917. tg3_readphy(tp, MII_BMCR, &bmcr);
  7918. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7919. ((bmcr & BMCR_ANENABLE) ||
  7920. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7921. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7922. BMCR_ANENABLE);
  7923. r = 0;
  7924. }
  7925. spin_unlock_bh(&tp->lock);
  7926. }
  7927. return r;
  7928. }
  7929. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7930. {
  7931. struct tg3 *tp = netdev_priv(dev);
  7932. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7933. ering->rx_mini_max_pending = 0;
  7934. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7935. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7936. else
  7937. ering->rx_jumbo_max_pending = 0;
  7938. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7939. ering->rx_pending = tp->rx_pending;
  7940. ering->rx_mini_pending = 0;
  7941. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7942. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7943. else
  7944. ering->rx_jumbo_pending = 0;
  7945. ering->tx_pending = tp->napi[0].tx_pending;
  7946. }
  7947. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7948. {
  7949. struct tg3 *tp = netdev_priv(dev);
  7950. int i, irq_sync = 0, err = 0;
  7951. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7952. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7953. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7954. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7955. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7956. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7957. return -EINVAL;
  7958. if (netif_running(dev)) {
  7959. tg3_phy_stop(tp);
  7960. tg3_netif_stop(tp);
  7961. irq_sync = 1;
  7962. }
  7963. tg3_full_lock(tp, irq_sync);
  7964. tp->rx_pending = ering->rx_pending;
  7965. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7966. tp->rx_pending > 63)
  7967. tp->rx_pending = 63;
  7968. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7969. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7970. tp->napi[i].tx_pending = ering->tx_pending;
  7971. if (netif_running(dev)) {
  7972. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7973. err = tg3_restart_hw(tp, 1);
  7974. if (!err)
  7975. tg3_netif_start(tp);
  7976. }
  7977. tg3_full_unlock(tp);
  7978. if (irq_sync && !err)
  7979. tg3_phy_start(tp);
  7980. return err;
  7981. }
  7982. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7983. {
  7984. struct tg3 *tp = netdev_priv(dev);
  7985. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7986. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7987. epause->rx_pause = 1;
  7988. else
  7989. epause->rx_pause = 0;
  7990. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7991. epause->tx_pause = 1;
  7992. else
  7993. epause->tx_pause = 0;
  7994. }
  7995. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7996. {
  7997. struct tg3 *tp = netdev_priv(dev);
  7998. int err = 0;
  7999. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8000. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8001. return -EAGAIN;
  8002. if (epause->autoneg) {
  8003. u32 newadv;
  8004. struct phy_device *phydev;
  8005. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8006. if (epause->rx_pause) {
  8007. if (epause->tx_pause)
  8008. newadv = ADVERTISED_Pause;
  8009. else
  8010. newadv = ADVERTISED_Pause |
  8011. ADVERTISED_Asym_Pause;
  8012. } else if (epause->tx_pause) {
  8013. newadv = ADVERTISED_Asym_Pause;
  8014. } else
  8015. newadv = 0;
  8016. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8017. u32 oldadv = phydev->advertising &
  8018. (ADVERTISED_Pause |
  8019. ADVERTISED_Asym_Pause);
  8020. if (oldadv != newadv) {
  8021. phydev->advertising &=
  8022. ~(ADVERTISED_Pause |
  8023. ADVERTISED_Asym_Pause);
  8024. phydev->advertising |= newadv;
  8025. err = phy_start_aneg(phydev);
  8026. }
  8027. } else {
  8028. tp->link_config.advertising &=
  8029. ~(ADVERTISED_Pause |
  8030. ADVERTISED_Asym_Pause);
  8031. tp->link_config.advertising |= newadv;
  8032. }
  8033. } else {
  8034. if (epause->rx_pause)
  8035. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8036. else
  8037. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8038. if (epause->tx_pause)
  8039. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8040. else
  8041. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8042. if (netif_running(dev))
  8043. tg3_setup_flow_control(tp, 0, 0);
  8044. }
  8045. } else {
  8046. int irq_sync = 0;
  8047. if (netif_running(dev)) {
  8048. tg3_netif_stop(tp);
  8049. irq_sync = 1;
  8050. }
  8051. tg3_full_lock(tp, irq_sync);
  8052. if (epause->autoneg)
  8053. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8054. else
  8055. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8056. if (epause->rx_pause)
  8057. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8058. else
  8059. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8060. if (epause->tx_pause)
  8061. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8062. else
  8063. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8064. if (netif_running(dev)) {
  8065. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8066. err = tg3_restart_hw(tp, 1);
  8067. if (!err)
  8068. tg3_netif_start(tp);
  8069. }
  8070. tg3_full_unlock(tp);
  8071. }
  8072. return err;
  8073. }
  8074. static u32 tg3_get_rx_csum(struct net_device *dev)
  8075. {
  8076. struct tg3 *tp = netdev_priv(dev);
  8077. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8078. }
  8079. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8080. {
  8081. struct tg3 *tp = netdev_priv(dev);
  8082. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8083. if (data != 0)
  8084. return -EINVAL;
  8085. return 0;
  8086. }
  8087. spin_lock_bh(&tp->lock);
  8088. if (data)
  8089. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8090. else
  8091. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8092. spin_unlock_bh(&tp->lock);
  8093. return 0;
  8094. }
  8095. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8096. {
  8097. struct tg3 *tp = netdev_priv(dev);
  8098. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8099. if (data != 0)
  8100. return -EINVAL;
  8101. return 0;
  8102. }
  8103. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8104. ethtool_op_set_tx_ipv6_csum(dev, data);
  8105. else
  8106. ethtool_op_set_tx_csum(dev, data);
  8107. return 0;
  8108. }
  8109. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8110. {
  8111. switch (sset) {
  8112. case ETH_SS_TEST:
  8113. return TG3_NUM_TEST;
  8114. case ETH_SS_STATS:
  8115. return TG3_NUM_STATS;
  8116. default:
  8117. return -EOPNOTSUPP;
  8118. }
  8119. }
  8120. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8121. {
  8122. switch (stringset) {
  8123. case ETH_SS_STATS:
  8124. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8125. break;
  8126. case ETH_SS_TEST:
  8127. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8128. break;
  8129. default:
  8130. WARN_ON(1); /* we need a WARN() */
  8131. break;
  8132. }
  8133. }
  8134. static int tg3_phys_id(struct net_device *dev, u32 data)
  8135. {
  8136. struct tg3 *tp = netdev_priv(dev);
  8137. int i;
  8138. if (!netif_running(tp->dev))
  8139. return -EAGAIN;
  8140. if (data == 0)
  8141. data = UINT_MAX / 2;
  8142. for (i = 0; i < (data * 2); i++) {
  8143. if ((i % 2) == 0)
  8144. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8145. LED_CTRL_1000MBPS_ON |
  8146. LED_CTRL_100MBPS_ON |
  8147. LED_CTRL_10MBPS_ON |
  8148. LED_CTRL_TRAFFIC_OVERRIDE |
  8149. LED_CTRL_TRAFFIC_BLINK |
  8150. LED_CTRL_TRAFFIC_LED);
  8151. else
  8152. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8153. LED_CTRL_TRAFFIC_OVERRIDE);
  8154. if (msleep_interruptible(500))
  8155. break;
  8156. }
  8157. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8158. return 0;
  8159. }
  8160. static void tg3_get_ethtool_stats (struct net_device *dev,
  8161. struct ethtool_stats *estats, u64 *tmp_stats)
  8162. {
  8163. struct tg3 *tp = netdev_priv(dev);
  8164. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8165. }
  8166. #define NVRAM_TEST_SIZE 0x100
  8167. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8168. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8169. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8170. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8171. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8172. static int tg3_test_nvram(struct tg3 *tp)
  8173. {
  8174. u32 csum, magic;
  8175. __be32 *buf;
  8176. int i, j, k, err = 0, size;
  8177. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8178. return 0;
  8179. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8180. return -EIO;
  8181. if (magic == TG3_EEPROM_MAGIC)
  8182. size = NVRAM_TEST_SIZE;
  8183. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8184. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8185. TG3_EEPROM_SB_FORMAT_1) {
  8186. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8187. case TG3_EEPROM_SB_REVISION_0:
  8188. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8189. break;
  8190. case TG3_EEPROM_SB_REVISION_2:
  8191. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8192. break;
  8193. case TG3_EEPROM_SB_REVISION_3:
  8194. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8195. break;
  8196. default:
  8197. return 0;
  8198. }
  8199. } else
  8200. return 0;
  8201. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8202. size = NVRAM_SELFBOOT_HW_SIZE;
  8203. else
  8204. return -EIO;
  8205. buf = kmalloc(size, GFP_KERNEL);
  8206. if (buf == NULL)
  8207. return -ENOMEM;
  8208. err = -EIO;
  8209. for (i = 0, j = 0; i < size; i += 4, j++) {
  8210. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8211. if (err)
  8212. break;
  8213. }
  8214. if (i < size)
  8215. goto out;
  8216. /* Selfboot format */
  8217. magic = be32_to_cpu(buf[0]);
  8218. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8219. TG3_EEPROM_MAGIC_FW) {
  8220. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8221. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8222. TG3_EEPROM_SB_REVISION_2) {
  8223. /* For rev 2, the csum doesn't include the MBA. */
  8224. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8225. csum8 += buf8[i];
  8226. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8227. csum8 += buf8[i];
  8228. } else {
  8229. for (i = 0; i < size; i++)
  8230. csum8 += buf8[i];
  8231. }
  8232. if (csum8 == 0) {
  8233. err = 0;
  8234. goto out;
  8235. }
  8236. err = -EIO;
  8237. goto out;
  8238. }
  8239. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8240. TG3_EEPROM_MAGIC_HW) {
  8241. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8242. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8243. u8 *buf8 = (u8 *) buf;
  8244. /* Separate the parity bits and the data bytes. */
  8245. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8246. if ((i == 0) || (i == 8)) {
  8247. int l;
  8248. u8 msk;
  8249. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8250. parity[k++] = buf8[i] & msk;
  8251. i++;
  8252. }
  8253. else if (i == 16) {
  8254. int l;
  8255. u8 msk;
  8256. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8257. parity[k++] = buf8[i] & msk;
  8258. i++;
  8259. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8260. parity[k++] = buf8[i] & msk;
  8261. i++;
  8262. }
  8263. data[j++] = buf8[i];
  8264. }
  8265. err = -EIO;
  8266. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8267. u8 hw8 = hweight8(data[i]);
  8268. if ((hw8 & 0x1) && parity[i])
  8269. goto out;
  8270. else if (!(hw8 & 0x1) && !parity[i])
  8271. goto out;
  8272. }
  8273. err = 0;
  8274. goto out;
  8275. }
  8276. /* Bootstrap checksum at offset 0x10 */
  8277. csum = calc_crc((unsigned char *) buf, 0x10);
  8278. if (csum != be32_to_cpu(buf[0x10/4]))
  8279. goto out;
  8280. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8281. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8282. if (csum != be32_to_cpu(buf[0xfc/4]))
  8283. goto out;
  8284. err = 0;
  8285. out:
  8286. kfree(buf);
  8287. return err;
  8288. }
  8289. #define TG3_SERDES_TIMEOUT_SEC 2
  8290. #define TG3_COPPER_TIMEOUT_SEC 6
  8291. static int tg3_test_link(struct tg3 *tp)
  8292. {
  8293. int i, max;
  8294. if (!netif_running(tp->dev))
  8295. return -ENODEV;
  8296. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8297. max = TG3_SERDES_TIMEOUT_SEC;
  8298. else
  8299. max = TG3_COPPER_TIMEOUT_SEC;
  8300. for (i = 0; i < max; i++) {
  8301. if (netif_carrier_ok(tp->dev))
  8302. return 0;
  8303. if (msleep_interruptible(1000))
  8304. break;
  8305. }
  8306. return -EIO;
  8307. }
  8308. /* Only test the commonly used registers */
  8309. static int tg3_test_registers(struct tg3 *tp)
  8310. {
  8311. int i, is_5705, is_5750;
  8312. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8313. static struct {
  8314. u16 offset;
  8315. u16 flags;
  8316. #define TG3_FL_5705 0x1
  8317. #define TG3_FL_NOT_5705 0x2
  8318. #define TG3_FL_NOT_5788 0x4
  8319. #define TG3_FL_NOT_5750 0x8
  8320. u32 read_mask;
  8321. u32 write_mask;
  8322. } reg_tbl[] = {
  8323. /* MAC Control Registers */
  8324. { MAC_MODE, TG3_FL_NOT_5705,
  8325. 0x00000000, 0x00ef6f8c },
  8326. { MAC_MODE, TG3_FL_5705,
  8327. 0x00000000, 0x01ef6b8c },
  8328. { MAC_STATUS, TG3_FL_NOT_5705,
  8329. 0x03800107, 0x00000000 },
  8330. { MAC_STATUS, TG3_FL_5705,
  8331. 0x03800100, 0x00000000 },
  8332. { MAC_ADDR_0_HIGH, 0x0000,
  8333. 0x00000000, 0x0000ffff },
  8334. { MAC_ADDR_0_LOW, 0x0000,
  8335. 0x00000000, 0xffffffff },
  8336. { MAC_RX_MTU_SIZE, 0x0000,
  8337. 0x00000000, 0x0000ffff },
  8338. { MAC_TX_MODE, 0x0000,
  8339. 0x00000000, 0x00000070 },
  8340. { MAC_TX_LENGTHS, 0x0000,
  8341. 0x00000000, 0x00003fff },
  8342. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8343. 0x00000000, 0x000007fc },
  8344. { MAC_RX_MODE, TG3_FL_5705,
  8345. 0x00000000, 0x000007dc },
  8346. { MAC_HASH_REG_0, 0x0000,
  8347. 0x00000000, 0xffffffff },
  8348. { MAC_HASH_REG_1, 0x0000,
  8349. 0x00000000, 0xffffffff },
  8350. { MAC_HASH_REG_2, 0x0000,
  8351. 0x00000000, 0xffffffff },
  8352. { MAC_HASH_REG_3, 0x0000,
  8353. 0x00000000, 0xffffffff },
  8354. /* Receive Data and Receive BD Initiator Control Registers. */
  8355. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8356. 0x00000000, 0xffffffff },
  8357. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8358. 0x00000000, 0xffffffff },
  8359. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8360. 0x00000000, 0x00000003 },
  8361. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8362. 0x00000000, 0xffffffff },
  8363. { RCVDBDI_STD_BD+0, 0x0000,
  8364. 0x00000000, 0xffffffff },
  8365. { RCVDBDI_STD_BD+4, 0x0000,
  8366. 0x00000000, 0xffffffff },
  8367. { RCVDBDI_STD_BD+8, 0x0000,
  8368. 0x00000000, 0xffff0002 },
  8369. { RCVDBDI_STD_BD+0xc, 0x0000,
  8370. 0x00000000, 0xffffffff },
  8371. /* Receive BD Initiator Control Registers. */
  8372. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8373. 0x00000000, 0xffffffff },
  8374. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8375. 0x00000000, 0x000003ff },
  8376. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8377. 0x00000000, 0xffffffff },
  8378. /* Host Coalescing Control Registers. */
  8379. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8380. 0x00000000, 0x00000004 },
  8381. { HOSTCC_MODE, TG3_FL_5705,
  8382. 0x00000000, 0x000000f6 },
  8383. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8384. 0x00000000, 0xffffffff },
  8385. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8386. 0x00000000, 0x000003ff },
  8387. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8388. 0x00000000, 0xffffffff },
  8389. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8390. 0x00000000, 0x000003ff },
  8391. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8392. 0x00000000, 0xffffffff },
  8393. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8394. 0x00000000, 0x000000ff },
  8395. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8396. 0x00000000, 0xffffffff },
  8397. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8398. 0x00000000, 0x000000ff },
  8399. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8400. 0x00000000, 0xffffffff },
  8401. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8402. 0x00000000, 0xffffffff },
  8403. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8404. 0x00000000, 0xffffffff },
  8405. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8406. 0x00000000, 0x000000ff },
  8407. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8408. 0x00000000, 0xffffffff },
  8409. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8410. 0x00000000, 0x000000ff },
  8411. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8412. 0x00000000, 0xffffffff },
  8413. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8414. 0x00000000, 0xffffffff },
  8415. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8416. 0x00000000, 0xffffffff },
  8417. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8418. 0x00000000, 0xffffffff },
  8419. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8420. 0x00000000, 0xffffffff },
  8421. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8422. 0xffffffff, 0x00000000 },
  8423. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8424. 0xffffffff, 0x00000000 },
  8425. /* Buffer Manager Control Registers. */
  8426. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8427. 0x00000000, 0x007fff80 },
  8428. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8429. 0x00000000, 0x007fffff },
  8430. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8431. 0x00000000, 0x0000003f },
  8432. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8433. 0x00000000, 0x000001ff },
  8434. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8435. 0x00000000, 0x000001ff },
  8436. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8437. 0xffffffff, 0x00000000 },
  8438. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8439. 0xffffffff, 0x00000000 },
  8440. /* Mailbox Registers */
  8441. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8442. 0x00000000, 0x000001ff },
  8443. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8444. 0x00000000, 0x000001ff },
  8445. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8446. 0x00000000, 0x000007ff },
  8447. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8448. 0x00000000, 0x000001ff },
  8449. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8450. };
  8451. is_5705 = is_5750 = 0;
  8452. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8453. is_5705 = 1;
  8454. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8455. is_5750 = 1;
  8456. }
  8457. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8458. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8459. continue;
  8460. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8461. continue;
  8462. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8463. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8464. continue;
  8465. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8466. continue;
  8467. offset = (u32) reg_tbl[i].offset;
  8468. read_mask = reg_tbl[i].read_mask;
  8469. write_mask = reg_tbl[i].write_mask;
  8470. /* Save the original register content */
  8471. save_val = tr32(offset);
  8472. /* Determine the read-only value. */
  8473. read_val = save_val & read_mask;
  8474. /* Write zero to the register, then make sure the read-only bits
  8475. * are not changed and the read/write bits are all zeros.
  8476. */
  8477. tw32(offset, 0);
  8478. val = tr32(offset);
  8479. /* Test the read-only and read/write bits. */
  8480. if (((val & read_mask) != read_val) || (val & write_mask))
  8481. goto out;
  8482. /* Write ones to all the bits defined by RdMask and WrMask, then
  8483. * make sure the read-only bits are not changed and the
  8484. * read/write bits are all ones.
  8485. */
  8486. tw32(offset, read_mask | write_mask);
  8487. val = tr32(offset);
  8488. /* Test the read-only bits. */
  8489. if ((val & read_mask) != read_val)
  8490. goto out;
  8491. /* Test the read/write bits. */
  8492. if ((val & write_mask) != write_mask)
  8493. goto out;
  8494. tw32(offset, save_val);
  8495. }
  8496. return 0;
  8497. out:
  8498. if (netif_msg_hw(tp))
  8499. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8500. offset);
  8501. tw32(offset, save_val);
  8502. return -EIO;
  8503. }
  8504. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8505. {
  8506. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8507. int i;
  8508. u32 j;
  8509. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8510. for (j = 0; j < len; j += 4) {
  8511. u32 val;
  8512. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8513. tg3_read_mem(tp, offset + j, &val);
  8514. if (val != test_pattern[i])
  8515. return -EIO;
  8516. }
  8517. }
  8518. return 0;
  8519. }
  8520. static int tg3_test_memory(struct tg3 *tp)
  8521. {
  8522. static struct mem_entry {
  8523. u32 offset;
  8524. u32 len;
  8525. } mem_tbl_570x[] = {
  8526. { 0x00000000, 0x00b50},
  8527. { 0x00002000, 0x1c000},
  8528. { 0xffffffff, 0x00000}
  8529. }, mem_tbl_5705[] = {
  8530. { 0x00000100, 0x0000c},
  8531. { 0x00000200, 0x00008},
  8532. { 0x00004000, 0x00800},
  8533. { 0x00006000, 0x01000},
  8534. { 0x00008000, 0x02000},
  8535. { 0x00010000, 0x0e000},
  8536. { 0xffffffff, 0x00000}
  8537. }, mem_tbl_5755[] = {
  8538. { 0x00000200, 0x00008},
  8539. { 0x00004000, 0x00800},
  8540. { 0x00006000, 0x00800},
  8541. { 0x00008000, 0x02000},
  8542. { 0x00010000, 0x0c000},
  8543. { 0xffffffff, 0x00000}
  8544. }, mem_tbl_5906[] = {
  8545. { 0x00000200, 0x00008},
  8546. { 0x00004000, 0x00400},
  8547. { 0x00006000, 0x00400},
  8548. { 0x00008000, 0x01000},
  8549. { 0x00010000, 0x01000},
  8550. { 0xffffffff, 0x00000}
  8551. };
  8552. struct mem_entry *mem_tbl;
  8553. int err = 0;
  8554. int i;
  8555. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8556. mem_tbl = mem_tbl_5755;
  8557. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8558. mem_tbl = mem_tbl_5906;
  8559. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8560. mem_tbl = mem_tbl_5705;
  8561. else
  8562. mem_tbl = mem_tbl_570x;
  8563. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8564. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8565. mem_tbl[i].len)) != 0)
  8566. break;
  8567. }
  8568. return err;
  8569. }
  8570. #define TG3_MAC_LOOPBACK 0
  8571. #define TG3_PHY_LOOPBACK 1
  8572. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8573. {
  8574. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8575. u32 desc_idx, coal_now;
  8576. struct sk_buff *skb, *rx_skb;
  8577. u8 *tx_data;
  8578. dma_addr_t map;
  8579. int num_pkts, tx_len, rx_len, i, err;
  8580. struct tg3_rx_buffer_desc *desc;
  8581. struct tg3_napi *tnapi, *rnapi;
  8582. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8583. if (tp->irq_cnt > 1) {
  8584. tnapi = &tp->napi[1];
  8585. rnapi = &tp->napi[1];
  8586. } else {
  8587. tnapi = &tp->napi[0];
  8588. rnapi = &tp->napi[0];
  8589. }
  8590. coal_now = tnapi->coal_now | rnapi->coal_now;
  8591. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8592. /* HW errata - mac loopback fails in some cases on 5780.
  8593. * Normal traffic and PHY loopback are not affected by
  8594. * errata.
  8595. */
  8596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8597. return 0;
  8598. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8599. MAC_MODE_PORT_INT_LPBACK;
  8600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8601. mac_mode |= MAC_MODE_LINK_POLARITY;
  8602. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8603. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8604. else
  8605. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8606. tw32(MAC_MODE, mac_mode);
  8607. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8608. u32 val;
  8609. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8610. tg3_phy_fet_toggle_apd(tp, false);
  8611. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8612. } else
  8613. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8614. tg3_phy_toggle_automdix(tp, 0);
  8615. tg3_writephy(tp, MII_BMCR, val);
  8616. udelay(40);
  8617. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8618. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8620. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8621. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8622. } else
  8623. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8624. /* reset to prevent losing 1st rx packet intermittently */
  8625. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8626. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8627. udelay(10);
  8628. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8629. }
  8630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8631. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8632. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8633. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8634. mac_mode |= MAC_MODE_LINK_POLARITY;
  8635. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8636. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8637. }
  8638. tw32(MAC_MODE, mac_mode);
  8639. }
  8640. else
  8641. return -EINVAL;
  8642. err = -EIO;
  8643. tx_len = 1514;
  8644. skb = netdev_alloc_skb(tp->dev, tx_len);
  8645. if (!skb)
  8646. return -ENOMEM;
  8647. tx_data = skb_put(skb, tx_len);
  8648. memcpy(tx_data, tp->dev->dev_addr, 6);
  8649. memset(tx_data + 6, 0x0, 8);
  8650. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8651. for (i = 14; i < tx_len; i++)
  8652. tx_data[i] = (u8) (i & 0xff);
  8653. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  8654. dev_kfree_skb(skb);
  8655. return -EIO;
  8656. }
  8657. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8658. rnapi->coal_now);
  8659. udelay(10);
  8660. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8661. num_pkts = 0;
  8662. tg3_set_txd(tnapi, tnapi->tx_prod,
  8663. skb_shinfo(skb)->dma_head, tx_len, 0, 1);
  8664. tnapi->tx_prod++;
  8665. num_pkts++;
  8666. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8667. tr32_mailbox(tnapi->prodmbox);
  8668. udelay(10);
  8669. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8670. for (i = 0; i < 25; i++) {
  8671. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8672. coal_now);
  8673. udelay(10);
  8674. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8675. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8676. if ((tx_idx == tnapi->tx_prod) &&
  8677. (rx_idx == (rx_start_idx + num_pkts)))
  8678. break;
  8679. }
  8680. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  8681. dev_kfree_skb(skb);
  8682. if (tx_idx != tnapi->tx_prod)
  8683. goto out;
  8684. if (rx_idx != rx_start_idx + num_pkts)
  8685. goto out;
  8686. desc = &rnapi->rx_rcb[rx_start_idx];
  8687. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8688. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8689. if (opaque_key != RXD_OPAQUE_RING_STD)
  8690. goto out;
  8691. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8692. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8693. goto out;
  8694. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8695. if (rx_len != tx_len)
  8696. goto out;
  8697. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8698. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8699. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8700. for (i = 14; i < tx_len; i++) {
  8701. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8702. goto out;
  8703. }
  8704. err = 0;
  8705. /* tg3_free_rings will unmap and free the rx_skb */
  8706. out:
  8707. return err;
  8708. }
  8709. #define TG3_MAC_LOOPBACK_FAILED 1
  8710. #define TG3_PHY_LOOPBACK_FAILED 2
  8711. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8712. TG3_PHY_LOOPBACK_FAILED)
  8713. static int tg3_test_loopback(struct tg3 *tp)
  8714. {
  8715. int err = 0;
  8716. u32 cpmuctrl = 0;
  8717. if (!netif_running(tp->dev))
  8718. return TG3_LOOPBACK_FAILED;
  8719. err = tg3_reset_hw(tp, 1);
  8720. if (err)
  8721. return TG3_LOOPBACK_FAILED;
  8722. /* Turn off gphy autopowerdown. */
  8723. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8724. tg3_phy_toggle_apd(tp, false);
  8725. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8726. int i;
  8727. u32 status;
  8728. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8729. /* Wait for up to 40 microseconds to acquire lock. */
  8730. for (i = 0; i < 4; i++) {
  8731. status = tr32(TG3_CPMU_MUTEX_GNT);
  8732. if (status == CPMU_MUTEX_GNT_DRIVER)
  8733. break;
  8734. udelay(10);
  8735. }
  8736. if (status != CPMU_MUTEX_GNT_DRIVER)
  8737. return TG3_LOOPBACK_FAILED;
  8738. /* Turn off link-based power management. */
  8739. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8740. tw32(TG3_CPMU_CTRL,
  8741. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8742. CPMU_CTRL_LINK_AWARE_MODE));
  8743. }
  8744. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8745. err |= TG3_MAC_LOOPBACK_FAILED;
  8746. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8747. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8748. /* Release the mutex */
  8749. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8750. }
  8751. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8752. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8753. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8754. err |= TG3_PHY_LOOPBACK_FAILED;
  8755. }
  8756. /* Re-enable gphy autopowerdown. */
  8757. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8758. tg3_phy_toggle_apd(tp, true);
  8759. return err;
  8760. }
  8761. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8762. u64 *data)
  8763. {
  8764. struct tg3 *tp = netdev_priv(dev);
  8765. if (tp->link_config.phy_is_low_power)
  8766. tg3_set_power_state(tp, PCI_D0);
  8767. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8768. if (tg3_test_nvram(tp) != 0) {
  8769. etest->flags |= ETH_TEST_FL_FAILED;
  8770. data[0] = 1;
  8771. }
  8772. if (tg3_test_link(tp) != 0) {
  8773. etest->flags |= ETH_TEST_FL_FAILED;
  8774. data[1] = 1;
  8775. }
  8776. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8777. int err, err2 = 0, irq_sync = 0;
  8778. if (netif_running(dev)) {
  8779. tg3_phy_stop(tp);
  8780. tg3_netif_stop(tp);
  8781. irq_sync = 1;
  8782. }
  8783. tg3_full_lock(tp, irq_sync);
  8784. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8785. err = tg3_nvram_lock(tp);
  8786. tg3_halt_cpu(tp, RX_CPU_BASE);
  8787. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8788. tg3_halt_cpu(tp, TX_CPU_BASE);
  8789. if (!err)
  8790. tg3_nvram_unlock(tp);
  8791. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8792. tg3_phy_reset(tp);
  8793. if (tg3_test_registers(tp) != 0) {
  8794. etest->flags |= ETH_TEST_FL_FAILED;
  8795. data[2] = 1;
  8796. }
  8797. if (tg3_test_memory(tp) != 0) {
  8798. etest->flags |= ETH_TEST_FL_FAILED;
  8799. data[3] = 1;
  8800. }
  8801. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8802. etest->flags |= ETH_TEST_FL_FAILED;
  8803. tg3_full_unlock(tp);
  8804. if (tg3_test_interrupt(tp) != 0) {
  8805. etest->flags |= ETH_TEST_FL_FAILED;
  8806. data[5] = 1;
  8807. }
  8808. tg3_full_lock(tp, 0);
  8809. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8810. if (netif_running(dev)) {
  8811. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8812. err2 = tg3_restart_hw(tp, 1);
  8813. if (!err2)
  8814. tg3_netif_start(tp);
  8815. }
  8816. tg3_full_unlock(tp);
  8817. if (irq_sync && !err2)
  8818. tg3_phy_start(tp);
  8819. }
  8820. if (tp->link_config.phy_is_low_power)
  8821. tg3_set_power_state(tp, PCI_D3hot);
  8822. }
  8823. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8824. {
  8825. struct mii_ioctl_data *data = if_mii(ifr);
  8826. struct tg3 *tp = netdev_priv(dev);
  8827. int err;
  8828. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8829. struct phy_device *phydev;
  8830. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8831. return -EAGAIN;
  8832. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8833. return phy_mii_ioctl(phydev, data, cmd);
  8834. }
  8835. switch(cmd) {
  8836. case SIOCGMIIPHY:
  8837. data->phy_id = tp->phy_addr;
  8838. /* fallthru */
  8839. case SIOCGMIIREG: {
  8840. u32 mii_regval;
  8841. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8842. break; /* We have no PHY */
  8843. if (tp->link_config.phy_is_low_power)
  8844. return -EAGAIN;
  8845. spin_lock_bh(&tp->lock);
  8846. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8847. spin_unlock_bh(&tp->lock);
  8848. data->val_out = mii_regval;
  8849. return err;
  8850. }
  8851. case SIOCSMIIREG:
  8852. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8853. break; /* We have no PHY */
  8854. if (tp->link_config.phy_is_low_power)
  8855. return -EAGAIN;
  8856. spin_lock_bh(&tp->lock);
  8857. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8858. spin_unlock_bh(&tp->lock);
  8859. return err;
  8860. default:
  8861. /* do nothing */
  8862. break;
  8863. }
  8864. return -EOPNOTSUPP;
  8865. }
  8866. #if TG3_VLAN_TAG_USED
  8867. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8868. {
  8869. struct tg3 *tp = netdev_priv(dev);
  8870. if (!netif_running(dev)) {
  8871. tp->vlgrp = grp;
  8872. return;
  8873. }
  8874. tg3_netif_stop(tp);
  8875. tg3_full_lock(tp, 0);
  8876. tp->vlgrp = grp;
  8877. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8878. __tg3_set_rx_mode(dev);
  8879. tg3_netif_start(tp);
  8880. tg3_full_unlock(tp);
  8881. }
  8882. #endif
  8883. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8884. {
  8885. struct tg3 *tp = netdev_priv(dev);
  8886. memcpy(ec, &tp->coal, sizeof(*ec));
  8887. return 0;
  8888. }
  8889. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8890. {
  8891. struct tg3 *tp = netdev_priv(dev);
  8892. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8893. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8894. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8895. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8896. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8897. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8898. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8899. }
  8900. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8901. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8902. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8903. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8904. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8905. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8906. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8907. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8908. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8909. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8910. return -EINVAL;
  8911. /* No rx interrupts will be generated if both are zero */
  8912. if ((ec->rx_coalesce_usecs == 0) &&
  8913. (ec->rx_max_coalesced_frames == 0))
  8914. return -EINVAL;
  8915. /* No tx interrupts will be generated if both are zero */
  8916. if ((ec->tx_coalesce_usecs == 0) &&
  8917. (ec->tx_max_coalesced_frames == 0))
  8918. return -EINVAL;
  8919. /* Only copy relevant parameters, ignore all others. */
  8920. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8921. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8922. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8923. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8924. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8925. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8926. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8927. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8928. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8929. if (netif_running(dev)) {
  8930. tg3_full_lock(tp, 0);
  8931. __tg3_set_coalesce(tp, &tp->coal);
  8932. tg3_full_unlock(tp);
  8933. }
  8934. return 0;
  8935. }
  8936. static const struct ethtool_ops tg3_ethtool_ops = {
  8937. .get_settings = tg3_get_settings,
  8938. .set_settings = tg3_set_settings,
  8939. .get_drvinfo = tg3_get_drvinfo,
  8940. .get_regs_len = tg3_get_regs_len,
  8941. .get_regs = tg3_get_regs,
  8942. .get_wol = tg3_get_wol,
  8943. .set_wol = tg3_set_wol,
  8944. .get_msglevel = tg3_get_msglevel,
  8945. .set_msglevel = tg3_set_msglevel,
  8946. .nway_reset = tg3_nway_reset,
  8947. .get_link = ethtool_op_get_link,
  8948. .get_eeprom_len = tg3_get_eeprom_len,
  8949. .get_eeprom = tg3_get_eeprom,
  8950. .set_eeprom = tg3_set_eeprom,
  8951. .get_ringparam = tg3_get_ringparam,
  8952. .set_ringparam = tg3_set_ringparam,
  8953. .get_pauseparam = tg3_get_pauseparam,
  8954. .set_pauseparam = tg3_set_pauseparam,
  8955. .get_rx_csum = tg3_get_rx_csum,
  8956. .set_rx_csum = tg3_set_rx_csum,
  8957. .set_tx_csum = tg3_set_tx_csum,
  8958. .set_sg = ethtool_op_set_sg,
  8959. .set_tso = tg3_set_tso,
  8960. .self_test = tg3_self_test,
  8961. .get_strings = tg3_get_strings,
  8962. .phys_id = tg3_phys_id,
  8963. .get_ethtool_stats = tg3_get_ethtool_stats,
  8964. .get_coalesce = tg3_get_coalesce,
  8965. .set_coalesce = tg3_set_coalesce,
  8966. .get_sset_count = tg3_get_sset_count,
  8967. };
  8968. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8969. {
  8970. u32 cursize, val, magic;
  8971. tp->nvram_size = EEPROM_CHIP_SIZE;
  8972. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8973. return;
  8974. if ((magic != TG3_EEPROM_MAGIC) &&
  8975. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8976. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8977. return;
  8978. /*
  8979. * Size the chip by reading offsets at increasing powers of two.
  8980. * When we encounter our validation signature, we know the addressing
  8981. * has wrapped around, and thus have our chip size.
  8982. */
  8983. cursize = 0x10;
  8984. while (cursize < tp->nvram_size) {
  8985. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8986. return;
  8987. if (val == magic)
  8988. break;
  8989. cursize <<= 1;
  8990. }
  8991. tp->nvram_size = cursize;
  8992. }
  8993. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8994. {
  8995. u32 val;
  8996. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8997. tg3_nvram_read(tp, 0, &val) != 0)
  8998. return;
  8999. /* Selfboot format */
  9000. if (val != TG3_EEPROM_MAGIC) {
  9001. tg3_get_eeprom_size(tp);
  9002. return;
  9003. }
  9004. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9005. if (val != 0) {
  9006. /* This is confusing. We want to operate on the
  9007. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9008. * call will read from NVRAM and byteswap the data
  9009. * according to the byteswapping settings for all
  9010. * other register accesses. This ensures the data we
  9011. * want will always reside in the lower 16-bits.
  9012. * However, the data in NVRAM is in LE format, which
  9013. * means the data from the NVRAM read will always be
  9014. * opposite the endianness of the CPU. The 16-bit
  9015. * byteswap then brings the data to CPU endianness.
  9016. */
  9017. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9018. return;
  9019. }
  9020. }
  9021. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9022. }
  9023. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9024. {
  9025. u32 nvcfg1;
  9026. nvcfg1 = tr32(NVRAM_CFG1);
  9027. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9028. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9029. } else {
  9030. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9031. tw32(NVRAM_CFG1, nvcfg1);
  9032. }
  9033. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9034. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9035. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9036. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9037. tp->nvram_jedecnum = JEDEC_ATMEL;
  9038. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9039. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9040. break;
  9041. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9042. tp->nvram_jedecnum = JEDEC_ATMEL;
  9043. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9044. break;
  9045. case FLASH_VENDOR_ATMEL_EEPROM:
  9046. tp->nvram_jedecnum = JEDEC_ATMEL;
  9047. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9048. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9049. break;
  9050. case FLASH_VENDOR_ST:
  9051. tp->nvram_jedecnum = JEDEC_ST;
  9052. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9053. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9054. break;
  9055. case FLASH_VENDOR_SAIFUN:
  9056. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9057. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9058. break;
  9059. case FLASH_VENDOR_SST_SMALL:
  9060. case FLASH_VENDOR_SST_LARGE:
  9061. tp->nvram_jedecnum = JEDEC_SST;
  9062. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9063. break;
  9064. }
  9065. } else {
  9066. tp->nvram_jedecnum = JEDEC_ATMEL;
  9067. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9068. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9069. }
  9070. }
  9071. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9072. {
  9073. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9074. case FLASH_5752PAGE_SIZE_256:
  9075. tp->nvram_pagesize = 256;
  9076. break;
  9077. case FLASH_5752PAGE_SIZE_512:
  9078. tp->nvram_pagesize = 512;
  9079. break;
  9080. case FLASH_5752PAGE_SIZE_1K:
  9081. tp->nvram_pagesize = 1024;
  9082. break;
  9083. case FLASH_5752PAGE_SIZE_2K:
  9084. tp->nvram_pagesize = 2048;
  9085. break;
  9086. case FLASH_5752PAGE_SIZE_4K:
  9087. tp->nvram_pagesize = 4096;
  9088. break;
  9089. case FLASH_5752PAGE_SIZE_264:
  9090. tp->nvram_pagesize = 264;
  9091. break;
  9092. case FLASH_5752PAGE_SIZE_528:
  9093. tp->nvram_pagesize = 528;
  9094. break;
  9095. }
  9096. }
  9097. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9098. {
  9099. u32 nvcfg1;
  9100. nvcfg1 = tr32(NVRAM_CFG1);
  9101. /* NVRAM protection for TPM */
  9102. if (nvcfg1 & (1 << 27))
  9103. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9104. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9105. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9106. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9107. tp->nvram_jedecnum = JEDEC_ATMEL;
  9108. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9109. break;
  9110. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9111. tp->nvram_jedecnum = JEDEC_ATMEL;
  9112. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9113. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9114. break;
  9115. case FLASH_5752VENDOR_ST_M45PE10:
  9116. case FLASH_5752VENDOR_ST_M45PE20:
  9117. case FLASH_5752VENDOR_ST_M45PE40:
  9118. tp->nvram_jedecnum = JEDEC_ST;
  9119. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9120. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9121. break;
  9122. }
  9123. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9124. tg3_nvram_get_pagesize(tp, nvcfg1);
  9125. } else {
  9126. /* For eeprom, set pagesize to maximum eeprom size */
  9127. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9128. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9129. tw32(NVRAM_CFG1, nvcfg1);
  9130. }
  9131. }
  9132. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9133. {
  9134. u32 nvcfg1, protect = 0;
  9135. nvcfg1 = tr32(NVRAM_CFG1);
  9136. /* NVRAM protection for TPM */
  9137. if (nvcfg1 & (1 << 27)) {
  9138. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9139. protect = 1;
  9140. }
  9141. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9142. switch (nvcfg1) {
  9143. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9144. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9145. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9146. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9147. tp->nvram_jedecnum = JEDEC_ATMEL;
  9148. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9149. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9150. tp->nvram_pagesize = 264;
  9151. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9152. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9153. tp->nvram_size = (protect ? 0x3e200 :
  9154. TG3_NVRAM_SIZE_512KB);
  9155. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9156. tp->nvram_size = (protect ? 0x1f200 :
  9157. TG3_NVRAM_SIZE_256KB);
  9158. else
  9159. tp->nvram_size = (protect ? 0x1f200 :
  9160. TG3_NVRAM_SIZE_128KB);
  9161. break;
  9162. case FLASH_5752VENDOR_ST_M45PE10:
  9163. case FLASH_5752VENDOR_ST_M45PE20:
  9164. case FLASH_5752VENDOR_ST_M45PE40:
  9165. tp->nvram_jedecnum = JEDEC_ST;
  9166. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9167. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9168. tp->nvram_pagesize = 256;
  9169. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9170. tp->nvram_size = (protect ?
  9171. TG3_NVRAM_SIZE_64KB :
  9172. TG3_NVRAM_SIZE_128KB);
  9173. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9174. tp->nvram_size = (protect ?
  9175. TG3_NVRAM_SIZE_64KB :
  9176. TG3_NVRAM_SIZE_256KB);
  9177. else
  9178. tp->nvram_size = (protect ?
  9179. TG3_NVRAM_SIZE_128KB :
  9180. TG3_NVRAM_SIZE_512KB);
  9181. break;
  9182. }
  9183. }
  9184. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9185. {
  9186. u32 nvcfg1;
  9187. nvcfg1 = tr32(NVRAM_CFG1);
  9188. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9189. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9190. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9191. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9192. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9193. tp->nvram_jedecnum = JEDEC_ATMEL;
  9194. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9195. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9196. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9197. tw32(NVRAM_CFG1, nvcfg1);
  9198. break;
  9199. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9200. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9201. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9202. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9203. tp->nvram_jedecnum = JEDEC_ATMEL;
  9204. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9205. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9206. tp->nvram_pagesize = 264;
  9207. break;
  9208. case FLASH_5752VENDOR_ST_M45PE10:
  9209. case FLASH_5752VENDOR_ST_M45PE20:
  9210. case FLASH_5752VENDOR_ST_M45PE40:
  9211. tp->nvram_jedecnum = JEDEC_ST;
  9212. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9213. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9214. tp->nvram_pagesize = 256;
  9215. break;
  9216. }
  9217. }
  9218. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9219. {
  9220. u32 nvcfg1, protect = 0;
  9221. nvcfg1 = tr32(NVRAM_CFG1);
  9222. /* NVRAM protection for TPM */
  9223. if (nvcfg1 & (1 << 27)) {
  9224. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9225. protect = 1;
  9226. }
  9227. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9228. switch (nvcfg1) {
  9229. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9230. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9231. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9232. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9233. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9234. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9235. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9236. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9237. tp->nvram_jedecnum = JEDEC_ATMEL;
  9238. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9239. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9240. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9241. tp->nvram_pagesize = 256;
  9242. break;
  9243. case FLASH_5761VENDOR_ST_A_M45PE20:
  9244. case FLASH_5761VENDOR_ST_A_M45PE40:
  9245. case FLASH_5761VENDOR_ST_A_M45PE80:
  9246. case FLASH_5761VENDOR_ST_A_M45PE16:
  9247. case FLASH_5761VENDOR_ST_M_M45PE20:
  9248. case FLASH_5761VENDOR_ST_M_M45PE40:
  9249. case FLASH_5761VENDOR_ST_M_M45PE80:
  9250. case FLASH_5761VENDOR_ST_M_M45PE16:
  9251. tp->nvram_jedecnum = JEDEC_ST;
  9252. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9253. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9254. tp->nvram_pagesize = 256;
  9255. break;
  9256. }
  9257. if (protect) {
  9258. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9259. } else {
  9260. switch (nvcfg1) {
  9261. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9262. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9263. case FLASH_5761VENDOR_ST_A_M45PE16:
  9264. case FLASH_5761VENDOR_ST_M_M45PE16:
  9265. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9266. break;
  9267. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9268. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9269. case FLASH_5761VENDOR_ST_A_M45PE80:
  9270. case FLASH_5761VENDOR_ST_M_M45PE80:
  9271. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9272. break;
  9273. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9274. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9275. case FLASH_5761VENDOR_ST_A_M45PE40:
  9276. case FLASH_5761VENDOR_ST_M_M45PE40:
  9277. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9278. break;
  9279. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9280. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9281. case FLASH_5761VENDOR_ST_A_M45PE20:
  9282. case FLASH_5761VENDOR_ST_M_M45PE20:
  9283. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9284. break;
  9285. }
  9286. }
  9287. }
  9288. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9289. {
  9290. tp->nvram_jedecnum = JEDEC_ATMEL;
  9291. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9292. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9293. }
  9294. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9295. {
  9296. u32 nvcfg1;
  9297. nvcfg1 = tr32(NVRAM_CFG1);
  9298. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9299. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9300. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9301. tp->nvram_jedecnum = JEDEC_ATMEL;
  9302. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9303. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9304. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9305. tw32(NVRAM_CFG1, nvcfg1);
  9306. return;
  9307. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9308. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9309. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9310. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9311. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9312. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9313. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9314. tp->nvram_jedecnum = JEDEC_ATMEL;
  9315. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9316. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9317. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9318. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9319. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9320. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9321. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9322. break;
  9323. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9324. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9325. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9326. break;
  9327. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9328. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9329. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9330. break;
  9331. }
  9332. break;
  9333. case FLASH_5752VENDOR_ST_M45PE10:
  9334. case FLASH_5752VENDOR_ST_M45PE20:
  9335. case FLASH_5752VENDOR_ST_M45PE40:
  9336. tp->nvram_jedecnum = JEDEC_ST;
  9337. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9338. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9339. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9340. case FLASH_5752VENDOR_ST_M45PE10:
  9341. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9342. break;
  9343. case FLASH_5752VENDOR_ST_M45PE20:
  9344. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9345. break;
  9346. case FLASH_5752VENDOR_ST_M45PE40:
  9347. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9348. break;
  9349. }
  9350. break;
  9351. default:
  9352. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9353. return;
  9354. }
  9355. tg3_nvram_get_pagesize(tp, nvcfg1);
  9356. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9357. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9358. }
  9359. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9360. {
  9361. u32 nvcfg1;
  9362. nvcfg1 = tr32(NVRAM_CFG1);
  9363. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9364. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9365. case FLASH_5717VENDOR_MICRO_EEPROM:
  9366. tp->nvram_jedecnum = JEDEC_ATMEL;
  9367. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9368. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9369. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9370. tw32(NVRAM_CFG1, nvcfg1);
  9371. return;
  9372. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9373. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9374. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9375. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9376. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9377. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9378. case FLASH_5717VENDOR_ATMEL_45USPT:
  9379. tp->nvram_jedecnum = JEDEC_ATMEL;
  9380. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9381. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9382. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9383. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9384. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9385. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9386. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9387. break;
  9388. default:
  9389. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9390. break;
  9391. }
  9392. break;
  9393. case FLASH_5717VENDOR_ST_M_M25PE10:
  9394. case FLASH_5717VENDOR_ST_A_M25PE10:
  9395. case FLASH_5717VENDOR_ST_M_M45PE10:
  9396. case FLASH_5717VENDOR_ST_A_M45PE10:
  9397. case FLASH_5717VENDOR_ST_M_M25PE20:
  9398. case FLASH_5717VENDOR_ST_A_M25PE20:
  9399. case FLASH_5717VENDOR_ST_M_M45PE20:
  9400. case FLASH_5717VENDOR_ST_A_M45PE20:
  9401. case FLASH_5717VENDOR_ST_25USPT:
  9402. case FLASH_5717VENDOR_ST_45USPT:
  9403. tp->nvram_jedecnum = JEDEC_ST;
  9404. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9405. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9406. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9407. case FLASH_5717VENDOR_ST_M_M25PE20:
  9408. case FLASH_5717VENDOR_ST_A_M25PE20:
  9409. case FLASH_5717VENDOR_ST_M_M45PE20:
  9410. case FLASH_5717VENDOR_ST_A_M45PE20:
  9411. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9412. break;
  9413. default:
  9414. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9415. break;
  9416. }
  9417. break;
  9418. default:
  9419. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9420. return;
  9421. }
  9422. tg3_nvram_get_pagesize(tp, nvcfg1);
  9423. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9424. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9425. }
  9426. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9427. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9428. {
  9429. tw32_f(GRC_EEPROM_ADDR,
  9430. (EEPROM_ADDR_FSM_RESET |
  9431. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9432. EEPROM_ADDR_CLKPERD_SHIFT)));
  9433. msleep(1);
  9434. /* Enable seeprom accesses. */
  9435. tw32_f(GRC_LOCAL_CTRL,
  9436. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9437. udelay(100);
  9438. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9439. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9440. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9441. if (tg3_nvram_lock(tp)) {
  9442. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9443. "tg3_nvram_init failed.\n", tp->dev->name);
  9444. return;
  9445. }
  9446. tg3_enable_nvram_access(tp);
  9447. tp->nvram_size = 0;
  9448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9449. tg3_get_5752_nvram_info(tp);
  9450. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9451. tg3_get_5755_nvram_info(tp);
  9452. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9455. tg3_get_5787_nvram_info(tp);
  9456. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9457. tg3_get_5761_nvram_info(tp);
  9458. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9459. tg3_get_5906_nvram_info(tp);
  9460. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9461. tg3_get_57780_nvram_info(tp);
  9462. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9463. tg3_get_5717_nvram_info(tp);
  9464. else
  9465. tg3_get_nvram_info(tp);
  9466. if (tp->nvram_size == 0)
  9467. tg3_get_nvram_size(tp);
  9468. tg3_disable_nvram_access(tp);
  9469. tg3_nvram_unlock(tp);
  9470. } else {
  9471. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9472. tg3_get_eeprom_size(tp);
  9473. }
  9474. }
  9475. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9476. u32 offset, u32 len, u8 *buf)
  9477. {
  9478. int i, j, rc = 0;
  9479. u32 val;
  9480. for (i = 0; i < len; i += 4) {
  9481. u32 addr;
  9482. __be32 data;
  9483. addr = offset + i;
  9484. memcpy(&data, buf + i, 4);
  9485. /*
  9486. * The SEEPROM interface expects the data to always be opposite
  9487. * the native endian format. We accomplish this by reversing
  9488. * all the operations that would have been performed on the
  9489. * data from a call to tg3_nvram_read_be32().
  9490. */
  9491. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9492. val = tr32(GRC_EEPROM_ADDR);
  9493. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9494. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9495. EEPROM_ADDR_READ);
  9496. tw32(GRC_EEPROM_ADDR, val |
  9497. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9498. (addr & EEPROM_ADDR_ADDR_MASK) |
  9499. EEPROM_ADDR_START |
  9500. EEPROM_ADDR_WRITE);
  9501. for (j = 0; j < 1000; j++) {
  9502. val = tr32(GRC_EEPROM_ADDR);
  9503. if (val & EEPROM_ADDR_COMPLETE)
  9504. break;
  9505. msleep(1);
  9506. }
  9507. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9508. rc = -EBUSY;
  9509. break;
  9510. }
  9511. }
  9512. return rc;
  9513. }
  9514. /* offset and length are dword aligned */
  9515. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9516. u8 *buf)
  9517. {
  9518. int ret = 0;
  9519. u32 pagesize = tp->nvram_pagesize;
  9520. u32 pagemask = pagesize - 1;
  9521. u32 nvram_cmd;
  9522. u8 *tmp;
  9523. tmp = kmalloc(pagesize, GFP_KERNEL);
  9524. if (tmp == NULL)
  9525. return -ENOMEM;
  9526. while (len) {
  9527. int j;
  9528. u32 phy_addr, page_off, size;
  9529. phy_addr = offset & ~pagemask;
  9530. for (j = 0; j < pagesize; j += 4) {
  9531. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9532. (__be32 *) (tmp + j));
  9533. if (ret)
  9534. break;
  9535. }
  9536. if (ret)
  9537. break;
  9538. page_off = offset & pagemask;
  9539. size = pagesize;
  9540. if (len < size)
  9541. size = len;
  9542. len -= size;
  9543. memcpy(tmp + page_off, buf, size);
  9544. offset = offset + (pagesize - page_off);
  9545. tg3_enable_nvram_access(tp);
  9546. /*
  9547. * Before we can erase the flash page, we need
  9548. * to issue a special "write enable" command.
  9549. */
  9550. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9551. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9552. break;
  9553. /* Erase the target page */
  9554. tw32(NVRAM_ADDR, phy_addr);
  9555. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9556. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9557. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9558. break;
  9559. /* Issue another write enable to start the write. */
  9560. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9561. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9562. break;
  9563. for (j = 0; j < pagesize; j += 4) {
  9564. __be32 data;
  9565. data = *((__be32 *) (tmp + j));
  9566. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9567. tw32(NVRAM_ADDR, phy_addr + j);
  9568. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9569. NVRAM_CMD_WR;
  9570. if (j == 0)
  9571. nvram_cmd |= NVRAM_CMD_FIRST;
  9572. else if (j == (pagesize - 4))
  9573. nvram_cmd |= NVRAM_CMD_LAST;
  9574. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9575. break;
  9576. }
  9577. if (ret)
  9578. break;
  9579. }
  9580. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9581. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9582. kfree(tmp);
  9583. return ret;
  9584. }
  9585. /* offset and length are dword aligned */
  9586. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9587. u8 *buf)
  9588. {
  9589. int i, ret = 0;
  9590. for (i = 0; i < len; i += 4, offset += 4) {
  9591. u32 page_off, phy_addr, nvram_cmd;
  9592. __be32 data;
  9593. memcpy(&data, buf + i, 4);
  9594. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9595. page_off = offset % tp->nvram_pagesize;
  9596. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9597. tw32(NVRAM_ADDR, phy_addr);
  9598. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9599. if ((page_off == 0) || (i == 0))
  9600. nvram_cmd |= NVRAM_CMD_FIRST;
  9601. if (page_off == (tp->nvram_pagesize - 4))
  9602. nvram_cmd |= NVRAM_CMD_LAST;
  9603. if (i == (len - 4))
  9604. nvram_cmd |= NVRAM_CMD_LAST;
  9605. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9606. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9607. (tp->nvram_jedecnum == JEDEC_ST) &&
  9608. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9609. if ((ret = tg3_nvram_exec_cmd(tp,
  9610. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9611. NVRAM_CMD_DONE)))
  9612. break;
  9613. }
  9614. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9615. /* We always do complete word writes to eeprom. */
  9616. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9617. }
  9618. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9619. break;
  9620. }
  9621. return ret;
  9622. }
  9623. /* offset and length are dword aligned */
  9624. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9625. {
  9626. int ret;
  9627. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9628. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9629. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9630. udelay(40);
  9631. }
  9632. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9633. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9634. }
  9635. else {
  9636. u32 grc_mode;
  9637. ret = tg3_nvram_lock(tp);
  9638. if (ret)
  9639. return ret;
  9640. tg3_enable_nvram_access(tp);
  9641. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9642. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9643. tw32(NVRAM_WRITE1, 0x406);
  9644. grc_mode = tr32(GRC_MODE);
  9645. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9646. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9647. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9648. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9649. buf);
  9650. }
  9651. else {
  9652. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9653. buf);
  9654. }
  9655. grc_mode = tr32(GRC_MODE);
  9656. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9657. tg3_disable_nvram_access(tp);
  9658. tg3_nvram_unlock(tp);
  9659. }
  9660. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9661. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9662. udelay(40);
  9663. }
  9664. return ret;
  9665. }
  9666. struct subsys_tbl_ent {
  9667. u16 subsys_vendor, subsys_devid;
  9668. u32 phy_id;
  9669. };
  9670. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9671. /* Broadcom boards. */
  9672. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9673. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9674. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9675. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9676. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9677. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9678. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9679. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9680. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9681. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9682. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9683. /* 3com boards. */
  9684. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9685. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9686. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9687. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9688. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9689. /* DELL boards. */
  9690. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9691. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9692. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9693. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9694. /* Compaq boards. */
  9695. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9696. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9697. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9698. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9699. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9700. /* IBM boards. */
  9701. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9702. };
  9703. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9704. {
  9705. int i;
  9706. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9707. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9708. tp->pdev->subsystem_vendor) &&
  9709. (subsys_id_to_phy_id[i].subsys_devid ==
  9710. tp->pdev->subsystem_device))
  9711. return &subsys_id_to_phy_id[i];
  9712. }
  9713. return NULL;
  9714. }
  9715. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9716. {
  9717. u32 val;
  9718. u16 pmcsr;
  9719. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9720. * so need make sure we're in D0.
  9721. */
  9722. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9723. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9724. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9725. msleep(1);
  9726. /* Make sure register accesses (indirect or otherwise)
  9727. * will function correctly.
  9728. */
  9729. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9730. tp->misc_host_ctrl);
  9731. /* The memory arbiter has to be enabled in order for SRAM accesses
  9732. * to succeed. Normally on powerup the tg3 chip firmware will make
  9733. * sure it is enabled, but other entities such as system netboot
  9734. * code might disable it.
  9735. */
  9736. val = tr32(MEMARB_MODE);
  9737. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9738. tp->phy_id = PHY_ID_INVALID;
  9739. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9740. /* Assume an onboard device and WOL capable by default. */
  9741. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9743. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9744. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9745. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9746. }
  9747. val = tr32(VCPU_CFGSHDW);
  9748. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9749. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9750. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9751. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9752. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9753. goto done;
  9754. }
  9755. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9756. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9757. u32 nic_cfg, led_cfg;
  9758. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9759. int eeprom_phy_serdes = 0;
  9760. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9761. tp->nic_sram_data_cfg = nic_cfg;
  9762. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9763. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9764. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9765. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9766. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9767. (ver > 0) && (ver < 0x100))
  9768. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9770. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9771. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9772. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9773. eeprom_phy_serdes = 1;
  9774. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9775. if (nic_phy_id != 0) {
  9776. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9777. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9778. eeprom_phy_id = (id1 >> 16) << 10;
  9779. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9780. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9781. } else
  9782. eeprom_phy_id = 0;
  9783. tp->phy_id = eeprom_phy_id;
  9784. if (eeprom_phy_serdes) {
  9785. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9786. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9787. else
  9788. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9789. }
  9790. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9791. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9792. SHASTA_EXT_LED_MODE_MASK);
  9793. else
  9794. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9795. switch (led_cfg) {
  9796. default:
  9797. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9798. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9799. break;
  9800. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9801. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9802. break;
  9803. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9804. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9805. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9806. * read on some older 5700/5701 bootcode.
  9807. */
  9808. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9809. ASIC_REV_5700 ||
  9810. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9811. ASIC_REV_5701)
  9812. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9813. break;
  9814. case SHASTA_EXT_LED_SHARED:
  9815. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9816. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9817. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9818. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9819. LED_CTRL_MODE_PHY_2);
  9820. break;
  9821. case SHASTA_EXT_LED_MAC:
  9822. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9823. break;
  9824. case SHASTA_EXT_LED_COMBO:
  9825. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9826. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9827. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9828. LED_CTRL_MODE_PHY_2);
  9829. break;
  9830. }
  9831. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9833. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9834. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9835. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9836. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9837. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9838. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9839. if ((tp->pdev->subsystem_vendor ==
  9840. PCI_VENDOR_ID_ARIMA) &&
  9841. (tp->pdev->subsystem_device == 0x205a ||
  9842. tp->pdev->subsystem_device == 0x2063))
  9843. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9844. } else {
  9845. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9846. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9847. }
  9848. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9849. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9850. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9851. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9852. }
  9853. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9854. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9855. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9856. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9857. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9858. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9859. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9860. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9861. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9862. if (cfg2 & (1 << 17))
  9863. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9864. /* serdes signal pre-emphasis in register 0x590 set by */
  9865. /* bootcode if bit 18 is set */
  9866. if (cfg2 & (1 << 18))
  9867. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9868. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9869. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9870. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9871. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9872. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9873. u32 cfg3;
  9874. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9875. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9876. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9877. }
  9878. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9879. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9880. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9881. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9882. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9883. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9884. }
  9885. done:
  9886. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9887. device_set_wakeup_enable(&tp->pdev->dev,
  9888. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9889. }
  9890. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9891. {
  9892. int i;
  9893. u32 val;
  9894. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9895. tw32(OTP_CTRL, cmd);
  9896. /* Wait for up to 1 ms for command to execute. */
  9897. for (i = 0; i < 100; i++) {
  9898. val = tr32(OTP_STATUS);
  9899. if (val & OTP_STATUS_CMD_DONE)
  9900. break;
  9901. udelay(10);
  9902. }
  9903. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9904. }
  9905. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9906. * configuration is a 32-bit value that straddles the alignment boundary.
  9907. * We do two 32-bit reads and then shift and merge the results.
  9908. */
  9909. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9910. {
  9911. u32 bhalf_otp, thalf_otp;
  9912. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9913. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9914. return 0;
  9915. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9916. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9917. return 0;
  9918. thalf_otp = tr32(OTP_READ_DATA);
  9919. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9920. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9921. return 0;
  9922. bhalf_otp = tr32(OTP_READ_DATA);
  9923. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9924. }
  9925. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9926. {
  9927. u32 hw_phy_id_1, hw_phy_id_2;
  9928. u32 hw_phy_id, hw_phy_id_masked;
  9929. int err;
  9930. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9931. return tg3_phy_init(tp);
  9932. /* Reading the PHY ID register can conflict with ASF
  9933. * firmware access to the PHY hardware.
  9934. */
  9935. err = 0;
  9936. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9937. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9938. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9939. } else {
  9940. /* Now read the physical PHY_ID from the chip and verify
  9941. * that it is sane. If it doesn't look good, we fall back
  9942. * to either the hard-coded table based PHY_ID and failing
  9943. * that the value found in the eeprom area.
  9944. */
  9945. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9946. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9947. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9948. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9949. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9950. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9951. }
  9952. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9953. tp->phy_id = hw_phy_id;
  9954. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9955. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9956. else
  9957. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9958. } else {
  9959. if (tp->phy_id != PHY_ID_INVALID) {
  9960. /* Do nothing, phy ID already set up in
  9961. * tg3_get_eeprom_hw_cfg().
  9962. */
  9963. } else {
  9964. struct subsys_tbl_ent *p;
  9965. /* No eeprom signature? Try the hardcoded
  9966. * subsys device table.
  9967. */
  9968. p = lookup_by_subsys(tp);
  9969. if (!p)
  9970. return -ENODEV;
  9971. tp->phy_id = p->phy_id;
  9972. if (!tp->phy_id ||
  9973. tp->phy_id == PHY_ID_BCM8002)
  9974. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9975. }
  9976. }
  9977. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9978. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9979. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9980. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9981. tg3_readphy(tp, MII_BMSR, &bmsr);
  9982. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9983. (bmsr & BMSR_LSTATUS))
  9984. goto skip_phy_reset;
  9985. err = tg3_phy_reset(tp);
  9986. if (err)
  9987. return err;
  9988. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9989. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9990. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9991. tg3_ctrl = 0;
  9992. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9993. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9994. MII_TG3_CTRL_ADV_1000_FULL);
  9995. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9996. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9997. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9998. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9999. }
  10000. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10001. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10002. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10003. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10004. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10005. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10006. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10007. tg3_writephy(tp, MII_BMCR,
  10008. BMCR_ANENABLE | BMCR_ANRESTART);
  10009. }
  10010. tg3_phy_set_wirespeed(tp);
  10011. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10012. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10013. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10014. }
  10015. skip_phy_reset:
  10016. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10017. err = tg3_init_5401phy_dsp(tp);
  10018. if (err)
  10019. return err;
  10020. }
  10021. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10022. err = tg3_init_5401phy_dsp(tp);
  10023. }
  10024. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10025. tp->link_config.advertising =
  10026. (ADVERTISED_1000baseT_Half |
  10027. ADVERTISED_1000baseT_Full |
  10028. ADVERTISED_Autoneg |
  10029. ADVERTISED_FIBRE);
  10030. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10031. tp->link_config.advertising &=
  10032. ~(ADVERTISED_1000baseT_Half |
  10033. ADVERTISED_1000baseT_Full);
  10034. return err;
  10035. }
  10036. static void __devinit tg3_read_partno(struct tg3 *tp)
  10037. {
  10038. unsigned char vpd_data[256]; /* in little-endian format */
  10039. unsigned int i;
  10040. u32 magic;
  10041. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10042. tg3_nvram_read(tp, 0x0, &magic))
  10043. goto out_not_found;
  10044. if (magic == TG3_EEPROM_MAGIC) {
  10045. for (i = 0; i < 256; i += 4) {
  10046. u32 tmp;
  10047. /* The data is in little-endian format in NVRAM.
  10048. * Use the big-endian read routines to preserve
  10049. * the byte order as it exists in NVRAM.
  10050. */
  10051. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10052. goto out_not_found;
  10053. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10054. }
  10055. } else {
  10056. int vpd_cap;
  10057. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10058. for (i = 0; i < 256; i += 4) {
  10059. u32 tmp, j = 0;
  10060. __le32 v;
  10061. u16 tmp16;
  10062. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10063. i);
  10064. while (j++ < 100) {
  10065. pci_read_config_word(tp->pdev, vpd_cap +
  10066. PCI_VPD_ADDR, &tmp16);
  10067. if (tmp16 & 0x8000)
  10068. break;
  10069. msleep(1);
  10070. }
  10071. if (!(tmp16 & 0x8000))
  10072. goto out_not_found;
  10073. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10074. &tmp);
  10075. v = cpu_to_le32(tmp);
  10076. memcpy(&vpd_data[i], &v, sizeof(v));
  10077. }
  10078. }
  10079. /* Now parse and find the part number. */
  10080. for (i = 0; i < 254; ) {
  10081. unsigned char val = vpd_data[i];
  10082. unsigned int block_end;
  10083. if (val == 0x82 || val == 0x91) {
  10084. i = (i + 3 +
  10085. (vpd_data[i + 1] +
  10086. (vpd_data[i + 2] << 8)));
  10087. continue;
  10088. }
  10089. if (val != 0x90)
  10090. goto out_not_found;
  10091. block_end = (i + 3 +
  10092. (vpd_data[i + 1] +
  10093. (vpd_data[i + 2] << 8)));
  10094. i += 3;
  10095. if (block_end > 256)
  10096. goto out_not_found;
  10097. while (i < (block_end - 2)) {
  10098. if (vpd_data[i + 0] == 'P' &&
  10099. vpd_data[i + 1] == 'N') {
  10100. int partno_len = vpd_data[i + 2];
  10101. i += 3;
  10102. if (partno_len > 24 || (partno_len + i) > 256)
  10103. goto out_not_found;
  10104. memcpy(tp->board_part_number,
  10105. &vpd_data[i], partno_len);
  10106. /* Success. */
  10107. return;
  10108. }
  10109. i += 3 + vpd_data[i + 2];
  10110. }
  10111. /* Part number not found. */
  10112. goto out_not_found;
  10113. }
  10114. out_not_found:
  10115. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10116. strcpy(tp->board_part_number, "BCM95906");
  10117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10118. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10119. strcpy(tp->board_part_number, "BCM57780");
  10120. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10121. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10122. strcpy(tp->board_part_number, "BCM57760");
  10123. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10124. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10125. strcpy(tp->board_part_number, "BCM57790");
  10126. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10127. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10128. strcpy(tp->board_part_number, "BCM57788");
  10129. else
  10130. strcpy(tp->board_part_number, "none");
  10131. }
  10132. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10133. {
  10134. u32 val;
  10135. if (tg3_nvram_read(tp, offset, &val) ||
  10136. (val & 0xfc000000) != 0x0c000000 ||
  10137. tg3_nvram_read(tp, offset + 4, &val) ||
  10138. val != 0)
  10139. return 0;
  10140. return 1;
  10141. }
  10142. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10143. {
  10144. u32 val, offset, start, ver_offset;
  10145. int i;
  10146. bool newver = false;
  10147. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10148. tg3_nvram_read(tp, 0x4, &start))
  10149. return;
  10150. offset = tg3_nvram_logical_addr(tp, offset);
  10151. if (tg3_nvram_read(tp, offset, &val))
  10152. return;
  10153. if ((val & 0xfc000000) == 0x0c000000) {
  10154. if (tg3_nvram_read(tp, offset + 4, &val))
  10155. return;
  10156. if (val == 0)
  10157. newver = true;
  10158. }
  10159. if (newver) {
  10160. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10161. return;
  10162. offset = offset + ver_offset - start;
  10163. for (i = 0; i < 16; i += 4) {
  10164. __be32 v;
  10165. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10166. return;
  10167. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10168. }
  10169. } else {
  10170. u32 major, minor;
  10171. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10172. return;
  10173. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10174. TG3_NVM_BCVER_MAJSFT;
  10175. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10176. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10177. }
  10178. }
  10179. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10180. {
  10181. u32 val, major, minor;
  10182. /* Use native endian representation */
  10183. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10184. return;
  10185. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10186. TG3_NVM_HWSB_CFG1_MAJSFT;
  10187. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10188. TG3_NVM_HWSB_CFG1_MINSFT;
  10189. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10190. }
  10191. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10192. {
  10193. u32 offset, major, minor, build;
  10194. tp->fw_ver[0] = 's';
  10195. tp->fw_ver[1] = 'b';
  10196. tp->fw_ver[2] = '\0';
  10197. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10198. return;
  10199. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10200. case TG3_EEPROM_SB_REVISION_0:
  10201. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10202. break;
  10203. case TG3_EEPROM_SB_REVISION_2:
  10204. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10205. break;
  10206. case TG3_EEPROM_SB_REVISION_3:
  10207. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10208. break;
  10209. default:
  10210. return;
  10211. }
  10212. if (tg3_nvram_read(tp, offset, &val))
  10213. return;
  10214. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10215. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10216. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10217. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10218. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10219. if (minor > 99 || build > 26)
  10220. return;
  10221. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10222. if (build > 0) {
  10223. tp->fw_ver[8] = 'a' + build - 1;
  10224. tp->fw_ver[9] = '\0';
  10225. }
  10226. }
  10227. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10228. {
  10229. u32 val, offset, start;
  10230. int i, vlen;
  10231. for (offset = TG3_NVM_DIR_START;
  10232. offset < TG3_NVM_DIR_END;
  10233. offset += TG3_NVM_DIRENT_SIZE) {
  10234. if (tg3_nvram_read(tp, offset, &val))
  10235. return;
  10236. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10237. break;
  10238. }
  10239. if (offset == TG3_NVM_DIR_END)
  10240. return;
  10241. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10242. start = 0x08000000;
  10243. else if (tg3_nvram_read(tp, offset - 4, &start))
  10244. return;
  10245. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10246. !tg3_fw_img_is_valid(tp, offset) ||
  10247. tg3_nvram_read(tp, offset + 8, &val))
  10248. return;
  10249. offset += val - start;
  10250. vlen = strlen(tp->fw_ver);
  10251. tp->fw_ver[vlen++] = ',';
  10252. tp->fw_ver[vlen++] = ' ';
  10253. for (i = 0; i < 4; i++) {
  10254. __be32 v;
  10255. if (tg3_nvram_read_be32(tp, offset, &v))
  10256. return;
  10257. offset += sizeof(v);
  10258. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10259. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10260. break;
  10261. }
  10262. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10263. vlen += sizeof(v);
  10264. }
  10265. }
  10266. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10267. {
  10268. int vlen;
  10269. u32 apedata;
  10270. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10271. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10272. return;
  10273. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10274. if (apedata != APE_SEG_SIG_MAGIC)
  10275. return;
  10276. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10277. if (!(apedata & APE_FW_STATUS_READY))
  10278. return;
  10279. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10280. vlen = strlen(tp->fw_ver);
  10281. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10282. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10283. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10284. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10285. (apedata & APE_FW_VERSION_BLDMSK));
  10286. }
  10287. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10288. {
  10289. u32 val;
  10290. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10291. tp->fw_ver[0] = 's';
  10292. tp->fw_ver[1] = 'b';
  10293. tp->fw_ver[2] = '\0';
  10294. return;
  10295. }
  10296. if (tg3_nvram_read(tp, 0, &val))
  10297. return;
  10298. if (val == TG3_EEPROM_MAGIC)
  10299. tg3_read_bc_ver(tp);
  10300. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10301. tg3_read_sb_ver(tp, val);
  10302. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10303. tg3_read_hwsb_ver(tp);
  10304. else
  10305. return;
  10306. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10307. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10308. return;
  10309. tg3_read_mgmtfw_ver(tp);
  10310. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10311. }
  10312. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10313. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10314. {
  10315. static struct pci_device_id write_reorder_chipsets[] = {
  10316. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10317. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10318. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10319. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10320. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10321. PCI_DEVICE_ID_VIA_8385_0) },
  10322. { },
  10323. };
  10324. u32 misc_ctrl_reg;
  10325. u32 pci_state_reg, grc_misc_cfg;
  10326. u32 val;
  10327. u16 pci_cmd;
  10328. int err;
  10329. /* Force memory write invalidate off. If we leave it on,
  10330. * then on 5700_BX chips we have to enable a workaround.
  10331. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10332. * to match the cacheline size. The Broadcom driver have this
  10333. * workaround but turns MWI off all the times so never uses
  10334. * it. This seems to suggest that the workaround is insufficient.
  10335. */
  10336. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10337. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10338. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10339. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10340. * has the register indirect write enable bit set before
  10341. * we try to access any of the MMIO registers. It is also
  10342. * critical that the PCI-X hw workaround situation is decided
  10343. * before that as well.
  10344. */
  10345. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10346. &misc_ctrl_reg);
  10347. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10348. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10350. u32 prod_id_asic_rev;
  10351. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10352. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10353. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10354. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10355. pci_read_config_dword(tp->pdev,
  10356. TG3PCI_GEN2_PRODID_ASICREV,
  10357. &prod_id_asic_rev);
  10358. else
  10359. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10360. &prod_id_asic_rev);
  10361. tp->pci_chip_rev_id = prod_id_asic_rev;
  10362. }
  10363. /* Wrong chip ID in 5752 A0. This code can be removed later
  10364. * as A0 is not in production.
  10365. */
  10366. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10367. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10368. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10369. * we need to disable memory and use config. cycles
  10370. * only to access all registers. The 5702/03 chips
  10371. * can mistakenly decode the special cycles from the
  10372. * ICH chipsets as memory write cycles, causing corruption
  10373. * of register and memory space. Only certain ICH bridges
  10374. * will drive special cycles with non-zero data during the
  10375. * address phase which can fall within the 5703's address
  10376. * range. This is not an ICH bug as the PCI spec allows
  10377. * non-zero address during special cycles. However, only
  10378. * these ICH bridges are known to drive non-zero addresses
  10379. * during special cycles.
  10380. *
  10381. * Since special cycles do not cross PCI bridges, we only
  10382. * enable this workaround if the 5703 is on the secondary
  10383. * bus of these ICH bridges.
  10384. */
  10385. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10386. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10387. static struct tg3_dev_id {
  10388. u32 vendor;
  10389. u32 device;
  10390. u32 rev;
  10391. } ich_chipsets[] = {
  10392. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10393. PCI_ANY_ID },
  10394. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10395. PCI_ANY_ID },
  10396. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10397. 0xa },
  10398. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10399. PCI_ANY_ID },
  10400. { },
  10401. };
  10402. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10403. struct pci_dev *bridge = NULL;
  10404. while (pci_id->vendor != 0) {
  10405. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10406. bridge);
  10407. if (!bridge) {
  10408. pci_id++;
  10409. continue;
  10410. }
  10411. if (pci_id->rev != PCI_ANY_ID) {
  10412. if (bridge->revision > pci_id->rev)
  10413. continue;
  10414. }
  10415. if (bridge->subordinate &&
  10416. (bridge->subordinate->number ==
  10417. tp->pdev->bus->number)) {
  10418. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10419. pci_dev_put(bridge);
  10420. break;
  10421. }
  10422. }
  10423. }
  10424. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10425. static struct tg3_dev_id {
  10426. u32 vendor;
  10427. u32 device;
  10428. } bridge_chipsets[] = {
  10429. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10430. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10431. { },
  10432. };
  10433. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10434. struct pci_dev *bridge = NULL;
  10435. while (pci_id->vendor != 0) {
  10436. bridge = pci_get_device(pci_id->vendor,
  10437. pci_id->device,
  10438. bridge);
  10439. if (!bridge) {
  10440. pci_id++;
  10441. continue;
  10442. }
  10443. if (bridge->subordinate &&
  10444. (bridge->subordinate->number <=
  10445. tp->pdev->bus->number) &&
  10446. (bridge->subordinate->subordinate >=
  10447. tp->pdev->bus->number)) {
  10448. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10449. pci_dev_put(bridge);
  10450. break;
  10451. }
  10452. }
  10453. }
  10454. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10455. * DMA addresses > 40-bit. This bridge may have other additional
  10456. * 57xx devices behind it in some 4-port NIC designs for example.
  10457. * Any tg3 device found behind the bridge will also need the 40-bit
  10458. * DMA workaround.
  10459. */
  10460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10461. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10462. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10463. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10464. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10465. }
  10466. else {
  10467. struct pci_dev *bridge = NULL;
  10468. do {
  10469. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10470. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10471. bridge);
  10472. if (bridge && bridge->subordinate &&
  10473. (bridge->subordinate->number <=
  10474. tp->pdev->bus->number) &&
  10475. (bridge->subordinate->subordinate >=
  10476. tp->pdev->bus->number)) {
  10477. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10478. pci_dev_put(bridge);
  10479. break;
  10480. }
  10481. } while (bridge);
  10482. }
  10483. /* Initialize misc host control in PCI block. */
  10484. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10485. MISC_HOST_CTRL_CHIPREV);
  10486. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10487. tp->misc_host_ctrl);
  10488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10490. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10491. tp->pdev_peer = tg3_find_peer(tp);
  10492. /* Intentionally exclude ASIC_REV_5906 */
  10493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10500. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10504. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10505. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10506. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10507. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10508. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10509. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10510. /* 5700 B0 chips do not support checksumming correctly due
  10511. * to hardware bugs.
  10512. */
  10513. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10514. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10515. else {
  10516. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10517. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10518. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10519. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10520. }
  10521. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10522. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10523. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10524. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10525. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10526. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10527. tp->pdev_peer == tp->pdev))
  10528. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10529. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10531. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10532. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10533. } else {
  10534. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10535. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10536. ASIC_REV_5750 &&
  10537. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10538. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10539. }
  10540. }
  10541. tp->irq_max = 1;
  10542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10543. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10544. tp->irq_max = TG3_IRQ_MAX_VECS;
  10545. }
  10546. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10548. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10549. else {
  10550. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10551. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10552. }
  10553. }
  10554. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10555. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10557. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10558. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10559. &pci_state_reg);
  10560. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10561. if (tp->pcie_cap != 0) {
  10562. u16 lnkctl;
  10563. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10564. pcie_set_readrq(tp->pdev, 4096);
  10565. pci_read_config_word(tp->pdev,
  10566. tp->pcie_cap + PCI_EXP_LNKCTL,
  10567. &lnkctl);
  10568. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10570. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10573. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10574. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10575. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10576. }
  10577. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10578. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10579. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10580. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10581. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10582. if (!tp->pcix_cap) {
  10583. printk(KERN_ERR PFX "Cannot find PCI-X "
  10584. "capability, aborting.\n");
  10585. return -EIO;
  10586. }
  10587. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10588. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10589. }
  10590. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10591. * reordering to the mailbox registers done by the host
  10592. * controller can cause major troubles. We read back from
  10593. * every mailbox register write to force the writes to be
  10594. * posted to the chip in order.
  10595. */
  10596. if (pci_dev_present(write_reorder_chipsets) &&
  10597. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10598. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10599. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10600. &tp->pci_cacheline_sz);
  10601. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10602. &tp->pci_lat_timer);
  10603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10604. tp->pci_lat_timer < 64) {
  10605. tp->pci_lat_timer = 64;
  10606. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10607. tp->pci_lat_timer);
  10608. }
  10609. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10610. /* 5700 BX chips need to have their TX producer index
  10611. * mailboxes written twice to workaround a bug.
  10612. */
  10613. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10614. /* If we are in PCI-X mode, enable register write workaround.
  10615. *
  10616. * The workaround is to use indirect register accesses
  10617. * for all chip writes not to mailbox registers.
  10618. */
  10619. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10620. u32 pm_reg;
  10621. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10622. /* The chip can have it's power management PCI config
  10623. * space registers clobbered due to this bug.
  10624. * So explicitly force the chip into D0 here.
  10625. */
  10626. pci_read_config_dword(tp->pdev,
  10627. tp->pm_cap + PCI_PM_CTRL,
  10628. &pm_reg);
  10629. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10630. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10631. pci_write_config_dword(tp->pdev,
  10632. tp->pm_cap + PCI_PM_CTRL,
  10633. pm_reg);
  10634. /* Also, force SERR#/PERR# in PCI command. */
  10635. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10636. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10637. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10638. }
  10639. }
  10640. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10641. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10642. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10643. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10644. /* Chip-specific fixup from Broadcom driver */
  10645. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10646. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10647. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10648. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10649. }
  10650. /* Default fast path register access methods */
  10651. tp->read32 = tg3_read32;
  10652. tp->write32 = tg3_write32;
  10653. tp->read32_mbox = tg3_read32;
  10654. tp->write32_mbox = tg3_write32;
  10655. tp->write32_tx_mbox = tg3_write32;
  10656. tp->write32_rx_mbox = tg3_write32;
  10657. /* Various workaround register access methods */
  10658. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10659. tp->write32 = tg3_write_indirect_reg32;
  10660. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10661. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10662. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10663. /*
  10664. * Back to back register writes can cause problems on these
  10665. * chips, the workaround is to read back all reg writes
  10666. * except those to mailbox regs.
  10667. *
  10668. * See tg3_write_indirect_reg32().
  10669. */
  10670. tp->write32 = tg3_write_flush_reg32;
  10671. }
  10672. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10673. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10674. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10675. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10676. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10677. }
  10678. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10679. tp->read32 = tg3_read_indirect_reg32;
  10680. tp->write32 = tg3_write_indirect_reg32;
  10681. tp->read32_mbox = tg3_read_indirect_mbox;
  10682. tp->write32_mbox = tg3_write_indirect_mbox;
  10683. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10684. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10685. iounmap(tp->regs);
  10686. tp->regs = NULL;
  10687. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10688. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10689. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10690. }
  10691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10692. tp->read32_mbox = tg3_read32_mbox_5906;
  10693. tp->write32_mbox = tg3_write32_mbox_5906;
  10694. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10695. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10696. }
  10697. if (tp->write32 == tg3_write_indirect_reg32 ||
  10698. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10699. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10701. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10702. /* Get eeprom hw config before calling tg3_set_power_state().
  10703. * In particular, the TG3_FLG2_IS_NIC flag must be
  10704. * determined before calling tg3_set_power_state() so that
  10705. * we know whether or not to switch out of Vaux power.
  10706. * When the flag is set, it means that GPIO1 is used for eeprom
  10707. * write protect and also implies that it is a LOM where GPIOs
  10708. * are not used to switch power.
  10709. */
  10710. tg3_get_eeprom_hw_cfg(tp);
  10711. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10712. /* Allow reads and writes to the
  10713. * APE register and memory space.
  10714. */
  10715. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10716. PCISTATE_ALLOW_APE_SHMEM_WR;
  10717. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10718. pci_state_reg);
  10719. }
  10720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10725. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10726. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10727. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10728. * It is also used as eeprom write protect on LOMs.
  10729. */
  10730. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10731. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10732. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10733. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10734. GRC_LCLCTRL_GPIO_OUTPUT1);
  10735. /* Unused GPIO3 must be driven as output on 5752 because there
  10736. * are no pull-up resistors on unused GPIO pins.
  10737. */
  10738. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10739. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10742. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10743. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10744. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10745. /* Turn off the debug UART. */
  10746. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10747. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10748. /* Keep VMain power. */
  10749. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10750. GRC_LCLCTRL_GPIO_OUTPUT0;
  10751. }
  10752. /* Force the chip into D0. */
  10753. err = tg3_set_power_state(tp, PCI_D0);
  10754. if (err) {
  10755. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10756. pci_name(tp->pdev));
  10757. return err;
  10758. }
  10759. /* Derive initial jumbo mode from MTU assigned in
  10760. * ether_setup() via the alloc_etherdev() call
  10761. */
  10762. if (tp->dev->mtu > ETH_DATA_LEN &&
  10763. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10764. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10765. /* Determine WakeOnLan speed to use. */
  10766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10767. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10768. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10769. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10770. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10771. } else {
  10772. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10773. }
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10775. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10776. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10777. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10778. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10779. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10780. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10781. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10782. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10783. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10784. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10785. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10786. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10787. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10788. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10789. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10790. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10791. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10792. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10793. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10798. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10799. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10800. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10801. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10802. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10803. } else
  10804. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10805. }
  10806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10807. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10808. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10809. if (tp->phy_otp == 0)
  10810. tp->phy_otp = TG3_OTP_DEFAULT;
  10811. }
  10812. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10813. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10814. else
  10815. tp->mi_mode = MAC_MI_MODE_BASE;
  10816. tp->coalesce_mode = 0;
  10817. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10818. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10819. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10820. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10822. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10823. err = tg3_mdio_init(tp);
  10824. if (err)
  10825. return err;
  10826. /* Initialize data/descriptor byte/word swapping. */
  10827. val = tr32(GRC_MODE);
  10828. val &= GRC_MODE_HOST_STACKUP;
  10829. tw32(GRC_MODE, val | tp->grc_mode);
  10830. tg3_switch_clocks(tp);
  10831. /* Clear this out for sanity. */
  10832. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10833. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10834. &pci_state_reg);
  10835. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10836. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10837. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10838. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10839. chiprevid == CHIPREV_ID_5701_B0 ||
  10840. chiprevid == CHIPREV_ID_5701_B2 ||
  10841. chiprevid == CHIPREV_ID_5701_B5) {
  10842. void __iomem *sram_base;
  10843. /* Write some dummy words into the SRAM status block
  10844. * area, see if it reads back correctly. If the return
  10845. * value is bad, force enable the PCIX workaround.
  10846. */
  10847. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10848. writel(0x00000000, sram_base);
  10849. writel(0x00000000, sram_base + 4);
  10850. writel(0xffffffff, sram_base + 4);
  10851. if (readl(sram_base) != 0x00000000)
  10852. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10853. }
  10854. }
  10855. udelay(50);
  10856. tg3_nvram_init(tp);
  10857. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10858. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10860. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10861. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10862. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10863. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10864. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10865. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10866. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10867. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10868. HOSTCC_MODE_CLRTICK_TXBD);
  10869. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10870. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10871. tp->misc_host_ctrl);
  10872. }
  10873. /* Preserve the APE MAC_MODE bits */
  10874. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10875. tp->mac_mode = tr32(MAC_MODE) |
  10876. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10877. else
  10878. tp->mac_mode = TG3_DEF_MAC_MODE;
  10879. /* these are limited to 10/100 only */
  10880. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10881. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10882. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10883. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10884. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10885. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10886. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10887. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10888. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10889. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10890. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10891. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10892. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10893. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10894. err = tg3_phy_probe(tp);
  10895. if (err) {
  10896. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10897. pci_name(tp->pdev), err);
  10898. /* ... but do not return immediately ... */
  10899. tg3_mdio_fini(tp);
  10900. }
  10901. tg3_read_partno(tp);
  10902. tg3_read_fw_ver(tp);
  10903. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10904. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10905. } else {
  10906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10907. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10908. else
  10909. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10910. }
  10911. /* 5700 {AX,BX} chips have a broken status block link
  10912. * change bit implementation, so we must use the
  10913. * status register in those cases.
  10914. */
  10915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10916. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10917. else
  10918. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10919. /* The led_ctrl is set during tg3_phy_probe, here we might
  10920. * have to force the link status polling mechanism based
  10921. * upon subsystem IDs.
  10922. */
  10923. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10925. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10926. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10927. TG3_FLAG_USE_LINKCHG_REG);
  10928. }
  10929. /* For all SERDES we poll the MAC status register. */
  10930. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10931. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10932. else
  10933. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10934. tp->rx_offset = NET_IP_ALIGN;
  10935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10936. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10937. tp->rx_offset = 0;
  10938. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10939. /* Increment the rx prod index on the rx std ring by at most
  10940. * 8 for these chips to workaround hw errata.
  10941. */
  10942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10945. tp->rx_std_max_post = 8;
  10946. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10947. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10948. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10949. return err;
  10950. }
  10951. #ifdef CONFIG_SPARC
  10952. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10953. {
  10954. struct net_device *dev = tp->dev;
  10955. struct pci_dev *pdev = tp->pdev;
  10956. struct device_node *dp = pci_device_to_OF_node(pdev);
  10957. const unsigned char *addr;
  10958. int len;
  10959. addr = of_get_property(dp, "local-mac-address", &len);
  10960. if (addr && len == 6) {
  10961. memcpy(dev->dev_addr, addr, 6);
  10962. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10963. return 0;
  10964. }
  10965. return -ENODEV;
  10966. }
  10967. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10968. {
  10969. struct net_device *dev = tp->dev;
  10970. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10971. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10972. return 0;
  10973. }
  10974. #endif
  10975. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10976. {
  10977. struct net_device *dev = tp->dev;
  10978. u32 hi, lo, mac_offset;
  10979. int addr_ok = 0;
  10980. #ifdef CONFIG_SPARC
  10981. if (!tg3_get_macaddr_sparc(tp))
  10982. return 0;
  10983. #endif
  10984. mac_offset = 0x7c;
  10985. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10986. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10987. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10988. mac_offset = 0xcc;
  10989. if (tg3_nvram_lock(tp))
  10990. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10991. else
  10992. tg3_nvram_unlock(tp);
  10993. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10994. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  10995. mac_offset = 0xcc;
  10996. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10997. mac_offset = 0x10;
  10998. /* First try to get it from MAC address mailbox. */
  10999. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11000. if ((hi >> 16) == 0x484b) {
  11001. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11002. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11003. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11004. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11005. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11006. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11007. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11008. /* Some old bootcode may report a 0 MAC address in SRAM */
  11009. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11010. }
  11011. if (!addr_ok) {
  11012. /* Next, try NVRAM. */
  11013. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11014. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11015. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11016. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11017. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11018. }
  11019. /* Finally just fetch it out of the MAC control regs. */
  11020. else {
  11021. hi = tr32(MAC_ADDR_0_HIGH);
  11022. lo = tr32(MAC_ADDR_0_LOW);
  11023. dev->dev_addr[5] = lo & 0xff;
  11024. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11025. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11026. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11027. dev->dev_addr[1] = hi & 0xff;
  11028. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11029. }
  11030. }
  11031. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11032. #ifdef CONFIG_SPARC
  11033. if (!tg3_get_default_macaddr_sparc(tp))
  11034. return 0;
  11035. #endif
  11036. return -EINVAL;
  11037. }
  11038. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11039. return 0;
  11040. }
  11041. #define BOUNDARY_SINGLE_CACHELINE 1
  11042. #define BOUNDARY_MULTI_CACHELINE 2
  11043. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11044. {
  11045. int cacheline_size;
  11046. u8 byte;
  11047. int goal;
  11048. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11049. if (byte == 0)
  11050. cacheline_size = 1024;
  11051. else
  11052. cacheline_size = (int) byte * 4;
  11053. /* On 5703 and later chips, the boundary bits have no
  11054. * effect.
  11055. */
  11056. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11057. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11058. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11059. goto out;
  11060. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11061. goal = BOUNDARY_MULTI_CACHELINE;
  11062. #else
  11063. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11064. goal = BOUNDARY_SINGLE_CACHELINE;
  11065. #else
  11066. goal = 0;
  11067. #endif
  11068. #endif
  11069. if (!goal)
  11070. goto out;
  11071. /* PCI controllers on most RISC systems tend to disconnect
  11072. * when a device tries to burst across a cache-line boundary.
  11073. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11074. *
  11075. * Unfortunately, for PCI-E there are only limited
  11076. * write-side controls for this, and thus for reads
  11077. * we will still get the disconnects. We'll also waste
  11078. * these PCI cycles for both read and write for chips
  11079. * other than 5700 and 5701 which do not implement the
  11080. * boundary bits.
  11081. */
  11082. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11083. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11084. switch (cacheline_size) {
  11085. case 16:
  11086. case 32:
  11087. case 64:
  11088. case 128:
  11089. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11090. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11091. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11092. } else {
  11093. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11094. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11095. }
  11096. break;
  11097. case 256:
  11098. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11099. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11100. break;
  11101. default:
  11102. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11103. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11104. break;
  11105. }
  11106. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11107. switch (cacheline_size) {
  11108. case 16:
  11109. case 32:
  11110. case 64:
  11111. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11112. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11113. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11114. break;
  11115. }
  11116. /* fallthrough */
  11117. case 128:
  11118. default:
  11119. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11120. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11121. break;
  11122. }
  11123. } else {
  11124. switch (cacheline_size) {
  11125. case 16:
  11126. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11127. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11128. DMA_RWCTRL_WRITE_BNDRY_16);
  11129. break;
  11130. }
  11131. /* fallthrough */
  11132. case 32:
  11133. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11134. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11135. DMA_RWCTRL_WRITE_BNDRY_32);
  11136. break;
  11137. }
  11138. /* fallthrough */
  11139. case 64:
  11140. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11141. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11142. DMA_RWCTRL_WRITE_BNDRY_64);
  11143. break;
  11144. }
  11145. /* fallthrough */
  11146. case 128:
  11147. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11148. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11149. DMA_RWCTRL_WRITE_BNDRY_128);
  11150. break;
  11151. }
  11152. /* fallthrough */
  11153. case 256:
  11154. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11155. DMA_RWCTRL_WRITE_BNDRY_256);
  11156. break;
  11157. case 512:
  11158. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11159. DMA_RWCTRL_WRITE_BNDRY_512);
  11160. break;
  11161. case 1024:
  11162. default:
  11163. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11164. DMA_RWCTRL_WRITE_BNDRY_1024);
  11165. break;
  11166. }
  11167. }
  11168. out:
  11169. return val;
  11170. }
  11171. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11172. {
  11173. struct tg3_internal_buffer_desc test_desc;
  11174. u32 sram_dma_descs;
  11175. int i, ret;
  11176. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11177. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11178. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11179. tw32(RDMAC_STATUS, 0);
  11180. tw32(WDMAC_STATUS, 0);
  11181. tw32(BUFMGR_MODE, 0);
  11182. tw32(FTQ_RESET, 0);
  11183. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11184. test_desc.addr_lo = buf_dma & 0xffffffff;
  11185. test_desc.nic_mbuf = 0x00002100;
  11186. test_desc.len = size;
  11187. /*
  11188. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11189. * the *second* time the tg3 driver was getting loaded after an
  11190. * initial scan.
  11191. *
  11192. * Broadcom tells me:
  11193. * ...the DMA engine is connected to the GRC block and a DMA
  11194. * reset may affect the GRC block in some unpredictable way...
  11195. * The behavior of resets to individual blocks has not been tested.
  11196. *
  11197. * Broadcom noted the GRC reset will also reset all sub-components.
  11198. */
  11199. if (to_device) {
  11200. test_desc.cqid_sqid = (13 << 8) | 2;
  11201. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11202. udelay(40);
  11203. } else {
  11204. test_desc.cqid_sqid = (16 << 8) | 7;
  11205. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11206. udelay(40);
  11207. }
  11208. test_desc.flags = 0x00000005;
  11209. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11210. u32 val;
  11211. val = *(((u32 *)&test_desc) + i);
  11212. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11213. sram_dma_descs + (i * sizeof(u32)));
  11214. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11215. }
  11216. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11217. if (to_device) {
  11218. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11219. } else {
  11220. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11221. }
  11222. ret = -ENODEV;
  11223. for (i = 0; i < 40; i++) {
  11224. u32 val;
  11225. if (to_device)
  11226. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11227. else
  11228. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11229. if ((val & 0xffff) == sram_dma_descs) {
  11230. ret = 0;
  11231. break;
  11232. }
  11233. udelay(100);
  11234. }
  11235. return ret;
  11236. }
  11237. #define TEST_BUFFER_SIZE 0x2000
  11238. static int __devinit tg3_test_dma(struct tg3 *tp)
  11239. {
  11240. dma_addr_t buf_dma;
  11241. u32 *buf, saved_dma_rwctrl;
  11242. int ret;
  11243. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11244. if (!buf) {
  11245. ret = -ENOMEM;
  11246. goto out_nofree;
  11247. }
  11248. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11249. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11250. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11251. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11252. /* DMA read watermark not used on PCIE */
  11253. tp->dma_rwctrl |= 0x00180000;
  11254. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11257. tp->dma_rwctrl |= 0x003f0000;
  11258. else
  11259. tp->dma_rwctrl |= 0x003f000f;
  11260. } else {
  11261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11262. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11263. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11264. u32 read_water = 0x7;
  11265. /* If the 5704 is behind the EPB bridge, we can
  11266. * do the less restrictive ONE_DMA workaround for
  11267. * better performance.
  11268. */
  11269. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11271. tp->dma_rwctrl |= 0x8000;
  11272. else if (ccval == 0x6 || ccval == 0x7)
  11273. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11275. read_water = 4;
  11276. /* Set bit 23 to enable PCIX hw bug fix */
  11277. tp->dma_rwctrl |=
  11278. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11279. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11280. (1 << 23);
  11281. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11282. /* 5780 always in PCIX mode */
  11283. tp->dma_rwctrl |= 0x00144000;
  11284. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11285. /* 5714 always in PCIX mode */
  11286. tp->dma_rwctrl |= 0x00148000;
  11287. } else {
  11288. tp->dma_rwctrl |= 0x001b000f;
  11289. }
  11290. }
  11291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11293. tp->dma_rwctrl &= 0xfffffff0;
  11294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11296. /* Remove this if it causes problems for some boards. */
  11297. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11298. /* On 5700/5701 chips, we need to set this bit.
  11299. * Otherwise the chip will issue cacheline transactions
  11300. * to streamable DMA memory with not all the byte
  11301. * enables turned on. This is an error on several
  11302. * RISC PCI controllers, in particular sparc64.
  11303. *
  11304. * On 5703/5704 chips, this bit has been reassigned
  11305. * a different meaning. In particular, it is used
  11306. * on those chips to enable a PCI-X workaround.
  11307. */
  11308. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11309. }
  11310. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11311. #if 0
  11312. /* Unneeded, already done by tg3_get_invariants. */
  11313. tg3_switch_clocks(tp);
  11314. #endif
  11315. ret = 0;
  11316. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11317. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11318. goto out;
  11319. /* It is best to perform DMA test with maximum write burst size
  11320. * to expose the 5700/5701 write DMA bug.
  11321. */
  11322. saved_dma_rwctrl = tp->dma_rwctrl;
  11323. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11324. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11325. while (1) {
  11326. u32 *p = buf, i;
  11327. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11328. p[i] = i;
  11329. /* Send the buffer to the chip. */
  11330. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11331. if (ret) {
  11332. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11333. break;
  11334. }
  11335. #if 0
  11336. /* validate data reached card RAM correctly. */
  11337. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11338. u32 val;
  11339. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11340. if (le32_to_cpu(val) != p[i]) {
  11341. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11342. /* ret = -ENODEV here? */
  11343. }
  11344. p[i] = 0;
  11345. }
  11346. #endif
  11347. /* Now read it back. */
  11348. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11349. if (ret) {
  11350. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11351. break;
  11352. }
  11353. /* Verify it. */
  11354. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11355. if (p[i] == i)
  11356. continue;
  11357. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11358. DMA_RWCTRL_WRITE_BNDRY_16) {
  11359. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11360. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11361. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11362. break;
  11363. } else {
  11364. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11365. ret = -ENODEV;
  11366. goto out;
  11367. }
  11368. }
  11369. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11370. /* Success. */
  11371. ret = 0;
  11372. break;
  11373. }
  11374. }
  11375. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11376. DMA_RWCTRL_WRITE_BNDRY_16) {
  11377. static struct pci_device_id dma_wait_state_chipsets[] = {
  11378. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11379. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11380. { },
  11381. };
  11382. /* DMA test passed without adjusting DMA boundary,
  11383. * now look for chipsets that are known to expose the
  11384. * DMA bug without failing the test.
  11385. */
  11386. if (pci_dev_present(dma_wait_state_chipsets)) {
  11387. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11388. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11389. }
  11390. else
  11391. /* Safe to use the calculated DMA boundary. */
  11392. tp->dma_rwctrl = saved_dma_rwctrl;
  11393. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11394. }
  11395. out:
  11396. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11397. out_nofree:
  11398. return ret;
  11399. }
  11400. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11401. {
  11402. tp->link_config.advertising =
  11403. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11404. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11405. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11406. ADVERTISED_Autoneg | ADVERTISED_MII);
  11407. tp->link_config.speed = SPEED_INVALID;
  11408. tp->link_config.duplex = DUPLEX_INVALID;
  11409. tp->link_config.autoneg = AUTONEG_ENABLE;
  11410. tp->link_config.active_speed = SPEED_INVALID;
  11411. tp->link_config.active_duplex = DUPLEX_INVALID;
  11412. tp->link_config.phy_is_low_power = 0;
  11413. tp->link_config.orig_speed = SPEED_INVALID;
  11414. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11415. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11416. }
  11417. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11418. {
  11419. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11420. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11421. tp->bufmgr_config.mbuf_read_dma_low_water =
  11422. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11423. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11424. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11425. tp->bufmgr_config.mbuf_high_water =
  11426. DEFAULT_MB_HIGH_WATER_5705;
  11427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11428. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11429. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11430. tp->bufmgr_config.mbuf_high_water =
  11431. DEFAULT_MB_HIGH_WATER_5906;
  11432. }
  11433. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11434. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11435. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11436. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11437. tp->bufmgr_config.mbuf_high_water_jumbo =
  11438. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11439. } else {
  11440. tp->bufmgr_config.mbuf_read_dma_low_water =
  11441. DEFAULT_MB_RDMA_LOW_WATER;
  11442. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11443. DEFAULT_MB_MACRX_LOW_WATER;
  11444. tp->bufmgr_config.mbuf_high_water =
  11445. DEFAULT_MB_HIGH_WATER;
  11446. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11447. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11448. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11449. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11450. tp->bufmgr_config.mbuf_high_water_jumbo =
  11451. DEFAULT_MB_HIGH_WATER_JUMBO;
  11452. }
  11453. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11454. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11455. }
  11456. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11457. {
  11458. switch (tp->phy_id & PHY_ID_MASK) {
  11459. case PHY_ID_BCM5400: return "5400";
  11460. case PHY_ID_BCM5401: return "5401";
  11461. case PHY_ID_BCM5411: return "5411";
  11462. case PHY_ID_BCM5701: return "5701";
  11463. case PHY_ID_BCM5703: return "5703";
  11464. case PHY_ID_BCM5704: return "5704";
  11465. case PHY_ID_BCM5705: return "5705";
  11466. case PHY_ID_BCM5750: return "5750";
  11467. case PHY_ID_BCM5752: return "5752";
  11468. case PHY_ID_BCM5714: return "5714";
  11469. case PHY_ID_BCM5780: return "5780";
  11470. case PHY_ID_BCM5755: return "5755";
  11471. case PHY_ID_BCM5787: return "5787";
  11472. case PHY_ID_BCM5784: return "5784";
  11473. case PHY_ID_BCM5756: return "5722/5756";
  11474. case PHY_ID_BCM5906: return "5906";
  11475. case PHY_ID_BCM5761: return "5761";
  11476. case PHY_ID_BCM8002: return "8002/serdes";
  11477. case 0: return "serdes";
  11478. default: return "unknown";
  11479. }
  11480. }
  11481. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11482. {
  11483. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11484. strcpy(str, "PCI Express");
  11485. return str;
  11486. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11487. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11488. strcpy(str, "PCIX:");
  11489. if ((clock_ctrl == 7) ||
  11490. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11491. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11492. strcat(str, "133MHz");
  11493. else if (clock_ctrl == 0)
  11494. strcat(str, "33MHz");
  11495. else if (clock_ctrl == 2)
  11496. strcat(str, "50MHz");
  11497. else if (clock_ctrl == 4)
  11498. strcat(str, "66MHz");
  11499. else if (clock_ctrl == 6)
  11500. strcat(str, "100MHz");
  11501. } else {
  11502. strcpy(str, "PCI:");
  11503. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11504. strcat(str, "66MHz");
  11505. else
  11506. strcat(str, "33MHz");
  11507. }
  11508. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11509. strcat(str, ":32-bit");
  11510. else
  11511. strcat(str, ":64-bit");
  11512. return str;
  11513. }
  11514. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11515. {
  11516. struct pci_dev *peer;
  11517. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11518. for (func = 0; func < 8; func++) {
  11519. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11520. if (peer && peer != tp->pdev)
  11521. break;
  11522. pci_dev_put(peer);
  11523. }
  11524. /* 5704 can be configured in single-port mode, set peer to
  11525. * tp->pdev in that case.
  11526. */
  11527. if (!peer) {
  11528. peer = tp->pdev;
  11529. return peer;
  11530. }
  11531. /*
  11532. * We don't need to keep the refcount elevated; there's no way
  11533. * to remove one half of this device without removing the other
  11534. */
  11535. pci_dev_put(peer);
  11536. return peer;
  11537. }
  11538. static void __devinit tg3_init_coal(struct tg3 *tp)
  11539. {
  11540. struct ethtool_coalesce *ec = &tp->coal;
  11541. memset(ec, 0, sizeof(*ec));
  11542. ec->cmd = ETHTOOL_GCOALESCE;
  11543. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11544. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11545. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11546. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11547. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11548. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11549. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11550. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11551. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11552. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11553. HOSTCC_MODE_CLRTICK_TXBD)) {
  11554. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11555. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11556. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11557. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11558. }
  11559. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11560. ec->rx_coalesce_usecs_irq = 0;
  11561. ec->tx_coalesce_usecs_irq = 0;
  11562. ec->stats_block_coalesce_usecs = 0;
  11563. }
  11564. }
  11565. static const struct net_device_ops tg3_netdev_ops = {
  11566. .ndo_open = tg3_open,
  11567. .ndo_stop = tg3_close,
  11568. .ndo_start_xmit = tg3_start_xmit,
  11569. .ndo_get_stats = tg3_get_stats,
  11570. .ndo_validate_addr = eth_validate_addr,
  11571. .ndo_set_multicast_list = tg3_set_rx_mode,
  11572. .ndo_set_mac_address = tg3_set_mac_addr,
  11573. .ndo_do_ioctl = tg3_ioctl,
  11574. .ndo_tx_timeout = tg3_tx_timeout,
  11575. .ndo_change_mtu = tg3_change_mtu,
  11576. #if TG3_VLAN_TAG_USED
  11577. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11578. #endif
  11579. #ifdef CONFIG_NET_POLL_CONTROLLER
  11580. .ndo_poll_controller = tg3_poll_controller,
  11581. #endif
  11582. };
  11583. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11584. .ndo_open = tg3_open,
  11585. .ndo_stop = tg3_close,
  11586. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11587. .ndo_get_stats = tg3_get_stats,
  11588. .ndo_validate_addr = eth_validate_addr,
  11589. .ndo_set_multicast_list = tg3_set_rx_mode,
  11590. .ndo_set_mac_address = tg3_set_mac_addr,
  11591. .ndo_do_ioctl = tg3_ioctl,
  11592. .ndo_tx_timeout = tg3_tx_timeout,
  11593. .ndo_change_mtu = tg3_change_mtu,
  11594. #if TG3_VLAN_TAG_USED
  11595. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11596. #endif
  11597. #ifdef CONFIG_NET_POLL_CONTROLLER
  11598. .ndo_poll_controller = tg3_poll_controller,
  11599. #endif
  11600. };
  11601. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11602. const struct pci_device_id *ent)
  11603. {
  11604. static int tg3_version_printed = 0;
  11605. struct net_device *dev;
  11606. struct tg3 *tp;
  11607. int i, err, pm_cap;
  11608. u32 sndmbx, rcvmbx, intmbx;
  11609. char str[40];
  11610. u64 dma_mask, persist_dma_mask;
  11611. if (tg3_version_printed++ == 0)
  11612. printk(KERN_INFO "%s", version);
  11613. err = pci_enable_device(pdev);
  11614. if (err) {
  11615. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11616. "aborting.\n");
  11617. return err;
  11618. }
  11619. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11620. if (err) {
  11621. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11622. "aborting.\n");
  11623. goto err_out_disable_pdev;
  11624. }
  11625. pci_set_master(pdev);
  11626. /* Find power-management capability. */
  11627. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11628. if (pm_cap == 0) {
  11629. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11630. "aborting.\n");
  11631. err = -EIO;
  11632. goto err_out_free_res;
  11633. }
  11634. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11635. if (!dev) {
  11636. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11637. err = -ENOMEM;
  11638. goto err_out_free_res;
  11639. }
  11640. SET_NETDEV_DEV(dev, &pdev->dev);
  11641. #if TG3_VLAN_TAG_USED
  11642. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11643. #endif
  11644. tp = netdev_priv(dev);
  11645. tp->pdev = pdev;
  11646. tp->dev = dev;
  11647. tp->pm_cap = pm_cap;
  11648. tp->rx_mode = TG3_DEF_RX_MODE;
  11649. tp->tx_mode = TG3_DEF_TX_MODE;
  11650. if (tg3_debug > 0)
  11651. tp->msg_enable = tg3_debug;
  11652. else
  11653. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11654. /* The word/byte swap controls here control register access byte
  11655. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11656. * setting below.
  11657. */
  11658. tp->misc_host_ctrl =
  11659. MISC_HOST_CTRL_MASK_PCI_INT |
  11660. MISC_HOST_CTRL_WORD_SWAP |
  11661. MISC_HOST_CTRL_INDIR_ACCESS |
  11662. MISC_HOST_CTRL_PCISTATE_RW;
  11663. /* The NONFRM (non-frame) byte/word swap controls take effect
  11664. * on descriptor entries, anything which isn't packet data.
  11665. *
  11666. * The StrongARM chips on the board (one for tx, one for rx)
  11667. * are running in big-endian mode.
  11668. */
  11669. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11670. GRC_MODE_WSWAP_NONFRM_DATA);
  11671. #ifdef __BIG_ENDIAN
  11672. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11673. #endif
  11674. spin_lock_init(&tp->lock);
  11675. spin_lock_init(&tp->indirect_lock);
  11676. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11677. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11678. if (!tp->regs) {
  11679. printk(KERN_ERR PFX "Cannot map device registers, "
  11680. "aborting.\n");
  11681. err = -ENOMEM;
  11682. goto err_out_free_dev;
  11683. }
  11684. tg3_init_link_config(tp);
  11685. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11686. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11687. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11688. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11689. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11690. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11691. struct tg3_napi *tnapi = &tp->napi[i];
  11692. tnapi->tp = tp;
  11693. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11694. tnapi->int_mbox = intmbx;
  11695. if (i < 4)
  11696. intmbx += 0x8;
  11697. else
  11698. intmbx += 0x4;
  11699. tnapi->consmbox = rcvmbx;
  11700. tnapi->prodmbox = sndmbx;
  11701. if (i)
  11702. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11703. else
  11704. tnapi->coal_now = HOSTCC_MODE_NOW;
  11705. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11706. break;
  11707. /*
  11708. * If we support MSIX, we'll be using RSS. If we're using
  11709. * RSS, the first vector only handles link interrupts and the
  11710. * remaining vectors handle rx and tx interrupts. Reuse the
  11711. * mailbox values for the next iteration. The values we setup
  11712. * above are still useful for the single vectored mode.
  11713. */
  11714. if (!i)
  11715. continue;
  11716. rcvmbx += 0x8;
  11717. if (sndmbx & 0x4)
  11718. sndmbx -= 0x4;
  11719. else
  11720. sndmbx += 0xc;
  11721. }
  11722. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11723. dev->ethtool_ops = &tg3_ethtool_ops;
  11724. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11725. dev->irq = pdev->irq;
  11726. err = tg3_get_invariants(tp);
  11727. if (err) {
  11728. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11729. "aborting.\n");
  11730. goto err_out_iounmap;
  11731. }
  11732. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11733. dev->netdev_ops = &tg3_netdev_ops;
  11734. else
  11735. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11736. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11737. * device behind the EPB cannot support DMA addresses > 40-bit.
  11738. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11739. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11740. * do DMA address check in tg3_start_xmit().
  11741. */
  11742. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11743. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11744. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11745. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11746. #ifdef CONFIG_HIGHMEM
  11747. dma_mask = DMA_BIT_MASK(64);
  11748. #endif
  11749. } else
  11750. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11751. /* Configure DMA attributes. */
  11752. if (dma_mask > DMA_BIT_MASK(32)) {
  11753. err = pci_set_dma_mask(pdev, dma_mask);
  11754. if (!err) {
  11755. dev->features |= NETIF_F_HIGHDMA;
  11756. err = pci_set_consistent_dma_mask(pdev,
  11757. persist_dma_mask);
  11758. if (err < 0) {
  11759. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11760. "DMA for consistent allocations\n");
  11761. goto err_out_iounmap;
  11762. }
  11763. }
  11764. }
  11765. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11766. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11767. if (err) {
  11768. printk(KERN_ERR PFX "No usable DMA configuration, "
  11769. "aborting.\n");
  11770. goto err_out_iounmap;
  11771. }
  11772. }
  11773. tg3_init_bufmgr_config(tp);
  11774. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11775. tp->fw_needed = FIRMWARE_TG3;
  11776. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11777. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11778. }
  11779. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11781. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11783. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11784. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11785. } else {
  11786. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11788. tp->fw_needed = FIRMWARE_TG3TSO5;
  11789. else
  11790. tp->fw_needed = FIRMWARE_TG3TSO;
  11791. }
  11792. /* TSO is on by default on chips that support hardware TSO.
  11793. * Firmware TSO on older chips gives lower performance, so it
  11794. * is off by default, but can be enabled using ethtool.
  11795. */
  11796. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11797. if (dev->features & NETIF_F_IP_CSUM)
  11798. dev->features |= NETIF_F_TSO;
  11799. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11800. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11801. dev->features |= NETIF_F_TSO6;
  11802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11803. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11804. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11805. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11808. dev->features |= NETIF_F_TSO_ECN;
  11809. }
  11810. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11811. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11812. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11813. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11814. tp->rx_pending = 63;
  11815. }
  11816. err = tg3_get_device_address(tp);
  11817. if (err) {
  11818. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11819. "aborting.\n");
  11820. goto err_out_fw;
  11821. }
  11822. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11823. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11824. if (!tp->aperegs) {
  11825. printk(KERN_ERR PFX "Cannot map APE registers, "
  11826. "aborting.\n");
  11827. err = -ENOMEM;
  11828. goto err_out_fw;
  11829. }
  11830. tg3_ape_lock_init(tp);
  11831. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11832. tg3_read_dash_ver(tp);
  11833. }
  11834. /*
  11835. * Reset chip in case UNDI or EFI driver did not shutdown
  11836. * DMA self test will enable WDMAC and we'll see (spurious)
  11837. * pending DMA on the PCI bus at that point.
  11838. */
  11839. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11840. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11841. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11842. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11843. }
  11844. err = tg3_test_dma(tp);
  11845. if (err) {
  11846. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11847. goto err_out_apeunmap;
  11848. }
  11849. /* flow control autonegotiation is default behavior */
  11850. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11851. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11852. tg3_init_coal(tp);
  11853. pci_set_drvdata(pdev, dev);
  11854. err = register_netdev(dev);
  11855. if (err) {
  11856. printk(KERN_ERR PFX "Cannot register net device, "
  11857. "aborting.\n");
  11858. goto err_out_apeunmap;
  11859. }
  11860. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11861. dev->name,
  11862. tp->board_part_number,
  11863. tp->pci_chip_rev_id,
  11864. tg3_bus_string(tp, str),
  11865. dev->dev_addr);
  11866. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  11867. struct phy_device *phydev;
  11868. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11869. printk(KERN_INFO
  11870. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11871. tp->dev->name, phydev->drv->name,
  11872. dev_name(&phydev->dev));
  11873. } else
  11874. printk(KERN_INFO
  11875. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11876. tp->dev->name, tg3_phy_string(tp),
  11877. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11878. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11879. "10/100/1000Base-T")),
  11880. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11881. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11882. dev->name,
  11883. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11884. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11885. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11886. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11887. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11888. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11889. dev->name, tp->dma_rwctrl,
  11890. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11891. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11892. return 0;
  11893. err_out_apeunmap:
  11894. if (tp->aperegs) {
  11895. iounmap(tp->aperegs);
  11896. tp->aperegs = NULL;
  11897. }
  11898. err_out_fw:
  11899. if (tp->fw)
  11900. release_firmware(tp->fw);
  11901. err_out_iounmap:
  11902. if (tp->regs) {
  11903. iounmap(tp->regs);
  11904. tp->regs = NULL;
  11905. }
  11906. err_out_free_dev:
  11907. free_netdev(dev);
  11908. err_out_free_res:
  11909. pci_release_regions(pdev);
  11910. err_out_disable_pdev:
  11911. pci_disable_device(pdev);
  11912. pci_set_drvdata(pdev, NULL);
  11913. return err;
  11914. }
  11915. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11916. {
  11917. struct net_device *dev = pci_get_drvdata(pdev);
  11918. if (dev) {
  11919. struct tg3 *tp = netdev_priv(dev);
  11920. if (tp->fw)
  11921. release_firmware(tp->fw);
  11922. flush_scheduled_work();
  11923. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11924. tg3_phy_fini(tp);
  11925. tg3_mdio_fini(tp);
  11926. }
  11927. unregister_netdev(dev);
  11928. if (tp->aperegs) {
  11929. iounmap(tp->aperegs);
  11930. tp->aperegs = NULL;
  11931. }
  11932. if (tp->regs) {
  11933. iounmap(tp->regs);
  11934. tp->regs = NULL;
  11935. }
  11936. free_netdev(dev);
  11937. pci_release_regions(pdev);
  11938. pci_disable_device(pdev);
  11939. pci_set_drvdata(pdev, NULL);
  11940. }
  11941. }
  11942. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11943. {
  11944. struct net_device *dev = pci_get_drvdata(pdev);
  11945. struct tg3 *tp = netdev_priv(dev);
  11946. pci_power_t target_state;
  11947. int err;
  11948. /* PCI register 4 needs to be saved whether netif_running() or not.
  11949. * MSI address and data need to be saved if using MSI and
  11950. * netif_running().
  11951. */
  11952. pci_save_state(pdev);
  11953. if (!netif_running(dev))
  11954. return 0;
  11955. flush_scheduled_work();
  11956. tg3_phy_stop(tp);
  11957. tg3_netif_stop(tp);
  11958. del_timer_sync(&tp->timer);
  11959. tg3_full_lock(tp, 1);
  11960. tg3_disable_ints(tp);
  11961. tg3_full_unlock(tp);
  11962. netif_device_detach(dev);
  11963. tg3_full_lock(tp, 0);
  11964. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11965. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11966. tg3_full_unlock(tp);
  11967. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11968. err = tg3_set_power_state(tp, target_state);
  11969. if (err) {
  11970. int err2;
  11971. tg3_full_lock(tp, 0);
  11972. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11973. err2 = tg3_restart_hw(tp, 1);
  11974. if (err2)
  11975. goto out;
  11976. tp->timer.expires = jiffies + tp->timer_offset;
  11977. add_timer(&tp->timer);
  11978. netif_device_attach(dev);
  11979. tg3_netif_start(tp);
  11980. out:
  11981. tg3_full_unlock(tp);
  11982. if (!err2)
  11983. tg3_phy_start(tp);
  11984. }
  11985. return err;
  11986. }
  11987. static int tg3_resume(struct pci_dev *pdev)
  11988. {
  11989. struct net_device *dev = pci_get_drvdata(pdev);
  11990. struct tg3 *tp = netdev_priv(dev);
  11991. int err;
  11992. pci_restore_state(tp->pdev);
  11993. if (!netif_running(dev))
  11994. return 0;
  11995. err = tg3_set_power_state(tp, PCI_D0);
  11996. if (err)
  11997. return err;
  11998. netif_device_attach(dev);
  11999. tg3_full_lock(tp, 0);
  12000. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12001. err = tg3_restart_hw(tp, 1);
  12002. if (err)
  12003. goto out;
  12004. tp->timer.expires = jiffies + tp->timer_offset;
  12005. add_timer(&tp->timer);
  12006. tg3_netif_start(tp);
  12007. out:
  12008. tg3_full_unlock(tp);
  12009. if (!err)
  12010. tg3_phy_start(tp);
  12011. return err;
  12012. }
  12013. static struct pci_driver tg3_driver = {
  12014. .name = DRV_MODULE_NAME,
  12015. .id_table = tg3_pci_tbl,
  12016. .probe = tg3_init_one,
  12017. .remove = __devexit_p(tg3_remove_one),
  12018. .suspend = tg3_suspend,
  12019. .resume = tg3_resume
  12020. };
  12021. static int __init tg3_init(void)
  12022. {
  12023. return pci_register_driver(&tg3_driver);
  12024. }
  12025. static void __exit tg3_cleanup(void)
  12026. {
  12027. pci_unregister_driver(&tg3_driver);
  12028. }
  12029. module_init(tg3_init);
  12030. module_exit(tg3_cleanup);