io_apic.c 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* The one past the highest gsi number used */
  83. u32 gsi_top;
  84. /* MP IRQ source entries */
  85. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  86. /* # of MP IRQ source entries */
  87. int mp_irq_entries;
  88. /* GSI interrupts */
  89. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  90. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  91. int mp_bus_id_to_type[MAX_MP_BUSSES];
  92. #endif
  93. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  94. int skip_ioapic_setup;
  95. void arch_disable_smp_support(void)
  96. {
  97. #ifdef CONFIG_PCI
  98. noioapicquirk = 1;
  99. noioapicreroute = -1;
  100. #endif
  101. skip_ioapic_setup = 1;
  102. }
  103. static int __init parse_noapic(char *str)
  104. {
  105. /* disable IO-APIC */
  106. arch_disable_smp_support();
  107. return 0;
  108. }
  109. early_param("noapic", parse_noapic);
  110. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  111. void mp_save_irq(struct mpc_intsrc *m)
  112. {
  113. int i;
  114. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  115. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  116. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  117. m->srcbusirq, m->dstapic, m->dstirq);
  118. for (i = 0; i < mp_irq_entries; i++) {
  119. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  120. return;
  121. }
  122. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  123. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  124. panic("Max # of irq sources exceeded!!\n");
  125. }
  126. struct irq_pin_list {
  127. int apic, pin;
  128. struct irq_pin_list *next;
  129. };
  130. static struct irq_pin_list *alloc_irq_pin_list(int node)
  131. {
  132. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  133. }
  134. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  135. #ifdef CONFIG_SPARSE_IRQ
  136. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  137. #else
  138. static struct irq_cfg irq_cfgx[NR_IRQS];
  139. #endif
  140. int __init arch_early_irq_init(void)
  141. {
  142. struct irq_cfg *cfg;
  143. int count, node, i;
  144. if (!legacy_pic->nr_legacy_irqs) {
  145. nr_irqs_gsi = 0;
  146. io_apic_irqs = ~0UL;
  147. }
  148. cfg = irq_cfgx;
  149. count = ARRAY_SIZE(irq_cfgx);
  150. node = cpu_to_node(0);
  151. /* Make sure the legacy interrupts are marked in the bitmap */
  152. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  153. for (i = 0; i < count; i++) {
  154. set_irq_chip_data(i, &cfg[i]);
  155. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  156. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  157. /*
  158. * For legacy IRQ's, start with assigning irq0 to irq15 to
  159. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  160. */
  161. if (i < legacy_pic->nr_legacy_irqs) {
  162. cfg[i].vector = IRQ0_VECTOR + i;
  163. cpumask_set_cpu(0, cfg[i].domain);
  164. }
  165. }
  166. return 0;
  167. }
  168. #ifdef CONFIG_SPARSE_IRQ
  169. static struct irq_cfg *irq_cfg(unsigned int irq)
  170. {
  171. return get_irq_chip_data(irq);
  172. }
  173. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  174. {
  175. struct irq_cfg *cfg;
  176. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  177. if (!cfg)
  178. return NULL;
  179. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  180. goto out_cfg;
  181. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  182. goto out_domain;
  183. return cfg;
  184. out_domain:
  185. free_cpumask_var(cfg->domain);
  186. out_cfg:
  187. kfree(cfg);
  188. return NULL;
  189. }
  190. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  191. {
  192. if (!cfg)
  193. return;
  194. set_irq_chip_data(at, NULL);
  195. free_cpumask_var(cfg->domain);
  196. free_cpumask_var(cfg->old_domain);
  197. kfree(cfg);
  198. }
  199. #else
  200. struct irq_cfg *irq_cfg(unsigned int irq)
  201. {
  202. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  203. }
  204. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  205. {
  206. return irq_cfgx + irq;
  207. }
  208. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  209. #endif
  210. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  211. {
  212. int res = irq_alloc_desc_at(at, node);
  213. struct irq_cfg *cfg;
  214. if (res < 0) {
  215. if (res != -EEXIST)
  216. return NULL;
  217. cfg = get_irq_chip_data(at);
  218. if (cfg)
  219. return cfg;
  220. }
  221. cfg = alloc_irq_cfg(at, node);
  222. if (cfg)
  223. set_irq_chip_data(at, cfg);
  224. else
  225. irq_free_desc(at);
  226. return cfg;
  227. }
  228. static int alloc_irq_from(unsigned int from, int node)
  229. {
  230. return irq_alloc_desc_from(from, node);
  231. }
  232. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  233. {
  234. free_irq_cfg(at, cfg);
  235. irq_free_desc(at);
  236. }
  237. struct io_apic {
  238. unsigned int index;
  239. unsigned int unused[3];
  240. unsigned int data;
  241. unsigned int unused2[11];
  242. unsigned int eoi;
  243. };
  244. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  245. {
  246. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  247. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  248. }
  249. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  250. {
  251. struct io_apic __iomem *io_apic = io_apic_base(apic);
  252. writel(vector, &io_apic->eoi);
  253. }
  254. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  255. {
  256. struct io_apic __iomem *io_apic = io_apic_base(apic);
  257. writel(reg, &io_apic->index);
  258. return readl(&io_apic->data);
  259. }
  260. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  261. {
  262. struct io_apic __iomem *io_apic = io_apic_base(apic);
  263. writel(reg, &io_apic->index);
  264. writel(value, &io_apic->data);
  265. }
  266. /*
  267. * Re-write a value: to be used for read-modify-write
  268. * cycles where the read already set up the index register.
  269. *
  270. * Older SiS APIC requires we rewrite the index register
  271. */
  272. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  273. {
  274. struct io_apic __iomem *io_apic = io_apic_base(apic);
  275. if (sis_apic_bug)
  276. writel(reg, &io_apic->index);
  277. writel(value, &io_apic->data);
  278. }
  279. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  280. {
  281. struct irq_pin_list *entry;
  282. unsigned long flags;
  283. raw_spin_lock_irqsave(&ioapic_lock, flags);
  284. for_each_irq_pin(entry, cfg->irq_2_pin) {
  285. unsigned int reg;
  286. int pin;
  287. pin = entry->pin;
  288. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  289. /* Is the remote IRR bit set? */
  290. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  291. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  292. return true;
  293. }
  294. }
  295. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  296. return false;
  297. }
  298. union entry_union {
  299. struct { u32 w1, w2; };
  300. struct IO_APIC_route_entry entry;
  301. };
  302. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  303. {
  304. union entry_union eu;
  305. unsigned long flags;
  306. raw_spin_lock_irqsave(&ioapic_lock, flags);
  307. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  308. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  309. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  310. return eu.entry;
  311. }
  312. /*
  313. * When we write a new IO APIC routing entry, we need to write the high
  314. * word first! If the mask bit in the low word is clear, we will enable
  315. * the interrupt, and we need to make sure the entry is fully populated
  316. * before that happens.
  317. */
  318. static void
  319. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  320. {
  321. union entry_union eu = {{0, 0}};
  322. eu.entry = e;
  323. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  324. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  325. }
  326. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  327. {
  328. unsigned long flags;
  329. raw_spin_lock_irqsave(&ioapic_lock, flags);
  330. __ioapic_write_entry(apic, pin, e);
  331. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  332. }
  333. /*
  334. * When we mask an IO APIC routing entry, we need to write the low
  335. * word first, in order to set the mask bit before we change the
  336. * high bits!
  337. */
  338. static void ioapic_mask_entry(int apic, int pin)
  339. {
  340. unsigned long flags;
  341. union entry_union eu = { .entry.mask = 1 };
  342. raw_spin_lock_irqsave(&ioapic_lock, flags);
  343. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  344. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  345. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  346. }
  347. /*
  348. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  349. * shared ISA-space IRQs, so we have to support them. We are super
  350. * fast in the common case, and fast for shared ISA-space IRQs.
  351. */
  352. static int
  353. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  354. {
  355. struct irq_pin_list **last, *entry;
  356. /* don't allow duplicates */
  357. last = &cfg->irq_2_pin;
  358. for_each_irq_pin(entry, cfg->irq_2_pin) {
  359. if (entry->apic == apic && entry->pin == pin)
  360. return 0;
  361. last = &entry->next;
  362. }
  363. entry = alloc_irq_pin_list(node);
  364. if (!entry) {
  365. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  366. node, apic, pin);
  367. return -ENOMEM;
  368. }
  369. entry->apic = apic;
  370. entry->pin = pin;
  371. *last = entry;
  372. return 0;
  373. }
  374. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  375. {
  376. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  377. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  378. }
  379. /*
  380. * Reroute an IRQ to a different pin.
  381. */
  382. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  383. int oldapic, int oldpin,
  384. int newapic, int newpin)
  385. {
  386. struct irq_pin_list *entry;
  387. for_each_irq_pin(entry, cfg->irq_2_pin) {
  388. if (entry->apic == oldapic && entry->pin == oldpin) {
  389. entry->apic = newapic;
  390. entry->pin = newpin;
  391. /* every one is different, right? */
  392. return;
  393. }
  394. }
  395. /* old apic/pin didn't exist, so just add new ones */
  396. add_pin_to_irq_node(cfg, node, newapic, newpin);
  397. }
  398. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  399. int mask_and, int mask_or,
  400. void (*final)(struct irq_pin_list *entry))
  401. {
  402. unsigned int reg, pin;
  403. pin = entry->pin;
  404. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  405. reg &= mask_and;
  406. reg |= mask_or;
  407. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  408. if (final)
  409. final(entry);
  410. }
  411. static void io_apic_modify_irq(struct irq_cfg *cfg,
  412. int mask_and, int mask_or,
  413. void (*final)(struct irq_pin_list *entry))
  414. {
  415. struct irq_pin_list *entry;
  416. for_each_irq_pin(entry, cfg->irq_2_pin)
  417. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  418. }
  419. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  420. {
  421. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  422. IO_APIC_REDIR_MASKED, NULL);
  423. }
  424. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  425. {
  426. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  427. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  428. }
  429. static void io_apic_sync(struct irq_pin_list *entry)
  430. {
  431. /*
  432. * Synchronize the IO-APIC and the CPU by doing
  433. * a dummy read from the IO-APIC
  434. */
  435. struct io_apic __iomem *io_apic;
  436. io_apic = io_apic_base(entry->apic);
  437. readl(&io_apic->data);
  438. }
  439. static void mask_ioapic(struct irq_cfg *cfg)
  440. {
  441. unsigned long flags;
  442. raw_spin_lock_irqsave(&ioapic_lock, flags);
  443. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  444. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  445. }
  446. static void mask_ioapic_irq(struct irq_data *data)
  447. {
  448. mask_ioapic(data->chip_data);
  449. }
  450. static void __unmask_ioapic(struct irq_cfg *cfg)
  451. {
  452. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  453. }
  454. static void unmask_ioapic(struct irq_cfg *cfg)
  455. {
  456. unsigned long flags;
  457. raw_spin_lock_irqsave(&ioapic_lock, flags);
  458. __unmask_ioapic(cfg);
  459. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  460. }
  461. static void unmask_ioapic_irq(struct irq_data *data)
  462. {
  463. unmask_ioapic(data->chip_data);
  464. }
  465. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  466. {
  467. struct IO_APIC_route_entry entry;
  468. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  469. entry = ioapic_read_entry(apic, pin);
  470. if (entry.delivery_mode == dest_SMI)
  471. return;
  472. /*
  473. * Disable it in the IO-APIC irq-routing table:
  474. */
  475. ioapic_mask_entry(apic, pin);
  476. }
  477. static void clear_IO_APIC (void)
  478. {
  479. int apic, pin;
  480. for (apic = 0; apic < nr_ioapics; apic++)
  481. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  482. clear_IO_APIC_pin(apic, pin);
  483. }
  484. #ifdef CONFIG_X86_32
  485. /*
  486. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  487. * specific CPU-side IRQs.
  488. */
  489. #define MAX_PIRQS 8
  490. static int pirq_entries[MAX_PIRQS] = {
  491. [0 ... MAX_PIRQS - 1] = -1
  492. };
  493. static int __init ioapic_pirq_setup(char *str)
  494. {
  495. int i, max;
  496. int ints[MAX_PIRQS+1];
  497. get_options(str, ARRAY_SIZE(ints), ints);
  498. apic_printk(APIC_VERBOSE, KERN_INFO
  499. "PIRQ redirection, working around broken MP-BIOS.\n");
  500. max = MAX_PIRQS;
  501. if (ints[0] < MAX_PIRQS)
  502. max = ints[0];
  503. for (i = 0; i < max; i++) {
  504. apic_printk(APIC_VERBOSE, KERN_DEBUG
  505. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  506. /*
  507. * PIRQs are mapped upside down, usually.
  508. */
  509. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  510. }
  511. return 1;
  512. }
  513. __setup("pirq=", ioapic_pirq_setup);
  514. #endif /* CONFIG_X86_32 */
  515. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  516. {
  517. int apic;
  518. struct IO_APIC_route_entry **ioapic_entries;
  519. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  520. GFP_KERNEL);
  521. if (!ioapic_entries)
  522. return 0;
  523. for (apic = 0; apic < nr_ioapics; apic++) {
  524. ioapic_entries[apic] =
  525. kzalloc(sizeof(struct IO_APIC_route_entry) *
  526. nr_ioapic_registers[apic], GFP_KERNEL);
  527. if (!ioapic_entries[apic])
  528. goto nomem;
  529. }
  530. return ioapic_entries;
  531. nomem:
  532. while (--apic >= 0)
  533. kfree(ioapic_entries[apic]);
  534. kfree(ioapic_entries);
  535. return 0;
  536. }
  537. /*
  538. * Saves all the IO-APIC RTE's
  539. */
  540. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  541. {
  542. int apic, pin;
  543. if (!ioapic_entries)
  544. return -ENOMEM;
  545. for (apic = 0; apic < nr_ioapics; apic++) {
  546. if (!ioapic_entries[apic])
  547. return -ENOMEM;
  548. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  549. ioapic_entries[apic][pin] =
  550. ioapic_read_entry(apic, pin);
  551. }
  552. return 0;
  553. }
  554. /*
  555. * Mask all IO APIC entries.
  556. */
  557. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  558. {
  559. int apic, pin;
  560. if (!ioapic_entries)
  561. return;
  562. for (apic = 0; apic < nr_ioapics; apic++) {
  563. if (!ioapic_entries[apic])
  564. break;
  565. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  566. struct IO_APIC_route_entry entry;
  567. entry = ioapic_entries[apic][pin];
  568. if (!entry.mask) {
  569. entry.mask = 1;
  570. ioapic_write_entry(apic, pin, entry);
  571. }
  572. }
  573. }
  574. }
  575. /*
  576. * Restore IO APIC entries which was saved in ioapic_entries.
  577. */
  578. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  579. {
  580. int apic, pin;
  581. if (!ioapic_entries)
  582. return -ENOMEM;
  583. for (apic = 0; apic < nr_ioapics; apic++) {
  584. if (!ioapic_entries[apic])
  585. return -ENOMEM;
  586. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  587. ioapic_write_entry(apic, pin,
  588. ioapic_entries[apic][pin]);
  589. }
  590. return 0;
  591. }
  592. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  593. {
  594. int apic;
  595. for (apic = 0; apic < nr_ioapics; apic++)
  596. kfree(ioapic_entries[apic]);
  597. kfree(ioapic_entries);
  598. }
  599. /*
  600. * Find the IRQ entry number of a certain pin.
  601. */
  602. static int find_irq_entry(int apic, int pin, int type)
  603. {
  604. int i;
  605. for (i = 0; i < mp_irq_entries; i++)
  606. if (mp_irqs[i].irqtype == type &&
  607. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  608. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  609. mp_irqs[i].dstirq == pin)
  610. return i;
  611. return -1;
  612. }
  613. /*
  614. * Find the pin to which IRQ[irq] (ISA) is connected
  615. */
  616. static int __init find_isa_irq_pin(int irq, int type)
  617. {
  618. int i;
  619. for (i = 0; i < mp_irq_entries; i++) {
  620. int lbus = mp_irqs[i].srcbus;
  621. if (test_bit(lbus, mp_bus_not_pci) &&
  622. (mp_irqs[i].irqtype == type) &&
  623. (mp_irqs[i].srcbusirq == irq))
  624. return mp_irqs[i].dstirq;
  625. }
  626. return -1;
  627. }
  628. static int __init find_isa_irq_apic(int irq, int type)
  629. {
  630. int i;
  631. for (i = 0; i < mp_irq_entries; i++) {
  632. int lbus = mp_irqs[i].srcbus;
  633. if (test_bit(lbus, mp_bus_not_pci) &&
  634. (mp_irqs[i].irqtype == type) &&
  635. (mp_irqs[i].srcbusirq == irq))
  636. break;
  637. }
  638. if (i < mp_irq_entries) {
  639. int apic;
  640. for(apic = 0; apic < nr_ioapics; apic++) {
  641. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  642. return apic;
  643. }
  644. }
  645. return -1;
  646. }
  647. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  648. /*
  649. * EISA Edge/Level control register, ELCR
  650. */
  651. static int EISA_ELCR(unsigned int irq)
  652. {
  653. if (irq < legacy_pic->nr_legacy_irqs) {
  654. unsigned int port = 0x4d0 + (irq >> 3);
  655. return (inb(port) >> (irq & 7)) & 1;
  656. }
  657. apic_printk(APIC_VERBOSE, KERN_INFO
  658. "Broken MPtable reports ISA irq %d\n", irq);
  659. return 0;
  660. }
  661. #endif
  662. /* ISA interrupts are always polarity zero edge triggered,
  663. * when listed as conforming in the MP table. */
  664. #define default_ISA_trigger(idx) (0)
  665. #define default_ISA_polarity(idx) (0)
  666. /* EISA interrupts are always polarity zero and can be edge or level
  667. * trigger depending on the ELCR value. If an interrupt is listed as
  668. * EISA conforming in the MP table, that means its trigger type must
  669. * be read in from the ELCR */
  670. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  671. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  672. /* PCI interrupts are always polarity one level triggered,
  673. * when listed as conforming in the MP table. */
  674. #define default_PCI_trigger(idx) (1)
  675. #define default_PCI_polarity(idx) (1)
  676. /* MCA interrupts are always polarity zero level triggered,
  677. * when listed as conforming in the MP table. */
  678. #define default_MCA_trigger(idx) (1)
  679. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  680. static int MPBIOS_polarity(int idx)
  681. {
  682. int bus = mp_irqs[idx].srcbus;
  683. int polarity;
  684. /*
  685. * Determine IRQ line polarity (high active or low active):
  686. */
  687. switch (mp_irqs[idx].irqflag & 3)
  688. {
  689. case 0: /* conforms, ie. bus-type dependent polarity */
  690. if (test_bit(bus, mp_bus_not_pci))
  691. polarity = default_ISA_polarity(idx);
  692. else
  693. polarity = default_PCI_polarity(idx);
  694. break;
  695. case 1: /* high active */
  696. {
  697. polarity = 0;
  698. break;
  699. }
  700. case 2: /* reserved */
  701. {
  702. printk(KERN_WARNING "broken BIOS!!\n");
  703. polarity = 1;
  704. break;
  705. }
  706. case 3: /* low active */
  707. {
  708. polarity = 1;
  709. break;
  710. }
  711. default: /* invalid */
  712. {
  713. printk(KERN_WARNING "broken BIOS!!\n");
  714. polarity = 1;
  715. break;
  716. }
  717. }
  718. return polarity;
  719. }
  720. static int MPBIOS_trigger(int idx)
  721. {
  722. int bus = mp_irqs[idx].srcbus;
  723. int trigger;
  724. /*
  725. * Determine IRQ trigger mode (edge or level sensitive):
  726. */
  727. switch ((mp_irqs[idx].irqflag>>2) & 3)
  728. {
  729. case 0: /* conforms, ie. bus-type dependent */
  730. if (test_bit(bus, mp_bus_not_pci))
  731. trigger = default_ISA_trigger(idx);
  732. else
  733. trigger = default_PCI_trigger(idx);
  734. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  735. switch (mp_bus_id_to_type[bus]) {
  736. case MP_BUS_ISA: /* ISA pin */
  737. {
  738. /* set before the switch */
  739. break;
  740. }
  741. case MP_BUS_EISA: /* EISA pin */
  742. {
  743. trigger = default_EISA_trigger(idx);
  744. break;
  745. }
  746. case MP_BUS_PCI: /* PCI pin */
  747. {
  748. /* set before the switch */
  749. break;
  750. }
  751. case MP_BUS_MCA: /* MCA pin */
  752. {
  753. trigger = default_MCA_trigger(idx);
  754. break;
  755. }
  756. default:
  757. {
  758. printk(KERN_WARNING "broken BIOS!!\n");
  759. trigger = 1;
  760. break;
  761. }
  762. }
  763. #endif
  764. break;
  765. case 1: /* edge */
  766. {
  767. trigger = 0;
  768. break;
  769. }
  770. case 2: /* reserved */
  771. {
  772. printk(KERN_WARNING "broken BIOS!!\n");
  773. trigger = 1;
  774. break;
  775. }
  776. case 3: /* level */
  777. {
  778. trigger = 1;
  779. break;
  780. }
  781. default: /* invalid */
  782. {
  783. printk(KERN_WARNING "broken BIOS!!\n");
  784. trigger = 0;
  785. break;
  786. }
  787. }
  788. return trigger;
  789. }
  790. static inline int irq_polarity(int idx)
  791. {
  792. return MPBIOS_polarity(idx);
  793. }
  794. static inline int irq_trigger(int idx)
  795. {
  796. return MPBIOS_trigger(idx);
  797. }
  798. static int pin_2_irq(int idx, int apic, int pin)
  799. {
  800. int irq;
  801. int bus = mp_irqs[idx].srcbus;
  802. /*
  803. * Debugging check, we are in big trouble if this message pops up!
  804. */
  805. if (mp_irqs[idx].dstirq != pin)
  806. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  807. if (test_bit(bus, mp_bus_not_pci)) {
  808. irq = mp_irqs[idx].srcbusirq;
  809. } else {
  810. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  811. if (gsi >= NR_IRQS_LEGACY)
  812. irq = gsi;
  813. else
  814. irq = gsi_top + gsi;
  815. }
  816. #ifdef CONFIG_X86_32
  817. /*
  818. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  819. */
  820. if ((pin >= 16) && (pin <= 23)) {
  821. if (pirq_entries[pin-16] != -1) {
  822. if (!pirq_entries[pin-16]) {
  823. apic_printk(APIC_VERBOSE, KERN_DEBUG
  824. "disabling PIRQ%d\n", pin-16);
  825. } else {
  826. irq = pirq_entries[pin-16];
  827. apic_printk(APIC_VERBOSE, KERN_DEBUG
  828. "using PIRQ%d -> IRQ %d\n",
  829. pin-16, irq);
  830. }
  831. }
  832. }
  833. #endif
  834. return irq;
  835. }
  836. /*
  837. * Find a specific PCI IRQ entry.
  838. * Not an __init, possibly needed by modules
  839. */
  840. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  841. struct io_apic_irq_attr *irq_attr)
  842. {
  843. int apic, i, best_guess = -1;
  844. apic_printk(APIC_DEBUG,
  845. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  846. bus, slot, pin);
  847. if (test_bit(bus, mp_bus_not_pci)) {
  848. apic_printk(APIC_VERBOSE,
  849. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  850. return -1;
  851. }
  852. for (i = 0; i < mp_irq_entries; i++) {
  853. int lbus = mp_irqs[i].srcbus;
  854. for (apic = 0; apic < nr_ioapics; apic++)
  855. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  856. mp_irqs[i].dstapic == MP_APIC_ALL)
  857. break;
  858. if (!test_bit(lbus, mp_bus_not_pci) &&
  859. !mp_irqs[i].irqtype &&
  860. (bus == lbus) &&
  861. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  862. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  863. if (!(apic || IO_APIC_IRQ(irq)))
  864. continue;
  865. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  866. set_io_apic_irq_attr(irq_attr, apic,
  867. mp_irqs[i].dstirq,
  868. irq_trigger(i),
  869. irq_polarity(i));
  870. return irq;
  871. }
  872. /*
  873. * Use the first all-but-pin matching entry as a
  874. * best-guess fuzzy result for broken mptables.
  875. */
  876. if (best_guess < 0) {
  877. set_io_apic_irq_attr(irq_attr, apic,
  878. mp_irqs[i].dstirq,
  879. irq_trigger(i),
  880. irq_polarity(i));
  881. best_guess = irq;
  882. }
  883. }
  884. }
  885. return best_guess;
  886. }
  887. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  888. void lock_vector_lock(void)
  889. {
  890. /* Used to the online set of cpus does not change
  891. * during assign_irq_vector.
  892. */
  893. raw_spin_lock(&vector_lock);
  894. }
  895. void unlock_vector_lock(void)
  896. {
  897. raw_spin_unlock(&vector_lock);
  898. }
  899. static int
  900. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  901. {
  902. /*
  903. * NOTE! The local APIC isn't very good at handling
  904. * multiple interrupts at the same interrupt level.
  905. * As the interrupt level is determined by taking the
  906. * vector number and shifting that right by 4, we
  907. * want to spread these out a bit so that they don't
  908. * all fall in the same interrupt level.
  909. *
  910. * Also, we've got to be careful not to trash gate
  911. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  912. */
  913. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  914. static int current_offset = VECTOR_OFFSET_START % 8;
  915. unsigned int old_vector;
  916. int cpu, err;
  917. cpumask_var_t tmp_mask;
  918. if (cfg->move_in_progress)
  919. return -EBUSY;
  920. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  921. return -ENOMEM;
  922. old_vector = cfg->vector;
  923. if (old_vector) {
  924. cpumask_and(tmp_mask, mask, cpu_online_mask);
  925. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  926. if (!cpumask_empty(tmp_mask)) {
  927. free_cpumask_var(tmp_mask);
  928. return 0;
  929. }
  930. }
  931. /* Only try and allocate irqs on cpus that are present */
  932. err = -ENOSPC;
  933. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  934. int new_cpu;
  935. int vector, offset;
  936. apic->vector_allocation_domain(cpu, tmp_mask);
  937. vector = current_vector;
  938. offset = current_offset;
  939. next:
  940. vector += 8;
  941. if (vector >= first_system_vector) {
  942. /* If out of vectors on large boxen, must share them. */
  943. offset = (offset + 1) % 8;
  944. vector = FIRST_EXTERNAL_VECTOR + offset;
  945. }
  946. if (unlikely(current_vector == vector))
  947. continue;
  948. if (test_bit(vector, used_vectors))
  949. goto next;
  950. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  951. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  952. goto next;
  953. /* Found one! */
  954. current_vector = vector;
  955. current_offset = offset;
  956. if (old_vector) {
  957. cfg->move_in_progress = 1;
  958. cpumask_copy(cfg->old_domain, cfg->domain);
  959. }
  960. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  961. per_cpu(vector_irq, new_cpu)[vector] = irq;
  962. cfg->vector = vector;
  963. cpumask_copy(cfg->domain, tmp_mask);
  964. err = 0;
  965. break;
  966. }
  967. free_cpumask_var(tmp_mask);
  968. return err;
  969. }
  970. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  971. {
  972. int err;
  973. unsigned long flags;
  974. raw_spin_lock_irqsave(&vector_lock, flags);
  975. err = __assign_irq_vector(irq, cfg, mask);
  976. raw_spin_unlock_irqrestore(&vector_lock, flags);
  977. return err;
  978. }
  979. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  980. {
  981. int cpu, vector;
  982. BUG_ON(!cfg->vector);
  983. vector = cfg->vector;
  984. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  985. per_cpu(vector_irq, cpu)[vector] = -1;
  986. cfg->vector = 0;
  987. cpumask_clear(cfg->domain);
  988. if (likely(!cfg->move_in_progress))
  989. return;
  990. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  991. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  992. vector++) {
  993. if (per_cpu(vector_irq, cpu)[vector] != irq)
  994. continue;
  995. per_cpu(vector_irq, cpu)[vector] = -1;
  996. break;
  997. }
  998. }
  999. cfg->move_in_progress = 0;
  1000. }
  1001. void __setup_vector_irq(int cpu)
  1002. {
  1003. /* Initialize vector_irq on a new cpu */
  1004. int irq, vector;
  1005. struct irq_cfg *cfg;
  1006. /*
  1007. * vector_lock will make sure that we don't run into irq vector
  1008. * assignments that might be happening on another cpu in parallel,
  1009. * while we setup our initial vector to irq mappings.
  1010. */
  1011. raw_spin_lock(&vector_lock);
  1012. /* Mark the inuse vectors */
  1013. for_each_active_irq(irq) {
  1014. cfg = get_irq_chip_data(irq);
  1015. if (!cfg)
  1016. continue;
  1017. /*
  1018. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1019. * will be part of the irq_cfg's domain.
  1020. */
  1021. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1022. cpumask_set_cpu(cpu, cfg->domain);
  1023. if (!cpumask_test_cpu(cpu, cfg->domain))
  1024. continue;
  1025. vector = cfg->vector;
  1026. per_cpu(vector_irq, cpu)[vector] = irq;
  1027. }
  1028. /* Mark the free vectors */
  1029. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1030. irq = per_cpu(vector_irq, cpu)[vector];
  1031. if (irq < 0)
  1032. continue;
  1033. cfg = irq_cfg(irq);
  1034. if (!cpumask_test_cpu(cpu, cfg->domain))
  1035. per_cpu(vector_irq, cpu)[vector] = -1;
  1036. }
  1037. raw_spin_unlock(&vector_lock);
  1038. }
  1039. static struct irq_chip ioapic_chip;
  1040. static struct irq_chip ir_ioapic_chip;
  1041. #define IOAPIC_AUTO -1
  1042. #define IOAPIC_EDGE 0
  1043. #define IOAPIC_LEVEL 1
  1044. #ifdef CONFIG_X86_32
  1045. static inline int IO_APIC_irq_trigger(int irq)
  1046. {
  1047. int apic, idx, pin;
  1048. for (apic = 0; apic < nr_ioapics; apic++) {
  1049. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1050. idx = find_irq_entry(apic, pin, mp_INT);
  1051. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1052. return irq_trigger(idx);
  1053. }
  1054. }
  1055. /*
  1056. * nonexistent IRQs are edge default
  1057. */
  1058. return 0;
  1059. }
  1060. #else
  1061. static inline int IO_APIC_irq_trigger(int irq)
  1062. {
  1063. return 1;
  1064. }
  1065. #endif
  1066. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1067. {
  1068. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1069. trigger == IOAPIC_LEVEL)
  1070. irq_set_status_flags(irq, IRQ_LEVEL);
  1071. else
  1072. irq_clear_status_flags(irq, IRQ_LEVEL);
  1073. if (irq_remapped(get_irq_chip_data(irq))) {
  1074. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1075. if (trigger)
  1076. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1077. handle_fasteoi_irq,
  1078. "fasteoi");
  1079. else
  1080. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1081. handle_edge_irq, "edge");
  1082. return;
  1083. }
  1084. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1085. trigger == IOAPIC_LEVEL)
  1086. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1087. handle_fasteoi_irq,
  1088. "fasteoi");
  1089. else
  1090. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1091. handle_edge_irq, "edge");
  1092. }
  1093. static int setup_ioapic_entry(int apic_id, int irq,
  1094. struct IO_APIC_route_entry *entry,
  1095. unsigned int destination, int trigger,
  1096. int polarity, int vector, int pin)
  1097. {
  1098. /*
  1099. * add it to the IO-APIC irq-routing table:
  1100. */
  1101. memset(entry,0,sizeof(*entry));
  1102. if (intr_remapping_enabled) {
  1103. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1104. struct irte irte;
  1105. struct IR_IO_APIC_route_entry *ir_entry =
  1106. (struct IR_IO_APIC_route_entry *) entry;
  1107. int index;
  1108. if (!iommu)
  1109. panic("No mapping iommu for ioapic %d\n", apic_id);
  1110. index = alloc_irte(iommu, irq, 1);
  1111. if (index < 0)
  1112. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1113. prepare_irte(&irte, vector, destination);
  1114. /* Set source-id of interrupt request */
  1115. set_ioapic_sid(&irte, apic_id);
  1116. modify_irte(irq, &irte);
  1117. ir_entry->index2 = (index >> 15) & 0x1;
  1118. ir_entry->zero = 0;
  1119. ir_entry->format = 1;
  1120. ir_entry->index = (index & 0x7fff);
  1121. /*
  1122. * IO-APIC RTE will be configured with virtual vector.
  1123. * irq handler will do the explicit EOI to the io-apic.
  1124. */
  1125. ir_entry->vector = pin;
  1126. } else {
  1127. entry->delivery_mode = apic->irq_delivery_mode;
  1128. entry->dest_mode = apic->irq_dest_mode;
  1129. entry->dest = destination;
  1130. entry->vector = vector;
  1131. }
  1132. entry->mask = 0; /* enable IRQ */
  1133. entry->trigger = trigger;
  1134. entry->polarity = polarity;
  1135. /* Mask level triggered irqs.
  1136. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1137. */
  1138. if (trigger)
  1139. entry->mask = 1;
  1140. return 0;
  1141. }
  1142. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1143. struct irq_cfg *cfg, int trigger, int polarity)
  1144. {
  1145. struct IO_APIC_route_entry entry;
  1146. unsigned int dest;
  1147. if (!IO_APIC_IRQ(irq))
  1148. return;
  1149. /*
  1150. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1151. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1152. * the cfg->domain.
  1153. */
  1154. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1155. apic->vector_allocation_domain(0, cfg->domain);
  1156. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1157. return;
  1158. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1159. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1160. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1161. "IRQ %d Mode:%i Active:%i)\n",
  1162. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1163. irq, trigger, polarity);
  1164. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1165. dest, trigger, polarity, cfg->vector, pin)) {
  1166. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1167. mp_ioapics[apic_id].apicid, pin);
  1168. __clear_irq_vector(irq, cfg);
  1169. return;
  1170. }
  1171. ioapic_register_intr(irq, trigger);
  1172. if (irq < legacy_pic->nr_legacy_irqs)
  1173. legacy_pic->mask(irq);
  1174. ioapic_write_entry(apic_id, pin, entry);
  1175. }
  1176. static struct {
  1177. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1178. } mp_ioapic_routing[MAX_IO_APICS];
  1179. static void __init setup_IO_APIC_irqs(void)
  1180. {
  1181. int apic_id, pin, idx, irq, notcon = 0;
  1182. int node = cpu_to_node(0);
  1183. struct irq_cfg *cfg;
  1184. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1185. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1186. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1187. idx = find_irq_entry(apic_id, pin, mp_INT);
  1188. if (idx == -1) {
  1189. if (!notcon) {
  1190. notcon = 1;
  1191. apic_printk(APIC_VERBOSE,
  1192. KERN_DEBUG " %d-%d",
  1193. mp_ioapics[apic_id].apicid, pin);
  1194. } else
  1195. apic_printk(APIC_VERBOSE, " %d-%d",
  1196. mp_ioapics[apic_id].apicid, pin);
  1197. continue;
  1198. }
  1199. if (notcon) {
  1200. apic_printk(APIC_VERBOSE,
  1201. " (apicid-pin) not connected\n");
  1202. notcon = 0;
  1203. }
  1204. irq = pin_2_irq(idx, apic_id, pin);
  1205. if ((apic_id > 0) && (irq > 16))
  1206. continue;
  1207. /*
  1208. * Skip the timer IRQ if there's a quirk handler
  1209. * installed and if it returns 1:
  1210. */
  1211. if (apic->multi_timer_check &&
  1212. apic->multi_timer_check(apic_id, irq))
  1213. continue;
  1214. cfg = alloc_irq_and_cfg_at(irq, node);
  1215. if (!cfg)
  1216. continue;
  1217. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1218. /*
  1219. * don't mark it in pin_programmed, so later acpi could
  1220. * set it correctly when irq < 16
  1221. */
  1222. setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
  1223. irq_polarity(idx));
  1224. }
  1225. if (notcon)
  1226. apic_printk(APIC_VERBOSE,
  1227. " (apicid-pin) not connected\n");
  1228. }
  1229. /*
  1230. * for the gsit that is not in first ioapic
  1231. * but could not use acpi_register_gsi()
  1232. * like some special sci in IBM x3330
  1233. */
  1234. void setup_IO_APIC_irq_extra(u32 gsi)
  1235. {
  1236. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1237. struct irq_cfg *cfg;
  1238. /*
  1239. * Convert 'gsi' to 'ioapic.pin'.
  1240. */
  1241. apic_id = mp_find_ioapic(gsi);
  1242. if (apic_id < 0)
  1243. return;
  1244. pin = mp_find_ioapic_pin(apic_id, gsi);
  1245. idx = find_irq_entry(apic_id, pin, mp_INT);
  1246. if (idx == -1)
  1247. return;
  1248. irq = pin_2_irq(idx, apic_id, pin);
  1249. /* Only handle the non legacy irqs on secondary ioapics */
  1250. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1251. return;
  1252. cfg = alloc_irq_and_cfg_at(irq, node);
  1253. if (!cfg)
  1254. return;
  1255. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1256. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1257. pr_debug("Pin %d-%d already programmed\n",
  1258. mp_ioapics[apic_id].apicid, pin);
  1259. return;
  1260. }
  1261. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1262. setup_ioapic_irq(apic_id, pin, irq, cfg,
  1263. irq_trigger(idx), irq_polarity(idx));
  1264. }
  1265. /*
  1266. * Set up the timer pin, possibly with the 8259A-master behind.
  1267. */
  1268. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1269. int vector)
  1270. {
  1271. struct IO_APIC_route_entry entry;
  1272. if (intr_remapping_enabled)
  1273. return;
  1274. memset(&entry, 0, sizeof(entry));
  1275. /*
  1276. * We use logical delivery to get the timer IRQ
  1277. * to the first CPU.
  1278. */
  1279. entry.dest_mode = apic->irq_dest_mode;
  1280. entry.mask = 0; /* don't mask IRQ for edge */
  1281. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1282. entry.delivery_mode = apic->irq_delivery_mode;
  1283. entry.polarity = 0;
  1284. entry.trigger = 0;
  1285. entry.vector = vector;
  1286. /*
  1287. * The timer IRQ doesn't have to know that behind the
  1288. * scene we may have a 8259A-master in AEOI mode ...
  1289. */
  1290. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1291. /*
  1292. * Add it to the IO-APIC irq-routing table:
  1293. */
  1294. ioapic_write_entry(apic_id, pin, entry);
  1295. }
  1296. __apicdebuginit(void) print_IO_APIC(void)
  1297. {
  1298. int apic, i;
  1299. union IO_APIC_reg_00 reg_00;
  1300. union IO_APIC_reg_01 reg_01;
  1301. union IO_APIC_reg_02 reg_02;
  1302. union IO_APIC_reg_03 reg_03;
  1303. unsigned long flags;
  1304. struct irq_cfg *cfg;
  1305. unsigned int irq;
  1306. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1307. for (i = 0; i < nr_ioapics; i++)
  1308. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1309. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1310. /*
  1311. * We are a bit conservative about what we expect. We have to
  1312. * know about every hardware change ASAP.
  1313. */
  1314. printk(KERN_INFO "testing the IO APIC.......................\n");
  1315. for (apic = 0; apic < nr_ioapics; apic++) {
  1316. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1317. reg_00.raw = io_apic_read(apic, 0);
  1318. reg_01.raw = io_apic_read(apic, 1);
  1319. if (reg_01.bits.version >= 0x10)
  1320. reg_02.raw = io_apic_read(apic, 2);
  1321. if (reg_01.bits.version >= 0x20)
  1322. reg_03.raw = io_apic_read(apic, 3);
  1323. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1324. printk("\n");
  1325. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1326. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1327. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1328. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1329. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1330. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1331. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1332. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1333. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1334. /*
  1335. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1336. * but the value of reg_02 is read as the previous read register
  1337. * value, so ignore it if reg_02 == reg_01.
  1338. */
  1339. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1340. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1341. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1342. }
  1343. /*
  1344. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1345. * or reg_03, but the value of reg_0[23] is read as the previous read
  1346. * register value, so ignore it if reg_03 == reg_0[12].
  1347. */
  1348. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1349. reg_03.raw != reg_01.raw) {
  1350. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1351. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1352. }
  1353. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1354. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1355. " Stat Dmod Deli Vect:\n");
  1356. for (i = 0; i <= reg_01.bits.entries; i++) {
  1357. struct IO_APIC_route_entry entry;
  1358. entry = ioapic_read_entry(apic, i);
  1359. printk(KERN_DEBUG " %02x %03X ",
  1360. i,
  1361. entry.dest
  1362. );
  1363. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1364. entry.mask,
  1365. entry.trigger,
  1366. entry.irr,
  1367. entry.polarity,
  1368. entry.delivery_status,
  1369. entry.dest_mode,
  1370. entry.delivery_mode,
  1371. entry.vector
  1372. );
  1373. }
  1374. }
  1375. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1376. for_each_active_irq(irq) {
  1377. struct irq_pin_list *entry;
  1378. cfg = get_irq_chip_data(irq);
  1379. if (!cfg)
  1380. continue;
  1381. entry = cfg->irq_2_pin;
  1382. if (!entry)
  1383. continue;
  1384. printk(KERN_DEBUG "IRQ%d ", irq);
  1385. for_each_irq_pin(entry, cfg->irq_2_pin)
  1386. printk("-> %d:%d", entry->apic, entry->pin);
  1387. printk("\n");
  1388. }
  1389. printk(KERN_INFO ".................................... done.\n");
  1390. return;
  1391. }
  1392. __apicdebuginit(void) print_APIC_field(int base)
  1393. {
  1394. int i;
  1395. printk(KERN_DEBUG);
  1396. for (i = 0; i < 8; i++)
  1397. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1398. printk(KERN_CONT "\n");
  1399. }
  1400. __apicdebuginit(void) print_local_APIC(void *dummy)
  1401. {
  1402. unsigned int i, v, ver, maxlvt;
  1403. u64 icr;
  1404. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1405. smp_processor_id(), hard_smp_processor_id());
  1406. v = apic_read(APIC_ID);
  1407. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1408. v = apic_read(APIC_LVR);
  1409. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1410. ver = GET_APIC_VERSION(v);
  1411. maxlvt = lapic_get_maxlvt();
  1412. v = apic_read(APIC_TASKPRI);
  1413. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1414. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1415. if (!APIC_XAPIC(ver)) {
  1416. v = apic_read(APIC_ARBPRI);
  1417. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1418. v & APIC_ARBPRI_MASK);
  1419. }
  1420. v = apic_read(APIC_PROCPRI);
  1421. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1422. }
  1423. /*
  1424. * Remote read supported only in the 82489DX and local APIC for
  1425. * Pentium processors.
  1426. */
  1427. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1428. v = apic_read(APIC_RRR);
  1429. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1430. }
  1431. v = apic_read(APIC_LDR);
  1432. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1433. if (!x2apic_enabled()) {
  1434. v = apic_read(APIC_DFR);
  1435. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1436. }
  1437. v = apic_read(APIC_SPIV);
  1438. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1439. printk(KERN_DEBUG "... APIC ISR field:\n");
  1440. print_APIC_field(APIC_ISR);
  1441. printk(KERN_DEBUG "... APIC TMR field:\n");
  1442. print_APIC_field(APIC_TMR);
  1443. printk(KERN_DEBUG "... APIC IRR field:\n");
  1444. print_APIC_field(APIC_IRR);
  1445. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1446. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1447. apic_write(APIC_ESR, 0);
  1448. v = apic_read(APIC_ESR);
  1449. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1450. }
  1451. icr = apic_icr_read();
  1452. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1453. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1454. v = apic_read(APIC_LVTT);
  1455. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1456. if (maxlvt > 3) { /* PC is LVT#4. */
  1457. v = apic_read(APIC_LVTPC);
  1458. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1459. }
  1460. v = apic_read(APIC_LVT0);
  1461. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1462. v = apic_read(APIC_LVT1);
  1463. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1464. if (maxlvt > 2) { /* ERR is LVT#3. */
  1465. v = apic_read(APIC_LVTERR);
  1466. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1467. }
  1468. v = apic_read(APIC_TMICT);
  1469. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1470. v = apic_read(APIC_TMCCT);
  1471. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1472. v = apic_read(APIC_TDCR);
  1473. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1474. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1475. v = apic_read(APIC_EFEAT);
  1476. maxlvt = (v >> 16) & 0xff;
  1477. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1478. v = apic_read(APIC_ECTRL);
  1479. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1480. for (i = 0; i < maxlvt; i++) {
  1481. v = apic_read(APIC_EILVTn(i));
  1482. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1483. }
  1484. }
  1485. printk("\n");
  1486. }
  1487. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1488. {
  1489. int cpu;
  1490. if (!maxcpu)
  1491. return;
  1492. preempt_disable();
  1493. for_each_online_cpu(cpu) {
  1494. if (cpu >= maxcpu)
  1495. break;
  1496. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1497. }
  1498. preempt_enable();
  1499. }
  1500. __apicdebuginit(void) print_PIC(void)
  1501. {
  1502. unsigned int v;
  1503. unsigned long flags;
  1504. if (!legacy_pic->nr_legacy_irqs)
  1505. return;
  1506. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1507. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1508. v = inb(0xa1) << 8 | inb(0x21);
  1509. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1510. v = inb(0xa0) << 8 | inb(0x20);
  1511. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1512. outb(0x0b,0xa0);
  1513. outb(0x0b,0x20);
  1514. v = inb(0xa0) << 8 | inb(0x20);
  1515. outb(0x0a,0xa0);
  1516. outb(0x0a,0x20);
  1517. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1518. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1519. v = inb(0x4d1) << 8 | inb(0x4d0);
  1520. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1521. }
  1522. static int __initdata show_lapic = 1;
  1523. static __init int setup_show_lapic(char *arg)
  1524. {
  1525. int num = -1;
  1526. if (strcmp(arg, "all") == 0) {
  1527. show_lapic = CONFIG_NR_CPUS;
  1528. } else {
  1529. get_option(&arg, &num);
  1530. if (num >= 0)
  1531. show_lapic = num;
  1532. }
  1533. return 1;
  1534. }
  1535. __setup("show_lapic=", setup_show_lapic);
  1536. __apicdebuginit(int) print_ICs(void)
  1537. {
  1538. if (apic_verbosity == APIC_QUIET)
  1539. return 0;
  1540. print_PIC();
  1541. /* don't print out if apic is not there */
  1542. if (!cpu_has_apic && !apic_from_smp_config())
  1543. return 0;
  1544. print_local_APICs(show_lapic);
  1545. print_IO_APIC();
  1546. return 0;
  1547. }
  1548. fs_initcall(print_ICs);
  1549. /* Where if anywhere is the i8259 connect in external int mode */
  1550. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1551. void __init enable_IO_APIC(void)
  1552. {
  1553. int i8259_apic, i8259_pin;
  1554. int apic;
  1555. if (!legacy_pic->nr_legacy_irqs)
  1556. return;
  1557. for(apic = 0; apic < nr_ioapics; apic++) {
  1558. int pin;
  1559. /* See if any of the pins is in ExtINT mode */
  1560. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1561. struct IO_APIC_route_entry entry;
  1562. entry = ioapic_read_entry(apic, pin);
  1563. /* If the interrupt line is enabled and in ExtInt mode
  1564. * I have found the pin where the i8259 is connected.
  1565. */
  1566. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1567. ioapic_i8259.apic = apic;
  1568. ioapic_i8259.pin = pin;
  1569. goto found_i8259;
  1570. }
  1571. }
  1572. }
  1573. found_i8259:
  1574. /* Look to see what if the MP table has reported the ExtINT */
  1575. /* If we could not find the appropriate pin by looking at the ioapic
  1576. * the i8259 probably is not connected the ioapic but give the
  1577. * mptable a chance anyway.
  1578. */
  1579. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1580. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1581. /* Trust the MP table if nothing is setup in the hardware */
  1582. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1583. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1584. ioapic_i8259.pin = i8259_pin;
  1585. ioapic_i8259.apic = i8259_apic;
  1586. }
  1587. /* Complain if the MP table and the hardware disagree */
  1588. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1589. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1590. {
  1591. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1592. }
  1593. /*
  1594. * Do not trust the IO-APIC being empty at bootup
  1595. */
  1596. clear_IO_APIC();
  1597. }
  1598. /*
  1599. * Not an __init, needed by the reboot code
  1600. */
  1601. void disable_IO_APIC(void)
  1602. {
  1603. /*
  1604. * Clear the IO-APIC before rebooting:
  1605. */
  1606. clear_IO_APIC();
  1607. if (!legacy_pic->nr_legacy_irqs)
  1608. return;
  1609. /*
  1610. * If the i8259 is routed through an IOAPIC
  1611. * Put that IOAPIC in virtual wire mode
  1612. * so legacy interrupts can be delivered.
  1613. *
  1614. * With interrupt-remapping, for now we will use virtual wire A mode,
  1615. * as virtual wire B is little complex (need to configure both
  1616. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1617. * As this gets called during crash dump, keep this simple for now.
  1618. */
  1619. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1620. struct IO_APIC_route_entry entry;
  1621. memset(&entry, 0, sizeof(entry));
  1622. entry.mask = 0; /* Enabled */
  1623. entry.trigger = 0; /* Edge */
  1624. entry.irr = 0;
  1625. entry.polarity = 0; /* High */
  1626. entry.delivery_status = 0;
  1627. entry.dest_mode = 0; /* Physical */
  1628. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1629. entry.vector = 0;
  1630. entry.dest = read_apic_id();
  1631. /*
  1632. * Add it to the IO-APIC irq-routing table:
  1633. */
  1634. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1635. }
  1636. /*
  1637. * Use virtual wire A mode when interrupt remapping is enabled.
  1638. */
  1639. if (cpu_has_apic || apic_from_smp_config())
  1640. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1641. ioapic_i8259.pin != -1);
  1642. }
  1643. #ifdef CONFIG_X86_32
  1644. /*
  1645. * function to set the IO-APIC physical IDs based on the
  1646. * values stored in the MPC table.
  1647. *
  1648. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1649. */
  1650. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1651. {
  1652. union IO_APIC_reg_00 reg_00;
  1653. physid_mask_t phys_id_present_map;
  1654. int apic_id;
  1655. int i;
  1656. unsigned char old_id;
  1657. unsigned long flags;
  1658. /*
  1659. * This is broken; anything with a real cpu count has to
  1660. * circumvent this idiocy regardless.
  1661. */
  1662. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1663. /*
  1664. * Set the IOAPIC ID to the value stored in the MPC table.
  1665. */
  1666. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1667. /* Read the register 0 value */
  1668. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1669. reg_00.raw = io_apic_read(apic_id, 0);
  1670. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1671. old_id = mp_ioapics[apic_id].apicid;
  1672. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1673. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1674. apic_id, mp_ioapics[apic_id].apicid);
  1675. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1676. reg_00.bits.ID);
  1677. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1678. }
  1679. /*
  1680. * Sanity check, is the ID really free? Every APIC in a
  1681. * system must have a unique ID or we get lots of nice
  1682. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1683. */
  1684. if (apic->check_apicid_used(&phys_id_present_map,
  1685. mp_ioapics[apic_id].apicid)) {
  1686. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1687. apic_id, mp_ioapics[apic_id].apicid);
  1688. for (i = 0; i < get_physical_broadcast(); i++)
  1689. if (!physid_isset(i, phys_id_present_map))
  1690. break;
  1691. if (i >= get_physical_broadcast())
  1692. panic("Max APIC ID exceeded!\n");
  1693. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1694. i);
  1695. physid_set(i, phys_id_present_map);
  1696. mp_ioapics[apic_id].apicid = i;
  1697. } else {
  1698. physid_mask_t tmp;
  1699. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1700. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1701. "phys_id_present_map\n",
  1702. mp_ioapics[apic_id].apicid);
  1703. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1704. }
  1705. /*
  1706. * We need to adjust the IRQ routing table
  1707. * if the ID changed.
  1708. */
  1709. if (old_id != mp_ioapics[apic_id].apicid)
  1710. for (i = 0; i < mp_irq_entries; i++)
  1711. if (mp_irqs[i].dstapic == old_id)
  1712. mp_irqs[i].dstapic
  1713. = mp_ioapics[apic_id].apicid;
  1714. /*
  1715. * Update the ID register according to the right value
  1716. * from the MPC table if they are different.
  1717. */
  1718. if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
  1719. continue;
  1720. apic_printk(APIC_VERBOSE, KERN_INFO
  1721. "...changing IO-APIC physical APIC ID to %d ...",
  1722. mp_ioapics[apic_id].apicid);
  1723. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1724. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1725. io_apic_write(apic_id, 0, reg_00.raw);
  1726. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1727. /*
  1728. * Sanity check
  1729. */
  1730. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1731. reg_00.raw = io_apic_read(apic_id, 0);
  1732. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1733. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1734. printk("could not set ID!\n");
  1735. else
  1736. apic_printk(APIC_VERBOSE, " ok.\n");
  1737. }
  1738. }
  1739. void __init setup_ioapic_ids_from_mpc(void)
  1740. {
  1741. if (acpi_ioapic)
  1742. return;
  1743. /*
  1744. * Don't check I/O APIC IDs for xAPIC systems. They have
  1745. * no meaning without the serial APIC bus.
  1746. */
  1747. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1748. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1749. return;
  1750. setup_ioapic_ids_from_mpc_nocheck();
  1751. }
  1752. #endif
  1753. int no_timer_check __initdata;
  1754. static int __init notimercheck(char *s)
  1755. {
  1756. no_timer_check = 1;
  1757. return 1;
  1758. }
  1759. __setup("no_timer_check", notimercheck);
  1760. /*
  1761. * There is a nasty bug in some older SMP boards, their mptable lies
  1762. * about the timer IRQ. We do the following to work around the situation:
  1763. *
  1764. * - timer IRQ defaults to IO-APIC IRQ
  1765. * - if this function detects that timer IRQs are defunct, then we fall
  1766. * back to ISA timer IRQs
  1767. */
  1768. static int __init timer_irq_works(void)
  1769. {
  1770. unsigned long t1 = jiffies;
  1771. unsigned long flags;
  1772. if (no_timer_check)
  1773. return 1;
  1774. local_save_flags(flags);
  1775. local_irq_enable();
  1776. /* Let ten ticks pass... */
  1777. mdelay((10 * 1000) / HZ);
  1778. local_irq_restore(flags);
  1779. /*
  1780. * Expect a few ticks at least, to be sure some possible
  1781. * glue logic does not lock up after one or two first
  1782. * ticks in a non-ExtINT mode. Also the local APIC
  1783. * might have cached one ExtINT interrupt. Finally, at
  1784. * least one tick may be lost due to delays.
  1785. */
  1786. /* jiffies wrap? */
  1787. if (time_after(jiffies, t1 + 4))
  1788. return 1;
  1789. return 0;
  1790. }
  1791. /*
  1792. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1793. * number of pending IRQ events unhandled. These cases are very rare,
  1794. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1795. * better to do it this way as thus we do not have to be aware of
  1796. * 'pending' interrupts in the IRQ path, except at this point.
  1797. */
  1798. /*
  1799. * Edge triggered needs to resend any interrupt
  1800. * that was delayed but this is now handled in the device
  1801. * independent code.
  1802. */
  1803. /*
  1804. * Starting up a edge-triggered IO-APIC interrupt is
  1805. * nasty - we need to make sure that we get the edge.
  1806. * If it is already asserted for some reason, we need
  1807. * return 1 to indicate that is was pending.
  1808. *
  1809. * This is not complete - we should be able to fake
  1810. * an edge even if it isn't on the 8259A...
  1811. */
  1812. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1813. {
  1814. int was_pending = 0, irq = data->irq;
  1815. unsigned long flags;
  1816. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1817. if (irq < legacy_pic->nr_legacy_irqs) {
  1818. legacy_pic->mask(irq);
  1819. if (legacy_pic->irq_pending(irq))
  1820. was_pending = 1;
  1821. }
  1822. __unmask_ioapic(data->chip_data);
  1823. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1824. return was_pending;
  1825. }
  1826. static int ioapic_retrigger_irq(struct irq_data *data)
  1827. {
  1828. struct irq_cfg *cfg = data->chip_data;
  1829. unsigned long flags;
  1830. raw_spin_lock_irqsave(&vector_lock, flags);
  1831. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1832. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1833. return 1;
  1834. }
  1835. /*
  1836. * Level and edge triggered IO-APIC interrupts need different handling,
  1837. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1838. * handled with the level-triggered descriptor, but that one has slightly
  1839. * more overhead. Level-triggered interrupts cannot be handled with the
  1840. * edge-triggered handler, without risking IRQ storms and other ugly
  1841. * races.
  1842. */
  1843. #ifdef CONFIG_SMP
  1844. void send_cleanup_vector(struct irq_cfg *cfg)
  1845. {
  1846. cpumask_var_t cleanup_mask;
  1847. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1848. unsigned int i;
  1849. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1850. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1851. } else {
  1852. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1853. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1854. free_cpumask_var(cleanup_mask);
  1855. }
  1856. cfg->move_in_progress = 0;
  1857. }
  1858. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1859. {
  1860. int apic, pin;
  1861. struct irq_pin_list *entry;
  1862. u8 vector = cfg->vector;
  1863. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1864. unsigned int reg;
  1865. apic = entry->apic;
  1866. pin = entry->pin;
  1867. /*
  1868. * With interrupt-remapping, destination information comes
  1869. * from interrupt-remapping table entry.
  1870. */
  1871. if (!irq_remapped(cfg))
  1872. io_apic_write(apic, 0x11 + pin*2, dest);
  1873. reg = io_apic_read(apic, 0x10 + pin*2);
  1874. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1875. reg |= vector;
  1876. io_apic_modify(apic, 0x10 + pin*2, reg);
  1877. }
  1878. }
  1879. /*
  1880. * Either sets data->affinity to a valid value, and returns
  1881. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1882. * leaves data->affinity untouched.
  1883. */
  1884. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1885. unsigned int *dest_id)
  1886. {
  1887. struct irq_cfg *cfg = data->chip_data;
  1888. if (!cpumask_intersects(mask, cpu_online_mask))
  1889. return -1;
  1890. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1891. return -1;
  1892. cpumask_copy(data->affinity, mask);
  1893. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1894. return 0;
  1895. }
  1896. static int
  1897. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1898. bool force)
  1899. {
  1900. unsigned int dest, irq = data->irq;
  1901. unsigned long flags;
  1902. int ret;
  1903. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1904. ret = __ioapic_set_affinity(data, mask, &dest);
  1905. if (!ret) {
  1906. /* Only the high 8 bits are valid. */
  1907. dest = SET_APIC_LOGICAL_ID(dest);
  1908. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1909. }
  1910. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1911. return ret;
  1912. }
  1913. #ifdef CONFIG_INTR_REMAP
  1914. /*
  1915. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1916. *
  1917. * For both level and edge triggered, irq migration is a simple atomic
  1918. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1919. *
  1920. * For level triggered, we eliminate the io-apic RTE modification (with the
  1921. * updated vector information), by using a virtual vector (io-apic pin number).
  1922. * Real vector that is used for interrupting cpu will be coming from
  1923. * the interrupt-remapping table entry.
  1924. */
  1925. static int
  1926. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1927. bool force)
  1928. {
  1929. struct irq_cfg *cfg = data->chip_data;
  1930. unsigned int dest, irq = data->irq;
  1931. struct irte irte;
  1932. if (!cpumask_intersects(mask, cpu_online_mask))
  1933. return -EINVAL;
  1934. if (get_irte(irq, &irte))
  1935. return -EBUSY;
  1936. if (assign_irq_vector(irq, cfg, mask))
  1937. return -EBUSY;
  1938. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1939. irte.vector = cfg->vector;
  1940. irte.dest_id = IRTE_DEST(dest);
  1941. /*
  1942. * Modified the IRTE and flushes the Interrupt entry cache.
  1943. */
  1944. modify_irte(irq, &irte);
  1945. if (cfg->move_in_progress)
  1946. send_cleanup_vector(cfg);
  1947. cpumask_copy(data->affinity, mask);
  1948. return 0;
  1949. }
  1950. #else
  1951. static inline int
  1952. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1953. bool force)
  1954. {
  1955. return 0;
  1956. }
  1957. #endif
  1958. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1959. {
  1960. unsigned vector, me;
  1961. ack_APIC_irq();
  1962. exit_idle();
  1963. irq_enter();
  1964. me = smp_processor_id();
  1965. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1966. unsigned int irq;
  1967. unsigned int irr;
  1968. struct irq_desc *desc;
  1969. struct irq_cfg *cfg;
  1970. irq = __get_cpu_var(vector_irq)[vector];
  1971. if (irq == -1)
  1972. continue;
  1973. desc = irq_to_desc(irq);
  1974. if (!desc)
  1975. continue;
  1976. cfg = irq_cfg(irq);
  1977. raw_spin_lock(&desc->lock);
  1978. /*
  1979. * Check if the irq migration is in progress. If so, we
  1980. * haven't received the cleanup request yet for this irq.
  1981. */
  1982. if (cfg->move_in_progress)
  1983. goto unlock;
  1984. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1985. goto unlock;
  1986. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1987. /*
  1988. * Check if the vector that needs to be cleanedup is
  1989. * registered at the cpu's IRR. If so, then this is not
  1990. * the best time to clean it up. Lets clean it up in the
  1991. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1992. * to myself.
  1993. */
  1994. if (irr & (1 << (vector % 32))) {
  1995. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1996. goto unlock;
  1997. }
  1998. __get_cpu_var(vector_irq)[vector] = -1;
  1999. unlock:
  2000. raw_spin_unlock(&desc->lock);
  2001. }
  2002. irq_exit();
  2003. }
  2004. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2005. {
  2006. unsigned me;
  2007. if (likely(!cfg->move_in_progress))
  2008. return;
  2009. me = smp_processor_id();
  2010. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2011. send_cleanup_vector(cfg);
  2012. }
  2013. static void irq_complete_move(struct irq_cfg *cfg)
  2014. {
  2015. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2016. }
  2017. void irq_force_complete_move(int irq)
  2018. {
  2019. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2020. if (!cfg)
  2021. return;
  2022. __irq_complete_move(cfg, cfg->vector);
  2023. }
  2024. #else
  2025. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2026. #endif
  2027. static void ack_apic_edge(struct irq_data *data)
  2028. {
  2029. irq_complete_move(data->chip_data);
  2030. move_native_irq(data->irq);
  2031. ack_APIC_irq();
  2032. }
  2033. atomic_t irq_mis_count;
  2034. /*
  2035. * IO-APIC versions below 0x20 don't support EOI register.
  2036. * For the record, here is the information about various versions:
  2037. * 0Xh 82489DX
  2038. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2039. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2040. * 30h-FFh Reserved
  2041. *
  2042. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2043. * version as 0x2. This is an error with documentation and these ICH chips
  2044. * use io-apic's of version 0x20.
  2045. *
  2046. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2047. * Otherwise, we simulate the EOI message manually by changing the trigger
  2048. * mode to edge and then back to level, with RTE being masked during this.
  2049. */
  2050. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2051. {
  2052. struct irq_pin_list *entry;
  2053. unsigned long flags;
  2054. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2055. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2056. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2057. /*
  2058. * Intr-remapping uses pin number as the virtual vector
  2059. * in the RTE. Actual vector is programmed in
  2060. * intr-remapping table entry. Hence for the io-apic
  2061. * EOI we use the pin number.
  2062. */
  2063. if (irq_remapped(cfg))
  2064. io_apic_eoi(entry->apic, entry->pin);
  2065. else
  2066. io_apic_eoi(entry->apic, cfg->vector);
  2067. } else {
  2068. __mask_and_edge_IO_APIC_irq(entry);
  2069. __unmask_and_level_IO_APIC_irq(entry);
  2070. }
  2071. }
  2072. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2073. }
  2074. static void ack_apic_level(struct irq_data *data)
  2075. {
  2076. struct irq_cfg *cfg = data->chip_data;
  2077. int i, do_unmask_irq = 0, irq = data->irq;
  2078. struct irq_desc *desc = irq_to_desc(irq);
  2079. unsigned long v;
  2080. irq_complete_move(cfg);
  2081. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2082. /* If we are moving the irq we need to mask it */
  2083. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2084. do_unmask_irq = 1;
  2085. mask_ioapic(cfg);
  2086. }
  2087. #endif
  2088. /*
  2089. * It appears there is an erratum which affects at least version 0x11
  2090. * of I/O APIC (that's the 82093AA and cores integrated into various
  2091. * chipsets). Under certain conditions a level-triggered interrupt is
  2092. * erroneously delivered as edge-triggered one but the respective IRR
  2093. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2094. * message but it will never arrive and further interrupts are blocked
  2095. * from the source. The exact reason is so far unknown, but the
  2096. * phenomenon was observed when two consecutive interrupt requests
  2097. * from a given source get delivered to the same CPU and the source is
  2098. * temporarily disabled in between.
  2099. *
  2100. * A workaround is to simulate an EOI message manually. We achieve it
  2101. * by setting the trigger mode to edge and then to level when the edge
  2102. * trigger mode gets detected in the TMR of a local APIC for a
  2103. * level-triggered interrupt. We mask the source for the time of the
  2104. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2105. * The idea is from Manfred Spraul. --macro
  2106. *
  2107. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2108. * any unhandled interrupt on the offlined cpu to the new cpu
  2109. * destination that is handling the corresponding interrupt. This
  2110. * interrupt forwarding is done via IPI's. Hence, in this case also
  2111. * level-triggered io-apic interrupt will be seen as an edge
  2112. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2113. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2114. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2115. * supporting EOI register, we do an explicit EOI to clear the
  2116. * remote IRR and on IO-APIC's which don't have an EOI register,
  2117. * we use the above logic (mask+edge followed by unmask+level) from
  2118. * Manfred Spraul to clear the remote IRR.
  2119. */
  2120. i = cfg->vector;
  2121. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2122. /*
  2123. * We must acknowledge the irq before we move it or the acknowledge will
  2124. * not propagate properly.
  2125. */
  2126. ack_APIC_irq();
  2127. /*
  2128. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2129. * message via io-apic EOI register write or simulating it using
  2130. * mask+edge followed by unnask+level logic) manually when the
  2131. * level triggered interrupt is seen as the edge triggered interrupt
  2132. * at the cpu.
  2133. */
  2134. if (!(v & (1 << (i & 0x1f)))) {
  2135. atomic_inc(&irq_mis_count);
  2136. eoi_ioapic_irq(irq, cfg);
  2137. }
  2138. /* Now we can move and renable the irq */
  2139. if (unlikely(do_unmask_irq)) {
  2140. /* Only migrate the irq if the ack has been received.
  2141. *
  2142. * On rare occasions the broadcast level triggered ack gets
  2143. * delayed going to ioapics, and if we reprogram the
  2144. * vector while Remote IRR is still set the irq will never
  2145. * fire again.
  2146. *
  2147. * To prevent this scenario we read the Remote IRR bit
  2148. * of the ioapic. This has two effects.
  2149. * - On any sane system the read of the ioapic will
  2150. * flush writes (and acks) going to the ioapic from
  2151. * this cpu.
  2152. * - We get to see if the ACK has actually been delivered.
  2153. *
  2154. * Based on failed experiments of reprogramming the
  2155. * ioapic entry from outside of irq context starting
  2156. * with masking the ioapic entry and then polling until
  2157. * Remote IRR was clear before reprogramming the
  2158. * ioapic I don't trust the Remote IRR bit to be
  2159. * completey accurate.
  2160. *
  2161. * However there appears to be no other way to plug
  2162. * this race, so if the Remote IRR bit is not
  2163. * accurate and is causing problems then it is a hardware bug
  2164. * and you can go talk to the chipset vendor about it.
  2165. */
  2166. if (!io_apic_level_ack_pending(cfg))
  2167. move_masked_irq(irq);
  2168. unmask_ioapic(cfg);
  2169. }
  2170. }
  2171. #ifdef CONFIG_INTR_REMAP
  2172. static void ir_ack_apic_edge(struct irq_data *data)
  2173. {
  2174. ack_APIC_irq();
  2175. }
  2176. static void ir_ack_apic_level(struct irq_data *data)
  2177. {
  2178. ack_APIC_irq();
  2179. eoi_ioapic_irq(data->irq, data->chip_data);
  2180. }
  2181. #endif /* CONFIG_INTR_REMAP */
  2182. static struct irq_chip ioapic_chip __read_mostly = {
  2183. .name = "IO-APIC",
  2184. .irq_startup = startup_ioapic_irq,
  2185. .irq_mask = mask_ioapic_irq,
  2186. .irq_unmask = unmask_ioapic_irq,
  2187. .irq_ack = ack_apic_edge,
  2188. .irq_eoi = ack_apic_level,
  2189. #ifdef CONFIG_SMP
  2190. .irq_set_affinity = ioapic_set_affinity,
  2191. #endif
  2192. .irq_retrigger = ioapic_retrigger_irq,
  2193. };
  2194. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2195. .name = "IR-IO-APIC",
  2196. .irq_startup = startup_ioapic_irq,
  2197. .irq_mask = mask_ioapic_irq,
  2198. .irq_unmask = unmask_ioapic_irq,
  2199. #ifdef CONFIG_INTR_REMAP
  2200. .irq_ack = ir_ack_apic_edge,
  2201. .irq_eoi = ir_ack_apic_level,
  2202. #ifdef CONFIG_SMP
  2203. .irq_set_affinity = ir_ioapic_set_affinity,
  2204. #endif
  2205. #endif
  2206. .irq_retrigger = ioapic_retrigger_irq,
  2207. };
  2208. static inline void init_IO_APIC_traps(void)
  2209. {
  2210. struct irq_cfg *cfg;
  2211. unsigned int irq;
  2212. /*
  2213. * NOTE! The local APIC isn't very good at handling
  2214. * multiple interrupts at the same interrupt level.
  2215. * As the interrupt level is determined by taking the
  2216. * vector number and shifting that right by 4, we
  2217. * want to spread these out a bit so that they don't
  2218. * all fall in the same interrupt level.
  2219. *
  2220. * Also, we've got to be careful not to trash gate
  2221. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2222. */
  2223. for_each_active_irq(irq) {
  2224. cfg = get_irq_chip_data(irq);
  2225. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2226. /*
  2227. * Hmm.. We don't have an entry for this,
  2228. * so default to an old-fashioned 8259
  2229. * interrupt if we can..
  2230. */
  2231. if (irq < legacy_pic->nr_legacy_irqs)
  2232. legacy_pic->make_irq(irq);
  2233. else
  2234. /* Strange. Oh, well.. */
  2235. set_irq_chip(irq, &no_irq_chip);
  2236. }
  2237. }
  2238. }
  2239. /*
  2240. * The local APIC irq-chip implementation:
  2241. */
  2242. static void mask_lapic_irq(struct irq_data *data)
  2243. {
  2244. unsigned long v;
  2245. v = apic_read(APIC_LVT0);
  2246. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2247. }
  2248. static void unmask_lapic_irq(struct irq_data *data)
  2249. {
  2250. unsigned long v;
  2251. v = apic_read(APIC_LVT0);
  2252. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2253. }
  2254. static void ack_lapic_irq(struct irq_data *data)
  2255. {
  2256. ack_APIC_irq();
  2257. }
  2258. static struct irq_chip lapic_chip __read_mostly = {
  2259. .name = "local-APIC",
  2260. .irq_mask = mask_lapic_irq,
  2261. .irq_unmask = unmask_lapic_irq,
  2262. .irq_ack = ack_lapic_irq,
  2263. };
  2264. static void lapic_register_intr(int irq)
  2265. {
  2266. irq_clear_status_flags(irq, IRQ_LEVEL);
  2267. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2268. "edge");
  2269. }
  2270. static void __init setup_nmi(void)
  2271. {
  2272. /*
  2273. * Dirty trick to enable the NMI watchdog ...
  2274. * We put the 8259A master into AEOI mode and
  2275. * unmask on all local APICs LVT0 as NMI.
  2276. *
  2277. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2278. * is from Maciej W. Rozycki - so we do not have to EOI from
  2279. * the NMI handler or the timer interrupt.
  2280. */
  2281. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2282. enable_NMI_through_LVT0();
  2283. apic_printk(APIC_VERBOSE, " done.\n");
  2284. }
  2285. /*
  2286. * This looks a bit hackish but it's about the only one way of sending
  2287. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2288. * not support the ExtINT mode, unfortunately. We need to send these
  2289. * cycles as some i82489DX-based boards have glue logic that keeps the
  2290. * 8259A interrupt line asserted until INTA. --macro
  2291. */
  2292. static inline void __init unlock_ExtINT_logic(void)
  2293. {
  2294. int apic, pin, i;
  2295. struct IO_APIC_route_entry entry0, entry1;
  2296. unsigned char save_control, save_freq_select;
  2297. pin = find_isa_irq_pin(8, mp_INT);
  2298. if (pin == -1) {
  2299. WARN_ON_ONCE(1);
  2300. return;
  2301. }
  2302. apic = find_isa_irq_apic(8, mp_INT);
  2303. if (apic == -1) {
  2304. WARN_ON_ONCE(1);
  2305. return;
  2306. }
  2307. entry0 = ioapic_read_entry(apic, pin);
  2308. clear_IO_APIC_pin(apic, pin);
  2309. memset(&entry1, 0, sizeof(entry1));
  2310. entry1.dest_mode = 0; /* physical delivery */
  2311. entry1.mask = 0; /* unmask IRQ now */
  2312. entry1.dest = hard_smp_processor_id();
  2313. entry1.delivery_mode = dest_ExtINT;
  2314. entry1.polarity = entry0.polarity;
  2315. entry1.trigger = 0;
  2316. entry1.vector = 0;
  2317. ioapic_write_entry(apic, pin, entry1);
  2318. save_control = CMOS_READ(RTC_CONTROL);
  2319. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2320. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2321. RTC_FREQ_SELECT);
  2322. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2323. i = 100;
  2324. while (i-- > 0) {
  2325. mdelay(10);
  2326. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2327. i -= 10;
  2328. }
  2329. CMOS_WRITE(save_control, RTC_CONTROL);
  2330. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2331. clear_IO_APIC_pin(apic, pin);
  2332. ioapic_write_entry(apic, pin, entry0);
  2333. }
  2334. static int disable_timer_pin_1 __initdata;
  2335. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2336. static int __init disable_timer_pin_setup(char *arg)
  2337. {
  2338. disable_timer_pin_1 = 1;
  2339. return 0;
  2340. }
  2341. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2342. int timer_through_8259 __initdata;
  2343. /*
  2344. * This code may look a bit paranoid, but it's supposed to cooperate with
  2345. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2346. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2347. * fanatically on his truly buggy board.
  2348. *
  2349. * FIXME: really need to revamp this for all platforms.
  2350. */
  2351. static inline void __init check_timer(void)
  2352. {
  2353. struct irq_cfg *cfg = get_irq_chip_data(0);
  2354. int node = cpu_to_node(0);
  2355. int apic1, pin1, apic2, pin2;
  2356. unsigned long flags;
  2357. int no_pin1 = 0;
  2358. local_irq_save(flags);
  2359. /*
  2360. * get/set the timer IRQ vector:
  2361. */
  2362. legacy_pic->mask(0);
  2363. assign_irq_vector(0, cfg, apic->target_cpus());
  2364. /*
  2365. * As IRQ0 is to be enabled in the 8259A, the virtual
  2366. * wire has to be disabled in the local APIC. Also
  2367. * timer interrupts need to be acknowledged manually in
  2368. * the 8259A for the i82489DX when using the NMI
  2369. * watchdog as that APIC treats NMIs as level-triggered.
  2370. * The AEOI mode will finish them in the 8259A
  2371. * automatically.
  2372. */
  2373. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2374. legacy_pic->init(1);
  2375. #ifdef CONFIG_X86_32
  2376. {
  2377. unsigned int ver;
  2378. ver = apic_read(APIC_LVR);
  2379. ver = GET_APIC_VERSION(ver);
  2380. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2381. }
  2382. #endif
  2383. pin1 = find_isa_irq_pin(0, mp_INT);
  2384. apic1 = find_isa_irq_apic(0, mp_INT);
  2385. pin2 = ioapic_i8259.pin;
  2386. apic2 = ioapic_i8259.apic;
  2387. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2388. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2389. cfg->vector, apic1, pin1, apic2, pin2);
  2390. /*
  2391. * Some BIOS writers are clueless and report the ExtINTA
  2392. * I/O APIC input from the cascaded 8259A as the timer
  2393. * interrupt input. So just in case, if only one pin
  2394. * was found above, try it both directly and through the
  2395. * 8259A.
  2396. */
  2397. if (pin1 == -1) {
  2398. if (intr_remapping_enabled)
  2399. panic("BIOS bug: timer not connected to IO-APIC");
  2400. pin1 = pin2;
  2401. apic1 = apic2;
  2402. no_pin1 = 1;
  2403. } else if (pin2 == -1) {
  2404. pin2 = pin1;
  2405. apic2 = apic1;
  2406. }
  2407. if (pin1 != -1) {
  2408. /*
  2409. * Ok, does IRQ0 through the IOAPIC work?
  2410. */
  2411. if (no_pin1) {
  2412. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2413. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2414. } else {
  2415. /* for edge trigger, setup_ioapic_irq already
  2416. * leave it unmasked.
  2417. * so only need to unmask if it is level-trigger
  2418. * do we really have level trigger timer?
  2419. */
  2420. int idx;
  2421. idx = find_irq_entry(apic1, pin1, mp_INT);
  2422. if (idx != -1 && irq_trigger(idx))
  2423. unmask_ioapic(cfg);
  2424. }
  2425. if (timer_irq_works()) {
  2426. if (nmi_watchdog == NMI_IO_APIC) {
  2427. setup_nmi();
  2428. legacy_pic->unmask(0);
  2429. }
  2430. if (disable_timer_pin_1 > 0)
  2431. clear_IO_APIC_pin(0, pin1);
  2432. goto out;
  2433. }
  2434. if (intr_remapping_enabled)
  2435. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2436. local_irq_disable();
  2437. clear_IO_APIC_pin(apic1, pin1);
  2438. if (!no_pin1)
  2439. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2440. "8254 timer not connected to IO-APIC\n");
  2441. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2442. "(IRQ0) through the 8259A ...\n");
  2443. apic_printk(APIC_QUIET, KERN_INFO
  2444. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2445. /*
  2446. * legacy devices should be connected to IO APIC #0
  2447. */
  2448. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2449. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2450. legacy_pic->unmask(0);
  2451. if (timer_irq_works()) {
  2452. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2453. timer_through_8259 = 1;
  2454. if (nmi_watchdog == NMI_IO_APIC) {
  2455. legacy_pic->mask(0);
  2456. setup_nmi();
  2457. legacy_pic->unmask(0);
  2458. }
  2459. goto out;
  2460. }
  2461. /*
  2462. * Cleanup, just in case ...
  2463. */
  2464. local_irq_disable();
  2465. legacy_pic->mask(0);
  2466. clear_IO_APIC_pin(apic2, pin2);
  2467. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2468. }
  2469. if (nmi_watchdog == NMI_IO_APIC) {
  2470. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2471. "through the IO-APIC - disabling NMI Watchdog!\n");
  2472. nmi_watchdog = NMI_NONE;
  2473. }
  2474. #ifdef CONFIG_X86_32
  2475. timer_ack = 0;
  2476. #endif
  2477. apic_printk(APIC_QUIET, KERN_INFO
  2478. "...trying to set up timer as Virtual Wire IRQ...\n");
  2479. lapic_register_intr(0);
  2480. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2481. legacy_pic->unmask(0);
  2482. if (timer_irq_works()) {
  2483. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2484. goto out;
  2485. }
  2486. local_irq_disable();
  2487. legacy_pic->mask(0);
  2488. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2489. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2490. apic_printk(APIC_QUIET, KERN_INFO
  2491. "...trying to set up timer as ExtINT IRQ...\n");
  2492. legacy_pic->init(0);
  2493. legacy_pic->make_irq(0);
  2494. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2495. unlock_ExtINT_logic();
  2496. if (timer_irq_works()) {
  2497. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2498. goto out;
  2499. }
  2500. local_irq_disable();
  2501. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2502. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2503. "report. Then try booting with the 'noapic' option.\n");
  2504. out:
  2505. local_irq_restore(flags);
  2506. }
  2507. /*
  2508. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2509. * to devices. However there may be an I/O APIC pin available for
  2510. * this interrupt regardless. The pin may be left unconnected, but
  2511. * typically it will be reused as an ExtINT cascade interrupt for
  2512. * the master 8259A. In the MPS case such a pin will normally be
  2513. * reported as an ExtINT interrupt in the MP table. With ACPI
  2514. * there is no provision for ExtINT interrupts, and in the absence
  2515. * of an override it would be treated as an ordinary ISA I/O APIC
  2516. * interrupt, that is edge-triggered and unmasked by default. We
  2517. * used to do this, but it caused problems on some systems because
  2518. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2519. * the same ExtINT cascade interrupt to drive the local APIC of the
  2520. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2521. * the I/O APIC in all cases now. No actual device should request
  2522. * it anyway. --macro
  2523. */
  2524. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2525. void __init setup_IO_APIC(void)
  2526. {
  2527. /*
  2528. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2529. */
  2530. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2531. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2532. /*
  2533. * Set up IO-APIC IRQ routing.
  2534. */
  2535. x86_init.mpparse.setup_ioapic_ids();
  2536. sync_Arb_IDs();
  2537. setup_IO_APIC_irqs();
  2538. init_IO_APIC_traps();
  2539. if (legacy_pic->nr_legacy_irqs)
  2540. check_timer();
  2541. }
  2542. /*
  2543. * Called after all the initialization is done. If we didnt find any
  2544. * APIC bugs then we can allow the modify fast path
  2545. */
  2546. static int __init io_apic_bug_finalize(void)
  2547. {
  2548. if (sis_apic_bug == -1)
  2549. sis_apic_bug = 0;
  2550. return 0;
  2551. }
  2552. late_initcall(io_apic_bug_finalize);
  2553. struct sysfs_ioapic_data {
  2554. struct sys_device dev;
  2555. struct IO_APIC_route_entry entry[0];
  2556. };
  2557. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2558. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2559. {
  2560. struct IO_APIC_route_entry *entry;
  2561. struct sysfs_ioapic_data *data;
  2562. int i;
  2563. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2564. entry = data->entry;
  2565. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2566. *entry = ioapic_read_entry(dev->id, i);
  2567. return 0;
  2568. }
  2569. static int ioapic_resume(struct sys_device *dev)
  2570. {
  2571. struct IO_APIC_route_entry *entry;
  2572. struct sysfs_ioapic_data *data;
  2573. unsigned long flags;
  2574. union IO_APIC_reg_00 reg_00;
  2575. int i;
  2576. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2577. entry = data->entry;
  2578. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2579. reg_00.raw = io_apic_read(dev->id, 0);
  2580. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2581. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2582. io_apic_write(dev->id, 0, reg_00.raw);
  2583. }
  2584. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2585. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2586. ioapic_write_entry(dev->id, i, entry[i]);
  2587. return 0;
  2588. }
  2589. static struct sysdev_class ioapic_sysdev_class = {
  2590. .name = "ioapic",
  2591. .suspend = ioapic_suspend,
  2592. .resume = ioapic_resume,
  2593. };
  2594. static int __init ioapic_init_sysfs(void)
  2595. {
  2596. struct sys_device * dev;
  2597. int i, size, error;
  2598. error = sysdev_class_register(&ioapic_sysdev_class);
  2599. if (error)
  2600. return error;
  2601. for (i = 0; i < nr_ioapics; i++ ) {
  2602. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2603. * sizeof(struct IO_APIC_route_entry);
  2604. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2605. if (!mp_ioapic_data[i]) {
  2606. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2607. continue;
  2608. }
  2609. dev = &mp_ioapic_data[i]->dev;
  2610. dev->id = i;
  2611. dev->cls = &ioapic_sysdev_class;
  2612. error = sysdev_register(dev);
  2613. if (error) {
  2614. kfree(mp_ioapic_data[i]);
  2615. mp_ioapic_data[i] = NULL;
  2616. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2617. continue;
  2618. }
  2619. }
  2620. return 0;
  2621. }
  2622. device_initcall(ioapic_init_sysfs);
  2623. /*
  2624. * Dynamic irq allocate and deallocation
  2625. */
  2626. unsigned int create_irq_nr(unsigned int from, int node)
  2627. {
  2628. struct irq_cfg *cfg;
  2629. unsigned long flags;
  2630. unsigned int ret = 0;
  2631. int irq;
  2632. if (from < nr_irqs_gsi)
  2633. from = nr_irqs_gsi;
  2634. irq = alloc_irq_from(from, node);
  2635. if (irq < 0)
  2636. return 0;
  2637. cfg = alloc_irq_cfg(irq, node);
  2638. if (!cfg) {
  2639. free_irq_at(irq, NULL);
  2640. return 0;
  2641. }
  2642. raw_spin_lock_irqsave(&vector_lock, flags);
  2643. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2644. ret = irq;
  2645. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2646. if (ret) {
  2647. set_irq_chip_data(irq, cfg);
  2648. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2649. } else {
  2650. free_irq_at(irq, cfg);
  2651. }
  2652. return ret;
  2653. }
  2654. int create_irq(void)
  2655. {
  2656. int node = cpu_to_node(0);
  2657. unsigned int irq_want;
  2658. int irq;
  2659. irq_want = nr_irqs_gsi;
  2660. irq = create_irq_nr(irq_want, node);
  2661. if (irq == 0)
  2662. irq = -1;
  2663. return irq;
  2664. }
  2665. void destroy_irq(unsigned int irq)
  2666. {
  2667. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2668. unsigned long flags;
  2669. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2670. if (irq_remapped(cfg))
  2671. free_irte(irq);
  2672. raw_spin_lock_irqsave(&vector_lock, flags);
  2673. __clear_irq_vector(irq, cfg);
  2674. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2675. free_irq_at(irq, cfg);
  2676. }
  2677. /*
  2678. * MSI message composition
  2679. */
  2680. #ifdef CONFIG_PCI_MSI
  2681. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2682. struct msi_msg *msg, u8 hpet_id)
  2683. {
  2684. struct irq_cfg *cfg;
  2685. int err;
  2686. unsigned dest;
  2687. if (disable_apic)
  2688. return -ENXIO;
  2689. cfg = irq_cfg(irq);
  2690. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2691. if (err)
  2692. return err;
  2693. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2694. if (irq_remapped(get_irq_chip_data(irq))) {
  2695. struct irte irte;
  2696. int ir_index;
  2697. u16 sub_handle;
  2698. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2699. BUG_ON(ir_index == -1);
  2700. prepare_irte(&irte, cfg->vector, dest);
  2701. /* Set source-id of interrupt request */
  2702. if (pdev)
  2703. set_msi_sid(&irte, pdev);
  2704. else
  2705. set_hpet_sid(&irte, hpet_id);
  2706. modify_irte(irq, &irte);
  2707. msg->address_hi = MSI_ADDR_BASE_HI;
  2708. msg->data = sub_handle;
  2709. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2710. MSI_ADDR_IR_SHV |
  2711. MSI_ADDR_IR_INDEX1(ir_index) |
  2712. MSI_ADDR_IR_INDEX2(ir_index);
  2713. } else {
  2714. if (x2apic_enabled())
  2715. msg->address_hi = MSI_ADDR_BASE_HI |
  2716. MSI_ADDR_EXT_DEST_ID(dest);
  2717. else
  2718. msg->address_hi = MSI_ADDR_BASE_HI;
  2719. msg->address_lo =
  2720. MSI_ADDR_BASE_LO |
  2721. ((apic->irq_dest_mode == 0) ?
  2722. MSI_ADDR_DEST_MODE_PHYSICAL:
  2723. MSI_ADDR_DEST_MODE_LOGICAL) |
  2724. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2725. MSI_ADDR_REDIRECTION_CPU:
  2726. MSI_ADDR_REDIRECTION_LOWPRI) |
  2727. MSI_ADDR_DEST_ID(dest);
  2728. msg->data =
  2729. MSI_DATA_TRIGGER_EDGE |
  2730. MSI_DATA_LEVEL_ASSERT |
  2731. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2732. MSI_DATA_DELIVERY_FIXED:
  2733. MSI_DATA_DELIVERY_LOWPRI) |
  2734. MSI_DATA_VECTOR(cfg->vector);
  2735. }
  2736. return err;
  2737. }
  2738. #ifdef CONFIG_SMP
  2739. static int
  2740. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2741. {
  2742. struct irq_cfg *cfg = data->chip_data;
  2743. struct msi_msg msg;
  2744. unsigned int dest;
  2745. if (__ioapic_set_affinity(data, mask, &dest))
  2746. return -1;
  2747. __get_cached_msi_msg(data->msi_desc, &msg);
  2748. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2749. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2750. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2751. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2752. __write_msi_msg(data->msi_desc, &msg);
  2753. return 0;
  2754. }
  2755. #ifdef CONFIG_INTR_REMAP
  2756. /*
  2757. * Migrate the MSI irq to another cpumask. This migration is
  2758. * done in the process context using interrupt-remapping hardware.
  2759. */
  2760. static int
  2761. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2762. bool force)
  2763. {
  2764. struct irq_cfg *cfg = data->chip_data;
  2765. unsigned int dest, irq = data->irq;
  2766. struct irte irte;
  2767. if (get_irte(irq, &irte))
  2768. return -1;
  2769. if (__ioapic_set_affinity(data, mask, &dest))
  2770. return -1;
  2771. irte.vector = cfg->vector;
  2772. irte.dest_id = IRTE_DEST(dest);
  2773. /*
  2774. * atomically update the IRTE with the new destination and vector.
  2775. */
  2776. modify_irte(irq, &irte);
  2777. /*
  2778. * After this point, all the interrupts will start arriving
  2779. * at the new destination. So, time to cleanup the previous
  2780. * vector allocation.
  2781. */
  2782. if (cfg->move_in_progress)
  2783. send_cleanup_vector(cfg);
  2784. return 0;
  2785. }
  2786. #endif
  2787. #endif /* CONFIG_SMP */
  2788. /*
  2789. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2790. * which implement the MSI or MSI-X Capability Structure.
  2791. */
  2792. static struct irq_chip msi_chip = {
  2793. .name = "PCI-MSI",
  2794. .irq_unmask = unmask_msi_irq,
  2795. .irq_mask = mask_msi_irq,
  2796. .irq_ack = ack_apic_edge,
  2797. #ifdef CONFIG_SMP
  2798. .irq_set_affinity = msi_set_affinity,
  2799. #endif
  2800. .irq_retrigger = ioapic_retrigger_irq,
  2801. };
  2802. static struct irq_chip msi_ir_chip = {
  2803. .name = "IR-PCI-MSI",
  2804. .irq_unmask = unmask_msi_irq,
  2805. .irq_mask = mask_msi_irq,
  2806. #ifdef CONFIG_INTR_REMAP
  2807. .irq_ack = ir_ack_apic_edge,
  2808. #ifdef CONFIG_SMP
  2809. .irq_set_affinity = ir_msi_set_affinity,
  2810. #endif
  2811. #endif
  2812. .irq_retrigger = ioapic_retrigger_irq,
  2813. };
  2814. /*
  2815. * Map the PCI dev to the corresponding remapping hardware unit
  2816. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2817. * in it.
  2818. */
  2819. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2820. {
  2821. struct intel_iommu *iommu;
  2822. int index;
  2823. iommu = map_dev_to_ir(dev);
  2824. if (!iommu) {
  2825. printk(KERN_ERR
  2826. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2827. return -ENOENT;
  2828. }
  2829. index = alloc_irte(iommu, irq, nvec);
  2830. if (index < 0) {
  2831. printk(KERN_ERR
  2832. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2833. pci_name(dev));
  2834. return -ENOSPC;
  2835. }
  2836. return index;
  2837. }
  2838. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2839. {
  2840. struct msi_msg msg;
  2841. int ret;
  2842. ret = msi_compose_msg(dev, irq, &msg, -1);
  2843. if (ret < 0)
  2844. return ret;
  2845. set_irq_msi(irq, msidesc);
  2846. write_msi_msg(irq, &msg);
  2847. if (irq_remapped(get_irq_chip_data(irq))) {
  2848. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2849. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2850. } else
  2851. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2852. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2853. return 0;
  2854. }
  2855. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2856. {
  2857. int node, ret, sub_handle, index = 0;
  2858. unsigned int irq, irq_want;
  2859. struct msi_desc *msidesc;
  2860. struct intel_iommu *iommu = NULL;
  2861. /* x86 doesn't support multiple MSI yet */
  2862. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2863. return 1;
  2864. node = dev_to_node(&dev->dev);
  2865. irq_want = nr_irqs_gsi;
  2866. sub_handle = 0;
  2867. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2868. irq = create_irq_nr(irq_want, node);
  2869. if (irq == 0)
  2870. return -1;
  2871. irq_want = irq + 1;
  2872. if (!intr_remapping_enabled)
  2873. goto no_ir;
  2874. if (!sub_handle) {
  2875. /*
  2876. * allocate the consecutive block of IRTE's
  2877. * for 'nvec'
  2878. */
  2879. index = msi_alloc_irte(dev, irq, nvec);
  2880. if (index < 0) {
  2881. ret = index;
  2882. goto error;
  2883. }
  2884. } else {
  2885. iommu = map_dev_to_ir(dev);
  2886. if (!iommu) {
  2887. ret = -ENOENT;
  2888. goto error;
  2889. }
  2890. /*
  2891. * setup the mapping between the irq and the IRTE
  2892. * base index, the sub_handle pointing to the
  2893. * appropriate interrupt remap table entry.
  2894. */
  2895. set_irte_irq(irq, iommu, index, sub_handle);
  2896. }
  2897. no_ir:
  2898. ret = setup_msi_irq(dev, msidesc, irq);
  2899. if (ret < 0)
  2900. goto error;
  2901. sub_handle++;
  2902. }
  2903. return 0;
  2904. error:
  2905. destroy_irq(irq);
  2906. return ret;
  2907. }
  2908. void native_teardown_msi_irq(unsigned int irq)
  2909. {
  2910. destroy_irq(irq);
  2911. }
  2912. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2913. #ifdef CONFIG_SMP
  2914. static int
  2915. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2916. bool force)
  2917. {
  2918. struct irq_cfg *cfg = data->chip_data;
  2919. unsigned int dest, irq = data->irq;
  2920. struct msi_msg msg;
  2921. if (__ioapic_set_affinity(data, mask, &dest))
  2922. return -1;
  2923. dmar_msi_read(irq, &msg);
  2924. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2925. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2926. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2927. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2928. dmar_msi_write(irq, &msg);
  2929. return 0;
  2930. }
  2931. #endif /* CONFIG_SMP */
  2932. static struct irq_chip dmar_msi_type = {
  2933. .name = "DMAR_MSI",
  2934. .irq_unmask = dmar_msi_unmask,
  2935. .irq_mask = dmar_msi_mask,
  2936. .irq_ack = ack_apic_edge,
  2937. #ifdef CONFIG_SMP
  2938. .irq_set_affinity = dmar_msi_set_affinity,
  2939. #endif
  2940. .irq_retrigger = ioapic_retrigger_irq,
  2941. };
  2942. int arch_setup_dmar_msi(unsigned int irq)
  2943. {
  2944. int ret;
  2945. struct msi_msg msg;
  2946. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2947. if (ret < 0)
  2948. return ret;
  2949. dmar_msi_write(irq, &msg);
  2950. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2951. "edge");
  2952. return 0;
  2953. }
  2954. #endif
  2955. #ifdef CONFIG_HPET_TIMER
  2956. #ifdef CONFIG_SMP
  2957. static int hpet_msi_set_affinity(struct irq_data *data,
  2958. const struct cpumask *mask, bool force)
  2959. {
  2960. struct irq_cfg *cfg = data->chip_data;
  2961. struct msi_msg msg;
  2962. unsigned int dest;
  2963. if (__ioapic_set_affinity(data, mask, &dest))
  2964. return -1;
  2965. hpet_msi_read(data->handler_data, &msg);
  2966. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2967. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2968. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2969. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2970. hpet_msi_write(data->handler_data, &msg);
  2971. return 0;
  2972. }
  2973. #endif /* CONFIG_SMP */
  2974. static struct irq_chip ir_hpet_msi_type = {
  2975. .name = "IR-HPET_MSI",
  2976. .irq_unmask = hpet_msi_unmask,
  2977. .irq_mask = hpet_msi_mask,
  2978. #ifdef CONFIG_INTR_REMAP
  2979. .irq_ack = ir_ack_apic_edge,
  2980. #ifdef CONFIG_SMP
  2981. .irq_set_affinity = ir_msi_set_affinity,
  2982. #endif
  2983. #endif
  2984. .irq_retrigger = ioapic_retrigger_irq,
  2985. };
  2986. static struct irq_chip hpet_msi_type = {
  2987. .name = "HPET_MSI",
  2988. .irq_unmask = hpet_msi_unmask,
  2989. .irq_mask = hpet_msi_mask,
  2990. .irq_ack = ack_apic_edge,
  2991. #ifdef CONFIG_SMP
  2992. .irq_set_affinity = hpet_msi_set_affinity,
  2993. #endif
  2994. .irq_retrigger = ioapic_retrigger_irq,
  2995. };
  2996. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2997. {
  2998. struct msi_msg msg;
  2999. int ret;
  3000. if (intr_remapping_enabled) {
  3001. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3002. int index;
  3003. if (!iommu)
  3004. return -1;
  3005. index = alloc_irte(iommu, irq, 1);
  3006. if (index < 0)
  3007. return -1;
  3008. }
  3009. ret = msi_compose_msg(NULL, irq, &msg, id);
  3010. if (ret < 0)
  3011. return ret;
  3012. hpet_msi_write(get_irq_data(irq), &msg);
  3013. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  3014. if (irq_remapped(get_irq_chip_data(irq)))
  3015. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3016. handle_edge_irq, "edge");
  3017. else
  3018. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3019. handle_edge_irq, "edge");
  3020. return 0;
  3021. }
  3022. #endif
  3023. #endif /* CONFIG_PCI_MSI */
  3024. /*
  3025. * Hypertransport interrupt support
  3026. */
  3027. #ifdef CONFIG_HT_IRQ
  3028. #ifdef CONFIG_SMP
  3029. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3030. {
  3031. struct ht_irq_msg msg;
  3032. fetch_ht_irq_msg(irq, &msg);
  3033. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3034. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3035. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3036. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3037. write_ht_irq_msg(irq, &msg);
  3038. }
  3039. static int
  3040. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  3041. {
  3042. struct irq_cfg *cfg = data->chip_data;
  3043. unsigned int dest;
  3044. if (__ioapic_set_affinity(data, mask, &dest))
  3045. return -1;
  3046. target_ht_irq(data->irq, dest, cfg->vector);
  3047. return 0;
  3048. }
  3049. #endif
  3050. static struct irq_chip ht_irq_chip = {
  3051. .name = "PCI-HT",
  3052. .irq_mask = mask_ht_irq,
  3053. .irq_unmask = unmask_ht_irq,
  3054. .irq_ack = ack_apic_edge,
  3055. #ifdef CONFIG_SMP
  3056. .irq_set_affinity = ht_set_affinity,
  3057. #endif
  3058. .irq_retrigger = ioapic_retrigger_irq,
  3059. };
  3060. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3061. {
  3062. struct irq_cfg *cfg;
  3063. int err;
  3064. if (disable_apic)
  3065. return -ENXIO;
  3066. cfg = irq_cfg(irq);
  3067. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3068. if (!err) {
  3069. struct ht_irq_msg msg;
  3070. unsigned dest;
  3071. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3072. apic->target_cpus());
  3073. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3074. msg.address_lo =
  3075. HT_IRQ_LOW_BASE |
  3076. HT_IRQ_LOW_DEST_ID(dest) |
  3077. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3078. ((apic->irq_dest_mode == 0) ?
  3079. HT_IRQ_LOW_DM_PHYSICAL :
  3080. HT_IRQ_LOW_DM_LOGICAL) |
  3081. HT_IRQ_LOW_RQEOI_EDGE |
  3082. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3083. HT_IRQ_LOW_MT_FIXED :
  3084. HT_IRQ_LOW_MT_ARBITRATED) |
  3085. HT_IRQ_LOW_IRQ_MASKED;
  3086. write_ht_irq_msg(irq, &msg);
  3087. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3088. handle_edge_irq, "edge");
  3089. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3090. }
  3091. return err;
  3092. }
  3093. #endif /* CONFIG_HT_IRQ */
  3094. int __init io_apic_get_redir_entries (int ioapic)
  3095. {
  3096. union IO_APIC_reg_01 reg_01;
  3097. unsigned long flags;
  3098. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3099. reg_01.raw = io_apic_read(ioapic, 1);
  3100. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3101. /* The register returns the maximum index redir index
  3102. * supported, which is one less than the total number of redir
  3103. * entries.
  3104. */
  3105. return reg_01.bits.entries + 1;
  3106. }
  3107. static void __init probe_nr_irqs_gsi(void)
  3108. {
  3109. int nr;
  3110. nr = gsi_top + NR_IRQS_LEGACY;
  3111. if (nr > nr_irqs_gsi)
  3112. nr_irqs_gsi = nr;
  3113. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3114. }
  3115. int get_nr_irqs_gsi(void)
  3116. {
  3117. return nr_irqs_gsi;
  3118. }
  3119. #ifdef CONFIG_SPARSE_IRQ
  3120. int __init arch_probe_nr_irqs(void)
  3121. {
  3122. int nr;
  3123. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3124. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3125. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3126. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3127. /*
  3128. * for MSI and HT dyn irq
  3129. */
  3130. nr += nr_irqs_gsi * 16;
  3131. #endif
  3132. if (nr < nr_irqs)
  3133. nr_irqs = nr;
  3134. return NR_IRQS_LEGACY;
  3135. }
  3136. #endif
  3137. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3138. struct io_apic_irq_attr *irq_attr)
  3139. {
  3140. struct irq_cfg *cfg;
  3141. int node;
  3142. int ioapic, pin;
  3143. int trigger, polarity;
  3144. ioapic = irq_attr->ioapic;
  3145. if (!IO_APIC_IRQ(irq)) {
  3146. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3147. ioapic);
  3148. return -EINVAL;
  3149. }
  3150. if (dev)
  3151. node = dev_to_node(dev);
  3152. else
  3153. node = cpu_to_node(0);
  3154. cfg = alloc_irq_and_cfg_at(irq, node);
  3155. if (!cfg)
  3156. return 0;
  3157. pin = irq_attr->ioapic_pin;
  3158. trigger = irq_attr->trigger;
  3159. polarity = irq_attr->polarity;
  3160. /*
  3161. * IRQs < 16 are already in the irq_2_pin[] map
  3162. */
  3163. if (irq >= legacy_pic->nr_legacy_irqs) {
  3164. if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
  3165. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3166. pin, irq);
  3167. return 0;
  3168. }
  3169. }
  3170. setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
  3171. return 0;
  3172. }
  3173. int io_apic_set_pci_routing(struct device *dev, int irq,
  3174. struct io_apic_irq_attr *irq_attr)
  3175. {
  3176. int ioapic, pin;
  3177. /*
  3178. * Avoid pin reprogramming. PRTs typically include entries
  3179. * with redundant pin->gsi mappings (but unique PCI devices);
  3180. * we only program the IOAPIC on the first.
  3181. */
  3182. ioapic = irq_attr->ioapic;
  3183. pin = irq_attr->ioapic_pin;
  3184. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3185. pr_debug("Pin %d-%d already programmed\n",
  3186. mp_ioapics[ioapic].apicid, pin);
  3187. return 0;
  3188. }
  3189. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3190. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3191. }
  3192. u8 __init io_apic_unique_id(u8 id)
  3193. {
  3194. #ifdef CONFIG_X86_32
  3195. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3196. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3197. return io_apic_get_unique_id(nr_ioapics, id);
  3198. else
  3199. return id;
  3200. #else
  3201. int i;
  3202. DECLARE_BITMAP(used, 256);
  3203. bitmap_zero(used, 256);
  3204. for (i = 0; i < nr_ioapics; i++) {
  3205. struct mpc_ioapic *ia = &mp_ioapics[i];
  3206. __set_bit(ia->apicid, used);
  3207. }
  3208. if (!test_bit(id, used))
  3209. return id;
  3210. return find_first_zero_bit(used, 256);
  3211. #endif
  3212. }
  3213. #ifdef CONFIG_X86_32
  3214. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3215. {
  3216. union IO_APIC_reg_00 reg_00;
  3217. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3218. physid_mask_t tmp;
  3219. unsigned long flags;
  3220. int i = 0;
  3221. /*
  3222. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3223. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3224. * supports up to 16 on one shared APIC bus.
  3225. *
  3226. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3227. * advantage of new APIC bus architecture.
  3228. */
  3229. if (physids_empty(apic_id_map))
  3230. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3231. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3232. reg_00.raw = io_apic_read(ioapic, 0);
  3233. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3234. if (apic_id >= get_physical_broadcast()) {
  3235. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3236. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3237. apic_id = reg_00.bits.ID;
  3238. }
  3239. /*
  3240. * Every APIC in a system must have a unique ID or we get lots of nice
  3241. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3242. */
  3243. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3244. for (i = 0; i < get_physical_broadcast(); i++) {
  3245. if (!apic->check_apicid_used(&apic_id_map, i))
  3246. break;
  3247. }
  3248. if (i == get_physical_broadcast())
  3249. panic("Max apic_id exceeded!\n");
  3250. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3251. "trying %d\n", ioapic, apic_id, i);
  3252. apic_id = i;
  3253. }
  3254. apic->apicid_to_cpu_present(apic_id, &tmp);
  3255. physids_or(apic_id_map, apic_id_map, tmp);
  3256. if (reg_00.bits.ID != apic_id) {
  3257. reg_00.bits.ID = apic_id;
  3258. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3259. io_apic_write(ioapic, 0, reg_00.raw);
  3260. reg_00.raw = io_apic_read(ioapic, 0);
  3261. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3262. /* Sanity check */
  3263. if (reg_00.bits.ID != apic_id) {
  3264. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3265. return -1;
  3266. }
  3267. }
  3268. apic_printk(APIC_VERBOSE, KERN_INFO
  3269. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3270. return apic_id;
  3271. }
  3272. #endif
  3273. int __init io_apic_get_version(int ioapic)
  3274. {
  3275. union IO_APIC_reg_01 reg_01;
  3276. unsigned long flags;
  3277. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3278. reg_01.raw = io_apic_read(ioapic, 1);
  3279. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3280. return reg_01.bits.version;
  3281. }
  3282. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3283. {
  3284. int ioapic, pin, idx;
  3285. if (skip_ioapic_setup)
  3286. return -1;
  3287. ioapic = mp_find_ioapic(gsi);
  3288. if (ioapic < 0)
  3289. return -1;
  3290. pin = mp_find_ioapic_pin(ioapic, gsi);
  3291. if (pin < 0)
  3292. return -1;
  3293. idx = find_irq_entry(ioapic, pin, mp_INT);
  3294. if (idx < 0)
  3295. return -1;
  3296. *trigger = irq_trigger(idx);
  3297. *polarity = irq_polarity(idx);
  3298. return 0;
  3299. }
  3300. /*
  3301. * This function currently is only a helper for the i386 smp boot process where
  3302. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3303. * so mask in all cases should simply be apic->target_cpus()
  3304. */
  3305. #ifdef CONFIG_SMP
  3306. void __init setup_ioapic_dest(void)
  3307. {
  3308. int pin, ioapic, irq, irq_entry;
  3309. struct irq_desc *desc;
  3310. const struct cpumask *mask;
  3311. if (skip_ioapic_setup == 1)
  3312. return;
  3313. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3314. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3315. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3316. if (irq_entry == -1)
  3317. continue;
  3318. irq = pin_2_irq(irq_entry, ioapic, pin);
  3319. if ((ioapic > 0) && (irq > 16))
  3320. continue;
  3321. desc = irq_to_desc(irq);
  3322. /*
  3323. * Honour affinities which have been set in early boot
  3324. */
  3325. if (desc->status &
  3326. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3327. mask = desc->irq_data.affinity;
  3328. else
  3329. mask = apic->target_cpus();
  3330. if (intr_remapping_enabled)
  3331. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3332. else
  3333. ioapic_set_affinity(&desc->irq_data, mask, false);
  3334. }
  3335. }
  3336. #endif
  3337. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3338. static struct resource *ioapic_resources;
  3339. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3340. {
  3341. unsigned long n;
  3342. struct resource *res;
  3343. char *mem;
  3344. int i;
  3345. if (nr_ioapics <= 0)
  3346. return NULL;
  3347. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3348. n *= nr_ioapics;
  3349. mem = alloc_bootmem(n);
  3350. res = (void *)mem;
  3351. mem += sizeof(struct resource) * nr_ioapics;
  3352. for (i = 0; i < nr_ioapics; i++) {
  3353. res[i].name = mem;
  3354. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3355. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3356. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3357. }
  3358. ioapic_resources = res;
  3359. return res;
  3360. }
  3361. void __init ioapic_and_gsi_init(void)
  3362. {
  3363. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3364. struct resource *ioapic_res;
  3365. int i;
  3366. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3367. for (i = 0; i < nr_ioapics; i++) {
  3368. if (smp_found_config) {
  3369. ioapic_phys = mp_ioapics[i].apicaddr;
  3370. #ifdef CONFIG_X86_32
  3371. if (!ioapic_phys) {
  3372. printk(KERN_ERR
  3373. "WARNING: bogus zero IO-APIC "
  3374. "address found in MPTABLE, "
  3375. "disabling IO/APIC support!\n");
  3376. smp_found_config = 0;
  3377. skip_ioapic_setup = 1;
  3378. goto fake_ioapic_page;
  3379. }
  3380. #endif
  3381. } else {
  3382. #ifdef CONFIG_X86_32
  3383. fake_ioapic_page:
  3384. #endif
  3385. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3386. ioapic_phys = __pa(ioapic_phys);
  3387. }
  3388. set_fixmap_nocache(idx, ioapic_phys);
  3389. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3390. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3391. ioapic_phys);
  3392. idx++;
  3393. ioapic_res->start = ioapic_phys;
  3394. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3395. ioapic_res++;
  3396. }
  3397. probe_nr_irqs_gsi();
  3398. }
  3399. void __init ioapic_insert_resources(void)
  3400. {
  3401. int i;
  3402. struct resource *r = ioapic_resources;
  3403. if (!r) {
  3404. if (nr_ioapics > 0)
  3405. printk(KERN_ERR
  3406. "IO APIC resources couldn't be allocated.\n");
  3407. return;
  3408. }
  3409. for (i = 0; i < nr_ioapics; i++) {
  3410. insert_resource(&iomem_resource, r);
  3411. r++;
  3412. }
  3413. }
  3414. int mp_find_ioapic(u32 gsi)
  3415. {
  3416. int i = 0;
  3417. /* Find the IOAPIC that manages this GSI. */
  3418. for (i = 0; i < nr_ioapics; i++) {
  3419. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3420. && (gsi <= mp_gsi_routing[i].gsi_end))
  3421. return i;
  3422. }
  3423. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3424. return -1;
  3425. }
  3426. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3427. {
  3428. if (WARN_ON(ioapic == -1))
  3429. return -1;
  3430. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3431. return -1;
  3432. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3433. }
  3434. static int bad_ioapic(unsigned long address)
  3435. {
  3436. if (nr_ioapics >= MAX_IO_APICS) {
  3437. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3438. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3439. return 1;
  3440. }
  3441. if (!address) {
  3442. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3443. " found in table, skipping!\n");
  3444. return 1;
  3445. }
  3446. return 0;
  3447. }
  3448. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3449. {
  3450. int idx = 0;
  3451. int entries;
  3452. if (bad_ioapic(address))
  3453. return;
  3454. idx = nr_ioapics;
  3455. mp_ioapics[idx].type = MP_IOAPIC;
  3456. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3457. mp_ioapics[idx].apicaddr = address;
  3458. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3459. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3460. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3461. /*
  3462. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3463. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3464. */
  3465. entries = io_apic_get_redir_entries(idx);
  3466. mp_gsi_routing[idx].gsi_base = gsi_base;
  3467. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3468. /*
  3469. * The number of IO-APIC IRQ registers (== #pins):
  3470. */
  3471. nr_ioapic_registers[idx] = entries;
  3472. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3473. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3474. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3475. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3476. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3477. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3478. nr_ioapics++;
  3479. }
  3480. /* Enable IOAPIC early just for system timer */
  3481. void __init pre_init_apic_IRQ0(void)
  3482. {
  3483. struct irq_cfg *cfg;
  3484. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3485. #ifndef CONFIG_SMP
  3486. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3487. #endif
  3488. /* Make sure the irq descriptor is set up */
  3489. cfg = alloc_irq_and_cfg_at(0, 0);
  3490. setup_local_APIC();
  3491. add_pin_to_irq_node(cfg, 0, 0, 0);
  3492. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3493. setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
  3494. }