Kconfig 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  15. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  16. select HAVE_ARCH_KGDB
  17. select HAVE_ARCH_TRACEHOOK
  18. select HAVE_KPROBES if !XIP_KERNEL
  19. select HAVE_KRETPROBES if (HAVE_KPROBES)
  20. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  21. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  22. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  23. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  24. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  25. select HAVE_GENERIC_DMA_COHERENT
  26. select HAVE_KERNEL_GZIP
  27. select HAVE_KERNEL_LZO
  28. select HAVE_KERNEL_LZMA
  29. select HAVE_KERNEL_XZ
  30. select HAVE_IRQ_WORK
  31. select HAVE_PERF_EVENTS
  32. select PERF_USE_VMALLOC
  33. select HAVE_REGS_AND_STACK_ACCESS_API
  34. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  35. select HAVE_C_RECORDMCOUNT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HARDIRQS_SW_RESEND
  38. select GENERIC_IRQ_PROBE
  39. select GENERIC_IRQ_SHOW
  40. select GENERIC_IRQ_PROBE
  41. select HARDIRQS_SW_RESEND
  42. select CPU_PM if (SUSPEND || CPU_IDLE)
  43. select GENERIC_PCI_IOMAP
  44. select HAVE_BPF_JIT
  45. select GENERIC_SMP_IDLE_THREAD
  46. select KTIME_SCALAR
  47. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  48. help
  49. The ARM series is a line of low-power-consumption RISC chip designs
  50. licensed by ARM Ltd and targeted at embedded applications and
  51. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  52. manufactured, but legacy ARM-based PC hardware remains popular in
  53. Europe. There is an ARM Linux project with a web page at
  54. <http://www.arm.linux.org.uk/>.
  55. config ARM_HAS_SG_CHAIN
  56. bool
  57. config NEED_SG_DMA_LENGTH
  58. bool
  59. config ARM_DMA_USE_IOMMU
  60. select NEED_SG_DMA_LENGTH
  61. select ARM_HAS_SG_CHAIN
  62. bool
  63. config HAVE_PWM
  64. bool
  65. config MIGHT_HAVE_PCI
  66. bool
  67. config SYS_SUPPORTS_APM_EMULATION
  68. bool
  69. config GENERIC_GPIO
  70. bool
  71. config HAVE_TCM
  72. bool
  73. select GENERIC_ALLOCATOR
  74. config HAVE_PROC_CPU
  75. bool
  76. config NO_IOPORT
  77. bool
  78. config EISA
  79. bool
  80. ---help---
  81. The Extended Industry Standard Architecture (EISA) bus was
  82. developed as an open alternative to the IBM MicroChannel bus.
  83. The EISA bus provided some of the features of the IBM MicroChannel
  84. bus while maintaining backward compatibility with cards made for
  85. the older ISA bus. The EISA bus saw limited use between 1988 and
  86. 1995 when it was made obsolete by the PCI bus.
  87. Say Y here if you are building a kernel for an EISA-based machine.
  88. Otherwise, say N.
  89. config SBUS
  90. bool
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config GENERIC_LOCKBREAK
  105. bool
  106. default y
  107. depends on SMP && PREEMPT
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_FPGA_IRQ
  215. select NEED_MACH_IO_H
  216. select NEED_MACH_MEMORY_H
  217. select SPARSE_IRQ
  218. select MULTI_IRQ_HANDLER
  219. help
  220. Support for ARM's Integrator platform.
  221. config ARCH_REALVIEW
  222. bool "ARM Ltd. RealView family"
  223. select ARM_AMBA
  224. select CLKDEV_LOOKUP
  225. select HAVE_MACH_CLKDEV
  226. select ICST
  227. select GENERIC_CLOCKEVENTS
  228. select ARCH_WANT_OPTIONAL_GPIOLIB
  229. select PLAT_VERSATILE
  230. select PLAT_VERSATILE_CLCD
  231. select ARM_TIMER_SP804
  232. select GPIO_PL061 if GPIOLIB
  233. select NEED_MACH_MEMORY_H
  234. help
  235. This enables support for ARM Ltd RealView boards.
  236. config ARCH_VERSATILE
  237. bool "ARM Ltd. Versatile family"
  238. select ARM_AMBA
  239. select ARM_VIC
  240. select CLKDEV_LOOKUP
  241. select HAVE_MACH_CLKDEV
  242. select ICST
  243. select GENERIC_CLOCKEVENTS
  244. select ARCH_WANT_OPTIONAL_GPIOLIB
  245. select NEED_MACH_IO_H if PCI
  246. select PLAT_VERSATILE
  247. select PLAT_VERSATILE_CLCD
  248. select PLAT_VERSATILE_FPGA_IRQ
  249. select ARM_TIMER_SP804
  250. help
  251. This enables support for ARM Ltd Versatile board.
  252. config ARCH_VEXPRESS
  253. bool "ARM Ltd. Versatile Express family"
  254. select ARCH_WANT_OPTIONAL_GPIOLIB
  255. select ARM_AMBA
  256. select ARM_TIMER_SP804
  257. select CLKDEV_LOOKUP
  258. select HAVE_MACH_CLKDEV
  259. select GENERIC_CLOCKEVENTS
  260. select HAVE_CLK
  261. select HAVE_PATA_PLATFORM
  262. select ICST
  263. select NO_IOPORT
  264. select PLAT_VERSATILE
  265. select PLAT_VERSATILE_CLCD
  266. help
  267. This enables support for the ARM Ltd Versatile Express boards.
  268. config ARCH_AT91
  269. bool "Atmel AT91"
  270. select ARCH_REQUIRE_GPIOLIB
  271. select HAVE_CLK
  272. select CLKDEV_LOOKUP
  273. select IRQ_DOMAIN
  274. select NEED_MACH_IO_H if PCCARD
  275. help
  276. This enables support for systems based on Atmel
  277. AT91RM9200 and AT91SAM9* processors.
  278. config ARCH_BCMRING
  279. bool "Broadcom BCMRING"
  280. depends on MMU
  281. select CPU_V6
  282. select ARM_AMBA
  283. select ARM_TIMER_SP804
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select ARCH_WANT_OPTIONAL_GPIOLIB
  287. help
  288. Support for Broadcom's BCMRing platform.
  289. config ARCH_HIGHBANK
  290. bool "Calxeda Highbank-based"
  291. select ARCH_WANT_OPTIONAL_GPIOLIB
  292. select ARM_AMBA
  293. select ARM_GIC
  294. select ARM_TIMER_SP804
  295. select CACHE_L2X0
  296. select CLKDEV_LOOKUP
  297. select CPU_V7
  298. select GENERIC_CLOCKEVENTS
  299. select HAVE_ARM_SCU
  300. select HAVE_SMP
  301. select SPARSE_IRQ
  302. select USE_OF
  303. help
  304. Support for the Calxeda Highbank SoC based boards.
  305. config ARCH_CLPS711X
  306. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  307. select CPU_ARM720T
  308. select ARCH_USES_GETTIMEOFFSET
  309. select NEED_MACH_MEMORY_H
  310. help
  311. Support for Cirrus Logic 711x/721x/731x based boards.
  312. config ARCH_CNS3XXX
  313. bool "Cavium Networks CNS3XXX family"
  314. select CPU_V6K
  315. select GENERIC_CLOCKEVENTS
  316. select ARM_GIC
  317. select MIGHT_HAVE_CACHE_L2X0
  318. select MIGHT_HAVE_PCI
  319. select PCI_DOMAINS if PCI
  320. help
  321. Support for Cavium Networks CNS3XXX platform.
  322. config ARCH_GEMINI
  323. bool "Cortina Systems Gemini"
  324. select CPU_FA526
  325. select ARCH_REQUIRE_GPIOLIB
  326. select ARCH_USES_GETTIMEOFFSET
  327. help
  328. Support for the Cortina Systems Gemini family SoCs
  329. config ARCH_PRIMA2
  330. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  331. select CPU_V7
  332. select NO_IOPORT
  333. select GENERIC_CLOCKEVENTS
  334. select CLKDEV_LOOKUP
  335. select GENERIC_IRQ_CHIP
  336. select MIGHT_HAVE_CACHE_L2X0
  337. select PINCTRL
  338. select PINCTRL_SIRF
  339. select USE_OF
  340. select ZONE_DMA
  341. help
  342. Support for CSR SiRFSoC ARM Cortex A9 Platform
  343. config ARCH_EBSA110
  344. bool "EBSA-110"
  345. select CPU_SA110
  346. select ISA
  347. select NO_IOPORT
  348. select ARCH_USES_GETTIMEOFFSET
  349. select NEED_MACH_IO_H
  350. select NEED_MACH_MEMORY_H
  351. help
  352. This is an evaluation board for the StrongARM processor available
  353. from Digital. It has limited hardware on-board, including an
  354. Ethernet interface, two PCMCIA sockets, two serial ports and a
  355. parallel port.
  356. config ARCH_EP93XX
  357. bool "EP93xx-based"
  358. select CPU_ARM920T
  359. select ARM_AMBA
  360. select ARM_VIC
  361. select CLKDEV_LOOKUP
  362. select ARCH_REQUIRE_GPIOLIB
  363. select ARCH_HAS_HOLES_MEMORYMODEL
  364. select ARCH_USES_GETTIMEOFFSET
  365. select NEED_MACH_MEMORY_H
  366. help
  367. This enables support for the Cirrus EP93xx series of CPUs.
  368. config ARCH_FOOTBRIDGE
  369. bool "FootBridge"
  370. select CPU_SA110
  371. select FOOTBRIDGE
  372. select GENERIC_CLOCKEVENTS
  373. select HAVE_IDE
  374. select NEED_MACH_IO_H
  375. select NEED_MACH_MEMORY_H
  376. help
  377. Support for systems based on the DC21285 companion chip
  378. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  379. config ARCH_MXC
  380. bool "Freescale MXC/iMX-based"
  381. select GENERIC_CLOCKEVENTS
  382. select ARCH_REQUIRE_GPIOLIB
  383. select CLKDEV_LOOKUP
  384. select CLKSRC_MMIO
  385. select GENERIC_IRQ_CHIP
  386. select MULTI_IRQ_HANDLER
  387. help
  388. Support for Freescale MXC/iMX-based family of processors
  389. config ARCH_MXS
  390. bool "Freescale MXS-based"
  391. select GENERIC_CLOCKEVENTS
  392. select ARCH_REQUIRE_GPIOLIB
  393. select CLKDEV_LOOKUP
  394. select CLKSRC_MMIO
  395. select COMMON_CLK
  396. select HAVE_CLK_PREPARE
  397. select PINCTRL
  398. select USE_OF
  399. help
  400. Support for Freescale MXS-based family of processors
  401. config ARCH_NETX
  402. bool "Hilscher NetX based"
  403. select CLKSRC_MMIO
  404. select CPU_ARM926T
  405. select ARM_VIC
  406. select GENERIC_CLOCKEVENTS
  407. help
  408. This enables support for systems based on the Hilscher NetX Soc
  409. config ARCH_H720X
  410. bool "Hynix HMS720x-based"
  411. select CPU_ARM720T
  412. select ISA_DMA_API
  413. select ARCH_USES_GETTIMEOFFSET
  414. help
  415. This enables support for systems based on the Hynix HMS720x
  416. config ARCH_IOP13XX
  417. bool "IOP13xx-based"
  418. depends on MMU
  419. select CPU_XSC3
  420. select PLAT_IOP
  421. select PCI
  422. select ARCH_SUPPORTS_MSI
  423. select VMSPLIT_1G
  424. select NEED_MACH_IO_H
  425. select NEED_MACH_MEMORY_H
  426. select NEED_RET_TO_USER
  427. help
  428. Support for Intel's IOP13XX (XScale) family of processors.
  429. config ARCH_IOP32X
  430. bool "IOP32x-based"
  431. depends on MMU
  432. select CPU_XSCALE
  433. select NEED_MACH_IO_H
  434. select NEED_RET_TO_USER
  435. select PLAT_IOP
  436. select PCI
  437. select ARCH_REQUIRE_GPIOLIB
  438. help
  439. Support for Intel's 80219 and IOP32X (XScale) family of
  440. processors.
  441. config ARCH_IOP33X
  442. bool "IOP33x-based"
  443. depends on MMU
  444. select CPU_XSCALE
  445. select NEED_MACH_IO_H
  446. select NEED_RET_TO_USER
  447. select PLAT_IOP
  448. select PCI
  449. select ARCH_REQUIRE_GPIOLIB
  450. help
  451. Support for Intel's IOP33X (XScale) family of processors.
  452. config ARCH_IXP4XX
  453. bool "IXP4xx-based"
  454. depends on MMU
  455. select ARCH_HAS_DMA_SET_COHERENT_MASK
  456. select CLKSRC_MMIO
  457. select CPU_XSCALE
  458. select ARCH_REQUIRE_GPIOLIB
  459. select GENERIC_CLOCKEVENTS
  460. select MIGHT_HAVE_PCI
  461. select NEED_MACH_IO_H
  462. select DMABOUNCE if PCI
  463. help
  464. Support for Intel's IXP4XX (XScale) family of processors.
  465. config ARCH_MVEBU
  466. bool "Marvell SOCs with Device Tree support"
  467. select GENERIC_CLOCKEVENTS
  468. select MULTI_IRQ_HANDLER
  469. select SPARSE_IRQ
  470. select CLKSRC_MMIO
  471. select GENERIC_IRQ_CHIP
  472. select IRQ_DOMAIN
  473. select COMMON_CLK
  474. help
  475. Support for the Marvell SoC Family with device tree support
  476. config ARCH_DOVE
  477. bool "Marvell Dove"
  478. select CPU_V7
  479. select PCI
  480. select ARCH_REQUIRE_GPIOLIB
  481. select GENERIC_CLOCKEVENTS
  482. select NEED_MACH_IO_H
  483. select PLAT_ORION
  484. help
  485. Support for the Marvell Dove SoC 88AP510
  486. config ARCH_KIRKWOOD
  487. bool "Marvell Kirkwood"
  488. select CPU_FEROCEON
  489. select PCI
  490. select ARCH_REQUIRE_GPIOLIB
  491. select GENERIC_CLOCKEVENTS
  492. select NEED_MACH_IO_H
  493. select PLAT_ORION
  494. help
  495. Support for the following Marvell Kirkwood series SoCs:
  496. 88F6180, 88F6192 and 88F6281.
  497. config ARCH_LPC32XX
  498. bool "NXP LPC32XX"
  499. select CLKSRC_MMIO
  500. select CPU_ARM926T
  501. select ARCH_REQUIRE_GPIOLIB
  502. select HAVE_IDE
  503. select ARM_AMBA
  504. select USB_ARCH_HAS_OHCI
  505. select CLKDEV_LOOKUP
  506. select GENERIC_CLOCKEVENTS
  507. select USE_OF
  508. help
  509. Support for the NXP LPC32XX family of processors
  510. config ARCH_MV78XX0
  511. bool "Marvell MV78xx0"
  512. select CPU_FEROCEON
  513. select PCI
  514. select ARCH_REQUIRE_GPIOLIB
  515. select GENERIC_CLOCKEVENTS
  516. select NEED_MACH_IO_H
  517. select PLAT_ORION
  518. help
  519. Support for the following Marvell MV78xx0 series SoCs:
  520. MV781x0, MV782x0.
  521. config ARCH_ORION5X
  522. bool "Marvell Orion"
  523. depends on MMU
  524. select CPU_FEROCEON
  525. select PCI
  526. select ARCH_REQUIRE_GPIOLIB
  527. select GENERIC_CLOCKEVENTS
  528. select NEED_MACH_IO_H
  529. select PLAT_ORION
  530. help
  531. Support for the following Marvell Orion 5x series SoCs:
  532. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  533. Orion-2 (5281), Orion-1-90 (6183).
  534. config ARCH_MMP
  535. bool "Marvell PXA168/910/MMP2"
  536. depends on MMU
  537. select ARCH_REQUIRE_GPIOLIB
  538. select CLKDEV_LOOKUP
  539. select GENERIC_CLOCKEVENTS
  540. select GPIO_PXA
  541. select IRQ_DOMAIN
  542. select PLAT_PXA
  543. select SPARSE_IRQ
  544. select GENERIC_ALLOCATOR
  545. help
  546. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  547. config ARCH_KS8695
  548. bool "Micrel/Kendin KS8695"
  549. select CPU_ARM922T
  550. select ARCH_REQUIRE_GPIOLIB
  551. select ARCH_USES_GETTIMEOFFSET
  552. select NEED_MACH_MEMORY_H
  553. help
  554. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  555. System-on-Chip devices.
  556. config ARCH_W90X900
  557. bool "Nuvoton W90X900 CPU"
  558. select CPU_ARM926T
  559. select ARCH_REQUIRE_GPIOLIB
  560. select CLKDEV_LOOKUP
  561. select CLKSRC_MMIO
  562. select GENERIC_CLOCKEVENTS
  563. help
  564. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  565. At present, the w90x900 has been renamed nuc900, regarding
  566. the ARM series product line, you can login the following
  567. link address to know more.
  568. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  569. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  570. config ARCH_TEGRA
  571. bool "NVIDIA Tegra"
  572. select CLKDEV_LOOKUP
  573. select CLKSRC_MMIO
  574. select GENERIC_CLOCKEVENTS
  575. select GENERIC_GPIO
  576. select HAVE_CLK
  577. select HAVE_SMP
  578. select MIGHT_HAVE_CACHE_L2X0
  579. select NEED_MACH_IO_H if PCI
  580. select ARCH_HAS_CPUFREQ
  581. help
  582. This enables support for NVIDIA Tegra based systems (Tegra APX,
  583. Tegra 6xx and Tegra 2 series).
  584. config ARCH_PICOXCELL
  585. bool "Picochip picoXcell"
  586. select ARCH_REQUIRE_GPIOLIB
  587. select ARM_PATCH_PHYS_VIRT
  588. select ARM_VIC
  589. select CPU_V6K
  590. select DW_APB_TIMER
  591. select GENERIC_CLOCKEVENTS
  592. select GENERIC_GPIO
  593. select HAVE_TCM
  594. select NO_IOPORT
  595. select SPARSE_IRQ
  596. select USE_OF
  597. help
  598. This enables support for systems based on the Picochip picoXcell
  599. family of Femtocell devices. The picoxcell support requires device tree
  600. for all boards.
  601. config ARCH_PNX4008
  602. bool "Philips Nexperia PNX4008 Mobile"
  603. select CPU_ARM926T
  604. select CLKDEV_LOOKUP
  605. select ARCH_USES_GETTIMEOFFSET
  606. help
  607. This enables support for Philips PNX4008 mobile platform.
  608. config ARCH_PXA
  609. bool "PXA2xx/PXA3xx-based"
  610. depends on MMU
  611. select ARCH_MTD_XIP
  612. select ARCH_HAS_CPUFREQ
  613. select CLKDEV_LOOKUP
  614. select CLKSRC_MMIO
  615. select ARCH_REQUIRE_GPIOLIB
  616. select GENERIC_CLOCKEVENTS
  617. select GPIO_PXA
  618. select PLAT_PXA
  619. select SPARSE_IRQ
  620. select AUTO_ZRELADDR
  621. select MULTI_IRQ_HANDLER
  622. select ARM_CPU_SUSPEND if PM
  623. select HAVE_IDE
  624. help
  625. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  626. config ARCH_MSM
  627. bool "Qualcomm MSM"
  628. select HAVE_CLK
  629. select GENERIC_CLOCKEVENTS
  630. select ARCH_REQUIRE_GPIOLIB
  631. select CLKDEV_LOOKUP
  632. help
  633. Support for Qualcomm MSM/QSD based systems. This runs on the
  634. apps processor of the MSM/QSD and depends on a shared memory
  635. interface to the modem processor which runs the baseband
  636. stack and controls some vital subsystems
  637. (clock and power control, etc).
  638. config ARCH_SHMOBILE
  639. bool "Renesas SH-Mobile / R-Mobile"
  640. select HAVE_CLK
  641. select CLKDEV_LOOKUP
  642. select HAVE_MACH_CLKDEV
  643. select HAVE_SMP
  644. select GENERIC_CLOCKEVENTS
  645. select MIGHT_HAVE_CACHE_L2X0
  646. select NO_IOPORT
  647. select SPARSE_IRQ
  648. select MULTI_IRQ_HANDLER
  649. select PM_GENERIC_DOMAINS if PM
  650. select NEED_MACH_MEMORY_H
  651. help
  652. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  653. config ARCH_RPC
  654. bool "RiscPC"
  655. select ARCH_ACORN
  656. select FIQ
  657. select ARCH_MAY_HAVE_PC_FDC
  658. select HAVE_PATA_PLATFORM
  659. select ISA_DMA_API
  660. select NO_IOPORT
  661. select ARCH_SPARSEMEM_ENABLE
  662. select ARCH_USES_GETTIMEOFFSET
  663. select HAVE_IDE
  664. select NEED_MACH_IO_H
  665. select NEED_MACH_MEMORY_H
  666. help
  667. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  668. CD-ROM interface, serial and parallel port, and the floppy drive.
  669. config ARCH_SA1100
  670. bool "SA1100-based"
  671. select CLKSRC_MMIO
  672. select CPU_SA1100
  673. select ISA
  674. select ARCH_SPARSEMEM_ENABLE
  675. select ARCH_MTD_XIP
  676. select ARCH_HAS_CPUFREQ
  677. select CPU_FREQ
  678. select GENERIC_CLOCKEVENTS
  679. select CLKDEV_LOOKUP
  680. select ARCH_REQUIRE_GPIOLIB
  681. select HAVE_IDE
  682. select NEED_MACH_MEMORY_H
  683. select SPARSE_IRQ
  684. help
  685. Support for StrongARM 11x0 based boards.
  686. config ARCH_S3C24XX
  687. bool "Samsung S3C24XX SoCs"
  688. select GENERIC_GPIO
  689. select ARCH_HAS_CPUFREQ
  690. select HAVE_CLK
  691. select CLKDEV_LOOKUP
  692. select ARCH_USES_GETTIMEOFFSET
  693. select HAVE_S3C2410_I2C if I2C
  694. select HAVE_S3C_RTC if RTC_CLASS
  695. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  696. select NEED_MACH_IO_H
  697. help
  698. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  699. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  700. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  701. Samsung SMDK2410 development board (and derivatives).
  702. config ARCH_S3C64XX
  703. bool "Samsung S3C64XX"
  704. select PLAT_SAMSUNG
  705. select CPU_V6
  706. select ARM_VIC
  707. select HAVE_CLK
  708. select HAVE_TCM
  709. select CLKDEV_LOOKUP
  710. select NO_IOPORT
  711. select ARCH_USES_GETTIMEOFFSET
  712. select ARCH_HAS_CPUFREQ
  713. select ARCH_REQUIRE_GPIOLIB
  714. select SAMSUNG_CLKSRC
  715. select SAMSUNG_IRQ_VIC_TIMER
  716. select S3C_GPIO_TRACK
  717. select S3C_DEV_NAND
  718. select USB_ARCH_HAS_OHCI
  719. select SAMSUNG_GPIOLIB_4BIT
  720. select HAVE_S3C2410_I2C if I2C
  721. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  722. help
  723. Samsung S3C64XX series based systems
  724. config ARCH_S5P64X0
  725. bool "Samsung S5P6440 S5P6450"
  726. select CPU_V6
  727. select GENERIC_GPIO
  728. select HAVE_CLK
  729. select CLKDEV_LOOKUP
  730. select CLKSRC_MMIO
  731. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  732. select GENERIC_CLOCKEVENTS
  733. select HAVE_S3C2410_I2C if I2C
  734. select HAVE_S3C_RTC if RTC_CLASS
  735. help
  736. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  737. SMDK6450.
  738. config ARCH_S5PC100
  739. bool "Samsung S5PC100"
  740. select GENERIC_GPIO
  741. select HAVE_CLK
  742. select CLKDEV_LOOKUP
  743. select CPU_V7
  744. select ARCH_USES_GETTIMEOFFSET
  745. select HAVE_S3C2410_I2C if I2C
  746. select HAVE_S3C_RTC if RTC_CLASS
  747. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  748. help
  749. Samsung S5PC100 series based systems
  750. config ARCH_S5PV210
  751. bool "Samsung S5PV210/S5PC110"
  752. select CPU_V7
  753. select ARCH_SPARSEMEM_ENABLE
  754. select ARCH_HAS_HOLES_MEMORYMODEL
  755. select GENERIC_GPIO
  756. select HAVE_CLK
  757. select CLKDEV_LOOKUP
  758. select CLKSRC_MMIO
  759. select ARCH_HAS_CPUFREQ
  760. select GENERIC_CLOCKEVENTS
  761. select HAVE_S3C2410_I2C if I2C
  762. select HAVE_S3C_RTC if RTC_CLASS
  763. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  764. select NEED_MACH_MEMORY_H
  765. help
  766. Samsung S5PV210/S5PC110 series based systems
  767. config ARCH_EXYNOS
  768. bool "SAMSUNG EXYNOS"
  769. select CPU_V7
  770. select ARCH_SPARSEMEM_ENABLE
  771. select ARCH_HAS_HOLES_MEMORYMODEL
  772. select GENERIC_GPIO
  773. select HAVE_CLK
  774. select CLKDEV_LOOKUP
  775. select ARCH_HAS_CPUFREQ
  776. select GENERIC_CLOCKEVENTS
  777. select HAVE_S3C_RTC if RTC_CLASS
  778. select HAVE_S3C2410_I2C if I2C
  779. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  780. select NEED_MACH_MEMORY_H
  781. help
  782. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  783. config ARCH_SHARK
  784. bool "Shark"
  785. select CPU_SA110
  786. select ISA
  787. select ISA_DMA
  788. select ZONE_DMA
  789. select PCI
  790. select ARCH_USES_GETTIMEOFFSET
  791. select NEED_MACH_MEMORY_H
  792. select NEED_MACH_IO_H
  793. help
  794. Support for the StrongARM based Digital DNARD machine, also known
  795. as "Shark" (<http://www.shark-linux.de/shark.html>).
  796. config ARCH_U300
  797. bool "ST-Ericsson U300 Series"
  798. depends on MMU
  799. select CLKSRC_MMIO
  800. select CPU_ARM926T
  801. select HAVE_TCM
  802. select ARM_AMBA
  803. select ARM_PATCH_PHYS_VIRT
  804. select ARM_VIC
  805. select GENERIC_CLOCKEVENTS
  806. select CLKDEV_LOOKUP
  807. select HAVE_MACH_CLKDEV
  808. select GENERIC_GPIO
  809. select ARCH_REQUIRE_GPIOLIB
  810. help
  811. Support for ST-Ericsson U300 series mobile platforms.
  812. config ARCH_U8500
  813. bool "ST-Ericsson U8500 Series"
  814. depends on MMU
  815. select CPU_V7
  816. select ARM_AMBA
  817. select GENERIC_CLOCKEVENTS
  818. select CLKDEV_LOOKUP
  819. select ARCH_REQUIRE_GPIOLIB
  820. select ARCH_HAS_CPUFREQ
  821. select HAVE_SMP
  822. select MIGHT_HAVE_CACHE_L2X0
  823. help
  824. Support for ST-Ericsson's Ux500 architecture
  825. config ARCH_NOMADIK
  826. bool "STMicroelectronics Nomadik"
  827. select ARM_AMBA
  828. select ARM_VIC
  829. select CPU_ARM926T
  830. select CLKDEV_LOOKUP
  831. select GENERIC_CLOCKEVENTS
  832. select PINCTRL
  833. select MIGHT_HAVE_CACHE_L2X0
  834. select ARCH_REQUIRE_GPIOLIB
  835. help
  836. Support for the Nomadik platform by ST-Ericsson
  837. config ARCH_DAVINCI
  838. bool "TI DaVinci"
  839. select GENERIC_CLOCKEVENTS
  840. select ARCH_REQUIRE_GPIOLIB
  841. select ZONE_DMA
  842. select HAVE_IDE
  843. select CLKDEV_LOOKUP
  844. select GENERIC_ALLOCATOR
  845. select GENERIC_IRQ_CHIP
  846. select ARCH_HAS_HOLES_MEMORYMODEL
  847. help
  848. Support for TI's DaVinci platform.
  849. config ARCH_OMAP
  850. bool "TI OMAP"
  851. select HAVE_CLK
  852. select ARCH_REQUIRE_GPIOLIB
  853. select ARCH_HAS_CPUFREQ
  854. select CLKSRC_MMIO
  855. select GENERIC_CLOCKEVENTS
  856. select ARCH_HAS_HOLES_MEMORYMODEL
  857. help
  858. Support for TI's OMAP platform (OMAP1/2/3/4).
  859. config PLAT_SPEAR
  860. bool "ST SPEAr"
  861. select ARM_AMBA
  862. select ARCH_REQUIRE_GPIOLIB
  863. select CLKDEV_LOOKUP
  864. select COMMON_CLK
  865. select CLKSRC_MMIO
  866. select GENERIC_CLOCKEVENTS
  867. select HAVE_CLK
  868. help
  869. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  870. config ARCH_VT8500
  871. bool "VIA/WonderMedia 85xx"
  872. select CPU_ARM926T
  873. select GENERIC_GPIO
  874. select ARCH_HAS_CPUFREQ
  875. select GENERIC_CLOCKEVENTS
  876. select ARCH_REQUIRE_GPIOLIB
  877. select HAVE_PWM
  878. help
  879. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  880. config ARCH_ZYNQ
  881. bool "Xilinx Zynq ARM Cortex A9 Platform"
  882. select CPU_V7
  883. select GENERIC_CLOCKEVENTS
  884. select CLKDEV_LOOKUP
  885. select ARM_GIC
  886. select ARM_AMBA
  887. select ICST
  888. select MIGHT_HAVE_CACHE_L2X0
  889. select USE_OF
  890. help
  891. Support for Xilinx Zynq ARM Cortex A9 Platform
  892. endchoice
  893. #
  894. # This is sorted alphabetically by mach-* pathname. However, plat-*
  895. # Kconfigs may be included either alphabetically (according to the
  896. # plat- suffix) or along side the corresponding mach-* source.
  897. #
  898. source "arch/arm/mach-mvebu/Kconfig"
  899. source "arch/arm/mach-at91/Kconfig"
  900. source "arch/arm/mach-bcmring/Kconfig"
  901. source "arch/arm/mach-clps711x/Kconfig"
  902. source "arch/arm/mach-cns3xxx/Kconfig"
  903. source "arch/arm/mach-davinci/Kconfig"
  904. source "arch/arm/mach-dove/Kconfig"
  905. source "arch/arm/mach-ep93xx/Kconfig"
  906. source "arch/arm/mach-footbridge/Kconfig"
  907. source "arch/arm/mach-gemini/Kconfig"
  908. source "arch/arm/mach-h720x/Kconfig"
  909. source "arch/arm/mach-integrator/Kconfig"
  910. source "arch/arm/mach-iop32x/Kconfig"
  911. source "arch/arm/mach-iop33x/Kconfig"
  912. source "arch/arm/mach-iop13xx/Kconfig"
  913. source "arch/arm/mach-ixp4xx/Kconfig"
  914. source "arch/arm/mach-kirkwood/Kconfig"
  915. source "arch/arm/mach-ks8695/Kconfig"
  916. source "arch/arm/mach-lpc32xx/Kconfig"
  917. source "arch/arm/mach-msm/Kconfig"
  918. source "arch/arm/mach-mv78xx0/Kconfig"
  919. source "arch/arm/plat-mxc/Kconfig"
  920. source "arch/arm/mach-mxs/Kconfig"
  921. source "arch/arm/mach-netx/Kconfig"
  922. source "arch/arm/mach-nomadik/Kconfig"
  923. source "arch/arm/plat-nomadik/Kconfig"
  924. source "arch/arm/plat-omap/Kconfig"
  925. source "arch/arm/mach-omap1/Kconfig"
  926. source "arch/arm/mach-omap2/Kconfig"
  927. source "arch/arm/mach-orion5x/Kconfig"
  928. source "arch/arm/mach-pxa/Kconfig"
  929. source "arch/arm/plat-pxa/Kconfig"
  930. source "arch/arm/mach-mmp/Kconfig"
  931. source "arch/arm/mach-realview/Kconfig"
  932. source "arch/arm/mach-sa1100/Kconfig"
  933. source "arch/arm/plat-samsung/Kconfig"
  934. source "arch/arm/plat-s3c24xx/Kconfig"
  935. source "arch/arm/plat-spear/Kconfig"
  936. source "arch/arm/mach-s3c24xx/Kconfig"
  937. if ARCH_S3C24XX
  938. source "arch/arm/mach-s3c2412/Kconfig"
  939. source "arch/arm/mach-s3c2440/Kconfig"
  940. endif
  941. if ARCH_S3C64XX
  942. source "arch/arm/mach-s3c64xx/Kconfig"
  943. endif
  944. source "arch/arm/mach-s5p64x0/Kconfig"
  945. source "arch/arm/mach-s5pc100/Kconfig"
  946. source "arch/arm/mach-s5pv210/Kconfig"
  947. source "arch/arm/mach-exynos/Kconfig"
  948. source "arch/arm/mach-shmobile/Kconfig"
  949. source "arch/arm/mach-tegra/Kconfig"
  950. source "arch/arm/mach-u300/Kconfig"
  951. source "arch/arm/mach-ux500/Kconfig"
  952. source "arch/arm/mach-versatile/Kconfig"
  953. source "arch/arm/mach-vexpress/Kconfig"
  954. source "arch/arm/plat-versatile/Kconfig"
  955. source "arch/arm/mach-vt8500/Kconfig"
  956. source "arch/arm/mach-w90x900/Kconfig"
  957. # Definitions to make life easier
  958. config ARCH_ACORN
  959. bool
  960. config PLAT_IOP
  961. bool
  962. select GENERIC_CLOCKEVENTS
  963. config PLAT_ORION
  964. bool
  965. select CLKSRC_MMIO
  966. select GENERIC_IRQ_CHIP
  967. select COMMON_CLK
  968. config PLAT_PXA
  969. bool
  970. config PLAT_VERSATILE
  971. bool
  972. config ARM_TIMER_SP804
  973. bool
  974. select CLKSRC_MMIO
  975. select HAVE_SCHED_CLOCK
  976. source arch/arm/mm/Kconfig
  977. config ARM_NR_BANKS
  978. int
  979. default 16 if ARCH_EP93XX
  980. default 8
  981. config IWMMXT
  982. bool "Enable iWMMXt support"
  983. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  984. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  985. help
  986. Enable support for iWMMXt context switching at run time if
  987. running on a CPU that supports it.
  988. config XSCALE_PMU
  989. bool
  990. depends on CPU_XSCALE
  991. default y
  992. config CPU_HAS_PMU
  993. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  994. (!ARCH_OMAP3 || OMAP3_EMU)
  995. default y
  996. bool
  997. config MULTI_IRQ_HANDLER
  998. bool
  999. help
  1000. Allow each machine to specify it's own IRQ handler at run time.
  1001. if !MMU
  1002. source "arch/arm/Kconfig-nommu"
  1003. endif
  1004. config ARM_ERRATA_326103
  1005. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1006. depends on CPU_V6
  1007. help
  1008. Executing a SWP instruction to read-only memory does not set bit 11
  1009. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1010. treat the access as a read, preventing a COW from occurring and
  1011. causing the faulting task to livelock.
  1012. config ARM_ERRATA_411920
  1013. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1014. depends on CPU_V6 || CPU_V6K
  1015. help
  1016. Invalidation of the Instruction Cache operation can
  1017. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1018. It does not affect the MPCore. This option enables the ARM Ltd.
  1019. recommended workaround.
  1020. config ARM_ERRATA_430973
  1021. bool "ARM errata: Stale prediction on replaced interworking branch"
  1022. depends on CPU_V7
  1023. help
  1024. This option enables the workaround for the 430973 Cortex-A8
  1025. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1026. interworking branch is replaced with another code sequence at the
  1027. same virtual address, whether due to self-modifying code or virtual
  1028. to physical address re-mapping, Cortex-A8 does not recover from the
  1029. stale interworking branch prediction. This results in Cortex-A8
  1030. executing the new code sequence in the incorrect ARM or Thumb state.
  1031. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1032. and also flushes the branch target cache at every context switch.
  1033. Note that setting specific bits in the ACTLR register may not be
  1034. available in non-secure mode.
  1035. config ARM_ERRATA_458693
  1036. bool "ARM errata: Processor deadlock when a false hazard is created"
  1037. depends on CPU_V7
  1038. help
  1039. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1040. erratum. For very specific sequences of memory operations, it is
  1041. possible for a hazard condition intended for a cache line to instead
  1042. be incorrectly associated with a different cache line. This false
  1043. hazard might then cause a processor deadlock. The workaround enables
  1044. the L1 caching of the NEON accesses and disables the PLD instruction
  1045. in the ACTLR register. Note that setting specific bits in the ACTLR
  1046. register may not be available in non-secure mode.
  1047. config ARM_ERRATA_460075
  1048. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1049. depends on CPU_V7
  1050. help
  1051. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1052. erratum. Any asynchronous access to the L2 cache may encounter a
  1053. situation in which recent store transactions to the L2 cache are lost
  1054. and overwritten with stale memory contents from external memory. The
  1055. workaround disables the write-allocate mode for the L2 cache via the
  1056. ACTLR register. Note that setting specific bits in the ACTLR register
  1057. may not be available in non-secure mode.
  1058. config ARM_ERRATA_742230
  1059. bool "ARM errata: DMB operation may be faulty"
  1060. depends on CPU_V7 && SMP
  1061. help
  1062. This option enables the workaround for the 742230 Cortex-A9
  1063. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1064. between two write operations may not ensure the correct visibility
  1065. ordering of the two writes. This workaround sets a specific bit in
  1066. the diagnostic register of the Cortex-A9 which causes the DMB
  1067. instruction to behave as a DSB, ensuring the correct behaviour of
  1068. the two writes.
  1069. config ARM_ERRATA_742231
  1070. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1071. depends on CPU_V7 && SMP
  1072. help
  1073. This option enables the workaround for the 742231 Cortex-A9
  1074. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1075. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1076. accessing some data located in the same cache line, may get corrupted
  1077. data due to bad handling of the address hazard when the line gets
  1078. replaced from one of the CPUs at the same time as another CPU is
  1079. accessing it. This workaround sets specific bits in the diagnostic
  1080. register of the Cortex-A9 which reduces the linefill issuing
  1081. capabilities of the processor.
  1082. config PL310_ERRATA_588369
  1083. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1084. depends on CACHE_L2X0
  1085. help
  1086. The PL310 L2 cache controller implements three types of Clean &
  1087. Invalidate maintenance operations: by Physical Address
  1088. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1089. They are architecturally defined to behave as the execution of a
  1090. clean operation followed immediately by an invalidate operation,
  1091. both performing to the same memory location. This functionality
  1092. is not correctly implemented in PL310 as clean lines are not
  1093. invalidated as a result of these operations.
  1094. config ARM_ERRATA_720789
  1095. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1096. depends on CPU_V7
  1097. help
  1098. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1099. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1100. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1101. As a consequence of this erratum, some TLB entries which should be
  1102. invalidated are not, resulting in an incoherency in the system page
  1103. tables. The workaround changes the TLB flushing routines to invalidate
  1104. entries regardless of the ASID.
  1105. config PL310_ERRATA_727915
  1106. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1107. depends on CACHE_L2X0
  1108. help
  1109. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1110. operation (offset 0x7FC). This operation runs in background so that
  1111. PL310 can handle normal accesses while it is in progress. Under very
  1112. rare circumstances, due to this erratum, write data can be lost when
  1113. PL310 treats a cacheable write transaction during a Clean &
  1114. Invalidate by Way operation.
  1115. config ARM_ERRATA_743622
  1116. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1117. depends on CPU_V7
  1118. help
  1119. This option enables the workaround for the 743622 Cortex-A9
  1120. (r2p*) erratum. Under very rare conditions, a faulty
  1121. optimisation in the Cortex-A9 Store Buffer may lead to data
  1122. corruption. This workaround sets a specific bit in the diagnostic
  1123. register of the Cortex-A9 which disables the Store Buffer
  1124. optimisation, preventing the defect from occurring. This has no
  1125. visible impact on the overall performance or power consumption of the
  1126. processor.
  1127. config ARM_ERRATA_751472
  1128. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1129. depends on CPU_V7
  1130. help
  1131. This option enables the workaround for the 751472 Cortex-A9 (prior
  1132. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1133. completion of a following broadcasted operation if the second
  1134. operation is received by a CPU before the ICIALLUIS has completed,
  1135. potentially leading to corrupted entries in the cache or TLB.
  1136. config PL310_ERRATA_753970
  1137. bool "PL310 errata: cache sync operation may be faulty"
  1138. depends on CACHE_PL310
  1139. help
  1140. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1141. Under some condition the effect of cache sync operation on
  1142. the store buffer still remains when the operation completes.
  1143. This means that the store buffer is always asked to drain and
  1144. this prevents it from merging any further writes. The workaround
  1145. is to replace the normal offset of cache sync operation (0x730)
  1146. by another offset targeting an unmapped PL310 register 0x740.
  1147. This has the same effect as the cache sync operation: store buffer
  1148. drain and waiting for all buffers empty.
  1149. config ARM_ERRATA_754322
  1150. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1151. depends on CPU_V7
  1152. help
  1153. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1154. r3p*) erratum. A speculative memory access may cause a page table walk
  1155. which starts prior to an ASID switch but completes afterwards. This
  1156. can populate the micro-TLB with a stale entry which may be hit with
  1157. the new ASID. This workaround places two dsb instructions in the mm
  1158. switching code so that no page table walks can cross the ASID switch.
  1159. config ARM_ERRATA_754327
  1160. bool "ARM errata: no automatic Store Buffer drain"
  1161. depends on CPU_V7 && SMP
  1162. help
  1163. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1164. r2p0) erratum. The Store Buffer does not have any automatic draining
  1165. mechanism and therefore a livelock may occur if an external agent
  1166. continuously polls a memory location waiting to observe an update.
  1167. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1168. written polling loops from denying visibility of updates to memory.
  1169. config ARM_ERRATA_364296
  1170. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1171. depends on CPU_V6 && !SMP
  1172. help
  1173. This options enables the workaround for the 364296 ARM1136
  1174. r0p2 erratum (possible cache data corruption with
  1175. hit-under-miss enabled). It sets the undocumented bit 31 in
  1176. the auxiliary control register and the FI bit in the control
  1177. register, thus disabling hit-under-miss without putting the
  1178. processor into full low interrupt latency mode. ARM11MPCore
  1179. is not affected.
  1180. config ARM_ERRATA_764369
  1181. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1182. depends on CPU_V7 && SMP
  1183. help
  1184. This option enables the workaround for erratum 764369
  1185. affecting Cortex-A9 MPCore with two or more processors (all
  1186. current revisions). Under certain timing circumstances, a data
  1187. cache line maintenance operation by MVA targeting an Inner
  1188. Shareable memory region may fail to proceed up to either the
  1189. Point of Coherency or to the Point of Unification of the
  1190. system. This workaround adds a DSB instruction before the
  1191. relevant cache maintenance functions and sets a specific bit
  1192. in the diagnostic control register of the SCU.
  1193. config PL310_ERRATA_769419
  1194. bool "PL310 errata: no automatic Store Buffer drain"
  1195. depends on CACHE_L2X0
  1196. help
  1197. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1198. not automatically drain. This can cause normal, non-cacheable
  1199. writes to be retained when the memory system is idle, leading
  1200. to suboptimal I/O performance for drivers using coherent DMA.
  1201. This option adds a write barrier to the cpu_idle loop so that,
  1202. on systems with an outer cache, the store buffer is drained
  1203. explicitly.
  1204. endmenu
  1205. source "arch/arm/common/Kconfig"
  1206. menu "Bus support"
  1207. config ARM_AMBA
  1208. bool
  1209. config ISA
  1210. bool
  1211. help
  1212. Find out whether you have ISA slots on your motherboard. ISA is the
  1213. name of a bus system, i.e. the way the CPU talks to the other stuff
  1214. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1215. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1216. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1217. # Select ISA DMA controller support
  1218. config ISA_DMA
  1219. bool
  1220. select ISA_DMA_API
  1221. # Select ISA DMA interface
  1222. config ISA_DMA_API
  1223. bool
  1224. config PCI
  1225. bool "PCI support" if MIGHT_HAVE_PCI
  1226. help
  1227. Find out whether you have a PCI motherboard. PCI is the name of a
  1228. bus system, i.e. the way the CPU talks to the other stuff inside
  1229. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1230. VESA. If you have PCI, say Y, otherwise N.
  1231. config PCI_DOMAINS
  1232. bool
  1233. depends on PCI
  1234. config PCI_NANOENGINE
  1235. bool "BSE nanoEngine PCI support"
  1236. depends on SA1100_NANOENGINE
  1237. help
  1238. Enable PCI on the BSE nanoEngine board.
  1239. config PCI_SYSCALL
  1240. def_bool PCI
  1241. # Select the host bridge type
  1242. config PCI_HOST_VIA82C505
  1243. bool
  1244. depends on PCI && ARCH_SHARK
  1245. default y
  1246. config PCI_HOST_ITE8152
  1247. bool
  1248. depends on PCI && MACH_ARMCORE
  1249. default y
  1250. select DMABOUNCE
  1251. source "drivers/pci/Kconfig"
  1252. source "drivers/pcmcia/Kconfig"
  1253. endmenu
  1254. menu "Kernel Features"
  1255. config HAVE_SMP
  1256. bool
  1257. help
  1258. This option should be selected by machines which have an SMP-
  1259. capable CPU.
  1260. The only effect of this option is to make the SMP-related
  1261. options available to the user for configuration.
  1262. config SMP
  1263. bool "Symmetric Multi-Processing"
  1264. depends on CPU_V6K || CPU_V7
  1265. depends on GENERIC_CLOCKEVENTS
  1266. depends on HAVE_SMP
  1267. depends on MMU
  1268. select USE_GENERIC_SMP_HELPERS
  1269. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1270. help
  1271. This enables support for systems with more than one CPU. If you have
  1272. a system with only one CPU, like most personal computers, say N. If
  1273. you have a system with more than one CPU, say Y.
  1274. If you say N here, the kernel will run on single and multiprocessor
  1275. machines, but will use only one CPU of a multiprocessor machine. If
  1276. you say Y here, the kernel will run on many, but not all, single
  1277. processor machines. On a single processor machine, the kernel will
  1278. run faster if you say N here.
  1279. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1280. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1281. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1282. If you don't know what to do here, say N.
  1283. config SMP_ON_UP
  1284. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1285. depends on EXPERIMENTAL
  1286. depends on SMP && !XIP_KERNEL
  1287. default y
  1288. help
  1289. SMP kernels contain instructions which fail on non-SMP processors.
  1290. Enabling this option allows the kernel to modify itself to make
  1291. these instructions safe. Disabling it allows about 1K of space
  1292. savings.
  1293. If you don't know what to do here, say Y.
  1294. config ARM_CPU_TOPOLOGY
  1295. bool "Support cpu topology definition"
  1296. depends on SMP && CPU_V7
  1297. default y
  1298. help
  1299. Support ARM cpu topology definition. The MPIDR register defines
  1300. affinity between processors which is then used to describe the cpu
  1301. topology of an ARM System.
  1302. config SCHED_MC
  1303. bool "Multi-core scheduler support"
  1304. depends on ARM_CPU_TOPOLOGY
  1305. help
  1306. Multi-core scheduler support improves the CPU scheduler's decision
  1307. making when dealing with multi-core CPU chips at a cost of slightly
  1308. increased overhead in some places. If unsure say N here.
  1309. config SCHED_SMT
  1310. bool "SMT scheduler support"
  1311. depends on ARM_CPU_TOPOLOGY
  1312. help
  1313. Improves the CPU scheduler's decision making when dealing with
  1314. MultiThreading at a cost of slightly increased overhead in some
  1315. places. If unsure say N here.
  1316. config HAVE_ARM_SCU
  1317. bool
  1318. help
  1319. This option enables support for the ARM system coherency unit
  1320. config ARM_ARCH_TIMER
  1321. bool "Architected timer support"
  1322. depends on CPU_V7
  1323. help
  1324. This option enables support for the ARM architected timer
  1325. config HAVE_ARM_TWD
  1326. bool
  1327. depends on SMP
  1328. help
  1329. This options enables support for the ARM timer and watchdog unit
  1330. choice
  1331. prompt "Memory split"
  1332. default VMSPLIT_3G
  1333. help
  1334. Select the desired split between kernel and user memory.
  1335. If you are not absolutely sure what you are doing, leave this
  1336. option alone!
  1337. config VMSPLIT_3G
  1338. bool "3G/1G user/kernel split"
  1339. config VMSPLIT_2G
  1340. bool "2G/2G user/kernel split"
  1341. config VMSPLIT_1G
  1342. bool "1G/3G user/kernel split"
  1343. endchoice
  1344. config PAGE_OFFSET
  1345. hex
  1346. default 0x40000000 if VMSPLIT_1G
  1347. default 0x80000000 if VMSPLIT_2G
  1348. default 0xC0000000
  1349. config NR_CPUS
  1350. int "Maximum number of CPUs (2-32)"
  1351. range 2 32
  1352. depends on SMP
  1353. default "4"
  1354. config HOTPLUG_CPU
  1355. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1356. depends on SMP && HOTPLUG && EXPERIMENTAL
  1357. help
  1358. Say Y here to experiment with turning CPUs off and on. CPUs
  1359. can be controlled through /sys/devices/system/cpu.
  1360. config LOCAL_TIMERS
  1361. bool "Use local timer interrupts"
  1362. depends on SMP
  1363. default y
  1364. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1365. help
  1366. Enable support for local timers on SMP platforms, rather then the
  1367. legacy IPI broadcast method. Local timers allows the system
  1368. accounting to be spread across the timer interval, preventing a
  1369. "thundering herd" at every timer tick.
  1370. config ARCH_NR_GPIO
  1371. int
  1372. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1373. default 355 if ARCH_U8500
  1374. default 264 if MACH_H4700
  1375. default 512 if SOC_OMAP5
  1376. default 0
  1377. help
  1378. Maximum number of GPIOs in the system.
  1379. If unsure, leave the default value.
  1380. source kernel/Kconfig.preempt
  1381. config HZ
  1382. int
  1383. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1384. ARCH_S5PV210 || ARCH_EXYNOS4
  1385. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1386. default AT91_TIMER_HZ if ARCH_AT91
  1387. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1388. default 100
  1389. config THUMB2_KERNEL
  1390. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1391. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1392. select AEABI
  1393. select ARM_ASM_UNIFIED
  1394. select ARM_UNWIND
  1395. help
  1396. By enabling this option, the kernel will be compiled in
  1397. Thumb-2 mode. A compiler/assembler that understand the unified
  1398. ARM-Thumb syntax is needed.
  1399. If unsure, say N.
  1400. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1401. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1402. depends on THUMB2_KERNEL && MODULES
  1403. default y
  1404. help
  1405. Various binutils versions can resolve Thumb-2 branches to
  1406. locally-defined, preemptible global symbols as short-range "b.n"
  1407. branch instructions.
  1408. This is a problem, because there's no guarantee the final
  1409. destination of the symbol, or any candidate locations for a
  1410. trampoline, are within range of the branch. For this reason, the
  1411. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1412. relocation in modules at all, and it makes little sense to add
  1413. support.
  1414. The symptom is that the kernel fails with an "unsupported
  1415. relocation" error when loading some modules.
  1416. Until fixed tools are available, passing
  1417. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1418. code which hits this problem, at the cost of a bit of extra runtime
  1419. stack usage in some cases.
  1420. The problem is described in more detail at:
  1421. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1422. Only Thumb-2 kernels are affected.
  1423. Unless you are sure your tools don't have this problem, say Y.
  1424. config ARM_ASM_UNIFIED
  1425. bool
  1426. config AEABI
  1427. bool "Use the ARM EABI to compile the kernel"
  1428. help
  1429. This option allows for the kernel to be compiled using the latest
  1430. ARM ABI (aka EABI). This is only useful if you are using a user
  1431. space environment that is also compiled with EABI.
  1432. Since there are major incompatibilities between the legacy ABI and
  1433. EABI, especially with regard to structure member alignment, this
  1434. option also changes the kernel syscall calling convention to
  1435. disambiguate both ABIs and allow for backward compatibility support
  1436. (selected with CONFIG_OABI_COMPAT).
  1437. To use this you need GCC version 4.0.0 or later.
  1438. config OABI_COMPAT
  1439. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1440. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1441. default y
  1442. help
  1443. This option preserves the old syscall interface along with the
  1444. new (ARM EABI) one. It also provides a compatibility layer to
  1445. intercept syscalls that have structure arguments which layout
  1446. in memory differs between the legacy ABI and the new ARM EABI
  1447. (only for non "thumb" binaries). This option adds a tiny
  1448. overhead to all syscalls and produces a slightly larger kernel.
  1449. If you know you'll be using only pure EABI user space then you
  1450. can say N here. If this option is not selected and you attempt
  1451. to execute a legacy ABI binary then the result will be
  1452. UNPREDICTABLE (in fact it can be predicted that it won't work
  1453. at all). If in doubt say Y.
  1454. config ARCH_HAS_HOLES_MEMORYMODEL
  1455. bool
  1456. config ARCH_SPARSEMEM_ENABLE
  1457. bool
  1458. config ARCH_SPARSEMEM_DEFAULT
  1459. def_bool ARCH_SPARSEMEM_ENABLE
  1460. config ARCH_SELECT_MEMORY_MODEL
  1461. def_bool ARCH_SPARSEMEM_ENABLE
  1462. config HAVE_ARCH_PFN_VALID
  1463. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1464. config HIGHMEM
  1465. bool "High Memory Support"
  1466. depends on MMU
  1467. help
  1468. The address space of ARM processors is only 4 Gigabytes large
  1469. and it has to accommodate user address space, kernel address
  1470. space as well as some memory mapped IO. That means that, if you
  1471. have a large amount of physical memory and/or IO, not all of the
  1472. memory can be "permanently mapped" by the kernel. The physical
  1473. memory that is not permanently mapped is called "high memory".
  1474. Depending on the selected kernel/user memory split, minimum
  1475. vmalloc space and actual amount of RAM, you may not need this
  1476. option which should result in a slightly faster kernel.
  1477. If unsure, say n.
  1478. config HIGHPTE
  1479. bool "Allocate 2nd-level pagetables from highmem"
  1480. depends on HIGHMEM
  1481. config HW_PERF_EVENTS
  1482. bool "Enable hardware performance counter support for perf events"
  1483. depends on PERF_EVENTS && CPU_HAS_PMU
  1484. default y
  1485. help
  1486. Enable hardware performance counter support for perf events. If
  1487. disabled, perf events will use software events only.
  1488. source "mm/Kconfig"
  1489. config FORCE_MAX_ZONEORDER
  1490. int "Maximum zone order" if ARCH_SHMOBILE
  1491. range 11 64 if ARCH_SHMOBILE
  1492. default "9" if SA1111
  1493. default "11"
  1494. help
  1495. The kernel memory allocator divides physically contiguous memory
  1496. blocks into "zones", where each zone is a power of two number of
  1497. pages. This option selects the largest power of two that the kernel
  1498. keeps in the memory allocator. If you need to allocate very large
  1499. blocks of physically contiguous memory, then you may need to
  1500. increase this value.
  1501. This config option is actually maximum order plus one. For example,
  1502. a value of 11 means that the largest free memory block is 2^10 pages.
  1503. config LEDS
  1504. bool "Timer and CPU usage LEDs"
  1505. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1506. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1507. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1508. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1509. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1510. ARCH_AT91 || ARCH_DAVINCI || \
  1511. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1512. help
  1513. If you say Y here, the LEDs on your machine will be used
  1514. to provide useful information about your current system status.
  1515. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1516. be able to select which LEDs are active using the options below. If
  1517. you are compiling a kernel for the EBSA-110 or the LART however, the
  1518. red LED will simply flash regularly to indicate that the system is
  1519. still functional. It is safe to say Y here if you have a CATS
  1520. system, but the driver will do nothing.
  1521. config LEDS_TIMER
  1522. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1523. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1524. || MACH_OMAP_PERSEUS2
  1525. depends on LEDS
  1526. depends on !GENERIC_CLOCKEVENTS
  1527. default y if ARCH_EBSA110
  1528. help
  1529. If you say Y here, one of the system LEDs (the green one on the
  1530. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1531. will flash regularly to indicate that the system is still
  1532. operational. This is mainly useful to kernel hackers who are
  1533. debugging unstable kernels.
  1534. The LART uses the same LED for both Timer LED and CPU usage LED
  1535. functions. You may choose to use both, but the Timer LED function
  1536. will overrule the CPU usage LED.
  1537. config LEDS_CPU
  1538. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1539. !ARCH_OMAP) \
  1540. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1541. || MACH_OMAP_PERSEUS2
  1542. depends on LEDS
  1543. help
  1544. If you say Y here, the red LED will be used to give a good real
  1545. time indication of CPU usage, by lighting whenever the idle task
  1546. is not currently executing.
  1547. The LART uses the same LED for both Timer LED and CPU usage LED
  1548. functions. You may choose to use both, but the Timer LED function
  1549. will overrule the CPU usage LED.
  1550. config ALIGNMENT_TRAP
  1551. bool
  1552. depends on CPU_CP15_MMU
  1553. default y if !ARCH_EBSA110
  1554. select HAVE_PROC_CPU if PROC_FS
  1555. help
  1556. ARM processors cannot fetch/store information which is not
  1557. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1558. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1559. fetch/store instructions will be emulated in software if you say
  1560. here, which has a severe performance impact. This is necessary for
  1561. correct operation of some network protocols. With an IP-only
  1562. configuration it is safe to say N, otherwise say Y.
  1563. config UACCESS_WITH_MEMCPY
  1564. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1565. depends on MMU && EXPERIMENTAL
  1566. default y if CPU_FEROCEON
  1567. help
  1568. Implement faster copy_to_user and clear_user methods for CPU
  1569. cores where a 8-word STM instruction give significantly higher
  1570. memory write throughput than a sequence of individual 32bit stores.
  1571. A possible side effect is a slight increase in scheduling latency
  1572. between threads sharing the same address space if they invoke
  1573. such copy operations with large buffers.
  1574. However, if the CPU data cache is using a write-allocate mode,
  1575. this option is unlikely to provide any performance gain.
  1576. config SECCOMP
  1577. bool
  1578. prompt "Enable seccomp to safely compute untrusted bytecode"
  1579. ---help---
  1580. This kernel feature is useful for number crunching applications
  1581. that may need to compute untrusted bytecode during their
  1582. execution. By using pipes or other transports made available to
  1583. the process as file descriptors supporting the read/write
  1584. syscalls, it's possible to isolate those applications in
  1585. their own address space using seccomp. Once seccomp is
  1586. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1587. and the task is only allowed to execute a few safe syscalls
  1588. defined by each seccomp mode.
  1589. config CC_STACKPROTECTOR
  1590. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1591. depends on EXPERIMENTAL
  1592. help
  1593. This option turns on the -fstack-protector GCC feature. This
  1594. feature puts, at the beginning of functions, a canary value on
  1595. the stack just before the return address, and validates
  1596. the value just before actually returning. Stack based buffer
  1597. overflows (that need to overwrite this return address) now also
  1598. overwrite the canary, which gets detected and the attack is then
  1599. neutralized via a kernel panic.
  1600. This feature requires gcc version 4.2 or above.
  1601. config DEPRECATED_PARAM_STRUCT
  1602. bool "Provide old way to pass kernel parameters"
  1603. help
  1604. This was deprecated in 2001 and announced to live on for 5 years.
  1605. Some old boot loaders still use this way.
  1606. endmenu
  1607. menu "Boot options"
  1608. config USE_OF
  1609. bool "Flattened Device Tree support"
  1610. select OF
  1611. select OF_EARLY_FLATTREE
  1612. select IRQ_DOMAIN
  1613. help
  1614. Include support for flattened device tree machine descriptions.
  1615. # Compressed boot loader in ROM. Yes, we really want to ask about
  1616. # TEXT and BSS so we preserve their values in the config files.
  1617. config ZBOOT_ROM_TEXT
  1618. hex "Compressed ROM boot loader base address"
  1619. default "0"
  1620. help
  1621. The physical address at which the ROM-able zImage is to be
  1622. placed in the target. Platforms which normally make use of
  1623. ROM-able zImage formats normally set this to a suitable
  1624. value in their defconfig file.
  1625. If ZBOOT_ROM is not enabled, this has no effect.
  1626. config ZBOOT_ROM_BSS
  1627. hex "Compressed ROM boot loader BSS address"
  1628. default "0"
  1629. help
  1630. The base address of an area of read/write memory in the target
  1631. for the ROM-able zImage which must be available while the
  1632. decompressor is running. It must be large enough to hold the
  1633. entire decompressed kernel plus an additional 128 KiB.
  1634. Platforms which normally make use of ROM-able zImage formats
  1635. normally set this to a suitable value in their defconfig file.
  1636. If ZBOOT_ROM is not enabled, this has no effect.
  1637. config ZBOOT_ROM
  1638. bool "Compressed boot loader in ROM/flash"
  1639. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1640. help
  1641. Say Y here if you intend to execute your compressed kernel image
  1642. (zImage) directly from ROM or flash. If unsure, say N.
  1643. choice
  1644. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1645. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1646. default ZBOOT_ROM_NONE
  1647. help
  1648. Include experimental SD/MMC loading code in the ROM-able zImage.
  1649. With this enabled it is possible to write the ROM-able zImage
  1650. kernel image to an MMC or SD card and boot the kernel straight
  1651. from the reset vector. At reset the processor Mask ROM will load
  1652. the first part of the ROM-able zImage which in turn loads the
  1653. rest the kernel image to RAM.
  1654. config ZBOOT_ROM_NONE
  1655. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1656. help
  1657. Do not load image from SD or MMC
  1658. config ZBOOT_ROM_MMCIF
  1659. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1660. help
  1661. Load image from MMCIF hardware block.
  1662. config ZBOOT_ROM_SH_MOBILE_SDHI
  1663. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1664. help
  1665. Load image from SDHI hardware block
  1666. endchoice
  1667. config ARM_APPENDED_DTB
  1668. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1669. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1670. help
  1671. With this option, the boot code will look for a device tree binary
  1672. (DTB) appended to zImage
  1673. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1674. This is meant as a backward compatibility convenience for those
  1675. systems with a bootloader that can't be upgraded to accommodate
  1676. the documented boot protocol using a device tree.
  1677. Beware that there is very little in terms of protection against
  1678. this option being confused by leftover garbage in memory that might
  1679. look like a DTB header after a reboot if no actual DTB is appended
  1680. to zImage. Do not leave this option active in a production kernel
  1681. if you don't intend to always append a DTB. Proper passing of the
  1682. location into r2 of a bootloader provided DTB is always preferable
  1683. to this option.
  1684. config ARM_ATAG_DTB_COMPAT
  1685. bool "Supplement the appended DTB with traditional ATAG information"
  1686. depends on ARM_APPENDED_DTB
  1687. help
  1688. Some old bootloaders can't be updated to a DTB capable one, yet
  1689. they provide ATAGs with memory configuration, the ramdisk address,
  1690. the kernel cmdline string, etc. Such information is dynamically
  1691. provided by the bootloader and can't always be stored in a static
  1692. DTB. To allow a device tree enabled kernel to be used with such
  1693. bootloaders, this option allows zImage to extract the information
  1694. from the ATAG list and store it at run time into the appended DTB.
  1695. config CMDLINE
  1696. string "Default kernel command string"
  1697. default ""
  1698. help
  1699. On some architectures (EBSA110 and CATS), there is currently no way
  1700. for the boot loader to pass arguments to the kernel. For these
  1701. architectures, you should supply some command-line options at build
  1702. time by entering them here. As a minimum, you should specify the
  1703. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1704. choice
  1705. prompt "Kernel command line type" if CMDLINE != ""
  1706. default CMDLINE_FROM_BOOTLOADER
  1707. config CMDLINE_FROM_BOOTLOADER
  1708. bool "Use bootloader kernel arguments if available"
  1709. help
  1710. Uses the command-line options passed by the boot loader. If
  1711. the boot loader doesn't provide any, the default kernel command
  1712. string provided in CMDLINE will be used.
  1713. config CMDLINE_EXTEND
  1714. bool "Extend bootloader kernel arguments"
  1715. help
  1716. The command-line arguments provided by the boot loader will be
  1717. appended to the default kernel command string.
  1718. config CMDLINE_FORCE
  1719. bool "Always use the default kernel command string"
  1720. help
  1721. Always use the default kernel command string, even if the boot
  1722. loader passes other arguments to the kernel.
  1723. This is useful if you cannot or don't want to change the
  1724. command-line options your boot loader passes to the kernel.
  1725. endchoice
  1726. config XIP_KERNEL
  1727. bool "Kernel Execute-In-Place from ROM"
  1728. depends on !ZBOOT_ROM && !ARM_LPAE
  1729. help
  1730. Execute-In-Place allows the kernel to run from non-volatile storage
  1731. directly addressable by the CPU, such as NOR flash. This saves RAM
  1732. space since the text section of the kernel is not loaded from flash
  1733. to RAM. Read-write sections, such as the data section and stack,
  1734. are still copied to RAM. The XIP kernel is not compressed since
  1735. it has to run directly from flash, so it will take more space to
  1736. store it. The flash address used to link the kernel object files,
  1737. and for storing it, is configuration dependent. Therefore, if you
  1738. say Y here, you must know the proper physical address where to
  1739. store the kernel image depending on your own flash memory usage.
  1740. Also note that the make target becomes "make xipImage" rather than
  1741. "make zImage" or "make Image". The final kernel binary to put in
  1742. ROM memory will be arch/arm/boot/xipImage.
  1743. If unsure, say N.
  1744. config XIP_PHYS_ADDR
  1745. hex "XIP Kernel Physical Location"
  1746. depends on XIP_KERNEL
  1747. default "0x00080000"
  1748. help
  1749. This is the physical address in your flash memory the kernel will
  1750. be linked for and stored to. This address is dependent on your
  1751. own flash usage.
  1752. config KEXEC
  1753. bool "Kexec system call (EXPERIMENTAL)"
  1754. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1755. help
  1756. kexec is a system call that implements the ability to shutdown your
  1757. current kernel, and to start another kernel. It is like a reboot
  1758. but it is independent of the system firmware. And like a reboot
  1759. you can start any kernel with it, not just Linux.
  1760. It is an ongoing process to be certain the hardware in a machine
  1761. is properly shutdown, so do not be surprised if this code does not
  1762. initially work for you. It may help to enable device hotplugging
  1763. support.
  1764. config ATAGS_PROC
  1765. bool "Export atags in procfs"
  1766. depends on KEXEC
  1767. default y
  1768. help
  1769. Should the atags used to boot the kernel be exported in an "atags"
  1770. file in procfs. Useful with kexec.
  1771. config CRASH_DUMP
  1772. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1773. depends on EXPERIMENTAL
  1774. help
  1775. Generate crash dump after being started by kexec. This should
  1776. be normally only set in special crash dump kernels which are
  1777. loaded in the main kernel with kexec-tools into a specially
  1778. reserved region and then later executed after a crash by
  1779. kdump/kexec. The crash dump kernel must be compiled to a
  1780. memory address not used by the main kernel
  1781. For more details see Documentation/kdump/kdump.txt
  1782. config AUTO_ZRELADDR
  1783. bool "Auto calculation of the decompressed kernel image address"
  1784. depends on !ZBOOT_ROM && !ARCH_U300
  1785. help
  1786. ZRELADDR is the physical address where the decompressed kernel
  1787. image will be placed. If AUTO_ZRELADDR is selected, the address
  1788. will be determined at run-time by masking the current IP with
  1789. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1790. from start of memory.
  1791. endmenu
  1792. menu "CPU Power Management"
  1793. if ARCH_HAS_CPUFREQ
  1794. source "drivers/cpufreq/Kconfig"
  1795. config CPU_FREQ_IMX
  1796. tristate "CPUfreq driver for i.MX CPUs"
  1797. depends on ARCH_MXC && CPU_FREQ
  1798. help
  1799. This enables the CPUfreq driver for i.MX CPUs.
  1800. config CPU_FREQ_SA1100
  1801. bool
  1802. config CPU_FREQ_SA1110
  1803. bool
  1804. config CPU_FREQ_INTEGRATOR
  1805. tristate "CPUfreq driver for ARM Integrator CPUs"
  1806. depends on ARCH_INTEGRATOR && CPU_FREQ
  1807. default y
  1808. help
  1809. This enables the CPUfreq driver for ARM Integrator CPUs.
  1810. For details, take a look at <file:Documentation/cpu-freq>.
  1811. If in doubt, say Y.
  1812. config CPU_FREQ_PXA
  1813. bool
  1814. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1815. default y
  1816. select CPU_FREQ_TABLE
  1817. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1818. config CPU_FREQ_S3C
  1819. bool
  1820. help
  1821. Internal configuration node for common cpufreq on Samsung SoC
  1822. config CPU_FREQ_S3C24XX
  1823. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1824. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1825. select CPU_FREQ_S3C
  1826. help
  1827. This enables the CPUfreq driver for the Samsung S3C24XX family
  1828. of CPUs.
  1829. For details, take a look at <file:Documentation/cpu-freq>.
  1830. If in doubt, say N.
  1831. config CPU_FREQ_S3C24XX_PLL
  1832. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1833. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1834. help
  1835. Compile in support for changing the PLL frequency from the
  1836. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1837. after a frequency change, so by default it is not enabled.
  1838. This also means that the PLL tables for the selected CPU(s) will
  1839. be built which may increase the size of the kernel image.
  1840. config CPU_FREQ_S3C24XX_DEBUG
  1841. bool "Debug CPUfreq Samsung driver core"
  1842. depends on CPU_FREQ_S3C24XX
  1843. help
  1844. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1845. config CPU_FREQ_S3C24XX_IODEBUG
  1846. bool "Debug CPUfreq Samsung driver IO timing"
  1847. depends on CPU_FREQ_S3C24XX
  1848. help
  1849. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1850. config CPU_FREQ_S3C24XX_DEBUGFS
  1851. bool "Export debugfs for CPUFreq"
  1852. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1853. help
  1854. Export status information via debugfs.
  1855. endif
  1856. source "drivers/cpuidle/Kconfig"
  1857. endmenu
  1858. menu "Floating point emulation"
  1859. comment "At least one emulation must be selected"
  1860. config FPE_NWFPE
  1861. bool "NWFPE math emulation"
  1862. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1863. ---help---
  1864. Say Y to include the NWFPE floating point emulator in the kernel.
  1865. This is necessary to run most binaries. Linux does not currently
  1866. support floating point hardware so you need to say Y here even if
  1867. your machine has an FPA or floating point co-processor podule.
  1868. You may say N here if you are going to load the Acorn FPEmulator
  1869. early in the bootup.
  1870. config FPE_NWFPE_XP
  1871. bool "Support extended precision"
  1872. depends on FPE_NWFPE
  1873. help
  1874. Say Y to include 80-bit support in the kernel floating-point
  1875. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1876. Note that gcc does not generate 80-bit operations by default,
  1877. so in most cases this option only enlarges the size of the
  1878. floating point emulator without any good reason.
  1879. You almost surely want to say N here.
  1880. config FPE_FASTFPE
  1881. bool "FastFPE math emulation (EXPERIMENTAL)"
  1882. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1883. ---help---
  1884. Say Y here to include the FAST floating point emulator in the kernel.
  1885. This is an experimental much faster emulator which now also has full
  1886. precision for the mantissa. It does not support any exceptions.
  1887. It is very simple, and approximately 3-6 times faster than NWFPE.
  1888. It should be sufficient for most programs. It may be not suitable
  1889. for scientific calculations, but you have to check this for yourself.
  1890. If you do not feel you need a faster FP emulation you should better
  1891. choose NWFPE.
  1892. config VFP
  1893. bool "VFP-format floating point maths"
  1894. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1895. help
  1896. Say Y to include VFP support code in the kernel. This is needed
  1897. if your hardware includes a VFP unit.
  1898. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1899. release notes and additional status information.
  1900. Say N if your target does not have VFP hardware.
  1901. config VFPv3
  1902. bool
  1903. depends on VFP
  1904. default y if CPU_V7
  1905. config NEON
  1906. bool "Advanced SIMD (NEON) Extension support"
  1907. depends on VFPv3 && CPU_V7
  1908. help
  1909. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1910. Extension.
  1911. endmenu
  1912. menu "Userspace binary formats"
  1913. source "fs/Kconfig.binfmt"
  1914. config ARTHUR
  1915. tristate "RISC OS personality"
  1916. depends on !AEABI
  1917. help
  1918. Say Y here to include the kernel code necessary if you want to run
  1919. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1920. experimental; if this sounds frightening, say N and sleep in peace.
  1921. You can also say M here to compile this support as a module (which
  1922. will be called arthur).
  1923. endmenu
  1924. menu "Power management options"
  1925. source "kernel/power/Kconfig"
  1926. config ARCH_SUSPEND_POSSIBLE
  1927. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1928. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1929. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1930. def_bool y
  1931. config ARM_CPU_SUSPEND
  1932. def_bool PM_SLEEP
  1933. endmenu
  1934. source "net/Kconfig"
  1935. source "drivers/Kconfig"
  1936. source "fs/Kconfig"
  1937. source "arch/arm/Kconfig.debug"
  1938. source "security/Kconfig"
  1939. source "crypto/Kconfig"
  1940. source "lib/Kconfig"