ni.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #include "cayman_blit_shaders.h"
  35. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  36. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  38. extern void evergreen_mc_program(struct radeon_device *rdev);
  39. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  40. extern int evergreen_mc_init(struct radeon_device *rdev);
  41. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  42. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  43. #define EVERGREEN_PFP_UCODE_SIZE 1120
  44. #define EVERGREEN_PM4_UCODE_SIZE 1376
  45. #define EVERGREEN_RLC_UCODE_SIZE 768
  46. #define BTC_MC_UCODE_SIZE 6024
  47. #define CAYMAN_PFP_UCODE_SIZE 2176
  48. #define CAYMAN_PM4_UCODE_SIZE 2176
  49. #define CAYMAN_RLC_UCODE_SIZE 1024
  50. #define CAYMAN_MC_UCODE_SIZE 6037
  51. /* Firmware Names */
  52. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  53. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  54. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  55. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  56. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  57. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  58. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  59. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  60. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  61. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  62. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  63. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  64. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  65. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  66. #define BTC_IO_MC_REGS_SIZE 29
  67. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  68. {0x00000077, 0xff010100},
  69. {0x00000078, 0x00000000},
  70. {0x00000079, 0x00001434},
  71. {0x0000007a, 0xcc08ec08},
  72. {0x0000007b, 0x00040000},
  73. {0x0000007c, 0x000080c0},
  74. {0x0000007d, 0x09000000},
  75. {0x0000007e, 0x00210404},
  76. {0x00000081, 0x08a8e800},
  77. {0x00000082, 0x00030444},
  78. {0x00000083, 0x00000000},
  79. {0x00000085, 0x00000001},
  80. {0x00000086, 0x00000002},
  81. {0x00000087, 0x48490000},
  82. {0x00000088, 0x20244647},
  83. {0x00000089, 0x00000005},
  84. {0x0000008b, 0x66030000},
  85. {0x0000008c, 0x00006603},
  86. {0x0000008d, 0x00000100},
  87. {0x0000008f, 0x00001c0a},
  88. {0x00000090, 0xff000001},
  89. {0x00000094, 0x00101101},
  90. {0x00000095, 0x00000fff},
  91. {0x00000096, 0x00116fff},
  92. {0x00000097, 0x60010000},
  93. {0x00000098, 0x10010000},
  94. {0x00000099, 0x00006000},
  95. {0x0000009a, 0x00001000},
  96. {0x0000009f, 0x00946a00}
  97. };
  98. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  99. {0x00000077, 0xff010100},
  100. {0x00000078, 0x00000000},
  101. {0x00000079, 0x00001434},
  102. {0x0000007a, 0xcc08ec08},
  103. {0x0000007b, 0x00040000},
  104. {0x0000007c, 0x000080c0},
  105. {0x0000007d, 0x09000000},
  106. {0x0000007e, 0x00210404},
  107. {0x00000081, 0x08a8e800},
  108. {0x00000082, 0x00030444},
  109. {0x00000083, 0x00000000},
  110. {0x00000085, 0x00000001},
  111. {0x00000086, 0x00000002},
  112. {0x00000087, 0x48490000},
  113. {0x00000088, 0x20244647},
  114. {0x00000089, 0x00000005},
  115. {0x0000008b, 0x66030000},
  116. {0x0000008c, 0x00006603},
  117. {0x0000008d, 0x00000100},
  118. {0x0000008f, 0x00001c0a},
  119. {0x00000090, 0xff000001},
  120. {0x00000094, 0x00101101},
  121. {0x00000095, 0x00000fff},
  122. {0x00000096, 0x00116fff},
  123. {0x00000097, 0x60010000},
  124. {0x00000098, 0x10010000},
  125. {0x00000099, 0x00006000},
  126. {0x0000009a, 0x00001000},
  127. {0x0000009f, 0x00936a00}
  128. };
  129. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  130. {0x00000077, 0xff010100},
  131. {0x00000078, 0x00000000},
  132. {0x00000079, 0x00001434},
  133. {0x0000007a, 0xcc08ec08},
  134. {0x0000007b, 0x00040000},
  135. {0x0000007c, 0x000080c0},
  136. {0x0000007d, 0x09000000},
  137. {0x0000007e, 0x00210404},
  138. {0x00000081, 0x08a8e800},
  139. {0x00000082, 0x00030444},
  140. {0x00000083, 0x00000000},
  141. {0x00000085, 0x00000001},
  142. {0x00000086, 0x00000002},
  143. {0x00000087, 0x48490000},
  144. {0x00000088, 0x20244647},
  145. {0x00000089, 0x00000005},
  146. {0x0000008b, 0x66030000},
  147. {0x0000008c, 0x00006603},
  148. {0x0000008d, 0x00000100},
  149. {0x0000008f, 0x00001c0a},
  150. {0x00000090, 0xff000001},
  151. {0x00000094, 0x00101101},
  152. {0x00000095, 0x00000fff},
  153. {0x00000096, 0x00116fff},
  154. {0x00000097, 0x60010000},
  155. {0x00000098, 0x10010000},
  156. {0x00000099, 0x00006000},
  157. {0x0000009a, 0x00001000},
  158. {0x0000009f, 0x00916a00}
  159. };
  160. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  161. {0x00000077, 0xff010100},
  162. {0x00000078, 0x00000000},
  163. {0x00000079, 0x00001434},
  164. {0x0000007a, 0xcc08ec08},
  165. {0x0000007b, 0x00040000},
  166. {0x0000007c, 0x000080c0},
  167. {0x0000007d, 0x09000000},
  168. {0x0000007e, 0x00210404},
  169. {0x00000081, 0x08a8e800},
  170. {0x00000082, 0x00030444},
  171. {0x00000083, 0x00000000},
  172. {0x00000085, 0x00000001},
  173. {0x00000086, 0x00000002},
  174. {0x00000087, 0x48490000},
  175. {0x00000088, 0x20244647},
  176. {0x00000089, 0x00000005},
  177. {0x0000008b, 0x66030000},
  178. {0x0000008c, 0x00006603},
  179. {0x0000008d, 0x00000100},
  180. {0x0000008f, 0x00001c0a},
  181. {0x00000090, 0xff000001},
  182. {0x00000094, 0x00101101},
  183. {0x00000095, 0x00000fff},
  184. {0x00000096, 0x00116fff},
  185. {0x00000097, 0x60010000},
  186. {0x00000098, 0x10010000},
  187. {0x00000099, 0x00006000},
  188. {0x0000009a, 0x00001000},
  189. {0x0000009f, 0x00976b00}
  190. };
  191. int ni_mc_load_microcode(struct radeon_device *rdev)
  192. {
  193. const __be32 *fw_data;
  194. u32 mem_type, running, blackout = 0;
  195. u32 *io_mc_regs;
  196. int i, ucode_size, regs_size;
  197. if (!rdev->mc_fw)
  198. return -EINVAL;
  199. switch (rdev->family) {
  200. case CHIP_BARTS:
  201. io_mc_regs = (u32 *)&barts_io_mc_regs;
  202. ucode_size = BTC_MC_UCODE_SIZE;
  203. regs_size = BTC_IO_MC_REGS_SIZE;
  204. break;
  205. case CHIP_TURKS:
  206. io_mc_regs = (u32 *)&turks_io_mc_regs;
  207. ucode_size = BTC_MC_UCODE_SIZE;
  208. regs_size = BTC_IO_MC_REGS_SIZE;
  209. break;
  210. case CHIP_CAICOS:
  211. default:
  212. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  213. ucode_size = BTC_MC_UCODE_SIZE;
  214. regs_size = BTC_IO_MC_REGS_SIZE;
  215. break;
  216. case CHIP_CAYMAN:
  217. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  218. ucode_size = CAYMAN_MC_UCODE_SIZE;
  219. regs_size = BTC_IO_MC_REGS_SIZE;
  220. break;
  221. }
  222. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  223. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  224. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  225. if (running) {
  226. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  227. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  228. }
  229. /* reset the engine and set to writable */
  230. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  231. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  232. /* load mc io regs */
  233. for (i = 0; i < regs_size; i++) {
  234. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  235. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  236. }
  237. /* load the MC ucode */
  238. fw_data = (const __be32 *)rdev->mc_fw->data;
  239. for (i = 0; i < ucode_size; i++)
  240. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  241. /* put the engine back into the active state */
  242. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  243. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  244. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  245. /* wait for training to complete */
  246. for (i = 0; i < rdev->usec_timeout; i++) {
  247. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  248. break;
  249. udelay(1);
  250. }
  251. if (running)
  252. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  253. }
  254. return 0;
  255. }
  256. int ni_init_microcode(struct radeon_device *rdev)
  257. {
  258. struct platform_device *pdev;
  259. const char *chip_name;
  260. const char *rlc_chip_name;
  261. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  262. char fw_name[30];
  263. int err;
  264. DRM_DEBUG("\n");
  265. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  266. err = IS_ERR(pdev);
  267. if (err) {
  268. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  269. return -EINVAL;
  270. }
  271. switch (rdev->family) {
  272. case CHIP_BARTS:
  273. chip_name = "BARTS";
  274. rlc_chip_name = "BTC";
  275. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  276. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  277. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  278. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  279. break;
  280. case CHIP_TURKS:
  281. chip_name = "TURKS";
  282. rlc_chip_name = "BTC";
  283. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  284. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  285. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  286. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  287. break;
  288. case CHIP_CAICOS:
  289. chip_name = "CAICOS";
  290. rlc_chip_name = "BTC";
  291. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  292. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  293. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  294. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  295. break;
  296. case CHIP_CAYMAN:
  297. chip_name = "CAYMAN";
  298. rlc_chip_name = "CAYMAN";
  299. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  300. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  301. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  302. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  303. break;
  304. default: BUG();
  305. }
  306. DRM_INFO("Loading %s Microcode\n", chip_name);
  307. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  308. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  309. if (err)
  310. goto out;
  311. if (rdev->pfp_fw->size != pfp_req_size) {
  312. printk(KERN_ERR
  313. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  314. rdev->pfp_fw->size, fw_name);
  315. err = -EINVAL;
  316. goto out;
  317. }
  318. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  319. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  320. if (err)
  321. goto out;
  322. if (rdev->me_fw->size != me_req_size) {
  323. printk(KERN_ERR
  324. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  325. rdev->me_fw->size, fw_name);
  326. err = -EINVAL;
  327. }
  328. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  329. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  330. if (err)
  331. goto out;
  332. if (rdev->rlc_fw->size != rlc_req_size) {
  333. printk(KERN_ERR
  334. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  335. rdev->rlc_fw->size, fw_name);
  336. err = -EINVAL;
  337. }
  338. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  339. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  340. if (err)
  341. goto out;
  342. if (rdev->mc_fw->size != mc_req_size) {
  343. printk(KERN_ERR
  344. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  345. rdev->mc_fw->size, fw_name);
  346. err = -EINVAL;
  347. }
  348. out:
  349. platform_device_unregister(pdev);
  350. if (err) {
  351. if (err != -EINVAL)
  352. printk(KERN_ERR
  353. "ni_cp: Failed to load firmware \"%s\"\n",
  354. fw_name);
  355. release_firmware(rdev->pfp_fw);
  356. rdev->pfp_fw = NULL;
  357. release_firmware(rdev->me_fw);
  358. rdev->me_fw = NULL;
  359. release_firmware(rdev->rlc_fw);
  360. rdev->rlc_fw = NULL;
  361. release_firmware(rdev->mc_fw);
  362. rdev->mc_fw = NULL;
  363. }
  364. return err;
  365. }
  366. /*
  367. * Core functions
  368. */
  369. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  370. u32 num_tile_pipes,
  371. u32 num_backends_per_asic,
  372. u32 *backend_disable_mask_per_asic,
  373. u32 num_shader_engines)
  374. {
  375. u32 backend_map = 0;
  376. u32 enabled_backends_mask = 0;
  377. u32 enabled_backends_count = 0;
  378. u32 num_backends_per_se;
  379. u32 cur_pipe;
  380. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  381. u32 cur_backend = 0;
  382. u32 i;
  383. bool force_no_swizzle;
  384. /* force legal values */
  385. if (num_tile_pipes < 1)
  386. num_tile_pipes = 1;
  387. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  388. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  389. if (num_shader_engines < 1)
  390. num_shader_engines = 1;
  391. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  392. num_shader_engines = rdev->config.cayman.max_shader_engines;
  393. if (num_backends_per_asic < num_shader_engines)
  394. num_backends_per_asic = num_shader_engines;
  395. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  396. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  397. /* make sure we have the same number of backends per se */
  398. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  399. /* set up the number of backends per se */
  400. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  401. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  402. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  403. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  404. }
  405. /* create enable mask and count for enabled backends */
  406. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  407. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  408. enabled_backends_mask |= (1 << i);
  409. ++enabled_backends_count;
  410. }
  411. if (enabled_backends_count == num_backends_per_asic)
  412. break;
  413. }
  414. /* force the backends mask to match the current number of backends */
  415. if (enabled_backends_count != num_backends_per_asic) {
  416. u32 this_backend_enabled;
  417. u32 shader_engine;
  418. u32 backend_per_se;
  419. enabled_backends_mask = 0;
  420. enabled_backends_count = 0;
  421. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  422. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  423. /* calc the current se */
  424. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  425. /* calc the backend per se */
  426. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  427. /* default to not enabled */
  428. this_backend_enabled = 0;
  429. if ((shader_engine < num_shader_engines) &&
  430. (backend_per_se < num_backends_per_se))
  431. this_backend_enabled = 1;
  432. if (this_backend_enabled) {
  433. enabled_backends_mask |= (1 << i);
  434. *backend_disable_mask_per_asic &= ~(1 << i);
  435. ++enabled_backends_count;
  436. }
  437. }
  438. }
  439. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  440. switch (rdev->family) {
  441. case CHIP_CAYMAN:
  442. force_no_swizzle = true;
  443. break;
  444. default:
  445. force_no_swizzle = false;
  446. break;
  447. }
  448. if (force_no_swizzle) {
  449. bool last_backend_enabled = false;
  450. force_no_swizzle = false;
  451. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  452. if (((enabled_backends_mask >> i) & 1) == 1) {
  453. if (last_backend_enabled)
  454. force_no_swizzle = true;
  455. last_backend_enabled = true;
  456. } else
  457. last_backend_enabled = false;
  458. }
  459. }
  460. switch (num_tile_pipes) {
  461. case 1:
  462. case 3:
  463. case 5:
  464. case 7:
  465. DRM_ERROR("odd number of pipes!\n");
  466. break;
  467. case 2:
  468. swizzle_pipe[0] = 0;
  469. swizzle_pipe[1] = 1;
  470. break;
  471. case 4:
  472. if (force_no_swizzle) {
  473. swizzle_pipe[0] = 0;
  474. swizzle_pipe[1] = 1;
  475. swizzle_pipe[2] = 2;
  476. swizzle_pipe[3] = 3;
  477. } else {
  478. swizzle_pipe[0] = 0;
  479. swizzle_pipe[1] = 2;
  480. swizzle_pipe[2] = 1;
  481. swizzle_pipe[3] = 3;
  482. }
  483. break;
  484. case 6:
  485. if (force_no_swizzle) {
  486. swizzle_pipe[0] = 0;
  487. swizzle_pipe[1] = 1;
  488. swizzle_pipe[2] = 2;
  489. swizzle_pipe[3] = 3;
  490. swizzle_pipe[4] = 4;
  491. swizzle_pipe[5] = 5;
  492. } else {
  493. swizzle_pipe[0] = 0;
  494. swizzle_pipe[1] = 2;
  495. swizzle_pipe[2] = 4;
  496. swizzle_pipe[3] = 1;
  497. swizzle_pipe[4] = 3;
  498. swizzle_pipe[5] = 5;
  499. }
  500. break;
  501. case 8:
  502. if (force_no_swizzle) {
  503. swizzle_pipe[0] = 0;
  504. swizzle_pipe[1] = 1;
  505. swizzle_pipe[2] = 2;
  506. swizzle_pipe[3] = 3;
  507. swizzle_pipe[4] = 4;
  508. swizzle_pipe[5] = 5;
  509. swizzle_pipe[6] = 6;
  510. swizzle_pipe[7] = 7;
  511. } else {
  512. swizzle_pipe[0] = 0;
  513. swizzle_pipe[1] = 2;
  514. swizzle_pipe[2] = 4;
  515. swizzle_pipe[3] = 6;
  516. swizzle_pipe[4] = 1;
  517. swizzle_pipe[5] = 3;
  518. swizzle_pipe[6] = 5;
  519. swizzle_pipe[7] = 7;
  520. }
  521. break;
  522. }
  523. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  524. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  525. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  526. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  527. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  528. }
  529. return backend_map;
  530. }
  531. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  532. u32 disable_mask_per_se,
  533. u32 max_disable_mask_per_se,
  534. u32 num_shader_engines)
  535. {
  536. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  537. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  538. if (num_shader_engines == 1)
  539. return disable_mask_per_asic;
  540. else if (num_shader_engines == 2)
  541. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  542. else
  543. return 0xffffffff;
  544. }
  545. static void cayman_gpu_init(struct radeon_device *rdev)
  546. {
  547. u32 cc_rb_backend_disable = 0;
  548. u32 cc_gc_shader_pipe_config;
  549. u32 gb_addr_config = 0;
  550. u32 mc_shared_chmap, mc_arb_ramcfg;
  551. u32 gb_backend_map;
  552. u32 cgts_tcc_disable;
  553. u32 sx_debug_1;
  554. u32 smx_dc_ctl0;
  555. u32 gc_user_shader_pipe_config;
  556. u32 gc_user_rb_backend_disable;
  557. u32 cgts_user_tcc_disable;
  558. u32 cgts_sm_ctrl_reg;
  559. u32 hdp_host_path_cntl;
  560. u32 tmp;
  561. int i, j;
  562. switch (rdev->family) {
  563. case CHIP_CAYMAN:
  564. default:
  565. rdev->config.cayman.max_shader_engines = 2;
  566. rdev->config.cayman.max_pipes_per_simd = 4;
  567. rdev->config.cayman.max_tile_pipes = 8;
  568. rdev->config.cayman.max_simds_per_se = 12;
  569. rdev->config.cayman.max_backends_per_se = 4;
  570. rdev->config.cayman.max_texture_channel_caches = 8;
  571. rdev->config.cayman.max_gprs = 256;
  572. rdev->config.cayman.max_threads = 256;
  573. rdev->config.cayman.max_gs_threads = 32;
  574. rdev->config.cayman.max_stack_entries = 512;
  575. rdev->config.cayman.sx_num_of_sets = 8;
  576. rdev->config.cayman.sx_max_export_size = 256;
  577. rdev->config.cayman.sx_max_export_pos_size = 64;
  578. rdev->config.cayman.sx_max_export_smx_size = 192;
  579. rdev->config.cayman.max_hw_contexts = 8;
  580. rdev->config.cayman.sq_num_cf_insts = 2;
  581. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  582. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  583. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  584. break;
  585. }
  586. /* Initialize HDP */
  587. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  588. WREG32((0x2c14 + j), 0x00000000);
  589. WREG32((0x2c18 + j), 0x00000000);
  590. WREG32((0x2c1c + j), 0x00000000);
  591. WREG32((0x2c20 + j), 0x00000000);
  592. WREG32((0x2c24 + j), 0x00000000);
  593. }
  594. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  595. evergreen_fix_pci_max_read_req_size(rdev);
  596. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  597. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  598. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  599. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  600. cgts_tcc_disable = 0xff000000;
  601. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  602. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  603. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  604. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  605. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  606. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  607. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  608. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  609. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  610. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  611. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  612. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  613. rdev->config.cayman.backend_disable_mask_per_asic =
  614. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  615. rdev->config.cayman.num_shader_engines);
  616. rdev->config.cayman.backend_map =
  617. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  618. rdev->config.cayman.num_backends_per_se *
  619. rdev->config.cayman.num_shader_engines,
  620. &rdev->config.cayman.backend_disable_mask_per_asic,
  621. rdev->config.cayman.num_shader_engines);
  622. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  623. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  624. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  625. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  626. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  627. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  628. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  629. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  630. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  631. rdev->config.cayman.mem_row_size_in_kb = 4;
  632. /* XXX use MC settings? */
  633. rdev->config.cayman.shader_engine_tile_size = 32;
  634. rdev->config.cayman.num_gpus = 1;
  635. rdev->config.cayman.multi_gpu_tile_size = 64;
  636. //gb_addr_config = 0x02011003
  637. #if 0
  638. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  639. #else
  640. gb_addr_config = 0;
  641. switch (rdev->config.cayman.num_tile_pipes) {
  642. case 1:
  643. default:
  644. gb_addr_config |= NUM_PIPES(0);
  645. break;
  646. case 2:
  647. gb_addr_config |= NUM_PIPES(1);
  648. break;
  649. case 4:
  650. gb_addr_config |= NUM_PIPES(2);
  651. break;
  652. case 8:
  653. gb_addr_config |= NUM_PIPES(3);
  654. break;
  655. }
  656. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  657. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  658. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  659. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  660. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  661. switch (rdev->config.cayman.num_gpus) {
  662. case 1:
  663. default:
  664. gb_addr_config |= NUM_GPUS(0);
  665. break;
  666. case 2:
  667. gb_addr_config |= NUM_GPUS(1);
  668. break;
  669. case 4:
  670. gb_addr_config |= NUM_GPUS(2);
  671. break;
  672. }
  673. switch (rdev->config.cayman.multi_gpu_tile_size) {
  674. case 16:
  675. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  676. break;
  677. case 32:
  678. default:
  679. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  680. break;
  681. case 64:
  682. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  683. break;
  684. case 128:
  685. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  686. break;
  687. }
  688. switch (rdev->config.cayman.mem_row_size_in_kb) {
  689. case 1:
  690. default:
  691. gb_addr_config |= ROW_SIZE(0);
  692. break;
  693. case 2:
  694. gb_addr_config |= ROW_SIZE(1);
  695. break;
  696. case 4:
  697. gb_addr_config |= ROW_SIZE(2);
  698. break;
  699. }
  700. #endif
  701. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  702. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  703. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  704. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  705. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  706. rdev->config.cayman.num_shader_engines = tmp + 1;
  707. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  708. rdev->config.cayman.num_gpus = tmp + 1;
  709. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  710. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  711. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  712. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  713. //gb_backend_map = 0x76541032;
  714. #if 0
  715. gb_backend_map = RREG32(GB_BACKEND_MAP);
  716. #else
  717. gb_backend_map =
  718. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  719. rdev->config.cayman.num_backends_per_se *
  720. rdev->config.cayman.num_shader_engines,
  721. &rdev->config.cayman.backend_disable_mask_per_asic,
  722. rdev->config.cayman.num_shader_engines);
  723. #endif
  724. /* setup tiling info dword. gb_addr_config is not adequate since it does
  725. * not have bank info, so create a custom tiling dword.
  726. * bits 3:0 num_pipes
  727. * bits 7:4 num_banks
  728. * bits 11:8 group_size
  729. * bits 15:12 row_size
  730. */
  731. rdev->config.cayman.tile_config = 0;
  732. switch (rdev->config.cayman.num_tile_pipes) {
  733. case 1:
  734. default:
  735. rdev->config.cayman.tile_config |= (0 << 0);
  736. break;
  737. case 2:
  738. rdev->config.cayman.tile_config |= (1 << 0);
  739. break;
  740. case 4:
  741. rdev->config.cayman.tile_config |= (2 << 0);
  742. break;
  743. case 8:
  744. rdev->config.cayman.tile_config |= (3 << 0);
  745. break;
  746. }
  747. rdev->config.cayman.tile_config |=
  748. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  749. rdev->config.cayman.tile_config |=
  750. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  751. rdev->config.cayman.tile_config |=
  752. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  753. rdev->config.cayman.backend_map = gb_backend_map;
  754. WREG32(GB_BACKEND_MAP, gb_backend_map);
  755. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  756. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  757. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  758. /* primary versions */
  759. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  760. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  761. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  762. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  763. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  764. /* user versions */
  765. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  766. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  767. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  768. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  769. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  770. /* reprogram the shader complex */
  771. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  772. for (i = 0; i < 16; i++)
  773. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  774. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  775. /* set HW defaults for 3D engine */
  776. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  777. sx_debug_1 = RREG32(SX_DEBUG_1);
  778. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  779. WREG32(SX_DEBUG_1, sx_debug_1);
  780. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  781. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  782. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  783. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  784. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  785. /* need to be explicitly zero-ed */
  786. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  787. WREG32(SQ_LSTMP_RING_BASE, 0);
  788. WREG32(SQ_HSTMP_RING_BASE, 0);
  789. WREG32(SQ_ESTMP_RING_BASE, 0);
  790. WREG32(SQ_GSTMP_RING_BASE, 0);
  791. WREG32(SQ_VSTMP_RING_BASE, 0);
  792. WREG32(SQ_PSTMP_RING_BASE, 0);
  793. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  794. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  795. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  796. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  797. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  798. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  799. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  800. WREG32(VGT_NUM_INSTANCES, 1);
  801. WREG32(CP_PERFMON_CNTL, 0);
  802. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  803. FETCH_FIFO_HIWATER(0x4) |
  804. DONE_FIFO_HIWATER(0xe0) |
  805. ALU_UPDATE_FIFO_HIWATER(0x8)));
  806. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  807. WREG32(SQ_CONFIG, (VC_ENABLE |
  808. EXPORT_SRC_C |
  809. GFX_PRIO(0) |
  810. CS1_PRIO(0) |
  811. CS2_PRIO(1)));
  812. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  813. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  814. FORCE_EOV_MAX_REZ_CNT(255)));
  815. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  816. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  817. WREG32(VGT_GS_VERTEX_REUSE, 16);
  818. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  819. WREG32(CB_PERF_CTR0_SEL_0, 0);
  820. WREG32(CB_PERF_CTR0_SEL_1, 0);
  821. WREG32(CB_PERF_CTR1_SEL_0, 0);
  822. WREG32(CB_PERF_CTR1_SEL_1, 0);
  823. WREG32(CB_PERF_CTR2_SEL_0, 0);
  824. WREG32(CB_PERF_CTR2_SEL_1, 0);
  825. WREG32(CB_PERF_CTR3_SEL_0, 0);
  826. WREG32(CB_PERF_CTR3_SEL_1, 0);
  827. tmp = RREG32(HDP_MISC_CNTL);
  828. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  829. WREG32(HDP_MISC_CNTL, tmp);
  830. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  831. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  832. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  833. udelay(50);
  834. }
  835. /*
  836. * GART
  837. */
  838. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  839. {
  840. /* flush hdp cache */
  841. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  842. /* bits 0-7 are the VM contexts0-7 */
  843. WREG32(VM_INVALIDATE_REQUEST, 1);
  844. }
  845. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  846. {
  847. int r;
  848. if (rdev->gart.table.vram.robj == NULL) {
  849. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  850. return -EINVAL;
  851. }
  852. r = radeon_gart_table_vram_pin(rdev);
  853. if (r)
  854. return r;
  855. radeon_gart_restore(rdev);
  856. /* Setup TLB control */
  857. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB |
  858. ENABLE_L1_FRAGMENT_PROCESSING |
  859. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  860. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  861. /* Setup L2 cache */
  862. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  863. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  864. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  865. EFFECTIVE_L2_QUEUE_SIZE(7) |
  866. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  867. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  868. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  869. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  870. /* setup context0 */
  871. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  872. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  873. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  874. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  875. (u32)(rdev->dummy_page.addr >> 12));
  876. WREG32(VM_CONTEXT0_CNTL2, 0);
  877. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  878. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  879. /* disable context1-7 */
  880. WREG32(VM_CONTEXT1_CNTL2, 0);
  881. WREG32(VM_CONTEXT1_CNTL, 0);
  882. cayman_pcie_gart_tlb_flush(rdev);
  883. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  884. (unsigned)(rdev->mc.gtt_size >> 20),
  885. (unsigned long long)rdev->gart.table_addr);
  886. rdev->gart.ready = true;
  887. return 0;
  888. }
  889. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  890. {
  891. int r;
  892. /* Disable all tables */
  893. WREG32(VM_CONTEXT0_CNTL, 0);
  894. WREG32(VM_CONTEXT1_CNTL, 0);
  895. /* Setup TLB control */
  896. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  897. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  898. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  899. /* Setup L2 cache */
  900. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  901. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  902. EFFECTIVE_L2_QUEUE_SIZE(7) |
  903. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  904. WREG32(VM_L2_CNTL2, 0);
  905. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  906. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  907. if (rdev->gart.table.vram.robj) {
  908. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  909. if (likely(r == 0)) {
  910. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  911. radeon_bo_unpin(rdev->gart.table.vram.robj);
  912. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  913. }
  914. }
  915. }
  916. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  917. {
  918. cayman_pcie_gart_disable(rdev);
  919. radeon_gart_table_vram_free(rdev);
  920. radeon_gart_fini(rdev);
  921. }
  922. /*
  923. * CP.
  924. */
  925. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  926. {
  927. if (enable)
  928. WREG32(CP_ME_CNTL, 0);
  929. else {
  930. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  931. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  932. WREG32(SCRATCH_UMSK, 0);
  933. }
  934. }
  935. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  936. {
  937. const __be32 *fw_data;
  938. int i;
  939. if (!rdev->me_fw || !rdev->pfp_fw)
  940. return -EINVAL;
  941. cayman_cp_enable(rdev, false);
  942. fw_data = (const __be32 *)rdev->pfp_fw->data;
  943. WREG32(CP_PFP_UCODE_ADDR, 0);
  944. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  945. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  946. WREG32(CP_PFP_UCODE_ADDR, 0);
  947. fw_data = (const __be32 *)rdev->me_fw->data;
  948. WREG32(CP_ME_RAM_WADDR, 0);
  949. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  950. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  951. WREG32(CP_PFP_UCODE_ADDR, 0);
  952. WREG32(CP_ME_RAM_WADDR, 0);
  953. WREG32(CP_ME_RAM_RADDR, 0);
  954. return 0;
  955. }
  956. static int cayman_cp_start(struct radeon_device *rdev)
  957. {
  958. int r, i;
  959. r = radeon_ring_lock(rdev, 7);
  960. if (r) {
  961. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  962. return r;
  963. }
  964. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  965. radeon_ring_write(rdev, 0x1);
  966. radeon_ring_write(rdev, 0x0);
  967. radeon_ring_write(rdev, rdev->config.cayman.max_hw_contexts - 1);
  968. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  969. radeon_ring_write(rdev, 0);
  970. radeon_ring_write(rdev, 0);
  971. radeon_ring_unlock_commit(rdev);
  972. cayman_cp_enable(rdev, true);
  973. r = radeon_ring_lock(rdev, cayman_default_size + 19);
  974. if (r) {
  975. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  976. return r;
  977. }
  978. /* setup clear context state */
  979. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  980. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  981. for (i = 0; i < cayman_default_size; i++)
  982. radeon_ring_write(rdev, cayman_default_state[i]);
  983. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  984. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  985. /* set clear context state */
  986. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  987. radeon_ring_write(rdev, 0);
  988. /* SQ_VTX_BASE_VTX_LOC */
  989. radeon_ring_write(rdev, 0xc0026f00);
  990. radeon_ring_write(rdev, 0x00000000);
  991. radeon_ring_write(rdev, 0x00000000);
  992. radeon_ring_write(rdev, 0x00000000);
  993. /* Clear consts */
  994. radeon_ring_write(rdev, 0xc0036f00);
  995. radeon_ring_write(rdev, 0x00000bc4);
  996. radeon_ring_write(rdev, 0xffffffff);
  997. radeon_ring_write(rdev, 0xffffffff);
  998. radeon_ring_write(rdev, 0xffffffff);
  999. radeon_ring_write(rdev, 0xc0026900);
  1000. radeon_ring_write(rdev, 0x00000316);
  1001. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1002. radeon_ring_write(rdev, 0x00000010); /* */
  1003. radeon_ring_unlock_commit(rdev);
  1004. /* XXX init other rings */
  1005. return 0;
  1006. }
  1007. static void cayman_cp_fini(struct radeon_device *rdev)
  1008. {
  1009. cayman_cp_enable(rdev, false);
  1010. radeon_ring_fini(rdev);
  1011. }
  1012. int cayman_cp_resume(struct radeon_device *rdev)
  1013. {
  1014. u32 tmp;
  1015. u32 rb_bufsz;
  1016. int r;
  1017. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1018. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1019. SOFT_RESET_PA |
  1020. SOFT_RESET_SH |
  1021. SOFT_RESET_VGT |
  1022. SOFT_RESET_SPI |
  1023. SOFT_RESET_SX));
  1024. RREG32(GRBM_SOFT_RESET);
  1025. mdelay(15);
  1026. WREG32(GRBM_SOFT_RESET, 0);
  1027. RREG32(GRBM_SOFT_RESET);
  1028. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1029. /* Set the write pointer delay */
  1030. WREG32(CP_RB_WPTR_DELAY, 0);
  1031. WREG32(CP_DEBUG, (1 << 27));
  1032. /* ring 0 - compute and gfx */
  1033. /* Set ring buffer size */
  1034. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1035. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1036. #ifdef __BIG_ENDIAN
  1037. tmp |= BUF_SWAP_32BIT;
  1038. #endif
  1039. WREG32(CP_RB0_CNTL, tmp);
  1040. /* Initialize the ring buffer's read and write pointers */
  1041. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1042. rdev->cp.wptr = 0;
  1043. WREG32(CP_RB0_WPTR, rdev->cp.wptr);
  1044. /* set the wb address wether it's enabled or not */
  1045. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1046. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1047. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1048. if (rdev->wb.enabled)
  1049. WREG32(SCRATCH_UMSK, 0xff);
  1050. else {
  1051. tmp |= RB_NO_UPDATE;
  1052. WREG32(SCRATCH_UMSK, 0);
  1053. }
  1054. mdelay(1);
  1055. WREG32(CP_RB0_CNTL, tmp);
  1056. WREG32(CP_RB0_BASE, rdev->cp.gpu_addr >> 8);
  1057. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1058. /* ring1 - compute only */
  1059. /* Set ring buffer size */
  1060. rb_bufsz = drm_order(rdev->cp1.ring_size / 8);
  1061. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1062. #ifdef __BIG_ENDIAN
  1063. tmp |= BUF_SWAP_32BIT;
  1064. #endif
  1065. WREG32(CP_RB1_CNTL, tmp);
  1066. /* Initialize the ring buffer's read and write pointers */
  1067. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1068. rdev->cp1.wptr = 0;
  1069. WREG32(CP_RB1_WPTR, rdev->cp1.wptr);
  1070. /* set the wb address wether it's enabled or not */
  1071. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1072. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1073. mdelay(1);
  1074. WREG32(CP_RB1_CNTL, tmp);
  1075. WREG32(CP_RB1_BASE, rdev->cp1.gpu_addr >> 8);
  1076. rdev->cp1.rptr = RREG32(CP_RB1_RPTR);
  1077. /* ring2 - compute only */
  1078. /* Set ring buffer size */
  1079. rb_bufsz = drm_order(rdev->cp2.ring_size / 8);
  1080. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1081. #ifdef __BIG_ENDIAN
  1082. tmp |= BUF_SWAP_32BIT;
  1083. #endif
  1084. WREG32(CP_RB2_CNTL, tmp);
  1085. /* Initialize the ring buffer's read and write pointers */
  1086. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1087. rdev->cp2.wptr = 0;
  1088. WREG32(CP_RB2_WPTR, rdev->cp2.wptr);
  1089. /* set the wb address wether it's enabled or not */
  1090. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1091. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1092. mdelay(1);
  1093. WREG32(CP_RB2_CNTL, tmp);
  1094. WREG32(CP_RB2_BASE, rdev->cp2.gpu_addr >> 8);
  1095. rdev->cp2.rptr = RREG32(CP_RB2_RPTR);
  1096. /* start the rings */
  1097. cayman_cp_start(rdev);
  1098. rdev->cp.ready = true;
  1099. rdev->cp1.ready = true;
  1100. rdev->cp2.ready = true;
  1101. /* this only test cp0 */
  1102. r = radeon_ring_test(rdev);
  1103. if (r) {
  1104. rdev->cp.ready = false;
  1105. rdev->cp1.ready = false;
  1106. rdev->cp2.ready = false;
  1107. return r;
  1108. }
  1109. return 0;
  1110. }
  1111. bool cayman_gpu_is_lockup(struct radeon_device *rdev)
  1112. {
  1113. u32 srbm_status;
  1114. u32 grbm_status;
  1115. u32 grbm_status_se0, grbm_status_se1;
  1116. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1117. int r;
  1118. srbm_status = RREG32(SRBM_STATUS);
  1119. grbm_status = RREG32(GRBM_STATUS);
  1120. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1121. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1122. if (!(grbm_status & GUI_ACTIVE)) {
  1123. r100_gpu_lockup_update(lockup, &rdev->cp);
  1124. return false;
  1125. }
  1126. /* force CP activities */
  1127. r = radeon_ring_lock(rdev, 2);
  1128. if (!r) {
  1129. /* PACKET2 NOP */
  1130. radeon_ring_write(rdev, 0x80000000);
  1131. radeon_ring_write(rdev, 0x80000000);
  1132. radeon_ring_unlock_commit(rdev);
  1133. }
  1134. /* XXX deal with CP0,1,2 */
  1135. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1136. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1137. }
  1138. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1139. {
  1140. struct evergreen_mc_save save;
  1141. u32 grbm_reset = 0;
  1142. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1143. return 0;
  1144. dev_info(rdev->dev, "GPU softreset \n");
  1145. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1146. RREG32(GRBM_STATUS));
  1147. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1148. RREG32(GRBM_STATUS_SE0));
  1149. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1150. RREG32(GRBM_STATUS_SE1));
  1151. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1152. RREG32(SRBM_STATUS));
  1153. evergreen_mc_stop(rdev, &save);
  1154. if (evergreen_mc_wait_for_idle(rdev)) {
  1155. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1156. }
  1157. /* Disable CP parsing/prefetching */
  1158. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1159. /* reset all the gfx blocks */
  1160. grbm_reset = (SOFT_RESET_CP |
  1161. SOFT_RESET_CB |
  1162. SOFT_RESET_DB |
  1163. SOFT_RESET_GDS |
  1164. SOFT_RESET_PA |
  1165. SOFT_RESET_SC |
  1166. SOFT_RESET_SPI |
  1167. SOFT_RESET_SH |
  1168. SOFT_RESET_SX |
  1169. SOFT_RESET_TC |
  1170. SOFT_RESET_TA |
  1171. SOFT_RESET_VGT |
  1172. SOFT_RESET_IA);
  1173. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1174. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1175. (void)RREG32(GRBM_SOFT_RESET);
  1176. udelay(50);
  1177. WREG32(GRBM_SOFT_RESET, 0);
  1178. (void)RREG32(GRBM_SOFT_RESET);
  1179. /* Wait a little for things to settle down */
  1180. udelay(50);
  1181. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1182. RREG32(GRBM_STATUS));
  1183. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1184. RREG32(GRBM_STATUS_SE0));
  1185. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1186. RREG32(GRBM_STATUS_SE1));
  1187. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1188. RREG32(SRBM_STATUS));
  1189. evergreen_mc_resume(rdev, &save);
  1190. return 0;
  1191. }
  1192. int cayman_asic_reset(struct radeon_device *rdev)
  1193. {
  1194. return cayman_gpu_soft_reset(rdev);
  1195. }
  1196. static int cayman_startup(struct radeon_device *rdev)
  1197. {
  1198. int r;
  1199. /* enable pcie gen2 link */
  1200. evergreen_pcie_gen2_enable(rdev);
  1201. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1202. r = ni_init_microcode(rdev);
  1203. if (r) {
  1204. DRM_ERROR("Failed to load firmware!\n");
  1205. return r;
  1206. }
  1207. }
  1208. r = ni_mc_load_microcode(rdev);
  1209. if (r) {
  1210. DRM_ERROR("Failed to load MC firmware!\n");
  1211. return r;
  1212. }
  1213. r = r600_vram_scratch_init(rdev);
  1214. if (r)
  1215. return r;
  1216. evergreen_mc_program(rdev);
  1217. r = cayman_pcie_gart_enable(rdev);
  1218. if (r)
  1219. return r;
  1220. cayman_gpu_init(rdev);
  1221. r = evergreen_blit_init(rdev);
  1222. if (r) {
  1223. r600_blit_fini(rdev);
  1224. rdev->asic->copy = NULL;
  1225. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1226. }
  1227. /* allocate wb buffer */
  1228. r = radeon_wb_init(rdev);
  1229. if (r)
  1230. return r;
  1231. /* Enable IRQ */
  1232. r = r600_irq_init(rdev);
  1233. if (r) {
  1234. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1235. radeon_irq_kms_fini(rdev);
  1236. return r;
  1237. }
  1238. evergreen_irq_set(rdev);
  1239. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1240. if (r)
  1241. return r;
  1242. r = cayman_cp_load_microcode(rdev);
  1243. if (r)
  1244. return r;
  1245. r = cayman_cp_resume(rdev);
  1246. if (r)
  1247. return r;
  1248. return 0;
  1249. }
  1250. int cayman_resume(struct radeon_device *rdev)
  1251. {
  1252. int r;
  1253. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1254. * posting will perform necessary task to bring back GPU into good
  1255. * shape.
  1256. */
  1257. /* post card */
  1258. atom_asic_init(rdev->mode_info.atom_context);
  1259. r = cayman_startup(rdev);
  1260. if (r) {
  1261. DRM_ERROR("cayman startup failed on resume\n");
  1262. return r;
  1263. }
  1264. r = r600_ib_test(rdev);
  1265. if (r) {
  1266. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1267. return r;
  1268. }
  1269. return r;
  1270. }
  1271. int cayman_suspend(struct radeon_device *rdev)
  1272. {
  1273. /* FIXME: we should wait for ring to be empty */
  1274. cayman_cp_enable(rdev, false);
  1275. rdev->cp.ready = false;
  1276. evergreen_irq_suspend(rdev);
  1277. radeon_wb_disable(rdev);
  1278. cayman_pcie_gart_disable(rdev);
  1279. r600_blit_suspend(rdev);
  1280. return 0;
  1281. }
  1282. /* Plan is to move initialization in that function and use
  1283. * helper function so that radeon_device_init pretty much
  1284. * do nothing more than calling asic specific function. This
  1285. * should also allow to remove a bunch of callback function
  1286. * like vram_info.
  1287. */
  1288. int cayman_init(struct radeon_device *rdev)
  1289. {
  1290. int r;
  1291. /* This don't do much */
  1292. r = radeon_gem_init(rdev);
  1293. if (r)
  1294. return r;
  1295. /* Read BIOS */
  1296. if (!radeon_get_bios(rdev)) {
  1297. if (ASIC_IS_AVIVO(rdev))
  1298. return -EINVAL;
  1299. }
  1300. /* Must be an ATOMBIOS */
  1301. if (!rdev->is_atom_bios) {
  1302. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1303. return -EINVAL;
  1304. }
  1305. r = radeon_atombios_init(rdev);
  1306. if (r)
  1307. return r;
  1308. /* Post card if necessary */
  1309. if (!radeon_card_posted(rdev)) {
  1310. if (!rdev->bios) {
  1311. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1312. return -EINVAL;
  1313. }
  1314. DRM_INFO("GPU not posted. posting now...\n");
  1315. atom_asic_init(rdev->mode_info.atom_context);
  1316. }
  1317. /* Initialize scratch registers */
  1318. r600_scratch_init(rdev);
  1319. /* Initialize surface registers */
  1320. radeon_surface_init(rdev);
  1321. /* Initialize clocks */
  1322. radeon_get_clock_info(rdev->ddev);
  1323. /* Fence driver */
  1324. r = radeon_fence_driver_init(rdev);
  1325. if (r)
  1326. return r;
  1327. /* initialize memory controller */
  1328. r = evergreen_mc_init(rdev);
  1329. if (r)
  1330. return r;
  1331. /* Memory manager */
  1332. r = radeon_bo_init(rdev);
  1333. if (r)
  1334. return r;
  1335. r = radeon_irq_kms_init(rdev);
  1336. if (r)
  1337. return r;
  1338. rdev->cp.ring_obj = NULL;
  1339. r600_ring_init(rdev, 1024 * 1024);
  1340. rdev->ih.ring_obj = NULL;
  1341. r600_ih_ring_init(rdev, 64 * 1024);
  1342. r = r600_pcie_gart_init(rdev);
  1343. if (r)
  1344. return r;
  1345. rdev->accel_working = true;
  1346. r = cayman_startup(rdev);
  1347. if (r) {
  1348. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1349. cayman_cp_fini(rdev);
  1350. r600_irq_fini(rdev);
  1351. radeon_wb_fini(rdev);
  1352. radeon_irq_kms_fini(rdev);
  1353. cayman_pcie_gart_fini(rdev);
  1354. rdev->accel_working = false;
  1355. }
  1356. if (rdev->accel_working) {
  1357. r = radeon_ib_pool_init(rdev);
  1358. if (r) {
  1359. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1360. rdev->accel_working = false;
  1361. }
  1362. r = r600_ib_test(rdev);
  1363. if (r) {
  1364. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1365. rdev->accel_working = false;
  1366. }
  1367. }
  1368. /* Don't start up if the MC ucode is missing.
  1369. * The default clocks and voltages before the MC ucode
  1370. * is loaded are not suffient for advanced operations.
  1371. */
  1372. if (!rdev->mc_fw) {
  1373. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1374. return -EINVAL;
  1375. }
  1376. return 0;
  1377. }
  1378. void cayman_fini(struct radeon_device *rdev)
  1379. {
  1380. r600_blit_fini(rdev);
  1381. cayman_cp_fini(rdev);
  1382. r600_irq_fini(rdev);
  1383. radeon_wb_fini(rdev);
  1384. radeon_ib_pool_fini(rdev);
  1385. radeon_irq_kms_fini(rdev);
  1386. cayman_pcie_gart_fini(rdev);
  1387. r600_vram_scratch_fini(rdev);
  1388. radeon_gem_fini(rdev);
  1389. radeon_fence_driver_fini(rdev);
  1390. radeon_bo_fini(rdev);
  1391. radeon_atombios_fini(rdev);
  1392. kfree(rdev->bios);
  1393. rdev->bios = NULL;
  1394. }