iwl-agn.c 123 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/slab.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/delay.h>
  36. #include <linux/sched.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/wireless.h>
  40. #include <linux/firmware.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/if_arp.h>
  43. #include <net/mac80211.h>
  44. #include <asm/div64.h>
  45. #define DRV_NAME "iwlagn"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-dev.h"
  48. #include "iwl-core.h"
  49. #include "iwl-io.h"
  50. #include "iwl-helpers.h"
  51. #include "iwl-sta.h"
  52. #include "iwl-calib.h"
  53. #include "iwl-agn.h"
  54. /******************************************************************************
  55. *
  56. * module boiler plate
  57. *
  58. ******************************************************************************/
  59. /*
  60. * module name, copyright, version, etc.
  61. */
  62. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  63. #ifdef CONFIG_IWLWIFI_DEBUG
  64. #define VD "d"
  65. #else
  66. #define VD
  67. #endif
  68. #define DRV_VERSION IWLWIFI_VERSION VD
  69. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  70. MODULE_VERSION(DRV_VERSION);
  71. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  72. MODULE_LICENSE("GPL");
  73. MODULE_ALIAS("iwl4965");
  74. /**
  75. * iwl_commit_rxon - commit staging_rxon to hardware
  76. *
  77. * The RXON command in staging_rxon is committed to the hardware and
  78. * the active_rxon structure is updated with the new data. This
  79. * function correctly transitions out of the RXON_ASSOC_MSK state if
  80. * a HW tune is required based on the RXON structure changes.
  81. */
  82. int iwl_commit_rxon(struct iwl_priv *priv)
  83. {
  84. /* cast away the const for active_rxon in this function */
  85. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  86. int ret;
  87. bool new_assoc =
  88. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  89. if (!iwl_is_alive(priv))
  90. return -EBUSY;
  91. /* always get timestamp with Rx frame */
  92. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  93. ret = iwl_check_rxon_cmd(priv);
  94. if (ret) {
  95. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  96. return -EINVAL;
  97. }
  98. /*
  99. * receive commit_rxon request
  100. * abort any previous channel switch if still in process
  101. */
  102. if (priv->switch_rxon.switch_in_progress &&
  103. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  104. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  105. le16_to_cpu(priv->switch_rxon.channel));
  106. iwl_chswitch_done(priv, false);
  107. }
  108. /* If we don't need to send a full RXON, we can use
  109. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  110. * and other flags for the current radio configuration. */
  111. if (!iwl_full_rxon_required(priv)) {
  112. ret = iwl_send_rxon_assoc(priv);
  113. if (ret) {
  114. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  115. return ret;
  116. }
  117. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  118. iwl_print_rx_config_cmd(priv);
  119. return 0;
  120. }
  121. /* If we are currently associated and the new config requires
  122. * an RXON_ASSOC and the new config wants the associated mask enabled,
  123. * we must clear the associated from the active configuration
  124. * before we apply the new config */
  125. if (iwl_is_associated(priv) && new_assoc) {
  126. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  127. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  128. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  129. sizeof(struct iwl_rxon_cmd),
  130. &priv->active_rxon);
  131. /* If the mask clearing failed then we set
  132. * active_rxon back to what it was previously */
  133. if (ret) {
  134. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  135. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  136. return ret;
  137. }
  138. iwl_clear_ucode_stations(priv);
  139. iwl_restore_stations(priv);
  140. ret = iwl_restore_default_wep_keys(priv);
  141. if (ret) {
  142. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  143. return ret;
  144. }
  145. }
  146. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  147. "* with%s RXON_FILTER_ASSOC_MSK\n"
  148. "* channel = %d\n"
  149. "* bssid = %pM\n",
  150. (new_assoc ? "" : "out"),
  151. le16_to_cpu(priv->staging_rxon.channel),
  152. priv->staging_rxon.bssid_addr);
  153. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  154. /* Apply the new configuration
  155. * RXON unassoc clears the station table in uCode so restoration of
  156. * stations is needed after it (the RXON command) completes
  157. */
  158. if (!new_assoc) {
  159. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  160. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  161. if (ret) {
  162. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  163. return ret;
  164. }
  165. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  166. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  167. iwl_clear_ucode_stations(priv);
  168. iwl_restore_stations(priv);
  169. ret = iwl_restore_default_wep_keys(priv);
  170. if (ret) {
  171. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  172. return ret;
  173. }
  174. }
  175. priv->start_calib = 0;
  176. if (new_assoc) {
  177. /*
  178. * allow CTS-to-self if possible for new association.
  179. * this is relevant only for 5000 series and up,
  180. * but will not damage 4965
  181. */
  182. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  183. /* Apply the new configuration
  184. * RXON assoc doesn't clear the station table in uCode,
  185. */
  186. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  187. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  188. if (ret) {
  189. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  190. return ret;
  191. }
  192. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  193. }
  194. iwl_print_rx_config_cmd(priv);
  195. iwl_init_sensitivity(priv);
  196. /* If we issue a new RXON command which required a tune then we must
  197. * send a new TXPOWER command or we won't be able to Tx any frames */
  198. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  199. if (ret) {
  200. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  201. return ret;
  202. }
  203. return 0;
  204. }
  205. void iwl_update_chain_flags(struct iwl_priv *priv)
  206. {
  207. if (priv->cfg->ops->hcmd->set_rxon_chain)
  208. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  209. iwlcore_commit_rxon(priv);
  210. }
  211. static void iwl_clear_free_frames(struct iwl_priv *priv)
  212. {
  213. struct list_head *element;
  214. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  215. priv->frames_count);
  216. while (!list_empty(&priv->free_frames)) {
  217. element = priv->free_frames.next;
  218. list_del(element);
  219. kfree(list_entry(element, struct iwl_frame, list));
  220. priv->frames_count--;
  221. }
  222. if (priv->frames_count) {
  223. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  224. priv->frames_count);
  225. priv->frames_count = 0;
  226. }
  227. }
  228. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  229. {
  230. struct iwl_frame *frame;
  231. struct list_head *element;
  232. if (list_empty(&priv->free_frames)) {
  233. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  234. if (!frame) {
  235. IWL_ERR(priv, "Could not allocate frame!\n");
  236. return NULL;
  237. }
  238. priv->frames_count++;
  239. return frame;
  240. }
  241. element = priv->free_frames.next;
  242. list_del(element);
  243. return list_entry(element, struct iwl_frame, list);
  244. }
  245. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  246. {
  247. memset(frame, 0, sizeof(*frame));
  248. list_add(&frame->list, &priv->free_frames);
  249. }
  250. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  251. struct ieee80211_hdr *hdr,
  252. int left)
  253. {
  254. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  255. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  256. (priv->iw_mode != NL80211_IFTYPE_AP)))
  257. return 0;
  258. if (priv->ibss_beacon->len > left)
  259. return 0;
  260. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  261. return priv->ibss_beacon->len;
  262. }
  263. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  264. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  265. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  266. u8 *beacon, u32 frame_size)
  267. {
  268. u16 tim_idx;
  269. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  270. /*
  271. * The index is relative to frame start but we start looking at the
  272. * variable-length part of the beacon.
  273. */
  274. tim_idx = mgmt->u.beacon.variable - beacon;
  275. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  276. while ((tim_idx < (frame_size - 2)) &&
  277. (beacon[tim_idx] != WLAN_EID_TIM))
  278. tim_idx += beacon[tim_idx+1] + 2;
  279. /* If TIM field was found, set variables */
  280. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  281. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  282. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  283. } else
  284. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  285. }
  286. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  287. struct iwl_frame *frame)
  288. {
  289. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  290. u32 frame_size;
  291. u32 rate_flags;
  292. u32 rate;
  293. /*
  294. * We have to set up the TX command, the TX Beacon command, and the
  295. * beacon contents.
  296. */
  297. /* Initialize memory */
  298. tx_beacon_cmd = &frame->u.beacon;
  299. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  300. /* Set up TX beacon contents */
  301. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  302. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  303. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  304. return 0;
  305. /* Set up TX command fields */
  306. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  307. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  308. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  309. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  310. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  311. /* Set up TX beacon command fields */
  312. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  313. frame_size);
  314. /* Set up packet rate and flags */
  315. rate = iwl_rate_get_lowest_plcp(priv);
  316. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  317. priv->hw_params.valid_tx_ant);
  318. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  319. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  320. rate_flags |= RATE_MCS_CCK_MSK;
  321. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  322. rate_flags);
  323. return sizeof(*tx_beacon_cmd) + frame_size;
  324. }
  325. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  326. {
  327. struct iwl_frame *frame;
  328. unsigned int frame_size;
  329. int rc;
  330. frame = iwl_get_free_frame(priv);
  331. if (!frame) {
  332. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  333. "command.\n");
  334. return -ENOMEM;
  335. }
  336. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  337. if (!frame_size) {
  338. IWL_ERR(priv, "Error configuring the beacon command\n");
  339. iwl_free_frame(priv, frame);
  340. return -EINVAL;
  341. }
  342. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  343. &frame->u.cmd[0]);
  344. iwl_free_frame(priv, frame);
  345. return rc;
  346. }
  347. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  348. {
  349. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  350. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  351. if (sizeof(dma_addr_t) > sizeof(u32))
  352. addr |=
  353. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  354. return addr;
  355. }
  356. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  357. {
  358. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  359. return le16_to_cpu(tb->hi_n_len) >> 4;
  360. }
  361. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  362. dma_addr_t addr, u16 len)
  363. {
  364. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  365. u16 hi_n_len = len << 4;
  366. put_unaligned_le32(addr, &tb->lo);
  367. if (sizeof(dma_addr_t) > sizeof(u32))
  368. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  369. tb->hi_n_len = cpu_to_le16(hi_n_len);
  370. tfd->num_tbs = idx + 1;
  371. }
  372. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  373. {
  374. return tfd->num_tbs & 0x1f;
  375. }
  376. /**
  377. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  378. * @priv - driver private data
  379. * @txq - tx queue
  380. *
  381. * Does NOT advance any TFD circular buffer read/write indexes
  382. * Does NOT free the TFD itself (which is within circular buffer)
  383. */
  384. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  385. {
  386. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  387. struct iwl_tfd *tfd;
  388. struct pci_dev *dev = priv->pci_dev;
  389. int index = txq->q.read_ptr;
  390. int i;
  391. int num_tbs;
  392. tfd = &tfd_tmp[index];
  393. /* Sanity check on number of chunks */
  394. num_tbs = iwl_tfd_get_num_tbs(tfd);
  395. if (num_tbs >= IWL_NUM_OF_TBS) {
  396. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  397. /* @todo issue fatal error, it is quite serious situation */
  398. return;
  399. }
  400. /* Unmap tx_cmd */
  401. if (num_tbs)
  402. pci_unmap_single(dev,
  403. dma_unmap_addr(&txq->meta[index], mapping),
  404. dma_unmap_len(&txq->meta[index], len),
  405. PCI_DMA_BIDIRECTIONAL);
  406. /* Unmap chunks, if any. */
  407. for (i = 1; i < num_tbs; i++)
  408. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  409. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  410. /* free SKB */
  411. if (txq->txb) {
  412. struct sk_buff *skb;
  413. skb = txq->txb[txq->q.read_ptr].skb;
  414. /* can be called from irqs-disabled context */
  415. if (skb) {
  416. dev_kfree_skb_any(skb);
  417. txq->txb[txq->q.read_ptr].skb = NULL;
  418. }
  419. }
  420. }
  421. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  422. struct iwl_tx_queue *txq,
  423. dma_addr_t addr, u16 len,
  424. u8 reset, u8 pad)
  425. {
  426. struct iwl_queue *q;
  427. struct iwl_tfd *tfd, *tfd_tmp;
  428. u32 num_tbs;
  429. q = &txq->q;
  430. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  431. tfd = &tfd_tmp[q->write_ptr];
  432. if (reset)
  433. memset(tfd, 0, sizeof(*tfd));
  434. num_tbs = iwl_tfd_get_num_tbs(tfd);
  435. /* Each TFD can point to a maximum 20 Tx buffers */
  436. if (num_tbs >= IWL_NUM_OF_TBS) {
  437. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  438. IWL_NUM_OF_TBS);
  439. return -EINVAL;
  440. }
  441. BUG_ON(addr & ~DMA_BIT_MASK(36));
  442. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  443. IWL_ERR(priv, "Unaligned address = %llx\n",
  444. (unsigned long long)addr);
  445. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  446. return 0;
  447. }
  448. /*
  449. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  450. * given Tx queue, and enable the DMA channel used for that queue.
  451. *
  452. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  453. * channels supported in hardware.
  454. */
  455. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  456. struct iwl_tx_queue *txq)
  457. {
  458. int txq_id = txq->q.id;
  459. /* Circular buffer (TFD queue in DRAM) physical base address */
  460. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  461. txq->q.dma_addr >> 8);
  462. return 0;
  463. }
  464. /******************************************************************************
  465. *
  466. * Generic RX handler implementations
  467. *
  468. ******************************************************************************/
  469. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  470. struct iwl_rx_mem_buffer *rxb)
  471. {
  472. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  473. struct iwl_alive_resp *palive;
  474. struct delayed_work *pwork;
  475. palive = &pkt->u.alive_frame;
  476. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  477. "0x%01X 0x%01X\n",
  478. palive->is_valid, palive->ver_type,
  479. palive->ver_subtype);
  480. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  481. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  482. memcpy(&priv->card_alive_init,
  483. &pkt->u.alive_frame,
  484. sizeof(struct iwl_init_alive_resp));
  485. pwork = &priv->init_alive_start;
  486. } else {
  487. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  488. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  489. sizeof(struct iwl_alive_resp));
  490. pwork = &priv->alive_start;
  491. }
  492. /* We delay the ALIVE response by 5ms to
  493. * give the HW RF Kill time to activate... */
  494. if (palive->is_valid == UCODE_VALID_OK)
  495. queue_delayed_work(priv->workqueue, pwork,
  496. msecs_to_jiffies(5));
  497. else
  498. IWL_WARN(priv, "uCode did not respond OK.\n");
  499. }
  500. static void iwl_bg_beacon_update(struct work_struct *work)
  501. {
  502. struct iwl_priv *priv =
  503. container_of(work, struct iwl_priv, beacon_update);
  504. struct sk_buff *beacon;
  505. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  506. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  507. if (!beacon) {
  508. IWL_ERR(priv, "update beacon failed\n");
  509. return;
  510. }
  511. mutex_lock(&priv->mutex);
  512. /* new beacon skb is allocated every time; dispose previous.*/
  513. if (priv->ibss_beacon)
  514. dev_kfree_skb(priv->ibss_beacon);
  515. priv->ibss_beacon = beacon;
  516. mutex_unlock(&priv->mutex);
  517. iwl_send_beacon_cmd(priv);
  518. }
  519. /**
  520. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  521. *
  522. * This callback is provided in order to send a statistics request.
  523. *
  524. * This timer function is continually reset to execute within
  525. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  526. * was received. We need to ensure we receive the statistics in order
  527. * to update the temperature used for calibrating the TXPOWER.
  528. */
  529. static void iwl_bg_statistics_periodic(unsigned long data)
  530. {
  531. struct iwl_priv *priv = (struct iwl_priv *)data;
  532. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  533. return;
  534. /* dont send host command if rf-kill is on */
  535. if (!iwl_is_ready_rf(priv))
  536. return;
  537. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  538. }
  539. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  540. u32 start_idx, u32 num_events,
  541. u32 mode)
  542. {
  543. u32 i;
  544. u32 ptr; /* SRAM byte address of log data */
  545. u32 ev, time, data; /* event log data */
  546. unsigned long reg_flags;
  547. if (mode == 0)
  548. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  549. else
  550. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  551. /* Make sure device is powered up for SRAM reads */
  552. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  553. if (iwl_grab_nic_access(priv)) {
  554. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  555. return;
  556. }
  557. /* Set starting address; reads will auto-increment */
  558. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  559. rmb();
  560. /*
  561. * "time" is actually "data" for mode 0 (no timestamp).
  562. * place event id # at far right for easier visual parsing.
  563. */
  564. for (i = 0; i < num_events; i++) {
  565. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  566. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  567. if (mode == 0) {
  568. trace_iwlwifi_dev_ucode_cont_event(priv,
  569. 0, time, ev);
  570. } else {
  571. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  572. trace_iwlwifi_dev_ucode_cont_event(priv,
  573. time, data, ev);
  574. }
  575. }
  576. /* Allow device to power down */
  577. iwl_release_nic_access(priv);
  578. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  579. }
  580. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  581. {
  582. u32 capacity; /* event log capacity in # entries */
  583. u32 base; /* SRAM byte address of event log header */
  584. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  585. u32 num_wraps; /* # times uCode wrapped to top of log */
  586. u32 next_entry; /* index of next entry to be written by uCode */
  587. if (priv->ucode_type == UCODE_INIT)
  588. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  589. else
  590. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  591. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  592. capacity = iwl_read_targ_mem(priv, base);
  593. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  594. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  595. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  596. } else
  597. return;
  598. if (num_wraps == priv->event_log.num_wraps) {
  599. iwl_print_cont_event_trace(priv,
  600. base, priv->event_log.next_entry,
  601. next_entry - priv->event_log.next_entry,
  602. mode);
  603. priv->event_log.non_wraps_count++;
  604. } else {
  605. if ((num_wraps - priv->event_log.num_wraps) > 1)
  606. priv->event_log.wraps_more_count++;
  607. else
  608. priv->event_log.wraps_once_count++;
  609. trace_iwlwifi_dev_ucode_wrap_event(priv,
  610. num_wraps - priv->event_log.num_wraps,
  611. next_entry, priv->event_log.next_entry);
  612. if (next_entry < priv->event_log.next_entry) {
  613. iwl_print_cont_event_trace(priv, base,
  614. priv->event_log.next_entry,
  615. capacity - priv->event_log.next_entry,
  616. mode);
  617. iwl_print_cont_event_trace(priv, base, 0,
  618. next_entry, mode);
  619. } else {
  620. iwl_print_cont_event_trace(priv, base,
  621. next_entry, capacity - next_entry,
  622. mode);
  623. iwl_print_cont_event_trace(priv, base, 0,
  624. next_entry, mode);
  625. }
  626. }
  627. priv->event_log.num_wraps = num_wraps;
  628. priv->event_log.next_entry = next_entry;
  629. }
  630. /**
  631. * iwl_bg_ucode_trace - Timer callback to log ucode event
  632. *
  633. * The timer is continually set to execute every
  634. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  635. * this function is to perform continuous uCode event logging operation
  636. * if enabled
  637. */
  638. static void iwl_bg_ucode_trace(unsigned long data)
  639. {
  640. struct iwl_priv *priv = (struct iwl_priv *)data;
  641. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  642. return;
  643. if (priv->event_log.ucode_trace) {
  644. iwl_continuous_event_trace(priv);
  645. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  646. mod_timer(&priv->ucode_trace,
  647. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  648. }
  649. }
  650. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  651. struct iwl_rx_mem_buffer *rxb)
  652. {
  653. #ifdef CONFIG_IWLWIFI_DEBUG
  654. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  655. struct iwl4965_beacon_notif *beacon =
  656. (struct iwl4965_beacon_notif *)pkt->u.raw;
  657. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  658. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  659. "tsf %d %d rate %d\n",
  660. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  661. beacon->beacon_notify_hdr.failure_frame,
  662. le32_to_cpu(beacon->ibss_mgr_status),
  663. le32_to_cpu(beacon->high_tsf),
  664. le32_to_cpu(beacon->low_tsf), rate);
  665. #endif
  666. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  667. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  668. queue_work(priv->workqueue, &priv->beacon_update);
  669. }
  670. /* Handle notification from uCode that card's power state is changing
  671. * due to software, hardware, or critical temperature RFKILL */
  672. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  673. struct iwl_rx_mem_buffer *rxb)
  674. {
  675. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  676. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  677. unsigned long status = priv->status;
  678. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  679. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  680. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  681. (flags & CT_CARD_DISABLED) ?
  682. "Reached" : "Not reached");
  683. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  684. CT_CARD_DISABLED)) {
  685. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  686. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  687. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  688. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  689. if (!(flags & RXON_CARD_DISABLED)) {
  690. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  691. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  692. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  693. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  694. }
  695. if (flags & CT_CARD_DISABLED)
  696. iwl_tt_enter_ct_kill(priv);
  697. }
  698. if (!(flags & CT_CARD_DISABLED))
  699. iwl_tt_exit_ct_kill(priv);
  700. if (flags & HW_CARD_DISABLED)
  701. set_bit(STATUS_RF_KILL_HW, &priv->status);
  702. else
  703. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  704. if (!(flags & RXON_CARD_DISABLED))
  705. iwl_scan_cancel(priv);
  706. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  707. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  708. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  709. test_bit(STATUS_RF_KILL_HW, &priv->status));
  710. else
  711. wake_up_interruptible(&priv->wait_command_queue);
  712. }
  713. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  714. {
  715. if (src == IWL_PWR_SRC_VAUX) {
  716. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  717. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  718. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  719. ~APMG_PS_CTRL_MSK_PWR_SRC);
  720. } else {
  721. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  722. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  723. ~APMG_PS_CTRL_MSK_PWR_SRC);
  724. }
  725. return 0;
  726. }
  727. /**
  728. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  729. *
  730. * Setup the RX handlers for each of the reply types sent from the uCode
  731. * to the host.
  732. *
  733. * This function chains into the hardware specific files for them to setup
  734. * any hardware specific handlers as well.
  735. */
  736. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  737. {
  738. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  739. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  740. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  741. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  742. iwl_rx_spectrum_measure_notif;
  743. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  744. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  745. iwl_rx_pm_debug_statistics_notif;
  746. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  747. /*
  748. * The same handler is used for both the REPLY to a discrete
  749. * statistics request from the host as well as for the periodic
  750. * statistics notifications (after received beacons) from the uCode.
  751. */
  752. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  753. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  754. iwl_setup_rx_scan_handlers(priv);
  755. /* status change handler */
  756. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  757. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  758. iwl_rx_missed_beacon_notif;
  759. /* Rx handlers */
  760. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  761. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  762. /* block ack */
  763. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  764. /* Set up hardware specific Rx handlers */
  765. priv->cfg->ops->lib->rx_handler_setup(priv);
  766. }
  767. /**
  768. * iwl_rx_handle - Main entry function for receiving responses from uCode
  769. *
  770. * Uses the priv->rx_handlers callback function array to invoke
  771. * the appropriate handlers, including command responses,
  772. * frame-received notifications, and other notifications.
  773. */
  774. void iwl_rx_handle(struct iwl_priv *priv)
  775. {
  776. struct iwl_rx_mem_buffer *rxb;
  777. struct iwl_rx_packet *pkt;
  778. struct iwl_rx_queue *rxq = &priv->rxq;
  779. u32 r, i;
  780. int reclaim;
  781. unsigned long flags;
  782. u8 fill_rx = 0;
  783. u32 count = 8;
  784. int total_empty;
  785. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  786. * buffer that the driver may process (last buffer filled by ucode). */
  787. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  788. i = rxq->read;
  789. /* Rx interrupt, but nothing sent from uCode */
  790. if (i == r)
  791. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  792. /* calculate total frames need to be restock after handling RX */
  793. total_empty = r - rxq->write_actual;
  794. if (total_empty < 0)
  795. total_empty += RX_QUEUE_SIZE;
  796. if (total_empty > (RX_QUEUE_SIZE / 2))
  797. fill_rx = 1;
  798. while (i != r) {
  799. rxb = rxq->queue[i];
  800. /* If an RXB doesn't have a Rx queue slot associated with it,
  801. * then a bug has been introduced in the queue refilling
  802. * routines -- catch it here */
  803. BUG_ON(rxb == NULL);
  804. rxq->queue[i] = NULL;
  805. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  806. PAGE_SIZE << priv->hw_params.rx_page_order,
  807. PCI_DMA_FROMDEVICE);
  808. pkt = rxb_addr(rxb);
  809. trace_iwlwifi_dev_rx(priv, pkt,
  810. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  811. /* Reclaim a command buffer only if this packet is a response
  812. * to a (driver-originated) command.
  813. * If the packet (e.g. Rx frame) originated from uCode,
  814. * there is no command buffer to reclaim.
  815. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  816. * but apparently a few don't get set; catch them here. */
  817. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  818. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  819. (pkt->hdr.cmd != REPLY_RX) &&
  820. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  821. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  822. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  823. (pkt->hdr.cmd != REPLY_TX);
  824. /* Based on type of command response or notification,
  825. * handle those that need handling via function in
  826. * rx_handlers table. See iwl_setup_rx_handlers() */
  827. if (priv->rx_handlers[pkt->hdr.cmd]) {
  828. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  829. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  830. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  831. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  832. } else {
  833. /* No handling needed */
  834. IWL_DEBUG_RX(priv,
  835. "r %d i %d No handler needed for %s, 0x%02x\n",
  836. r, i, get_cmd_string(pkt->hdr.cmd),
  837. pkt->hdr.cmd);
  838. }
  839. /*
  840. * XXX: After here, we should always check rxb->page
  841. * against NULL before touching it or its virtual
  842. * memory (pkt). Because some rx_handler might have
  843. * already taken or freed the pages.
  844. */
  845. if (reclaim) {
  846. /* Invoke any callbacks, transfer the buffer to caller,
  847. * and fire off the (possibly) blocking iwl_send_cmd()
  848. * as we reclaim the driver command queue */
  849. if (rxb->page)
  850. iwl_tx_cmd_complete(priv, rxb);
  851. else
  852. IWL_WARN(priv, "Claim null rxb?\n");
  853. }
  854. /* Reuse the page if possible. For notification packets and
  855. * SKBs that fail to Rx correctly, add them back into the
  856. * rx_free list for reuse later. */
  857. spin_lock_irqsave(&rxq->lock, flags);
  858. if (rxb->page != NULL) {
  859. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  860. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  861. PCI_DMA_FROMDEVICE);
  862. list_add_tail(&rxb->list, &rxq->rx_free);
  863. rxq->free_count++;
  864. } else
  865. list_add_tail(&rxb->list, &rxq->rx_used);
  866. spin_unlock_irqrestore(&rxq->lock, flags);
  867. i = (i + 1) & RX_QUEUE_MASK;
  868. /* If there are a lot of unused frames,
  869. * restock the Rx queue so ucode wont assert. */
  870. if (fill_rx) {
  871. count++;
  872. if (count >= 8) {
  873. rxq->read = i;
  874. iwlagn_rx_replenish_now(priv);
  875. count = 0;
  876. }
  877. }
  878. }
  879. /* Backtrack one entry */
  880. rxq->read = i;
  881. if (fill_rx)
  882. iwlagn_rx_replenish_now(priv);
  883. else
  884. iwlagn_rx_queue_restock(priv);
  885. }
  886. /* call this function to flush any scheduled tasklet */
  887. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  888. {
  889. /* wait to make sure we flush pending tasklet*/
  890. synchronize_irq(priv->pci_dev->irq);
  891. tasklet_kill(&priv->irq_tasklet);
  892. }
  893. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  894. {
  895. u32 inta, handled = 0;
  896. u32 inta_fh;
  897. unsigned long flags;
  898. u32 i;
  899. #ifdef CONFIG_IWLWIFI_DEBUG
  900. u32 inta_mask;
  901. #endif
  902. spin_lock_irqsave(&priv->lock, flags);
  903. /* Ack/clear/reset pending uCode interrupts.
  904. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  905. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  906. inta = iwl_read32(priv, CSR_INT);
  907. iwl_write32(priv, CSR_INT, inta);
  908. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  909. * Any new interrupts that happen after this, either while we're
  910. * in this tasklet, or later, will show up in next ISR/tasklet. */
  911. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  912. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  913. #ifdef CONFIG_IWLWIFI_DEBUG
  914. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  915. /* just for debug */
  916. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  917. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  918. inta, inta_mask, inta_fh);
  919. }
  920. #endif
  921. spin_unlock_irqrestore(&priv->lock, flags);
  922. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  923. * atomic, make sure that inta covers all the interrupts that
  924. * we've discovered, even if FH interrupt came in just after
  925. * reading CSR_INT. */
  926. if (inta_fh & CSR49_FH_INT_RX_MASK)
  927. inta |= CSR_INT_BIT_FH_RX;
  928. if (inta_fh & CSR49_FH_INT_TX_MASK)
  929. inta |= CSR_INT_BIT_FH_TX;
  930. /* Now service all interrupt bits discovered above. */
  931. if (inta & CSR_INT_BIT_HW_ERR) {
  932. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  933. /* Tell the device to stop sending interrupts */
  934. iwl_disable_interrupts(priv);
  935. priv->isr_stats.hw++;
  936. iwl_irq_handle_error(priv);
  937. handled |= CSR_INT_BIT_HW_ERR;
  938. return;
  939. }
  940. #ifdef CONFIG_IWLWIFI_DEBUG
  941. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  942. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  943. if (inta & CSR_INT_BIT_SCD) {
  944. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  945. "the frame/frames.\n");
  946. priv->isr_stats.sch++;
  947. }
  948. /* Alive notification via Rx interrupt will do the real work */
  949. if (inta & CSR_INT_BIT_ALIVE) {
  950. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  951. priv->isr_stats.alive++;
  952. }
  953. }
  954. #endif
  955. /* Safely ignore these bits for debug checks below */
  956. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  957. /* HW RF KILL switch toggled */
  958. if (inta & CSR_INT_BIT_RF_KILL) {
  959. int hw_rf_kill = 0;
  960. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  961. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  962. hw_rf_kill = 1;
  963. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  964. hw_rf_kill ? "disable radio" : "enable radio");
  965. priv->isr_stats.rfkill++;
  966. /* driver only loads ucode once setting the interface up.
  967. * the driver allows loading the ucode even if the radio
  968. * is killed. Hence update the killswitch state here. The
  969. * rfkill handler will care about restarting if needed.
  970. */
  971. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  972. if (hw_rf_kill)
  973. set_bit(STATUS_RF_KILL_HW, &priv->status);
  974. else
  975. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  976. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  977. }
  978. handled |= CSR_INT_BIT_RF_KILL;
  979. }
  980. /* Chip got too hot and stopped itself */
  981. if (inta & CSR_INT_BIT_CT_KILL) {
  982. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  983. priv->isr_stats.ctkill++;
  984. handled |= CSR_INT_BIT_CT_KILL;
  985. }
  986. /* Error detected by uCode */
  987. if (inta & CSR_INT_BIT_SW_ERR) {
  988. IWL_ERR(priv, "Microcode SW error detected. "
  989. " Restarting 0x%X.\n", inta);
  990. priv->isr_stats.sw++;
  991. priv->isr_stats.sw_err = inta;
  992. iwl_irq_handle_error(priv);
  993. handled |= CSR_INT_BIT_SW_ERR;
  994. }
  995. /*
  996. * uCode wakes up after power-down sleep.
  997. * Tell device about any new tx or host commands enqueued,
  998. * and about any Rx buffers made available while asleep.
  999. */
  1000. if (inta & CSR_INT_BIT_WAKEUP) {
  1001. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1002. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1003. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1004. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1005. priv->isr_stats.wakeup++;
  1006. handled |= CSR_INT_BIT_WAKEUP;
  1007. }
  1008. /* All uCode command responses, including Tx command responses,
  1009. * Rx "responses" (frame-received notification), and other
  1010. * notifications from uCode come through here*/
  1011. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1012. iwl_rx_handle(priv);
  1013. priv->isr_stats.rx++;
  1014. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1015. }
  1016. /* This "Tx" DMA channel is used only for loading uCode */
  1017. if (inta & CSR_INT_BIT_FH_TX) {
  1018. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1019. priv->isr_stats.tx++;
  1020. handled |= CSR_INT_BIT_FH_TX;
  1021. /* Wake up uCode load routine, now that load is complete */
  1022. priv->ucode_write_complete = 1;
  1023. wake_up_interruptible(&priv->wait_command_queue);
  1024. }
  1025. if (inta & ~handled) {
  1026. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1027. priv->isr_stats.unhandled++;
  1028. }
  1029. if (inta & ~(priv->inta_mask)) {
  1030. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1031. inta & ~priv->inta_mask);
  1032. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1033. }
  1034. /* Re-enable all interrupts */
  1035. /* only Re-enable if diabled by irq */
  1036. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1037. iwl_enable_interrupts(priv);
  1038. #ifdef CONFIG_IWLWIFI_DEBUG
  1039. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1040. inta = iwl_read32(priv, CSR_INT);
  1041. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1042. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1043. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1044. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1045. }
  1046. #endif
  1047. }
  1048. /* tasklet for iwlagn interrupt */
  1049. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1050. {
  1051. u32 inta = 0;
  1052. u32 handled = 0;
  1053. unsigned long flags;
  1054. u32 i;
  1055. #ifdef CONFIG_IWLWIFI_DEBUG
  1056. u32 inta_mask;
  1057. #endif
  1058. spin_lock_irqsave(&priv->lock, flags);
  1059. /* Ack/clear/reset pending uCode interrupts.
  1060. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1061. */
  1062. /* There is a hardware bug in the interrupt mask function that some
  1063. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1064. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1065. * ICT interrupt handling mechanism has another bug that might cause
  1066. * these unmasked interrupts fail to be detected. We workaround the
  1067. * hardware bugs here by ACKing all the possible interrupts so that
  1068. * interrupt coalescing can still be achieved.
  1069. */
  1070. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1071. inta = priv->_agn.inta;
  1072. #ifdef CONFIG_IWLWIFI_DEBUG
  1073. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1074. /* just for debug */
  1075. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1076. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1077. inta, inta_mask);
  1078. }
  1079. #endif
  1080. spin_unlock_irqrestore(&priv->lock, flags);
  1081. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1082. priv->_agn.inta = 0;
  1083. /* Now service all interrupt bits discovered above. */
  1084. if (inta & CSR_INT_BIT_HW_ERR) {
  1085. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1086. /* Tell the device to stop sending interrupts */
  1087. iwl_disable_interrupts(priv);
  1088. priv->isr_stats.hw++;
  1089. iwl_irq_handle_error(priv);
  1090. handled |= CSR_INT_BIT_HW_ERR;
  1091. return;
  1092. }
  1093. #ifdef CONFIG_IWLWIFI_DEBUG
  1094. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1095. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1096. if (inta & CSR_INT_BIT_SCD) {
  1097. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1098. "the frame/frames.\n");
  1099. priv->isr_stats.sch++;
  1100. }
  1101. /* Alive notification via Rx interrupt will do the real work */
  1102. if (inta & CSR_INT_BIT_ALIVE) {
  1103. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1104. priv->isr_stats.alive++;
  1105. }
  1106. }
  1107. #endif
  1108. /* Safely ignore these bits for debug checks below */
  1109. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1110. /* HW RF KILL switch toggled */
  1111. if (inta & CSR_INT_BIT_RF_KILL) {
  1112. int hw_rf_kill = 0;
  1113. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1114. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1115. hw_rf_kill = 1;
  1116. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1117. hw_rf_kill ? "disable radio" : "enable radio");
  1118. priv->isr_stats.rfkill++;
  1119. /* driver only loads ucode once setting the interface up.
  1120. * the driver allows loading the ucode even if the radio
  1121. * is killed. Hence update the killswitch state here. The
  1122. * rfkill handler will care about restarting if needed.
  1123. */
  1124. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1125. if (hw_rf_kill)
  1126. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1127. else
  1128. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1129. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1130. }
  1131. handled |= CSR_INT_BIT_RF_KILL;
  1132. }
  1133. /* Chip got too hot and stopped itself */
  1134. if (inta & CSR_INT_BIT_CT_KILL) {
  1135. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1136. priv->isr_stats.ctkill++;
  1137. handled |= CSR_INT_BIT_CT_KILL;
  1138. }
  1139. /* Error detected by uCode */
  1140. if (inta & CSR_INT_BIT_SW_ERR) {
  1141. IWL_ERR(priv, "Microcode SW error detected. "
  1142. " Restarting 0x%X.\n", inta);
  1143. priv->isr_stats.sw++;
  1144. priv->isr_stats.sw_err = inta;
  1145. iwl_irq_handle_error(priv);
  1146. handled |= CSR_INT_BIT_SW_ERR;
  1147. }
  1148. /* uCode wakes up after power-down sleep */
  1149. if (inta & CSR_INT_BIT_WAKEUP) {
  1150. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1151. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1152. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1153. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1154. priv->isr_stats.wakeup++;
  1155. handled |= CSR_INT_BIT_WAKEUP;
  1156. }
  1157. /* All uCode command responses, including Tx command responses,
  1158. * Rx "responses" (frame-received notification), and other
  1159. * notifications from uCode come through here*/
  1160. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1161. CSR_INT_BIT_RX_PERIODIC)) {
  1162. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1163. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1164. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1165. iwl_write32(priv, CSR_FH_INT_STATUS,
  1166. CSR49_FH_INT_RX_MASK);
  1167. }
  1168. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1169. handled |= CSR_INT_BIT_RX_PERIODIC;
  1170. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1171. }
  1172. /* Sending RX interrupt require many steps to be done in the
  1173. * the device:
  1174. * 1- write interrupt to current index in ICT table.
  1175. * 2- dma RX frame.
  1176. * 3- update RX shared data to indicate last write index.
  1177. * 4- send interrupt.
  1178. * This could lead to RX race, driver could receive RX interrupt
  1179. * but the shared data changes does not reflect this;
  1180. * periodic interrupt will detect any dangling Rx activity.
  1181. */
  1182. /* Disable periodic interrupt; we use it as just a one-shot. */
  1183. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1184. CSR_INT_PERIODIC_DIS);
  1185. iwl_rx_handle(priv);
  1186. /*
  1187. * Enable periodic interrupt in 8 msec only if we received
  1188. * real RX interrupt (instead of just periodic int), to catch
  1189. * any dangling Rx interrupt. If it was just the periodic
  1190. * interrupt, there was no dangling Rx activity, and no need
  1191. * to extend the periodic interrupt; one-shot is enough.
  1192. */
  1193. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1194. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1195. CSR_INT_PERIODIC_ENA);
  1196. priv->isr_stats.rx++;
  1197. }
  1198. /* This "Tx" DMA channel is used only for loading uCode */
  1199. if (inta & CSR_INT_BIT_FH_TX) {
  1200. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1201. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1202. priv->isr_stats.tx++;
  1203. handled |= CSR_INT_BIT_FH_TX;
  1204. /* Wake up uCode load routine, now that load is complete */
  1205. priv->ucode_write_complete = 1;
  1206. wake_up_interruptible(&priv->wait_command_queue);
  1207. }
  1208. if (inta & ~handled) {
  1209. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1210. priv->isr_stats.unhandled++;
  1211. }
  1212. if (inta & ~(priv->inta_mask)) {
  1213. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1214. inta & ~priv->inta_mask);
  1215. }
  1216. /* Re-enable all interrupts */
  1217. /* only Re-enable if diabled by irq */
  1218. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1219. iwl_enable_interrupts(priv);
  1220. }
  1221. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1222. #define ACK_CNT_RATIO (50)
  1223. #define BA_TIMEOUT_CNT (5)
  1224. #define BA_TIMEOUT_MAX (16)
  1225. /**
  1226. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1227. *
  1228. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1229. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1230. * operation state.
  1231. */
  1232. bool iwl_good_ack_health(struct iwl_priv *priv,
  1233. struct iwl_rx_packet *pkt)
  1234. {
  1235. bool rc = true;
  1236. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1237. int ba_timeout_delta;
  1238. actual_ack_cnt_delta =
  1239. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1240. le32_to_cpu(priv->statistics.tx.actual_ack_cnt);
  1241. expected_ack_cnt_delta =
  1242. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1243. le32_to_cpu(priv->statistics.tx.expected_ack_cnt);
  1244. ba_timeout_delta =
  1245. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1246. le32_to_cpu(priv->statistics.tx.agg.ba_timeout);
  1247. if ((priv->_agn.agg_tids_count > 0) &&
  1248. (expected_ack_cnt_delta > 0) &&
  1249. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1250. < ACK_CNT_RATIO) &&
  1251. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1252. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1253. " expected_ack_cnt = %d\n",
  1254. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1255. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1256. /*
  1257. * This is ifdef'ed on DEBUGFS because otherwise the
  1258. * statistics aren't available. If DEBUGFS is set but
  1259. * DEBUG is not, these will just compile out.
  1260. */
  1261. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1262. priv->delta_statistics.tx.rx_detected_cnt);
  1263. IWL_DEBUG_RADIO(priv,
  1264. "ack_or_ba_timeout_collision delta = %d\n",
  1265. priv->delta_statistics.tx.
  1266. ack_or_ba_timeout_collision);
  1267. #endif
  1268. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1269. ba_timeout_delta);
  1270. if (!actual_ack_cnt_delta &&
  1271. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1272. rc = false;
  1273. }
  1274. return rc;
  1275. }
  1276. /******************************************************************************
  1277. *
  1278. * uCode download functions
  1279. *
  1280. ******************************************************************************/
  1281. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1282. {
  1283. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1284. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1285. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1286. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1287. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1288. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1289. }
  1290. static void iwl_nic_start(struct iwl_priv *priv)
  1291. {
  1292. /* Remove all resets to allow NIC to operate */
  1293. iwl_write32(priv, CSR_RESET, 0);
  1294. }
  1295. struct iwlagn_ucode_capabilities {
  1296. u32 max_probe_length;
  1297. };
  1298. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1299. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1300. struct iwlagn_ucode_capabilities *capa);
  1301. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1302. {
  1303. const char *name_pre = priv->cfg->fw_name_pre;
  1304. if (first)
  1305. priv->fw_index = priv->cfg->ucode_api_max;
  1306. else
  1307. priv->fw_index--;
  1308. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1309. IWL_ERR(priv, "no suitable firmware found!\n");
  1310. return -ENOENT;
  1311. }
  1312. sprintf(priv->firmware_name, "%s%d%s",
  1313. name_pre, priv->fw_index, ".ucode");
  1314. IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
  1315. priv->firmware_name);
  1316. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1317. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1318. iwl_ucode_callback);
  1319. }
  1320. struct iwlagn_firmware_pieces {
  1321. const void *inst, *data, *init, *init_data, *boot;
  1322. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1323. u32 build;
  1324. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1325. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1326. };
  1327. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1328. const struct firmware *ucode_raw,
  1329. struct iwlagn_firmware_pieces *pieces)
  1330. {
  1331. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1332. u32 api_ver, hdr_size;
  1333. const u8 *src;
  1334. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1335. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1336. switch (api_ver) {
  1337. default:
  1338. /*
  1339. * 4965 doesn't revision the firmware file format
  1340. * along with the API version, it always uses v1
  1341. * file format.
  1342. */
  1343. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1344. CSR_HW_REV_TYPE_4965) {
  1345. hdr_size = 28;
  1346. if (ucode_raw->size < hdr_size) {
  1347. IWL_ERR(priv, "File size too small!\n");
  1348. return -EINVAL;
  1349. }
  1350. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1351. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1352. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1353. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1354. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1355. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1356. src = ucode->u.v2.data;
  1357. break;
  1358. }
  1359. /* fall through for 4965 */
  1360. case 0:
  1361. case 1:
  1362. case 2:
  1363. hdr_size = 24;
  1364. if (ucode_raw->size < hdr_size) {
  1365. IWL_ERR(priv, "File size too small!\n");
  1366. return -EINVAL;
  1367. }
  1368. pieces->build = 0;
  1369. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1370. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1371. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1372. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1373. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1374. src = ucode->u.v1.data;
  1375. break;
  1376. }
  1377. /* Verify size of file vs. image size info in file's header */
  1378. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1379. pieces->data_size + pieces->init_size +
  1380. pieces->init_data_size + pieces->boot_size) {
  1381. IWL_ERR(priv,
  1382. "uCode file size %d does not match expected size\n",
  1383. (int)ucode_raw->size);
  1384. return -EINVAL;
  1385. }
  1386. pieces->inst = src;
  1387. src += pieces->inst_size;
  1388. pieces->data = src;
  1389. src += pieces->data_size;
  1390. pieces->init = src;
  1391. src += pieces->init_size;
  1392. pieces->init_data = src;
  1393. src += pieces->init_data_size;
  1394. pieces->boot = src;
  1395. src += pieces->boot_size;
  1396. return 0;
  1397. }
  1398. static int iwlagn_wanted_ucode_alternative = 1;
  1399. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1400. const struct firmware *ucode_raw,
  1401. struct iwlagn_firmware_pieces *pieces,
  1402. struct iwlagn_ucode_capabilities *capa)
  1403. {
  1404. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1405. struct iwl_ucode_tlv *tlv;
  1406. size_t len = ucode_raw->size;
  1407. const u8 *data;
  1408. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1409. u64 alternatives;
  1410. if (len < sizeof(*ucode))
  1411. return -EINVAL;
  1412. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC))
  1413. return -EINVAL;
  1414. /*
  1415. * Check which alternatives are present, and "downgrade"
  1416. * when the chosen alternative is not present, warning
  1417. * the user when that happens. Some files may not have
  1418. * any alternatives, so don't warn in that case.
  1419. */
  1420. alternatives = le64_to_cpu(ucode->alternatives);
  1421. tmp = wanted_alternative;
  1422. if (wanted_alternative > 63)
  1423. wanted_alternative = 63;
  1424. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1425. wanted_alternative--;
  1426. if (wanted_alternative && wanted_alternative != tmp)
  1427. IWL_WARN(priv,
  1428. "uCode alternative %d not available, choosing %d\n",
  1429. tmp, wanted_alternative);
  1430. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1431. pieces->build = le32_to_cpu(ucode->build);
  1432. data = ucode->data;
  1433. len -= sizeof(*ucode);
  1434. while (len >= sizeof(*tlv)) {
  1435. u32 tlv_len;
  1436. enum iwl_ucode_tlv_type tlv_type;
  1437. u16 tlv_alt;
  1438. const u8 *tlv_data;
  1439. len -= sizeof(*tlv);
  1440. tlv = (void *)data;
  1441. tlv_len = le32_to_cpu(tlv->length);
  1442. tlv_type = le16_to_cpu(tlv->type);
  1443. tlv_alt = le16_to_cpu(tlv->alternative);
  1444. tlv_data = tlv->data;
  1445. if (len < tlv_len)
  1446. return -EINVAL;
  1447. len -= ALIGN(tlv_len, 4);
  1448. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1449. /*
  1450. * Alternative 0 is always valid.
  1451. *
  1452. * Skip alternative TLVs that are not selected.
  1453. */
  1454. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1455. continue;
  1456. switch (tlv_type) {
  1457. case IWL_UCODE_TLV_INST:
  1458. pieces->inst = tlv_data;
  1459. pieces->inst_size = tlv_len;
  1460. break;
  1461. case IWL_UCODE_TLV_DATA:
  1462. pieces->data = tlv_data;
  1463. pieces->data_size = tlv_len;
  1464. break;
  1465. case IWL_UCODE_TLV_INIT:
  1466. pieces->init = tlv_data;
  1467. pieces->init_size = tlv_len;
  1468. break;
  1469. case IWL_UCODE_TLV_INIT_DATA:
  1470. pieces->init_data = tlv_data;
  1471. pieces->init_data_size = tlv_len;
  1472. break;
  1473. case IWL_UCODE_TLV_BOOT:
  1474. pieces->boot = tlv_data;
  1475. pieces->boot_size = tlv_len;
  1476. break;
  1477. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1478. if (tlv_len != 4)
  1479. return -EINVAL;
  1480. capa->max_probe_length =
  1481. le32_to_cpup((__le32 *)tlv_data);
  1482. break;
  1483. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1484. if (tlv_len != 4)
  1485. return -EINVAL;
  1486. pieces->init_evtlog_ptr =
  1487. le32_to_cpup((__le32 *)tlv_data);
  1488. break;
  1489. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1490. if (tlv_len != 4)
  1491. return -EINVAL;
  1492. pieces->init_evtlog_size =
  1493. le32_to_cpup((__le32 *)tlv_data);
  1494. break;
  1495. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1496. if (tlv_len != 4)
  1497. return -EINVAL;
  1498. pieces->init_errlog_ptr =
  1499. le32_to_cpup((__le32 *)tlv_data);
  1500. break;
  1501. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1502. if (tlv_len != 4)
  1503. return -EINVAL;
  1504. pieces->inst_evtlog_ptr =
  1505. le32_to_cpup((__le32 *)tlv_data);
  1506. break;
  1507. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1508. if (tlv_len != 4)
  1509. return -EINVAL;
  1510. pieces->inst_evtlog_size =
  1511. le32_to_cpup((__le32 *)tlv_data);
  1512. break;
  1513. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1514. if (tlv_len != 4)
  1515. return -EINVAL;
  1516. pieces->inst_errlog_ptr =
  1517. le32_to_cpup((__le32 *)tlv_data);
  1518. break;
  1519. default:
  1520. break;
  1521. }
  1522. }
  1523. if (len)
  1524. return -EINVAL;
  1525. return 0;
  1526. }
  1527. /**
  1528. * iwl_ucode_callback - callback when firmware was loaded
  1529. *
  1530. * If loaded successfully, copies the firmware into buffers
  1531. * for the card to fetch (via DMA).
  1532. */
  1533. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1534. {
  1535. struct iwl_priv *priv = context;
  1536. struct iwl_ucode_header *ucode;
  1537. int err;
  1538. struct iwlagn_firmware_pieces pieces;
  1539. const unsigned int api_max = priv->cfg->ucode_api_max;
  1540. const unsigned int api_min = priv->cfg->ucode_api_min;
  1541. u32 api_ver;
  1542. char buildstr[25];
  1543. u32 build;
  1544. struct iwlagn_ucode_capabilities ucode_capa = {
  1545. .max_probe_length = 200,
  1546. };
  1547. memset(&pieces, 0, sizeof(pieces));
  1548. if (!ucode_raw) {
  1549. IWL_ERR(priv, "request for firmware file '%s' failed.\n",
  1550. priv->firmware_name);
  1551. goto try_again;
  1552. }
  1553. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1554. priv->firmware_name, ucode_raw->size);
  1555. /* Make sure that we got at least the API version number */
  1556. if (ucode_raw->size < 4) {
  1557. IWL_ERR(priv, "File size way too small!\n");
  1558. goto try_again;
  1559. }
  1560. /* Data from ucode file: header followed by uCode images */
  1561. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1562. if (ucode->ver)
  1563. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1564. else
  1565. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1566. &ucode_capa);
  1567. if (err)
  1568. goto try_again;
  1569. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1570. build = pieces.build;
  1571. /*
  1572. * api_ver should match the api version forming part of the
  1573. * firmware filename ... but we don't check for that and only rely
  1574. * on the API version read from firmware header from here on forward
  1575. */
  1576. if (api_ver < api_min || api_ver > api_max) {
  1577. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1578. "Driver supports v%u, firmware is v%u.\n",
  1579. api_max, api_ver);
  1580. goto try_again;
  1581. }
  1582. if (api_ver != api_max)
  1583. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1584. "got v%u. New firmware can be obtained "
  1585. "from http://www.intellinuxwireless.org.\n",
  1586. api_max, api_ver);
  1587. if (build)
  1588. sprintf(buildstr, " build %u", build);
  1589. else
  1590. buildstr[0] = '\0';
  1591. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1592. IWL_UCODE_MAJOR(priv->ucode_ver),
  1593. IWL_UCODE_MINOR(priv->ucode_ver),
  1594. IWL_UCODE_API(priv->ucode_ver),
  1595. IWL_UCODE_SERIAL(priv->ucode_ver),
  1596. buildstr);
  1597. snprintf(priv->hw->wiphy->fw_version,
  1598. sizeof(priv->hw->wiphy->fw_version),
  1599. "%u.%u.%u.%u%s",
  1600. IWL_UCODE_MAJOR(priv->ucode_ver),
  1601. IWL_UCODE_MINOR(priv->ucode_ver),
  1602. IWL_UCODE_API(priv->ucode_ver),
  1603. IWL_UCODE_SERIAL(priv->ucode_ver),
  1604. buildstr);
  1605. /*
  1606. * For any of the failures below (before allocating pci memory)
  1607. * we will try to load a version with a smaller API -- maybe the
  1608. * user just got a corrupted version of the latest API.
  1609. */
  1610. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1611. priv->ucode_ver);
  1612. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1613. pieces.inst_size);
  1614. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1615. pieces.data_size);
  1616. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1617. pieces.init_size);
  1618. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1619. pieces.init_data_size);
  1620. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1621. pieces.boot_size);
  1622. /* Verify that uCode images will fit in card's SRAM */
  1623. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1624. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1625. pieces.inst_size);
  1626. goto try_again;
  1627. }
  1628. if (pieces.data_size > priv->hw_params.max_data_size) {
  1629. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1630. pieces.data_size);
  1631. goto try_again;
  1632. }
  1633. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1634. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1635. pieces.init_size);
  1636. goto try_again;
  1637. }
  1638. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1639. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1640. pieces.init_data_size);
  1641. goto try_again;
  1642. }
  1643. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1644. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1645. pieces.boot_size);
  1646. goto try_again;
  1647. }
  1648. /* Allocate ucode buffers for card's bus-master loading ... */
  1649. /* Runtime instructions and 2 copies of data:
  1650. * 1) unmodified from disk
  1651. * 2) backup cache for save/restore during power-downs */
  1652. priv->ucode_code.len = pieces.inst_size;
  1653. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1654. priv->ucode_data.len = pieces.data_size;
  1655. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1656. priv->ucode_data_backup.len = pieces.data_size;
  1657. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1658. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1659. !priv->ucode_data_backup.v_addr)
  1660. goto err_pci_alloc;
  1661. /* Initialization instructions and data */
  1662. if (pieces.init_size && pieces.init_data_size) {
  1663. priv->ucode_init.len = pieces.init_size;
  1664. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1665. priv->ucode_init_data.len = pieces.init_data_size;
  1666. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1667. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1668. goto err_pci_alloc;
  1669. }
  1670. /* Bootstrap (instructions only, no data) */
  1671. if (pieces.boot_size) {
  1672. priv->ucode_boot.len = pieces.boot_size;
  1673. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1674. if (!priv->ucode_boot.v_addr)
  1675. goto err_pci_alloc;
  1676. }
  1677. /* Now that we can no longer fail, copy information */
  1678. /*
  1679. * The (size - 16) / 12 formula is based on the information recorded
  1680. * for each event, which is of mode 1 (including timestamp) for all
  1681. * new microcodes that include this information.
  1682. */
  1683. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1684. if (pieces.init_evtlog_size)
  1685. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1686. else
  1687. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1688. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1689. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1690. if (pieces.inst_evtlog_size)
  1691. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1692. else
  1693. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1694. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1695. /* Copy images into buffers for card's bus-master reads ... */
  1696. /* Runtime instructions (first block of data in file) */
  1697. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1698. pieces.inst_size);
  1699. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1700. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1701. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1702. /*
  1703. * Runtime data
  1704. * NOTE: Copy into backup buffer will be done in iwl_up()
  1705. */
  1706. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1707. pieces.data_size);
  1708. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1709. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1710. /* Initialization instructions */
  1711. if (pieces.init_size) {
  1712. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1713. pieces.init_size);
  1714. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1715. }
  1716. /* Initialization data */
  1717. if (pieces.init_data_size) {
  1718. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1719. pieces.init_data_size);
  1720. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1721. pieces.init_data_size);
  1722. }
  1723. /* Bootstrap instructions */
  1724. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1725. pieces.boot_size);
  1726. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1727. /**************************************************
  1728. * This is still part of probe() in a sense...
  1729. *
  1730. * 9. Setup and register with mac80211 and debugfs
  1731. **************************************************/
  1732. err = iwl_mac_setup_register(priv, &ucode_capa);
  1733. if (err)
  1734. goto out_unbind;
  1735. err = iwl_dbgfs_register(priv, DRV_NAME);
  1736. if (err)
  1737. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1738. /* We have our copies now, allow OS release its copies */
  1739. release_firmware(ucode_raw);
  1740. complete(&priv->_agn.firmware_loading_complete);
  1741. return;
  1742. try_again:
  1743. /* try next, if any */
  1744. if (iwl_request_firmware(priv, false))
  1745. goto out_unbind;
  1746. release_firmware(ucode_raw);
  1747. return;
  1748. err_pci_alloc:
  1749. IWL_ERR(priv, "failed to allocate pci memory\n");
  1750. iwl_dealloc_ucode_pci(priv);
  1751. out_unbind:
  1752. complete(&priv->_agn.firmware_loading_complete);
  1753. device_release_driver(&priv->pci_dev->dev);
  1754. release_firmware(ucode_raw);
  1755. }
  1756. static const char *desc_lookup_text[] = {
  1757. "OK",
  1758. "FAIL",
  1759. "BAD_PARAM",
  1760. "BAD_CHECKSUM",
  1761. "NMI_INTERRUPT_WDG",
  1762. "SYSASSERT",
  1763. "FATAL_ERROR",
  1764. "BAD_COMMAND",
  1765. "HW_ERROR_TUNE_LOCK",
  1766. "HW_ERROR_TEMPERATURE",
  1767. "ILLEGAL_CHAN_FREQ",
  1768. "VCC_NOT_STABLE",
  1769. "FH_ERROR",
  1770. "NMI_INTERRUPT_HOST",
  1771. "NMI_INTERRUPT_ACTION_PT",
  1772. "NMI_INTERRUPT_UNKNOWN",
  1773. "UCODE_VERSION_MISMATCH",
  1774. "HW_ERROR_ABS_LOCK",
  1775. "HW_ERROR_CAL_LOCK_FAIL",
  1776. "NMI_INTERRUPT_INST_ACTION_PT",
  1777. "NMI_INTERRUPT_DATA_ACTION_PT",
  1778. "NMI_TRM_HW_ER",
  1779. "NMI_INTERRUPT_TRM",
  1780. "NMI_INTERRUPT_BREAK_POINT"
  1781. "DEBUG_0",
  1782. "DEBUG_1",
  1783. "DEBUG_2",
  1784. "DEBUG_3",
  1785. "ADVANCED SYSASSERT"
  1786. };
  1787. static const char *desc_lookup(int i)
  1788. {
  1789. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1790. if (i < 0 || i > max)
  1791. i = max;
  1792. return desc_lookup_text[i];
  1793. }
  1794. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1795. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1796. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1797. {
  1798. u32 data2, line;
  1799. u32 desc, time, count, base, data1;
  1800. u32 blink1, blink2, ilink1, ilink2;
  1801. u32 pc, hcmd;
  1802. if (priv->ucode_type == UCODE_INIT) {
  1803. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1804. if (!base)
  1805. base = priv->_agn.init_errlog_ptr;
  1806. } else {
  1807. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1808. if (!base)
  1809. base = priv->_agn.inst_errlog_ptr;
  1810. }
  1811. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1812. IWL_ERR(priv,
  1813. "Not valid error log pointer 0x%08X for %s uCode\n",
  1814. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1815. return;
  1816. }
  1817. count = iwl_read_targ_mem(priv, base);
  1818. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1819. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1820. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1821. priv->status, count);
  1822. }
  1823. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1824. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1825. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1826. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1827. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1828. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1829. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1830. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1831. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1832. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1833. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1834. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1835. blink1, blink2, ilink1, ilink2);
  1836. IWL_ERR(priv, "Desc Time "
  1837. "data1 data2 line\n");
  1838. IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1839. desc_lookup(desc), desc, time, data1, data2, line);
  1840. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1841. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1842. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1843. }
  1844. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1845. /**
  1846. * iwl_print_event_log - Dump error event log to syslog
  1847. *
  1848. */
  1849. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1850. u32 num_events, u32 mode,
  1851. int pos, char **buf, size_t bufsz)
  1852. {
  1853. u32 i;
  1854. u32 base; /* SRAM byte address of event log header */
  1855. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1856. u32 ptr; /* SRAM byte address of log data */
  1857. u32 ev, time, data; /* event log data */
  1858. unsigned long reg_flags;
  1859. if (num_events == 0)
  1860. return pos;
  1861. if (priv->ucode_type == UCODE_INIT) {
  1862. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1863. if (!base)
  1864. base = priv->_agn.init_evtlog_ptr;
  1865. } else {
  1866. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1867. if (!base)
  1868. base = priv->_agn.inst_evtlog_ptr;
  1869. }
  1870. if (mode == 0)
  1871. event_size = 2 * sizeof(u32);
  1872. else
  1873. event_size = 3 * sizeof(u32);
  1874. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1875. /* Make sure device is powered up for SRAM reads */
  1876. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1877. iwl_grab_nic_access(priv);
  1878. /* Set starting address; reads will auto-increment */
  1879. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1880. rmb();
  1881. /* "time" is actually "data" for mode 0 (no timestamp).
  1882. * place event id # at far right for easier visual parsing. */
  1883. for (i = 0; i < num_events; i++) {
  1884. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1885. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1886. if (mode == 0) {
  1887. /* data, ev */
  1888. if (bufsz) {
  1889. pos += scnprintf(*buf + pos, bufsz - pos,
  1890. "EVT_LOG:0x%08x:%04u\n",
  1891. time, ev);
  1892. } else {
  1893. trace_iwlwifi_dev_ucode_event(priv, 0,
  1894. time, ev);
  1895. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  1896. time, ev);
  1897. }
  1898. } else {
  1899. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1900. if (bufsz) {
  1901. pos += scnprintf(*buf + pos, bufsz - pos,
  1902. "EVT_LOGT:%010u:0x%08x:%04u\n",
  1903. time, data, ev);
  1904. } else {
  1905. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1906. time, data, ev);
  1907. trace_iwlwifi_dev_ucode_event(priv, time,
  1908. data, ev);
  1909. }
  1910. }
  1911. }
  1912. /* Allow device to power down */
  1913. iwl_release_nic_access(priv);
  1914. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1915. return pos;
  1916. }
  1917. /**
  1918. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  1919. */
  1920. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1921. u32 num_wraps, u32 next_entry,
  1922. u32 size, u32 mode,
  1923. int pos, char **buf, size_t bufsz)
  1924. {
  1925. /*
  1926. * display the newest DEFAULT_LOG_ENTRIES entries
  1927. * i.e the entries just before the next ont that uCode would fill.
  1928. */
  1929. if (num_wraps) {
  1930. if (next_entry < size) {
  1931. pos = iwl_print_event_log(priv,
  1932. capacity - (size - next_entry),
  1933. size - next_entry, mode,
  1934. pos, buf, bufsz);
  1935. pos = iwl_print_event_log(priv, 0,
  1936. next_entry, mode,
  1937. pos, buf, bufsz);
  1938. } else
  1939. pos = iwl_print_event_log(priv, next_entry - size,
  1940. size, mode, pos, buf, bufsz);
  1941. } else {
  1942. if (next_entry < size) {
  1943. pos = iwl_print_event_log(priv, 0, next_entry,
  1944. mode, pos, buf, bufsz);
  1945. } else {
  1946. pos = iwl_print_event_log(priv, next_entry - size,
  1947. size, mode, pos, buf, bufsz);
  1948. }
  1949. }
  1950. return pos;
  1951. }
  1952. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  1953. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1954. char **buf, bool display)
  1955. {
  1956. u32 base; /* SRAM byte address of event log header */
  1957. u32 capacity; /* event log capacity in # entries */
  1958. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1959. u32 num_wraps; /* # times uCode wrapped to top of log */
  1960. u32 next_entry; /* index of next entry to be written by uCode */
  1961. u32 size; /* # entries that we'll print */
  1962. u32 logsize;
  1963. int pos = 0;
  1964. size_t bufsz = 0;
  1965. if (priv->ucode_type == UCODE_INIT) {
  1966. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1967. logsize = priv->_agn.init_evtlog_size;
  1968. if (!base)
  1969. base = priv->_agn.init_evtlog_ptr;
  1970. } else {
  1971. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1972. logsize = priv->_agn.inst_evtlog_size;
  1973. if (!base)
  1974. base = priv->_agn.inst_evtlog_ptr;
  1975. }
  1976. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1977. IWL_ERR(priv,
  1978. "Invalid event log pointer 0x%08X for %s uCode\n",
  1979. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1980. return -EINVAL;
  1981. }
  1982. /* event log header */
  1983. capacity = iwl_read_targ_mem(priv, base);
  1984. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1985. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1986. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1987. if (capacity > logsize) {
  1988. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1989. capacity, logsize);
  1990. capacity = logsize;
  1991. }
  1992. if (next_entry > logsize) {
  1993. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1994. next_entry, logsize);
  1995. next_entry = logsize;
  1996. }
  1997. size = num_wraps ? capacity : next_entry;
  1998. /* bail out if nothing in log */
  1999. if (size == 0) {
  2000. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2001. return pos;
  2002. }
  2003. #ifdef CONFIG_IWLWIFI_DEBUG
  2004. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2005. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2006. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2007. #else
  2008. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2009. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2010. #endif
  2011. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2012. size);
  2013. #ifdef CONFIG_IWLWIFI_DEBUG
  2014. if (display) {
  2015. if (full_log)
  2016. bufsz = capacity * 48;
  2017. else
  2018. bufsz = size * 48;
  2019. *buf = kmalloc(bufsz, GFP_KERNEL);
  2020. if (!*buf)
  2021. return -ENOMEM;
  2022. }
  2023. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2024. /*
  2025. * if uCode has wrapped back to top of log,
  2026. * start at the oldest entry,
  2027. * i.e the next one that uCode would fill.
  2028. */
  2029. if (num_wraps)
  2030. pos = iwl_print_event_log(priv, next_entry,
  2031. capacity - next_entry, mode,
  2032. pos, buf, bufsz);
  2033. /* (then/else) start at top of log */
  2034. pos = iwl_print_event_log(priv, 0,
  2035. next_entry, mode, pos, buf, bufsz);
  2036. } else
  2037. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2038. next_entry, size, mode,
  2039. pos, buf, bufsz);
  2040. #else
  2041. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2042. next_entry, size, mode,
  2043. pos, buf, bufsz);
  2044. #endif
  2045. return pos;
  2046. }
  2047. /**
  2048. * iwl_alive_start - called after REPLY_ALIVE notification received
  2049. * from protocol/runtime uCode (initialization uCode's
  2050. * Alive gets handled by iwl_init_alive_start()).
  2051. */
  2052. static void iwl_alive_start(struct iwl_priv *priv)
  2053. {
  2054. int ret = 0;
  2055. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2056. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2057. /* We had an error bringing up the hardware, so take it
  2058. * all the way back down so we can try again */
  2059. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2060. goto restart;
  2061. }
  2062. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2063. * This is a paranoid check, because we would not have gotten the
  2064. * "runtime" alive if code weren't properly loaded. */
  2065. if (iwl_verify_ucode(priv)) {
  2066. /* Runtime instruction load was bad;
  2067. * take it all the way back down so we can try again */
  2068. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2069. goto restart;
  2070. }
  2071. ret = priv->cfg->ops->lib->alive_notify(priv);
  2072. if (ret) {
  2073. IWL_WARN(priv,
  2074. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2075. goto restart;
  2076. }
  2077. /* After the ALIVE response, we can send host commands to the uCode */
  2078. set_bit(STATUS_ALIVE, &priv->status);
  2079. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2080. /* Enable timer to monitor the driver queues */
  2081. mod_timer(&priv->monitor_recover,
  2082. jiffies +
  2083. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2084. }
  2085. if (iwl_is_rfkill(priv))
  2086. return;
  2087. ieee80211_wake_queues(priv->hw);
  2088. priv->active_rate = IWL_RATES_MASK;
  2089. /* Configure Tx antenna selection based on H/W config */
  2090. if (priv->cfg->ops->hcmd->set_tx_ant)
  2091. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2092. if (iwl_is_associated(priv)) {
  2093. struct iwl_rxon_cmd *active_rxon =
  2094. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2095. /* apply any changes in staging */
  2096. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2097. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2098. } else {
  2099. /* Initialize our rx_config data */
  2100. iwl_connection_init_rx_config(priv, NULL);
  2101. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2102. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2103. }
  2104. /* Configure Bluetooth device coexistence support */
  2105. priv->cfg->ops->hcmd->send_bt_config(priv);
  2106. iwl_reset_run_time_calib(priv);
  2107. /* Configure the adapter for unassociated operation */
  2108. iwlcore_commit_rxon(priv);
  2109. /* At this point, the NIC is initialized and operational */
  2110. iwl_rf_kill_ct_config(priv);
  2111. iwl_leds_init(priv);
  2112. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2113. set_bit(STATUS_READY, &priv->status);
  2114. wake_up_interruptible(&priv->wait_command_queue);
  2115. iwl_power_update_mode(priv, true);
  2116. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2117. return;
  2118. restart:
  2119. queue_work(priv->workqueue, &priv->restart);
  2120. }
  2121. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2122. static void __iwl_down(struct iwl_priv *priv)
  2123. {
  2124. unsigned long flags;
  2125. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2126. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2127. if (!exit_pending)
  2128. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2129. iwl_clear_ucode_stations(priv);
  2130. iwl_dealloc_bcast_station(priv);
  2131. iwl_clear_driver_stations(priv);
  2132. /* Unblock any waiting calls */
  2133. wake_up_interruptible_all(&priv->wait_command_queue);
  2134. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2135. * exiting the module */
  2136. if (!exit_pending)
  2137. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2138. /* stop and reset the on-board processor */
  2139. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2140. /* tell the device to stop sending interrupts */
  2141. spin_lock_irqsave(&priv->lock, flags);
  2142. iwl_disable_interrupts(priv);
  2143. spin_unlock_irqrestore(&priv->lock, flags);
  2144. iwl_synchronize_irq(priv);
  2145. if (priv->mac80211_registered)
  2146. ieee80211_stop_queues(priv->hw);
  2147. /* If we have not previously called iwl_init() then
  2148. * clear all bits but the RF Kill bit and return */
  2149. if (!iwl_is_init(priv)) {
  2150. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2151. STATUS_RF_KILL_HW |
  2152. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2153. STATUS_GEO_CONFIGURED |
  2154. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2155. STATUS_EXIT_PENDING;
  2156. goto exit;
  2157. }
  2158. /* ...otherwise clear out all the status bits but the RF Kill
  2159. * bit and continue taking the NIC down. */
  2160. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2161. STATUS_RF_KILL_HW |
  2162. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2163. STATUS_GEO_CONFIGURED |
  2164. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2165. STATUS_FW_ERROR |
  2166. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2167. STATUS_EXIT_PENDING;
  2168. /* device going down, Stop using ICT table */
  2169. iwl_disable_ict(priv);
  2170. iwlagn_txq_ctx_stop(priv);
  2171. iwlagn_rxq_stop(priv);
  2172. /* Power-down device's busmaster DMA clocks */
  2173. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2174. udelay(5);
  2175. /* Make sure (redundant) we've released our request to stay awake */
  2176. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2177. /* Stop the device, and put it in low power state */
  2178. priv->cfg->ops->lib->apm_ops.stop(priv);
  2179. exit:
  2180. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2181. if (priv->ibss_beacon)
  2182. dev_kfree_skb(priv->ibss_beacon);
  2183. priv->ibss_beacon = NULL;
  2184. /* clear out any free frames */
  2185. iwl_clear_free_frames(priv);
  2186. }
  2187. static void iwl_down(struct iwl_priv *priv)
  2188. {
  2189. mutex_lock(&priv->mutex);
  2190. __iwl_down(priv);
  2191. mutex_unlock(&priv->mutex);
  2192. iwl_cancel_deferred_work(priv);
  2193. }
  2194. #define HW_READY_TIMEOUT (50)
  2195. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2196. {
  2197. int ret = 0;
  2198. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2199. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2200. /* See if we got it */
  2201. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2202. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2203. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2204. HW_READY_TIMEOUT);
  2205. if (ret != -ETIMEDOUT)
  2206. priv->hw_ready = true;
  2207. else
  2208. priv->hw_ready = false;
  2209. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2210. (priv->hw_ready == 1) ? "ready" : "not ready");
  2211. return ret;
  2212. }
  2213. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2214. {
  2215. int ret = 0;
  2216. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2217. ret = iwl_set_hw_ready(priv);
  2218. if (priv->hw_ready)
  2219. return ret;
  2220. /* If HW is not ready, prepare the conditions to check again */
  2221. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2222. CSR_HW_IF_CONFIG_REG_PREPARE);
  2223. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2224. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2225. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2226. /* HW should be ready by now, check again. */
  2227. if (ret != -ETIMEDOUT)
  2228. iwl_set_hw_ready(priv);
  2229. return ret;
  2230. }
  2231. #define MAX_HW_RESTARTS 5
  2232. static int __iwl_up(struct iwl_priv *priv)
  2233. {
  2234. int i;
  2235. int ret;
  2236. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2237. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2238. return -EIO;
  2239. }
  2240. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2241. IWL_ERR(priv, "ucode not available for device bringup\n");
  2242. return -EIO;
  2243. }
  2244. ret = iwl_alloc_bcast_station(priv, true);
  2245. if (ret)
  2246. return ret;
  2247. iwl_prepare_card_hw(priv);
  2248. if (!priv->hw_ready) {
  2249. IWL_WARN(priv, "Exit HW not ready\n");
  2250. return -EIO;
  2251. }
  2252. /* If platform's RF_KILL switch is NOT set to KILL */
  2253. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2254. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2255. else
  2256. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2257. if (iwl_is_rfkill(priv)) {
  2258. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2259. iwl_enable_interrupts(priv);
  2260. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2261. return 0;
  2262. }
  2263. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2264. ret = iwlagn_hw_nic_init(priv);
  2265. if (ret) {
  2266. IWL_ERR(priv, "Unable to init nic\n");
  2267. return ret;
  2268. }
  2269. /* make sure rfkill handshake bits are cleared */
  2270. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2271. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2272. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2273. /* clear (again), then enable host interrupts */
  2274. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2275. iwl_enable_interrupts(priv);
  2276. /* really make sure rfkill handshake bits are cleared */
  2277. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2278. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2279. /* Copy original ucode data image from disk into backup cache.
  2280. * This will be used to initialize the on-board processor's
  2281. * data SRAM for a clean start when the runtime program first loads. */
  2282. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2283. priv->ucode_data.len);
  2284. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2285. /* load bootstrap state machine,
  2286. * load bootstrap program into processor's memory,
  2287. * prepare to load the "initialize" uCode */
  2288. ret = priv->cfg->ops->lib->load_ucode(priv);
  2289. if (ret) {
  2290. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2291. ret);
  2292. continue;
  2293. }
  2294. /* start card; "initialize" will load runtime ucode */
  2295. iwl_nic_start(priv);
  2296. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2297. return 0;
  2298. }
  2299. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2300. __iwl_down(priv);
  2301. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2302. /* tried to restart and config the device for as long as our
  2303. * patience could withstand */
  2304. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2305. return -EIO;
  2306. }
  2307. /*****************************************************************************
  2308. *
  2309. * Workqueue callbacks
  2310. *
  2311. *****************************************************************************/
  2312. static void iwl_bg_init_alive_start(struct work_struct *data)
  2313. {
  2314. struct iwl_priv *priv =
  2315. container_of(data, struct iwl_priv, init_alive_start.work);
  2316. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2317. return;
  2318. mutex_lock(&priv->mutex);
  2319. priv->cfg->ops->lib->init_alive_start(priv);
  2320. mutex_unlock(&priv->mutex);
  2321. }
  2322. static void iwl_bg_alive_start(struct work_struct *data)
  2323. {
  2324. struct iwl_priv *priv =
  2325. container_of(data, struct iwl_priv, alive_start.work);
  2326. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2327. return;
  2328. /* enable dram interrupt */
  2329. iwl_reset_ict(priv);
  2330. mutex_lock(&priv->mutex);
  2331. iwl_alive_start(priv);
  2332. mutex_unlock(&priv->mutex);
  2333. }
  2334. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2335. {
  2336. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2337. run_time_calib_work);
  2338. mutex_lock(&priv->mutex);
  2339. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2340. test_bit(STATUS_SCANNING, &priv->status)) {
  2341. mutex_unlock(&priv->mutex);
  2342. return;
  2343. }
  2344. if (priv->start_calib) {
  2345. iwl_chain_noise_calibration(priv, &priv->statistics);
  2346. iwl_sensitivity_calibration(priv, &priv->statistics);
  2347. }
  2348. mutex_unlock(&priv->mutex);
  2349. }
  2350. static void iwl_bg_restart(struct work_struct *data)
  2351. {
  2352. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2353. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2354. return;
  2355. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2356. mutex_lock(&priv->mutex);
  2357. priv->vif = NULL;
  2358. priv->is_open = 0;
  2359. mutex_unlock(&priv->mutex);
  2360. iwl_down(priv);
  2361. ieee80211_restart_hw(priv->hw);
  2362. } else {
  2363. iwl_down(priv);
  2364. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2365. return;
  2366. mutex_lock(&priv->mutex);
  2367. __iwl_up(priv);
  2368. mutex_unlock(&priv->mutex);
  2369. }
  2370. }
  2371. static void iwl_bg_rx_replenish(struct work_struct *data)
  2372. {
  2373. struct iwl_priv *priv =
  2374. container_of(data, struct iwl_priv, rx_replenish);
  2375. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2376. return;
  2377. mutex_lock(&priv->mutex);
  2378. iwlagn_rx_replenish(priv);
  2379. mutex_unlock(&priv->mutex);
  2380. }
  2381. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2382. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2383. {
  2384. struct ieee80211_conf *conf = NULL;
  2385. int ret = 0;
  2386. if (!vif || !priv->is_open)
  2387. return;
  2388. if (vif->type == NL80211_IFTYPE_AP) {
  2389. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2390. return;
  2391. }
  2392. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2393. return;
  2394. iwl_scan_cancel_timeout(priv, 200);
  2395. conf = ieee80211_get_hw_conf(priv->hw);
  2396. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2397. iwlcore_commit_rxon(priv);
  2398. iwl_setup_rxon_timing(priv, vif);
  2399. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2400. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2401. if (ret)
  2402. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2403. "Attempting to continue.\n");
  2404. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2405. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2406. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2407. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2408. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2409. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2410. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2411. if (vif->bss_conf.use_short_preamble)
  2412. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2413. else
  2414. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2415. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2416. if (vif->bss_conf.use_short_slot)
  2417. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2418. else
  2419. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2420. }
  2421. iwlcore_commit_rxon(priv);
  2422. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2423. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2424. switch (vif->type) {
  2425. case NL80211_IFTYPE_STATION:
  2426. break;
  2427. case NL80211_IFTYPE_ADHOC:
  2428. iwl_send_beacon_cmd(priv);
  2429. break;
  2430. default:
  2431. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2432. __func__, vif->type);
  2433. break;
  2434. }
  2435. /* the chain noise calibration will enabled PM upon completion
  2436. * If chain noise has already been run, then we need to enable
  2437. * power management here */
  2438. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2439. iwl_power_update_mode(priv, false);
  2440. /* Enable Rx differential gain and sensitivity calibrations */
  2441. iwl_chain_noise_reset(priv);
  2442. priv->start_calib = 1;
  2443. }
  2444. /*****************************************************************************
  2445. *
  2446. * mac80211 entry point functions
  2447. *
  2448. *****************************************************************************/
  2449. #define UCODE_READY_TIMEOUT (4 * HZ)
  2450. /*
  2451. * Not a mac80211 entry point function, but it fits in with all the
  2452. * other mac80211 functions grouped here.
  2453. */
  2454. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2455. struct iwlagn_ucode_capabilities *capa)
  2456. {
  2457. int ret;
  2458. struct ieee80211_hw *hw = priv->hw;
  2459. hw->rate_control_algorithm = "iwl-agn-rs";
  2460. /* Tell mac80211 our characteristics */
  2461. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2462. IEEE80211_HW_AMPDU_AGGREGATION |
  2463. IEEE80211_HW_SPECTRUM_MGMT;
  2464. if (!priv->cfg->broken_powersave)
  2465. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2466. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2467. if (priv->cfg->sku & IWL_SKU_N)
  2468. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2469. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2470. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2471. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2472. hw->wiphy->interface_modes =
  2473. BIT(NL80211_IFTYPE_STATION) |
  2474. BIT(NL80211_IFTYPE_ADHOC);
  2475. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2476. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2477. /*
  2478. * For now, disable PS by default because it affects
  2479. * RX performance significantly.
  2480. */
  2481. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2482. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2483. /* we create the 802.11 header and a zero-length SSID element */
  2484. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2485. /* Default value; 4 EDCA QOS priorities */
  2486. hw->queues = 4;
  2487. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2488. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2489. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2490. &priv->bands[IEEE80211_BAND_2GHZ];
  2491. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2492. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2493. &priv->bands[IEEE80211_BAND_5GHZ];
  2494. ret = ieee80211_register_hw(priv->hw);
  2495. if (ret) {
  2496. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2497. return ret;
  2498. }
  2499. priv->mac80211_registered = 1;
  2500. return 0;
  2501. }
  2502. static int iwl_mac_start(struct ieee80211_hw *hw)
  2503. {
  2504. struct iwl_priv *priv = hw->priv;
  2505. int ret;
  2506. IWL_DEBUG_MAC80211(priv, "enter\n");
  2507. /* we should be verifying the device is ready to be opened */
  2508. mutex_lock(&priv->mutex);
  2509. ret = __iwl_up(priv);
  2510. mutex_unlock(&priv->mutex);
  2511. if (ret)
  2512. return ret;
  2513. if (iwl_is_rfkill(priv))
  2514. goto out;
  2515. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2516. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2517. * mac80211 will not be run successfully. */
  2518. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2519. test_bit(STATUS_READY, &priv->status),
  2520. UCODE_READY_TIMEOUT);
  2521. if (!ret) {
  2522. if (!test_bit(STATUS_READY, &priv->status)) {
  2523. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2524. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2525. return -ETIMEDOUT;
  2526. }
  2527. }
  2528. iwl_led_start(priv);
  2529. out:
  2530. priv->is_open = 1;
  2531. IWL_DEBUG_MAC80211(priv, "leave\n");
  2532. return 0;
  2533. }
  2534. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2535. {
  2536. struct iwl_priv *priv = hw->priv;
  2537. IWL_DEBUG_MAC80211(priv, "enter\n");
  2538. if (!priv->is_open)
  2539. return;
  2540. priv->is_open = 0;
  2541. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2542. /* stop mac, cancel any scan request and clear
  2543. * RXON_FILTER_ASSOC_MSK BIT
  2544. */
  2545. mutex_lock(&priv->mutex);
  2546. iwl_scan_cancel_timeout(priv, 100);
  2547. mutex_unlock(&priv->mutex);
  2548. }
  2549. iwl_down(priv);
  2550. flush_workqueue(priv->workqueue);
  2551. /* enable interrupts again in order to receive rfkill changes */
  2552. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2553. iwl_enable_interrupts(priv);
  2554. IWL_DEBUG_MAC80211(priv, "leave\n");
  2555. }
  2556. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2557. {
  2558. struct iwl_priv *priv = hw->priv;
  2559. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2560. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2561. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2562. if (iwlagn_tx_skb(priv, skb))
  2563. dev_kfree_skb_any(skb);
  2564. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2565. return NETDEV_TX_OK;
  2566. }
  2567. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2568. {
  2569. int ret = 0;
  2570. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2571. return;
  2572. /* The following should be done only at AP bring up */
  2573. if (!iwl_is_associated(priv)) {
  2574. /* RXON - unassoc (to set timing command) */
  2575. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2576. iwlcore_commit_rxon(priv);
  2577. /* RXON Timing */
  2578. iwl_setup_rxon_timing(priv, vif);
  2579. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2580. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2581. if (ret)
  2582. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2583. "Attempting to continue.\n");
  2584. /* AP has all antennas */
  2585. priv->chain_noise_data.active_chains =
  2586. priv->hw_params.valid_rx_ant;
  2587. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2588. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2589. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2590. priv->staging_rxon.assoc_id = 0;
  2591. if (vif->bss_conf.use_short_preamble)
  2592. priv->staging_rxon.flags |=
  2593. RXON_FLG_SHORT_PREAMBLE_MSK;
  2594. else
  2595. priv->staging_rxon.flags &=
  2596. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2597. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2598. if (vif->bss_conf.use_short_slot)
  2599. priv->staging_rxon.flags |=
  2600. RXON_FLG_SHORT_SLOT_MSK;
  2601. else
  2602. priv->staging_rxon.flags &=
  2603. ~RXON_FLG_SHORT_SLOT_MSK;
  2604. }
  2605. /* restore RXON assoc */
  2606. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2607. iwlcore_commit_rxon(priv);
  2608. }
  2609. iwl_send_beacon_cmd(priv);
  2610. /* FIXME - we need to add code here to detect a totally new
  2611. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2612. * clear sta table, add BCAST sta... */
  2613. }
  2614. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2615. struct ieee80211_vif *vif,
  2616. struct ieee80211_key_conf *keyconf,
  2617. struct ieee80211_sta *sta,
  2618. u32 iv32, u16 *phase1key)
  2619. {
  2620. struct iwl_priv *priv = hw->priv;
  2621. IWL_DEBUG_MAC80211(priv, "enter\n");
  2622. iwl_update_tkip_key(priv, keyconf, sta,
  2623. iv32, phase1key);
  2624. IWL_DEBUG_MAC80211(priv, "leave\n");
  2625. }
  2626. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2627. struct ieee80211_vif *vif,
  2628. struct ieee80211_sta *sta,
  2629. struct ieee80211_key_conf *key)
  2630. {
  2631. struct iwl_priv *priv = hw->priv;
  2632. int ret;
  2633. u8 sta_id;
  2634. bool is_default_wep_key = false;
  2635. IWL_DEBUG_MAC80211(priv, "enter\n");
  2636. if (priv->cfg->mod_params->sw_crypto) {
  2637. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2638. return -EOPNOTSUPP;
  2639. }
  2640. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2641. if (sta_id == IWL_INVALID_STATION)
  2642. return -EINVAL;
  2643. mutex_lock(&priv->mutex);
  2644. iwl_scan_cancel_timeout(priv, 100);
  2645. /*
  2646. * If we are getting WEP group key and we didn't receive any key mapping
  2647. * so far, we are in legacy wep mode (group key only), otherwise we are
  2648. * in 1X mode.
  2649. * In legacy wep mode, we use another host command to the uCode.
  2650. */
  2651. if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
  2652. if (cmd == SET_KEY)
  2653. is_default_wep_key = !priv->key_mapping_key;
  2654. else
  2655. is_default_wep_key =
  2656. (key->hw_key_idx == HW_KEY_DEFAULT);
  2657. }
  2658. switch (cmd) {
  2659. case SET_KEY:
  2660. if (is_default_wep_key)
  2661. ret = iwl_set_default_wep_key(priv, key);
  2662. else
  2663. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2664. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2665. break;
  2666. case DISABLE_KEY:
  2667. if (is_default_wep_key)
  2668. ret = iwl_remove_default_wep_key(priv, key);
  2669. else
  2670. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2671. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2672. break;
  2673. default:
  2674. ret = -EINVAL;
  2675. }
  2676. mutex_unlock(&priv->mutex);
  2677. IWL_DEBUG_MAC80211(priv, "leave\n");
  2678. return ret;
  2679. }
  2680. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2681. struct ieee80211_vif *vif,
  2682. enum ieee80211_ampdu_mlme_action action,
  2683. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2684. {
  2685. struct iwl_priv *priv = hw->priv;
  2686. int ret;
  2687. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2688. sta->addr, tid);
  2689. if (!(priv->cfg->sku & IWL_SKU_N))
  2690. return -EACCES;
  2691. switch (action) {
  2692. case IEEE80211_AMPDU_RX_START:
  2693. IWL_DEBUG_HT(priv, "start Rx\n");
  2694. return iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2695. case IEEE80211_AMPDU_RX_STOP:
  2696. IWL_DEBUG_HT(priv, "stop Rx\n");
  2697. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2698. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2699. return 0;
  2700. else
  2701. return ret;
  2702. case IEEE80211_AMPDU_TX_START:
  2703. IWL_DEBUG_HT(priv, "start Tx\n");
  2704. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2705. if (ret == 0) {
  2706. priv->_agn.agg_tids_count++;
  2707. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2708. priv->_agn.agg_tids_count);
  2709. }
  2710. return ret;
  2711. case IEEE80211_AMPDU_TX_STOP:
  2712. IWL_DEBUG_HT(priv, "stop Tx\n");
  2713. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2714. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2715. priv->_agn.agg_tids_count--;
  2716. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2717. priv->_agn.agg_tids_count);
  2718. }
  2719. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2720. return 0;
  2721. else
  2722. return ret;
  2723. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2724. /* do nothing */
  2725. return -EOPNOTSUPP;
  2726. default:
  2727. IWL_DEBUG_HT(priv, "unknown\n");
  2728. return -EINVAL;
  2729. break;
  2730. }
  2731. return 0;
  2732. }
  2733. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  2734. struct ieee80211_vif *vif,
  2735. enum sta_notify_cmd cmd,
  2736. struct ieee80211_sta *sta)
  2737. {
  2738. struct iwl_priv *priv = hw->priv;
  2739. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2740. int sta_id;
  2741. switch (cmd) {
  2742. case STA_NOTIFY_SLEEP:
  2743. WARN_ON(!sta_priv->client);
  2744. sta_priv->asleep = true;
  2745. if (atomic_read(&sta_priv->pending_frames) > 0)
  2746. ieee80211_sta_block_awake(hw, sta, true);
  2747. break;
  2748. case STA_NOTIFY_AWAKE:
  2749. WARN_ON(!sta_priv->client);
  2750. if (!sta_priv->asleep)
  2751. break;
  2752. sta_priv->asleep = false;
  2753. sta_id = iwl_sta_id(sta);
  2754. if (sta_id != IWL_INVALID_STATION)
  2755. iwl_sta_modify_ps_wake(priv, sta_id);
  2756. break;
  2757. default:
  2758. break;
  2759. }
  2760. }
  2761. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2762. struct ieee80211_vif *vif,
  2763. struct ieee80211_sta *sta)
  2764. {
  2765. struct iwl_priv *priv = hw->priv;
  2766. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2767. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2768. int ret;
  2769. u8 sta_id;
  2770. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2771. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2772. sta->addr);
  2773. atomic_set(&sta_priv->pending_frames, 0);
  2774. if (vif->type == NL80211_IFTYPE_AP)
  2775. sta_priv->client = true;
  2776. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  2777. &sta_id);
  2778. if (ret) {
  2779. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2780. sta->addr, ret);
  2781. /* Should we return success if return code is EEXIST ? */
  2782. return ret;
  2783. }
  2784. sta_priv->common.sta_id = sta_id;
  2785. /* Initialize rate scaling */
  2786. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2787. sta->addr);
  2788. iwl_rs_rate_init(priv, sta, sta_id);
  2789. return 0;
  2790. }
  2791. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  2792. struct ieee80211_channel_switch *ch_switch)
  2793. {
  2794. struct iwl_priv *priv = hw->priv;
  2795. const struct iwl_channel_info *ch_info;
  2796. struct ieee80211_conf *conf = &hw->conf;
  2797. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2798. u16 ch;
  2799. unsigned long flags = 0;
  2800. IWL_DEBUG_MAC80211(priv, "enter\n");
  2801. if (iwl_is_rfkill(priv))
  2802. goto out_exit;
  2803. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2804. test_bit(STATUS_SCANNING, &priv->status))
  2805. goto out_exit;
  2806. if (!iwl_is_associated(priv))
  2807. goto out_exit;
  2808. /* channel switch in progress */
  2809. if (priv->switch_rxon.switch_in_progress == true)
  2810. goto out_exit;
  2811. mutex_lock(&priv->mutex);
  2812. if (priv->cfg->ops->lib->set_channel_switch) {
  2813. ch = ieee80211_frequency_to_channel(
  2814. ch_switch->channel->center_freq);
  2815. if (le16_to_cpu(priv->active_rxon.channel) != ch) {
  2816. ch_info = iwl_get_channel_info(priv,
  2817. conf->channel->band,
  2818. ch);
  2819. if (!is_channel_valid(ch_info)) {
  2820. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  2821. goto out;
  2822. }
  2823. spin_lock_irqsave(&priv->lock, flags);
  2824. priv->current_ht_config.smps = conf->smps_mode;
  2825. /* Configure HT40 channels */
  2826. ht_conf->is_ht = conf_is_ht(conf);
  2827. if (ht_conf->is_ht) {
  2828. if (conf_is_ht40_minus(conf)) {
  2829. ht_conf->extension_chan_offset =
  2830. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2831. ht_conf->is_40mhz = true;
  2832. } else if (conf_is_ht40_plus(conf)) {
  2833. ht_conf->extension_chan_offset =
  2834. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2835. ht_conf->is_40mhz = true;
  2836. } else {
  2837. ht_conf->extension_chan_offset =
  2838. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2839. ht_conf->is_40mhz = false;
  2840. }
  2841. } else
  2842. ht_conf->is_40mhz = false;
  2843. /* if we are switching from ht to 2.4 clear flags
  2844. * from any ht related info since 2.4 does not
  2845. * support ht */
  2846. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2847. priv->staging_rxon.flags = 0;
  2848. iwl_set_rxon_channel(priv, conf->channel);
  2849. iwl_set_rxon_ht(priv, ht_conf);
  2850. iwl_set_flags_for_band(priv, conf->channel->band,
  2851. priv->vif);
  2852. spin_unlock_irqrestore(&priv->lock, flags);
  2853. iwl_set_rate(priv);
  2854. /*
  2855. * at this point, staging_rxon has the
  2856. * configuration for channel switch
  2857. */
  2858. if (priv->cfg->ops->lib->set_channel_switch(priv,
  2859. ch_switch))
  2860. priv->switch_rxon.switch_in_progress = false;
  2861. }
  2862. }
  2863. out:
  2864. mutex_unlock(&priv->mutex);
  2865. out_exit:
  2866. if (!priv->switch_rxon.switch_in_progress)
  2867. ieee80211_chswitch_done(priv->vif, false);
  2868. IWL_DEBUG_MAC80211(priv, "leave\n");
  2869. }
  2870. /*****************************************************************************
  2871. *
  2872. * sysfs attributes
  2873. *
  2874. *****************************************************************************/
  2875. #ifdef CONFIG_IWLWIFI_DEBUG
  2876. /*
  2877. * The following adds a new attribute to the sysfs representation
  2878. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  2879. * used for controlling the debug level.
  2880. *
  2881. * See the level definitions in iwl for details.
  2882. *
  2883. * The debug_level being managed using sysfs below is a per device debug
  2884. * level that is used instead of the global debug level if it (the per
  2885. * device debug level) is set.
  2886. */
  2887. static ssize_t show_debug_level(struct device *d,
  2888. struct device_attribute *attr, char *buf)
  2889. {
  2890. struct iwl_priv *priv = dev_get_drvdata(d);
  2891. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  2892. }
  2893. static ssize_t store_debug_level(struct device *d,
  2894. struct device_attribute *attr,
  2895. const char *buf, size_t count)
  2896. {
  2897. struct iwl_priv *priv = dev_get_drvdata(d);
  2898. unsigned long val;
  2899. int ret;
  2900. ret = strict_strtoul(buf, 0, &val);
  2901. if (ret)
  2902. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  2903. else {
  2904. priv->debug_level = val;
  2905. if (iwl_alloc_traffic_mem(priv))
  2906. IWL_ERR(priv,
  2907. "Not enough memory to generate traffic log\n");
  2908. }
  2909. return strnlen(buf, count);
  2910. }
  2911. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2912. show_debug_level, store_debug_level);
  2913. #endif /* CONFIG_IWLWIFI_DEBUG */
  2914. static ssize_t show_temperature(struct device *d,
  2915. struct device_attribute *attr, char *buf)
  2916. {
  2917. struct iwl_priv *priv = dev_get_drvdata(d);
  2918. if (!iwl_is_alive(priv))
  2919. return -EAGAIN;
  2920. return sprintf(buf, "%d\n", priv->temperature);
  2921. }
  2922. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2923. static ssize_t show_tx_power(struct device *d,
  2924. struct device_attribute *attr, char *buf)
  2925. {
  2926. struct iwl_priv *priv = dev_get_drvdata(d);
  2927. if (!iwl_is_ready_rf(priv))
  2928. return sprintf(buf, "off\n");
  2929. else
  2930. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2931. }
  2932. static ssize_t store_tx_power(struct device *d,
  2933. struct device_attribute *attr,
  2934. const char *buf, size_t count)
  2935. {
  2936. struct iwl_priv *priv = dev_get_drvdata(d);
  2937. unsigned long val;
  2938. int ret;
  2939. ret = strict_strtoul(buf, 10, &val);
  2940. if (ret)
  2941. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  2942. else {
  2943. ret = iwl_set_tx_power(priv, val, false);
  2944. if (ret)
  2945. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  2946. ret);
  2947. else
  2948. ret = count;
  2949. }
  2950. return ret;
  2951. }
  2952. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2953. static ssize_t show_rts_ht_protection(struct device *d,
  2954. struct device_attribute *attr, char *buf)
  2955. {
  2956. struct iwl_priv *priv = dev_get_drvdata(d);
  2957. return sprintf(buf, "%s\n",
  2958. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  2959. }
  2960. static ssize_t store_rts_ht_protection(struct device *d,
  2961. struct device_attribute *attr,
  2962. const char *buf, size_t count)
  2963. {
  2964. struct iwl_priv *priv = dev_get_drvdata(d);
  2965. unsigned long val;
  2966. int ret;
  2967. ret = strict_strtoul(buf, 10, &val);
  2968. if (ret)
  2969. IWL_INFO(priv, "Input is not in decimal form.\n");
  2970. else {
  2971. if (!iwl_is_associated(priv))
  2972. priv->cfg->use_rts_for_ht = val ? true : false;
  2973. else
  2974. IWL_ERR(priv, "Sta associated with AP - "
  2975. "Change protection mechanism is not allowed\n");
  2976. ret = count;
  2977. }
  2978. return ret;
  2979. }
  2980. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  2981. show_rts_ht_protection, store_rts_ht_protection);
  2982. /*****************************************************************************
  2983. *
  2984. * driver setup and teardown
  2985. *
  2986. *****************************************************************************/
  2987. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2988. {
  2989. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2990. init_waitqueue_head(&priv->wait_command_queue);
  2991. INIT_WORK(&priv->restart, iwl_bg_restart);
  2992. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2993. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2994. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2995. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2996. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2997. iwl_setup_scan_deferred_work(priv);
  2998. if (priv->cfg->ops->lib->setup_deferred_work)
  2999. priv->cfg->ops->lib->setup_deferred_work(priv);
  3000. init_timer(&priv->statistics_periodic);
  3001. priv->statistics_periodic.data = (unsigned long)priv;
  3002. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3003. init_timer(&priv->ucode_trace);
  3004. priv->ucode_trace.data = (unsigned long)priv;
  3005. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3006. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3007. init_timer(&priv->monitor_recover);
  3008. priv->monitor_recover.data = (unsigned long)priv;
  3009. priv->monitor_recover.function =
  3010. priv->cfg->ops->lib->recover_from_tx_stall;
  3011. }
  3012. if (!priv->cfg->use_isr_legacy)
  3013. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3014. iwl_irq_tasklet, (unsigned long)priv);
  3015. else
  3016. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3017. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3018. }
  3019. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3020. {
  3021. if (priv->cfg->ops->lib->cancel_deferred_work)
  3022. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3023. cancel_delayed_work_sync(&priv->init_alive_start);
  3024. cancel_delayed_work(&priv->scan_check);
  3025. cancel_work_sync(&priv->start_internal_scan);
  3026. cancel_delayed_work(&priv->alive_start);
  3027. cancel_work_sync(&priv->beacon_update);
  3028. del_timer_sync(&priv->statistics_periodic);
  3029. del_timer_sync(&priv->ucode_trace);
  3030. if (priv->cfg->ops->lib->recover_from_tx_stall)
  3031. del_timer_sync(&priv->monitor_recover);
  3032. }
  3033. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3034. struct ieee80211_rate *rates)
  3035. {
  3036. int i;
  3037. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3038. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3039. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3040. rates[i].hw_value_short = i;
  3041. rates[i].flags = 0;
  3042. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3043. /*
  3044. * If CCK != 1M then set short preamble rate flag.
  3045. */
  3046. rates[i].flags |=
  3047. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3048. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3049. }
  3050. }
  3051. }
  3052. static int iwl_init_drv(struct iwl_priv *priv)
  3053. {
  3054. int ret;
  3055. priv->ibss_beacon = NULL;
  3056. spin_lock_init(&priv->sta_lock);
  3057. spin_lock_init(&priv->hcmd_lock);
  3058. INIT_LIST_HEAD(&priv->free_frames);
  3059. mutex_init(&priv->mutex);
  3060. mutex_init(&priv->sync_cmd_mutex);
  3061. priv->ieee_channels = NULL;
  3062. priv->ieee_rates = NULL;
  3063. priv->band = IEEE80211_BAND_2GHZ;
  3064. priv->iw_mode = NL80211_IFTYPE_STATION;
  3065. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3066. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3067. priv->_agn.agg_tids_count = 0;
  3068. /* initialize force reset */
  3069. priv->force_reset[IWL_RF_RESET].reset_duration =
  3070. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3071. priv->force_reset[IWL_FW_RESET].reset_duration =
  3072. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3073. /* Choose which receivers/antennas to use */
  3074. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3075. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  3076. iwl_init_scan_params(priv);
  3077. /* Set the tx_power_user_lmt to the lowest power level
  3078. * this value will get overwritten by channel max power avg
  3079. * from eeprom */
  3080. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3081. ret = iwl_init_channel_map(priv);
  3082. if (ret) {
  3083. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3084. goto err;
  3085. }
  3086. ret = iwlcore_init_geos(priv);
  3087. if (ret) {
  3088. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3089. goto err_free_channel_map;
  3090. }
  3091. iwl_init_hw_rates(priv, priv->ieee_rates);
  3092. return 0;
  3093. err_free_channel_map:
  3094. iwl_free_channel_map(priv);
  3095. err:
  3096. return ret;
  3097. }
  3098. static void iwl_uninit_drv(struct iwl_priv *priv)
  3099. {
  3100. iwl_calib_free_results(priv);
  3101. iwlcore_free_geos(priv);
  3102. iwl_free_channel_map(priv);
  3103. kfree(priv->scan_cmd);
  3104. }
  3105. static struct attribute *iwl_sysfs_entries[] = {
  3106. &dev_attr_temperature.attr,
  3107. &dev_attr_tx_power.attr,
  3108. &dev_attr_rts_ht_protection.attr,
  3109. #ifdef CONFIG_IWLWIFI_DEBUG
  3110. &dev_attr_debug_level.attr,
  3111. #endif
  3112. NULL
  3113. };
  3114. static struct attribute_group iwl_attribute_group = {
  3115. .name = NULL, /* put in device directory */
  3116. .attrs = iwl_sysfs_entries,
  3117. };
  3118. static struct ieee80211_ops iwl_hw_ops = {
  3119. .tx = iwl_mac_tx,
  3120. .start = iwl_mac_start,
  3121. .stop = iwl_mac_stop,
  3122. .add_interface = iwl_mac_add_interface,
  3123. .remove_interface = iwl_mac_remove_interface,
  3124. .config = iwl_mac_config,
  3125. .configure_filter = iwl_configure_filter,
  3126. .set_key = iwl_mac_set_key,
  3127. .update_tkip_key = iwl_mac_update_tkip_key,
  3128. .conf_tx = iwl_mac_conf_tx,
  3129. .reset_tsf = iwl_mac_reset_tsf,
  3130. .bss_info_changed = iwl_bss_info_changed,
  3131. .ampdu_action = iwl_mac_ampdu_action,
  3132. .hw_scan = iwl_mac_hw_scan,
  3133. .sta_notify = iwl_mac_sta_notify,
  3134. .sta_add = iwlagn_mac_sta_add,
  3135. .sta_remove = iwl_mac_sta_remove,
  3136. .channel_switch = iwl_mac_channel_switch,
  3137. };
  3138. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3139. {
  3140. int err = 0;
  3141. struct iwl_priv *priv;
  3142. struct ieee80211_hw *hw;
  3143. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3144. unsigned long flags;
  3145. u16 pci_cmd;
  3146. u8 perm_addr[ETH_ALEN];
  3147. /************************
  3148. * 1. Allocating HW data
  3149. ************************/
  3150. /* Disabling hardware scan means that mac80211 will perform scans
  3151. * "the hard way", rather than using device's scan. */
  3152. if (cfg->mod_params->disable_hw_scan) {
  3153. if (iwl_debug_level & IWL_DL_INFO)
  3154. dev_printk(KERN_DEBUG, &(pdev->dev),
  3155. "Disabling hw_scan\n");
  3156. iwl_hw_ops.hw_scan = NULL;
  3157. }
  3158. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3159. if (!hw) {
  3160. err = -ENOMEM;
  3161. goto out;
  3162. }
  3163. priv = hw->priv;
  3164. /* At this point both hw and priv are allocated. */
  3165. SET_IEEE80211_DEV(hw, &pdev->dev);
  3166. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3167. priv->cfg = cfg;
  3168. priv->pci_dev = pdev;
  3169. priv->inta_mask = CSR_INI_SET_MASK;
  3170. if (iwl_alloc_traffic_mem(priv))
  3171. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3172. /**************************
  3173. * 2. Initializing PCI bus
  3174. **************************/
  3175. if (pci_enable_device(pdev)) {
  3176. err = -ENODEV;
  3177. goto out_ieee80211_free_hw;
  3178. }
  3179. pci_set_master(pdev);
  3180. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3181. if (!err)
  3182. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3183. if (err) {
  3184. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3185. if (!err)
  3186. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3187. /* both attempts failed: */
  3188. if (err) {
  3189. IWL_WARN(priv, "No suitable DMA available.\n");
  3190. goto out_pci_disable_device;
  3191. }
  3192. }
  3193. err = pci_request_regions(pdev, DRV_NAME);
  3194. if (err)
  3195. goto out_pci_disable_device;
  3196. pci_set_drvdata(pdev, priv);
  3197. /***********************
  3198. * 3. Read REV register
  3199. ***********************/
  3200. priv->hw_base = pci_iomap(pdev, 0, 0);
  3201. if (!priv->hw_base) {
  3202. err = -ENODEV;
  3203. goto out_pci_release_regions;
  3204. }
  3205. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3206. (unsigned long long) pci_resource_len(pdev, 0));
  3207. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3208. /* these spin locks will be used in apm_ops.init and EEPROM access
  3209. * we should init now
  3210. */
  3211. spin_lock_init(&priv->reg_lock);
  3212. spin_lock_init(&priv->lock);
  3213. /*
  3214. * stop and reset the on-board processor just in case it is in a
  3215. * strange state ... like being left stranded by a primary kernel
  3216. * and this is now the kdump kernel trying to start up
  3217. */
  3218. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3219. iwl_hw_detect(priv);
  3220. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3221. priv->cfg->name, priv->hw_rev);
  3222. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3223. * PCI Tx retries from interfering with C3 CPU state */
  3224. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3225. iwl_prepare_card_hw(priv);
  3226. if (!priv->hw_ready) {
  3227. IWL_WARN(priv, "Failed, HW not ready\n");
  3228. goto out_iounmap;
  3229. }
  3230. /*****************
  3231. * 4. Read EEPROM
  3232. *****************/
  3233. /* Read the EEPROM */
  3234. err = iwl_eeprom_init(priv);
  3235. if (err) {
  3236. IWL_ERR(priv, "Unable to init EEPROM\n");
  3237. goto out_iounmap;
  3238. }
  3239. err = iwl_eeprom_check_version(priv);
  3240. if (err)
  3241. goto out_free_eeprom;
  3242. /* extract MAC Address */
  3243. iwl_eeprom_get_mac(priv, perm_addr);
  3244. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", perm_addr);
  3245. SET_IEEE80211_PERM_ADDR(priv->hw, perm_addr);
  3246. /************************
  3247. * 5. Setup HW constants
  3248. ************************/
  3249. if (iwl_set_hw_params(priv)) {
  3250. IWL_ERR(priv, "failed to set hw parameters\n");
  3251. goto out_free_eeprom;
  3252. }
  3253. /*******************
  3254. * 6. Setup priv
  3255. *******************/
  3256. err = iwl_init_drv(priv);
  3257. if (err)
  3258. goto out_free_eeprom;
  3259. /* At this point both hw and priv are initialized. */
  3260. /********************
  3261. * 7. Setup services
  3262. ********************/
  3263. spin_lock_irqsave(&priv->lock, flags);
  3264. iwl_disable_interrupts(priv);
  3265. spin_unlock_irqrestore(&priv->lock, flags);
  3266. pci_enable_msi(priv->pci_dev);
  3267. iwl_alloc_isr_ict(priv);
  3268. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3269. IRQF_SHARED, DRV_NAME, priv);
  3270. if (err) {
  3271. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3272. goto out_disable_msi;
  3273. }
  3274. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  3275. if (err) {
  3276. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  3277. goto out_free_irq;
  3278. }
  3279. iwl_setup_deferred_work(priv);
  3280. iwl_setup_rx_handlers(priv);
  3281. /*********************************************
  3282. * 8. Enable interrupts and read RFKILL state
  3283. *********************************************/
  3284. /* enable interrupts if needed: hw bug w/a */
  3285. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3286. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3287. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3288. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3289. }
  3290. iwl_enable_interrupts(priv);
  3291. /* If platform's RF_KILL switch is NOT set to KILL */
  3292. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3293. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3294. else
  3295. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3296. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3297. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3298. iwl_power_initialize(priv);
  3299. iwl_tt_initialize(priv);
  3300. init_completion(&priv->_agn.firmware_loading_complete);
  3301. err = iwl_request_firmware(priv, true);
  3302. if (err)
  3303. goto out_remove_sysfs;
  3304. return 0;
  3305. out_remove_sysfs:
  3306. destroy_workqueue(priv->workqueue);
  3307. priv->workqueue = NULL;
  3308. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3309. out_free_irq:
  3310. free_irq(priv->pci_dev->irq, priv);
  3311. iwl_free_isr_ict(priv);
  3312. out_disable_msi:
  3313. pci_disable_msi(priv->pci_dev);
  3314. iwl_uninit_drv(priv);
  3315. out_free_eeprom:
  3316. iwl_eeprom_free(priv);
  3317. out_iounmap:
  3318. pci_iounmap(pdev, priv->hw_base);
  3319. out_pci_release_regions:
  3320. pci_set_drvdata(pdev, NULL);
  3321. pci_release_regions(pdev);
  3322. out_pci_disable_device:
  3323. pci_disable_device(pdev);
  3324. out_ieee80211_free_hw:
  3325. iwl_free_traffic_mem(priv);
  3326. ieee80211_free_hw(priv->hw);
  3327. out:
  3328. return err;
  3329. }
  3330. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3331. {
  3332. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3333. unsigned long flags;
  3334. if (!priv)
  3335. return;
  3336. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3337. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3338. iwl_dbgfs_unregister(priv);
  3339. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3340. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3341. * to be called and iwl_down since we are removing the device
  3342. * we need to set STATUS_EXIT_PENDING bit.
  3343. */
  3344. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3345. if (priv->mac80211_registered) {
  3346. ieee80211_unregister_hw(priv->hw);
  3347. priv->mac80211_registered = 0;
  3348. } else {
  3349. iwl_down(priv);
  3350. }
  3351. /*
  3352. * Make sure device is reset to low power before unloading driver.
  3353. * This may be redundant with iwl_down(), but there are paths to
  3354. * run iwl_down() without calling apm_ops.stop(), and there are
  3355. * paths to avoid running iwl_down() at all before leaving driver.
  3356. * This (inexpensive) call *makes sure* device is reset.
  3357. */
  3358. priv->cfg->ops->lib->apm_ops.stop(priv);
  3359. iwl_tt_exit(priv);
  3360. /* make sure we flush any pending irq or
  3361. * tasklet for the driver
  3362. */
  3363. spin_lock_irqsave(&priv->lock, flags);
  3364. iwl_disable_interrupts(priv);
  3365. spin_unlock_irqrestore(&priv->lock, flags);
  3366. iwl_synchronize_irq(priv);
  3367. iwl_dealloc_ucode_pci(priv);
  3368. if (priv->rxq.bd)
  3369. iwlagn_rx_queue_free(priv, &priv->rxq);
  3370. iwlagn_hw_txq_ctx_free(priv);
  3371. iwl_eeprom_free(priv);
  3372. /*netif_stop_queue(dev); */
  3373. flush_workqueue(priv->workqueue);
  3374. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3375. * priv->workqueue... so we can't take down the workqueue
  3376. * until now... */
  3377. destroy_workqueue(priv->workqueue);
  3378. priv->workqueue = NULL;
  3379. iwl_free_traffic_mem(priv);
  3380. free_irq(priv->pci_dev->irq, priv);
  3381. pci_disable_msi(priv->pci_dev);
  3382. pci_iounmap(pdev, priv->hw_base);
  3383. pci_release_regions(pdev);
  3384. pci_disable_device(pdev);
  3385. pci_set_drvdata(pdev, NULL);
  3386. iwl_uninit_drv(priv);
  3387. iwl_free_isr_ict(priv);
  3388. if (priv->ibss_beacon)
  3389. dev_kfree_skb(priv->ibss_beacon);
  3390. ieee80211_free_hw(priv->hw);
  3391. }
  3392. /*****************************************************************************
  3393. *
  3394. * driver and module entry point
  3395. *
  3396. *****************************************************************************/
  3397. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3398. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3399. #ifdef CONFIG_IWL4965
  3400. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3401. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3402. #endif /* CONFIG_IWL4965 */
  3403. #ifdef CONFIG_IWL5000
  3404. /* 5100 Series WiFi */
  3405. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3406. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3407. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3408. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3409. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3410. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3411. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3412. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3413. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3414. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3415. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3416. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3417. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3418. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3419. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3420. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3421. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3422. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3423. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3424. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3425. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3426. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3427. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3428. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3429. /* 5300 Series WiFi */
  3430. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3431. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3432. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3433. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3434. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3435. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3436. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3437. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3438. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3439. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3440. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3441. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3442. /* 5350 Series WiFi/WiMax */
  3443. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3444. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3445. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3446. /* 5150 Series Wifi/WiMax */
  3447. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3448. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3449. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3450. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3451. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3452. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3453. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3454. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3455. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3456. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3457. /* 6x00 Series */
  3458. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3459. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3460. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3461. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3462. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3463. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3464. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3465. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3466. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3467. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3468. /* 6x00 Series Gen2a */
  3469. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3470. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3471. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3472. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3473. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3474. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3475. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3476. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3477. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3478. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3479. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3480. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3481. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3482. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3483. /* 6x00 Series Gen2b */
  3484. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3485. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3486. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3487. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3488. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3489. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3490. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3491. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3492. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3493. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3494. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3495. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3496. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3497. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3498. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3499. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3500. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3501. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3502. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3503. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3504. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3505. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3506. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3507. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3508. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3509. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3510. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3511. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3512. /* 6x50 WiFi/WiMax Series */
  3513. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3514. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3515. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3516. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3517. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3518. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3519. /* 1000 Series WiFi */
  3520. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3521. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3522. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3523. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3524. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3525. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3526. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3527. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3528. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3529. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3530. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3531. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3532. #endif /* CONFIG_IWL5000 */
  3533. {0}
  3534. };
  3535. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3536. static struct pci_driver iwl_driver = {
  3537. .name = DRV_NAME,
  3538. .id_table = iwl_hw_card_ids,
  3539. .probe = iwl_pci_probe,
  3540. .remove = __devexit_p(iwl_pci_remove),
  3541. #ifdef CONFIG_PM
  3542. .suspend = iwl_pci_suspend,
  3543. .resume = iwl_pci_resume,
  3544. #endif
  3545. };
  3546. static int __init iwl_init(void)
  3547. {
  3548. int ret;
  3549. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3550. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  3551. ret = iwlagn_rate_control_register();
  3552. if (ret) {
  3553. printk(KERN_ERR DRV_NAME
  3554. "Unable to register rate control algorithm: %d\n", ret);
  3555. return ret;
  3556. }
  3557. ret = pci_register_driver(&iwl_driver);
  3558. if (ret) {
  3559. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  3560. goto error_register;
  3561. }
  3562. return ret;
  3563. error_register:
  3564. iwlagn_rate_control_unregister();
  3565. return ret;
  3566. }
  3567. static void __exit iwl_exit(void)
  3568. {
  3569. pci_unregister_driver(&iwl_driver);
  3570. iwlagn_rate_control_unregister();
  3571. }
  3572. module_exit(iwl_exit);
  3573. module_init(iwl_init);
  3574. #ifdef CONFIG_IWLWIFI_DEBUG
  3575. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3576. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3577. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3578. MODULE_PARM_DESC(debug, "debug output mask");
  3579. #endif
  3580. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3581. MODULE_PARM_DESC(swcrypto50,
  3582. "using crypto in software (default 0 [hardware]) (deprecated)");
  3583. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3584. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3585. module_param_named(queues_num50,
  3586. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3587. MODULE_PARM_DESC(queues_num50,
  3588. "number of hw queues in 50xx series (deprecated)");
  3589. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3590. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3591. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3592. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3593. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3594. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3595. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3596. int, S_IRUGO);
  3597. MODULE_PARM_DESC(amsdu_size_8K50,
  3598. "enable 8K amsdu size in 50XX series (deprecated)");
  3599. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3600. int, S_IRUGO);
  3601. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3602. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3603. MODULE_PARM_DESC(fw_restart50,
  3604. "restart firmware in case of error (deprecated)");
  3605. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3606. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3607. module_param_named(
  3608. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3609. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3610. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3611. S_IRUGO);
  3612. MODULE_PARM_DESC(ucode_alternative,
  3613. "specify ucode alternative to use from ucode file");