msi.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /*
  2. * File: msi.c
  3. * Purpose: PCI Message Signaled Interrupt (MSI)
  4. *
  5. * Copyright (C) 2003-2004 Intel
  6. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  7. */
  8. #include <linux/err.h>
  9. #include <linux/mm.h>
  10. #include <linux/irq.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/init.h>
  13. #include <linux/ioport.h>
  14. #include <linux/pci.h>
  15. #include <linux/proc_fs.h>
  16. #include <linux/msi.h>
  17. #include <linux/smp.h>
  18. #include <linux/errno.h>
  19. #include <linux/io.h>
  20. #include <linux/slab.h>
  21. #include "pci.h"
  22. #include "msi.h"
  23. static int pci_msi_enable = 1;
  24. /* Arch hooks */
  25. #ifndef arch_msi_check_device
  26. int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
  27. {
  28. return 0;
  29. }
  30. #endif
  31. #ifndef arch_setup_msi_irqs
  32. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  33. {
  34. struct msi_desc *entry;
  35. int ret;
  36. /*
  37. * If an architecture wants to support multiple MSI, it needs to
  38. * override arch_setup_msi_irqs()
  39. */
  40. if (type == PCI_CAP_ID_MSI && nvec > 1)
  41. return 1;
  42. list_for_each_entry(entry, &dev->msi_list, list) {
  43. ret = arch_setup_msi_irq(dev, entry);
  44. if (ret < 0)
  45. return ret;
  46. if (ret > 0)
  47. return -ENOSPC;
  48. }
  49. return 0;
  50. }
  51. #endif
  52. #ifndef arch_teardown_msi_irqs
  53. void arch_teardown_msi_irqs(struct pci_dev *dev)
  54. {
  55. struct msi_desc *entry;
  56. list_for_each_entry(entry, &dev->msi_list, list) {
  57. int i, nvec;
  58. if (entry->irq == 0)
  59. continue;
  60. nvec = 1 << entry->msi_attrib.multiple;
  61. for (i = 0; i < nvec; i++)
  62. arch_teardown_msi_irq(entry->irq + i);
  63. }
  64. }
  65. #endif
  66. static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
  67. {
  68. u16 control;
  69. BUG_ON(!pos);
  70. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  71. control &= ~PCI_MSI_FLAGS_ENABLE;
  72. if (enable)
  73. control |= PCI_MSI_FLAGS_ENABLE;
  74. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  75. }
  76. static void msix_set_enable(struct pci_dev *dev, int enable)
  77. {
  78. int pos;
  79. u16 control;
  80. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  81. if (pos) {
  82. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  83. control &= ~PCI_MSIX_FLAGS_ENABLE;
  84. if (enable)
  85. control |= PCI_MSIX_FLAGS_ENABLE;
  86. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  87. }
  88. }
  89. static inline __attribute_const__ u32 msi_mask(unsigned x)
  90. {
  91. /* Don't shift by >= width of type */
  92. if (x >= 5)
  93. return 0xffffffff;
  94. return (1 << (1 << x)) - 1;
  95. }
  96. static inline __attribute_const__ u32 msi_capable_mask(u16 control)
  97. {
  98. return msi_mask((control >> 1) & 7);
  99. }
  100. static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
  101. {
  102. return msi_mask((control >> 4) & 7);
  103. }
  104. /*
  105. * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
  106. * mask all MSI interrupts by clearing the MSI enable bit does not work
  107. * reliably as devices without an INTx disable bit will then generate a
  108. * level IRQ which will never be cleared.
  109. */
  110. static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  111. {
  112. u32 mask_bits = desc->masked;
  113. if (!desc->msi_attrib.maskbit)
  114. return 0;
  115. mask_bits &= ~mask;
  116. mask_bits |= flag;
  117. pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
  118. return mask_bits;
  119. }
  120. static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  121. {
  122. desc->masked = __msi_mask_irq(desc, mask, flag);
  123. }
  124. /*
  125. * This internal function does not flush PCI writes to the device.
  126. * All users must ensure that they read from the device before either
  127. * assuming that the device state is up to date, or returning out of this
  128. * file. This saves a few milliseconds when initialising devices with lots
  129. * of MSI-X interrupts.
  130. */
  131. static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
  132. {
  133. u32 mask_bits = desc->masked;
  134. unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
  135. PCI_MSIX_ENTRY_VECTOR_CTRL;
  136. mask_bits &= ~1;
  137. mask_bits |= flag;
  138. writel(mask_bits, desc->mask_base + offset);
  139. return mask_bits;
  140. }
  141. static void msix_mask_irq(struct msi_desc *desc, u32 flag)
  142. {
  143. desc->masked = __msix_mask_irq(desc, flag);
  144. }
  145. static void msi_set_mask_bit(struct irq_data *data, u32 flag)
  146. {
  147. struct msi_desc *desc = irq_data_get_msi(data);
  148. if (desc->msi_attrib.is_msix) {
  149. msix_mask_irq(desc, flag);
  150. readl(desc->mask_base); /* Flush write to device */
  151. } else {
  152. unsigned offset = data->irq - desc->dev->irq;
  153. msi_mask_irq(desc, 1 << offset, flag << offset);
  154. }
  155. }
  156. void mask_msi_irq(struct irq_data *data)
  157. {
  158. msi_set_mask_bit(data, 1);
  159. }
  160. void unmask_msi_irq(struct irq_data *data)
  161. {
  162. msi_set_mask_bit(data, 0);
  163. }
  164. void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
  165. {
  166. BUG_ON(entry->dev->current_state != PCI_D0);
  167. if (entry->msi_attrib.is_msix) {
  168. void __iomem *base = entry->mask_base +
  169. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  170. msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
  171. msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
  172. msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
  173. } else {
  174. struct pci_dev *dev = entry->dev;
  175. int pos = entry->msi_attrib.pos;
  176. u16 data;
  177. pci_read_config_dword(dev, msi_lower_address_reg(pos),
  178. &msg->address_lo);
  179. if (entry->msi_attrib.is_64) {
  180. pci_read_config_dword(dev, msi_upper_address_reg(pos),
  181. &msg->address_hi);
  182. pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
  183. } else {
  184. msg->address_hi = 0;
  185. pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
  186. }
  187. msg->data = data;
  188. }
  189. }
  190. void read_msi_msg(unsigned int irq, struct msi_msg *msg)
  191. {
  192. struct msi_desc *entry = get_irq_msi(irq);
  193. __read_msi_msg(entry, msg);
  194. }
  195. void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
  196. {
  197. /* Assert that the cache is valid, assuming that
  198. * valid messages are not all-zeroes. */
  199. BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
  200. entry->msg.data));
  201. *msg = entry->msg;
  202. }
  203. void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
  204. {
  205. struct msi_desc *entry = get_irq_msi(irq);
  206. __get_cached_msi_msg(entry, msg);
  207. }
  208. void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
  209. {
  210. if (entry->dev->current_state != PCI_D0) {
  211. /* Don't touch the hardware now */
  212. } else if (entry->msi_attrib.is_msix) {
  213. void __iomem *base;
  214. base = entry->mask_base +
  215. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  216. writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
  217. writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
  218. writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
  219. } else {
  220. struct pci_dev *dev = entry->dev;
  221. int pos = entry->msi_attrib.pos;
  222. u16 msgctl;
  223. pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
  224. msgctl &= ~PCI_MSI_FLAGS_QSIZE;
  225. msgctl |= entry->msi_attrib.multiple << 4;
  226. pci_write_config_word(dev, msi_control_reg(pos), msgctl);
  227. pci_write_config_dword(dev, msi_lower_address_reg(pos),
  228. msg->address_lo);
  229. if (entry->msi_attrib.is_64) {
  230. pci_write_config_dword(dev, msi_upper_address_reg(pos),
  231. msg->address_hi);
  232. pci_write_config_word(dev, msi_data_reg(pos, 1),
  233. msg->data);
  234. } else {
  235. pci_write_config_word(dev, msi_data_reg(pos, 0),
  236. msg->data);
  237. }
  238. }
  239. entry->msg = *msg;
  240. }
  241. void write_msi_msg(unsigned int irq, struct msi_msg *msg)
  242. {
  243. struct msi_desc *entry = get_irq_msi(irq);
  244. __write_msi_msg(entry, msg);
  245. }
  246. static void free_msi_irqs(struct pci_dev *dev)
  247. {
  248. struct msi_desc *entry, *tmp;
  249. list_for_each_entry(entry, &dev->msi_list, list) {
  250. int i, nvec;
  251. if (!entry->irq)
  252. continue;
  253. nvec = 1 << entry->msi_attrib.multiple;
  254. for (i = 0; i < nvec; i++)
  255. BUG_ON(irq_has_action(entry->irq + i));
  256. }
  257. arch_teardown_msi_irqs(dev);
  258. list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
  259. if (entry->msi_attrib.is_msix) {
  260. if (list_is_last(&entry->list, &dev->msi_list))
  261. iounmap(entry->mask_base);
  262. }
  263. list_del(&entry->list);
  264. kfree(entry);
  265. }
  266. }
  267. static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
  268. {
  269. struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  270. if (!desc)
  271. return NULL;
  272. INIT_LIST_HEAD(&desc->list);
  273. desc->dev = dev;
  274. return desc;
  275. }
  276. static void pci_intx_for_msi(struct pci_dev *dev, int enable)
  277. {
  278. if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
  279. pci_intx(dev, enable);
  280. }
  281. static void __pci_restore_msi_state(struct pci_dev *dev)
  282. {
  283. int pos;
  284. u16 control;
  285. struct msi_desc *entry;
  286. if (!dev->msi_enabled)
  287. return;
  288. entry = get_irq_msi(dev->irq);
  289. pos = entry->msi_attrib.pos;
  290. pci_intx_for_msi(dev, 0);
  291. msi_set_enable(dev, pos, 0);
  292. write_msi_msg(dev->irq, &entry->msg);
  293. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  294. msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
  295. control &= ~PCI_MSI_FLAGS_QSIZE;
  296. control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
  297. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  298. }
  299. static void __pci_restore_msix_state(struct pci_dev *dev)
  300. {
  301. int pos;
  302. struct msi_desc *entry;
  303. u16 control;
  304. if (!dev->msix_enabled)
  305. return;
  306. BUG_ON(list_empty(&dev->msi_list));
  307. entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
  308. pos = entry->msi_attrib.pos;
  309. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  310. /* route the table */
  311. pci_intx_for_msi(dev, 0);
  312. control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
  313. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  314. list_for_each_entry(entry, &dev->msi_list, list) {
  315. write_msi_msg(entry->irq, &entry->msg);
  316. msix_mask_irq(entry, entry->masked);
  317. }
  318. control &= ~PCI_MSIX_FLAGS_MASKALL;
  319. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  320. }
  321. void pci_restore_msi_state(struct pci_dev *dev)
  322. {
  323. __pci_restore_msi_state(dev);
  324. __pci_restore_msix_state(dev);
  325. }
  326. EXPORT_SYMBOL_GPL(pci_restore_msi_state);
  327. /**
  328. * msi_capability_init - configure device's MSI capability structure
  329. * @dev: pointer to the pci_dev data structure of MSI device function
  330. * @nvec: number of interrupts to allocate
  331. *
  332. * Setup the MSI capability structure of the device with the requested
  333. * number of interrupts. A return value of zero indicates the successful
  334. * setup of an entry with the new MSI irq. A negative return value indicates
  335. * an error, and a positive return value indicates the number of interrupts
  336. * which could have been allocated.
  337. */
  338. static int msi_capability_init(struct pci_dev *dev, int nvec)
  339. {
  340. struct msi_desc *entry;
  341. int pos, ret;
  342. u16 control;
  343. unsigned mask;
  344. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  345. msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
  346. pci_read_config_word(dev, msi_control_reg(pos), &control);
  347. /* MSI Entry Initialization */
  348. entry = alloc_msi_entry(dev);
  349. if (!entry)
  350. return -ENOMEM;
  351. entry->msi_attrib.is_msix = 0;
  352. entry->msi_attrib.is_64 = is_64bit_address(control);
  353. entry->msi_attrib.entry_nr = 0;
  354. entry->msi_attrib.maskbit = is_mask_bit_support(control);
  355. entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
  356. entry->msi_attrib.pos = pos;
  357. entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
  358. /* All MSIs are unmasked by default, Mask them all */
  359. if (entry->msi_attrib.maskbit)
  360. pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
  361. mask = msi_capable_mask(control);
  362. msi_mask_irq(entry, mask, mask);
  363. list_add_tail(&entry->list, &dev->msi_list);
  364. /* Configure MSI capability structure */
  365. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
  366. if (ret) {
  367. msi_mask_irq(entry, mask, ~mask);
  368. free_msi_irqs(dev);
  369. return ret;
  370. }
  371. /* Set MSI enabled bits */
  372. pci_intx_for_msi(dev, 0);
  373. msi_set_enable(dev, pos, 1);
  374. dev->msi_enabled = 1;
  375. dev->irq = entry->irq;
  376. return 0;
  377. }
  378. static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
  379. unsigned nr_entries)
  380. {
  381. resource_size_t phys_addr;
  382. u32 table_offset;
  383. u8 bir;
  384. pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
  385. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  386. table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
  387. phys_addr = pci_resource_start(dev, bir) + table_offset;
  388. return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
  389. }
  390. static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
  391. void __iomem *base, struct msix_entry *entries,
  392. int nvec)
  393. {
  394. struct msi_desc *entry;
  395. int i;
  396. for (i = 0; i < nvec; i++) {
  397. entry = alloc_msi_entry(dev);
  398. if (!entry) {
  399. if (!i)
  400. iounmap(base);
  401. else
  402. free_msi_irqs(dev);
  403. /* No enough memory. Don't try again */
  404. return -ENOMEM;
  405. }
  406. entry->msi_attrib.is_msix = 1;
  407. entry->msi_attrib.is_64 = 1;
  408. entry->msi_attrib.entry_nr = entries[i].entry;
  409. entry->msi_attrib.default_irq = dev->irq;
  410. entry->msi_attrib.pos = pos;
  411. entry->mask_base = base;
  412. list_add_tail(&entry->list, &dev->msi_list);
  413. }
  414. return 0;
  415. }
  416. static void msix_program_entries(struct pci_dev *dev,
  417. struct msix_entry *entries)
  418. {
  419. struct msi_desc *entry;
  420. int i = 0;
  421. list_for_each_entry(entry, &dev->msi_list, list) {
  422. int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
  423. PCI_MSIX_ENTRY_VECTOR_CTRL;
  424. entries[i].vector = entry->irq;
  425. set_irq_msi(entry->irq, entry);
  426. entry->masked = readl(entry->mask_base + offset);
  427. msix_mask_irq(entry, 1);
  428. i++;
  429. }
  430. }
  431. /**
  432. * msix_capability_init - configure device's MSI-X capability
  433. * @dev: pointer to the pci_dev data structure of MSI-X device function
  434. * @entries: pointer to an array of struct msix_entry entries
  435. * @nvec: number of @entries
  436. *
  437. * Setup the MSI-X capability structure of device function with a
  438. * single MSI-X irq. A return of zero indicates the successful setup of
  439. * requested MSI-X entries with allocated irqs or non-zero for otherwise.
  440. **/
  441. static int msix_capability_init(struct pci_dev *dev,
  442. struct msix_entry *entries, int nvec)
  443. {
  444. int pos, ret;
  445. u16 control;
  446. void __iomem *base;
  447. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  448. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  449. /* Ensure MSI-X is disabled while it is set up */
  450. control &= ~PCI_MSIX_FLAGS_ENABLE;
  451. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  452. /* Request & Map MSI-X table region */
  453. base = msix_map_region(dev, pos, multi_msix_capable(control));
  454. if (!base)
  455. return -ENOMEM;
  456. ret = msix_setup_entries(dev, pos, base, entries, nvec);
  457. if (ret)
  458. return ret;
  459. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
  460. if (ret)
  461. goto error;
  462. /*
  463. * Some devices require MSI-X to be enabled before we can touch the
  464. * MSI-X registers. We need to mask all the vectors to prevent
  465. * interrupts coming in before they're fully set up.
  466. */
  467. control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
  468. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  469. msix_program_entries(dev, entries);
  470. /* Set MSI-X enabled bits and unmask the function */
  471. pci_intx_for_msi(dev, 0);
  472. dev->msix_enabled = 1;
  473. control &= ~PCI_MSIX_FLAGS_MASKALL;
  474. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  475. return 0;
  476. error:
  477. if (ret < 0) {
  478. /*
  479. * If we had some success, report the number of irqs
  480. * we succeeded in setting up.
  481. */
  482. struct msi_desc *entry;
  483. int avail = 0;
  484. list_for_each_entry(entry, &dev->msi_list, list) {
  485. if (entry->irq != 0)
  486. avail++;
  487. }
  488. if (avail != 0)
  489. ret = avail;
  490. }
  491. free_msi_irqs(dev);
  492. return ret;
  493. }
  494. /**
  495. * pci_msi_check_device - check whether MSI may be enabled on a device
  496. * @dev: pointer to the pci_dev data structure of MSI device function
  497. * @nvec: how many MSIs have been requested ?
  498. * @type: are we checking for MSI or MSI-X ?
  499. *
  500. * Look at global flags, the device itself, and its parent busses
  501. * to determine if MSI/-X are supported for the device. If MSI/-X is
  502. * supported return 0, else return an error code.
  503. **/
  504. static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
  505. {
  506. struct pci_bus *bus;
  507. int ret;
  508. /* MSI must be globally enabled and supported by the device */
  509. if (!pci_msi_enable || !dev || dev->no_msi)
  510. return -EINVAL;
  511. /*
  512. * You can't ask to have 0 or less MSIs configured.
  513. * a) it's stupid ..
  514. * b) the list manipulation code assumes nvec >= 1.
  515. */
  516. if (nvec < 1)
  517. return -ERANGE;
  518. /*
  519. * Any bridge which does NOT route MSI transactions from its
  520. * secondary bus to its primary bus must set NO_MSI flag on
  521. * the secondary pci_bus.
  522. * We expect only arch-specific PCI host bus controller driver
  523. * or quirks for specific PCI bridges to be setting NO_MSI.
  524. */
  525. for (bus = dev->bus; bus; bus = bus->parent)
  526. if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
  527. return -EINVAL;
  528. ret = arch_msi_check_device(dev, nvec, type);
  529. if (ret)
  530. return ret;
  531. if (!pci_find_capability(dev, type))
  532. return -EINVAL;
  533. return 0;
  534. }
  535. /**
  536. * pci_enable_msi_block - configure device's MSI capability structure
  537. * @dev: device to configure
  538. * @nvec: number of interrupts to configure
  539. *
  540. * Allocate IRQs for a device with the MSI capability.
  541. * This function returns a negative errno if an error occurs. If it
  542. * is unable to allocate the number of interrupts requested, it returns
  543. * the number of interrupts it might be able to allocate. If it successfully
  544. * allocates at least the number of interrupts requested, it returns 0 and
  545. * updates the @dev's irq member to the lowest new interrupt number; the
  546. * other interrupt numbers allocated to this device are consecutive.
  547. */
  548. int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
  549. {
  550. int status, pos, maxvec;
  551. u16 msgctl;
  552. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  553. if (!pos)
  554. return -EINVAL;
  555. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
  556. maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
  557. if (nvec > maxvec)
  558. return maxvec;
  559. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
  560. if (status)
  561. return status;
  562. WARN_ON(!!dev->msi_enabled);
  563. /* Check whether driver already requested MSI-X irqs */
  564. if (dev->msix_enabled) {
  565. dev_info(&dev->dev, "can't enable MSI "
  566. "(MSI-X already enabled)\n");
  567. return -EINVAL;
  568. }
  569. status = msi_capability_init(dev, nvec);
  570. return status;
  571. }
  572. EXPORT_SYMBOL(pci_enable_msi_block);
  573. void pci_msi_shutdown(struct pci_dev *dev)
  574. {
  575. struct msi_desc *desc;
  576. u32 mask;
  577. u16 ctrl;
  578. unsigned pos;
  579. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  580. return;
  581. BUG_ON(list_empty(&dev->msi_list));
  582. desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
  583. pos = desc->msi_attrib.pos;
  584. msi_set_enable(dev, pos, 0);
  585. pci_intx_for_msi(dev, 1);
  586. dev->msi_enabled = 0;
  587. /* Return the device with MSI unmasked as initial states */
  588. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
  589. mask = msi_capable_mask(ctrl);
  590. /* Keep cached state to be restored */
  591. __msi_mask_irq(desc, mask, ~mask);
  592. /* Restore dev->irq to its default pin-assertion irq */
  593. dev->irq = desc->msi_attrib.default_irq;
  594. }
  595. void pci_disable_msi(struct pci_dev *dev)
  596. {
  597. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  598. return;
  599. pci_msi_shutdown(dev);
  600. free_msi_irqs(dev);
  601. }
  602. EXPORT_SYMBOL(pci_disable_msi);
  603. /**
  604. * pci_msix_table_size - return the number of device's MSI-X table entries
  605. * @dev: pointer to the pci_dev data structure of MSI-X device function
  606. */
  607. int pci_msix_table_size(struct pci_dev *dev)
  608. {
  609. int pos;
  610. u16 control;
  611. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  612. if (!pos)
  613. return 0;
  614. pci_read_config_word(dev, msi_control_reg(pos), &control);
  615. return multi_msix_capable(control);
  616. }
  617. /**
  618. * pci_enable_msix - configure device's MSI-X capability structure
  619. * @dev: pointer to the pci_dev data structure of MSI-X device function
  620. * @entries: pointer to an array of MSI-X entries
  621. * @nvec: number of MSI-X irqs requested for allocation by device driver
  622. *
  623. * Setup the MSI-X capability structure of device function with the number
  624. * of requested irqs upon its software driver call to request for
  625. * MSI-X mode enabled on its hardware device function. A return of zero
  626. * indicates the successful configuration of MSI-X capability structure
  627. * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
  628. * Or a return of > 0 indicates that driver request is exceeding the number
  629. * of irqs or MSI-X vectors available. Driver should use the returned value to
  630. * re-send its request.
  631. **/
  632. int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
  633. {
  634. int status, nr_entries;
  635. int i, j;
  636. if (!entries)
  637. return -EINVAL;
  638. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
  639. if (status)
  640. return status;
  641. nr_entries = pci_msix_table_size(dev);
  642. if (nvec > nr_entries)
  643. return nr_entries;
  644. /* Check for any invalid entries */
  645. for (i = 0; i < nvec; i++) {
  646. if (entries[i].entry >= nr_entries)
  647. return -EINVAL; /* invalid entry */
  648. for (j = i + 1; j < nvec; j++) {
  649. if (entries[i].entry == entries[j].entry)
  650. return -EINVAL; /* duplicate entry */
  651. }
  652. }
  653. WARN_ON(!!dev->msix_enabled);
  654. /* Check whether driver already requested for MSI irq */
  655. if (dev->msi_enabled) {
  656. dev_info(&dev->dev, "can't enable MSI-X "
  657. "(MSI IRQ already assigned)\n");
  658. return -EINVAL;
  659. }
  660. status = msix_capability_init(dev, entries, nvec);
  661. return status;
  662. }
  663. EXPORT_SYMBOL(pci_enable_msix);
  664. void pci_msix_shutdown(struct pci_dev *dev)
  665. {
  666. struct msi_desc *entry;
  667. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  668. return;
  669. /* Return the device with MSI-X masked as initial states */
  670. list_for_each_entry(entry, &dev->msi_list, list) {
  671. /* Keep cached states to be restored */
  672. __msix_mask_irq(entry, 1);
  673. }
  674. msix_set_enable(dev, 0);
  675. pci_intx_for_msi(dev, 1);
  676. dev->msix_enabled = 0;
  677. }
  678. void pci_disable_msix(struct pci_dev *dev)
  679. {
  680. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  681. return;
  682. pci_msix_shutdown(dev);
  683. free_msi_irqs(dev);
  684. }
  685. EXPORT_SYMBOL(pci_disable_msix);
  686. /**
  687. * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
  688. * @dev: pointer to the pci_dev data structure of MSI(X) device function
  689. *
  690. * Being called during hotplug remove, from which the device function
  691. * is hot-removed. All previous assigned MSI/MSI-X irqs, if
  692. * allocated for this device function, are reclaimed to unused state,
  693. * which may be used later on.
  694. **/
  695. void msi_remove_pci_irq_vectors(struct pci_dev *dev)
  696. {
  697. if (!pci_msi_enable || !dev)
  698. return;
  699. if (dev->msi_enabled || dev->msix_enabled)
  700. free_msi_irqs(dev);
  701. }
  702. void pci_no_msi(void)
  703. {
  704. pci_msi_enable = 0;
  705. }
  706. /**
  707. * pci_msi_enabled - is MSI enabled?
  708. *
  709. * Returns true if MSI has not been disabled by the command-line option
  710. * pci=nomsi.
  711. **/
  712. int pci_msi_enabled(void)
  713. {
  714. return pci_msi_enable;
  715. }
  716. EXPORT_SYMBOL(pci_msi_enabled);
  717. void pci_msi_init_pci_dev(struct pci_dev *dev)
  718. {
  719. INIT_LIST_HEAD(&dev->msi_list);
  720. }