tg3.c 395 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 113
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "August 2, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_RING_SIZE 512
  92. #define TG3_DEF_RX_RING_PENDING 200
  93. #define TG3_RX_JUMBO_RING_SIZE 256
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_RX_RCB_RING_SIZE(tp) \
  103. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  104. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  105. #define TG3_TX_RING_SIZE 512
  106. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  107. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RING_SIZE)
  109. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  110. TG3_RX_JUMBO_RING_SIZE)
  111. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  112. TG3_RX_RCB_RING_SIZE(tp))
  113. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  114. TG3_TX_RING_SIZE)
  115. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  116. #define TG3_RX_DMA_ALIGN 16
  117. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  118. #define TG3_DMA_BYTE_ENAB 64
  119. #define TG3_RX_STD_DMA_SZ 1536
  120. #define TG3_RX_JMB_DMA_SZ 9046
  121. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  122. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  123. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  124. #define TG3_RX_STD_BUFF_RING_SIZE \
  125. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  126. #define TG3_RX_JMB_BUFF_RING_SIZE \
  127. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  128. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  129. * that are at least dword aligned when used in PCIX mode. The driver
  130. * works around this bug by double copying the packet. This workaround
  131. * is built into the normal double copy length check for efficiency.
  132. *
  133. * However, the double copy is only necessary on those architectures
  134. * where unaligned memory accesses are inefficient. For those architectures
  135. * where unaligned memory accesses incur little penalty, we can reintegrate
  136. * the 5701 in the normal rx path. Doing so saves a device structure
  137. * dereference by hardcoding the double copy threshold in place.
  138. */
  139. #define TG3_RX_COPY_THRESHOLD 256
  140. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  141. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  142. #else
  143. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  144. #endif
  145. /* minimum number of free TX descriptors required to wake up TX process */
  146. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  147. #define TG3_RAW_IP_ALIGN 2
  148. /* number of ETHTOOL_GSTATS u64's */
  149. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  150. #define TG3_NUM_TEST 6
  151. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  152. #define FIRMWARE_TG3 "tigon/tg3.bin"
  153. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  154. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  155. static char version[] __devinitdata =
  156. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  157. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  158. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  159. MODULE_LICENSE("GPL");
  160. MODULE_VERSION(DRV_MODULE_VERSION);
  161. MODULE_FIRMWARE(FIRMWARE_TG3);
  162. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  163. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  164. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  165. module_param(tg3_debug, int, 0);
  166. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  167. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  248. {}
  249. };
  250. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  251. static const struct {
  252. const char string[ETH_GSTRING_LEN];
  253. } ethtool_stats_keys[TG3_NUM_STATS] = {
  254. { "rx_octets" },
  255. { "rx_fragments" },
  256. { "rx_ucast_packets" },
  257. { "rx_mcast_packets" },
  258. { "rx_bcast_packets" },
  259. { "rx_fcs_errors" },
  260. { "rx_align_errors" },
  261. { "rx_xon_pause_rcvd" },
  262. { "rx_xoff_pause_rcvd" },
  263. { "rx_mac_ctrl_rcvd" },
  264. { "rx_xoff_entered" },
  265. { "rx_frame_too_long_errors" },
  266. { "rx_jabbers" },
  267. { "rx_undersize_packets" },
  268. { "rx_in_length_errors" },
  269. { "rx_out_length_errors" },
  270. { "rx_64_or_less_octet_packets" },
  271. { "rx_65_to_127_octet_packets" },
  272. { "rx_128_to_255_octet_packets" },
  273. { "rx_256_to_511_octet_packets" },
  274. { "rx_512_to_1023_octet_packets" },
  275. { "rx_1024_to_1522_octet_packets" },
  276. { "rx_1523_to_2047_octet_packets" },
  277. { "rx_2048_to_4095_octet_packets" },
  278. { "rx_4096_to_8191_octet_packets" },
  279. { "rx_8192_to_9022_octet_packets" },
  280. { "tx_octets" },
  281. { "tx_collisions" },
  282. { "tx_xon_sent" },
  283. { "tx_xoff_sent" },
  284. { "tx_flow_control" },
  285. { "tx_mac_errors" },
  286. { "tx_single_collisions" },
  287. { "tx_mult_collisions" },
  288. { "tx_deferred" },
  289. { "tx_excessive_collisions" },
  290. { "tx_late_collisions" },
  291. { "tx_collide_2times" },
  292. { "tx_collide_3times" },
  293. { "tx_collide_4times" },
  294. { "tx_collide_5times" },
  295. { "tx_collide_6times" },
  296. { "tx_collide_7times" },
  297. { "tx_collide_8times" },
  298. { "tx_collide_9times" },
  299. { "tx_collide_10times" },
  300. { "tx_collide_11times" },
  301. { "tx_collide_12times" },
  302. { "tx_collide_13times" },
  303. { "tx_collide_14times" },
  304. { "tx_collide_15times" },
  305. { "tx_ucast_packets" },
  306. { "tx_mcast_packets" },
  307. { "tx_bcast_packets" },
  308. { "tx_carrier_sense_errors" },
  309. { "tx_discards" },
  310. { "tx_errors" },
  311. { "dma_writeq_full" },
  312. { "dma_write_prioq_full" },
  313. { "rxbds_empty" },
  314. { "rx_discards" },
  315. { "rx_errors" },
  316. { "rx_threshold_hit" },
  317. { "dma_readq_full" },
  318. { "dma_read_prioq_full" },
  319. { "tx_comp_queue_full" },
  320. { "ring_set_send_prod_index" },
  321. { "ring_status_update" },
  322. { "nic_irqs" },
  323. { "nic_avoided_irqs" },
  324. { "nic_tx_threshold_hit" }
  325. };
  326. static const struct {
  327. const char string[ETH_GSTRING_LEN];
  328. } ethtool_test_keys[TG3_NUM_TEST] = {
  329. { "nvram test (online) " },
  330. { "link test (online) " },
  331. { "register test (offline)" },
  332. { "memory test (offline)" },
  333. { "loopback test (offline)" },
  334. { "interrupt test (offline)" },
  335. };
  336. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  337. {
  338. writel(val, tp->regs + off);
  339. }
  340. static u32 tg3_read32(struct tg3 *tp, u32 off)
  341. {
  342. return readl(tp->regs + off);
  343. }
  344. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  345. {
  346. writel(val, tp->aperegs + off);
  347. }
  348. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  349. {
  350. return readl(tp->aperegs + off);
  351. }
  352. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  353. {
  354. unsigned long flags;
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. }
  360. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  361. {
  362. writel(val, tp->regs + off);
  363. readl(tp->regs + off);
  364. }
  365. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  366. {
  367. unsigned long flags;
  368. u32 val;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  371. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. return val;
  374. }
  375. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  376. {
  377. unsigned long flags;
  378. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  379. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  380. TG3_64BIT_REG_LOW, val);
  381. return;
  382. }
  383. if (off == TG3_RX_STD_PROD_IDX_REG) {
  384. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  385. TG3_64BIT_REG_LOW, val);
  386. return;
  387. }
  388. spin_lock_irqsave(&tp->indirect_lock, flags);
  389. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  390. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  391. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  392. /* In indirect mode when disabling interrupts, we also need
  393. * to clear the interrupt bit in the GRC local ctrl register.
  394. */
  395. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  396. (val == 0x1)) {
  397. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  398. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  399. }
  400. }
  401. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  402. {
  403. unsigned long flags;
  404. u32 val;
  405. spin_lock_irqsave(&tp->indirect_lock, flags);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  407. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  408. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  409. return val;
  410. }
  411. /* usec_wait specifies the wait time in usec when writing to certain registers
  412. * where it is unsafe to read back the register without some delay.
  413. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  414. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  415. */
  416. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  417. {
  418. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  419. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. /* Non-posted methods */
  421. tp->write32(tp, off, val);
  422. else {
  423. /* Posted method */
  424. tg3_write32(tp, off, val);
  425. if (usec_wait)
  426. udelay(usec_wait);
  427. tp->read32(tp, off);
  428. }
  429. /* Wait again after the read for the posted method to guarantee that
  430. * the wait time is met.
  431. */
  432. if (usec_wait)
  433. udelay(usec_wait);
  434. }
  435. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. tp->write32_mbox(tp, off, val);
  438. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  439. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  440. tp->read32_mbox(tp, off);
  441. }
  442. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. void __iomem *mbox = tp->regs + off;
  445. writel(val, mbox);
  446. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  447. writel(val, mbox);
  448. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  449. readl(mbox);
  450. }
  451. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  452. {
  453. return readl(tp->regs + off + GRCMBOX_BASE);
  454. }
  455. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  456. {
  457. writel(val, tp->regs + off + GRCMBOX_BASE);
  458. }
  459. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  460. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  461. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  462. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  463. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  464. #define tw32(reg, val) tp->write32(tp, reg, val)
  465. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  466. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  467. #define tr32(reg) tp->read32(tp, reg)
  468. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  469. {
  470. unsigned long flags;
  471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  472. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  473. return;
  474. spin_lock_irqsave(&tp->indirect_lock, flags);
  475. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  476. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  477. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  478. /* Always leave this as zero. */
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  480. } else {
  481. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  482. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  483. /* Always leave this as zero. */
  484. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  485. }
  486. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  487. }
  488. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  489. {
  490. unsigned long flags;
  491. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  492. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  493. *val = 0;
  494. return;
  495. }
  496. spin_lock_irqsave(&tp->indirect_lock, flags);
  497. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  498. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  499. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  500. /* Always leave this as zero. */
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  502. } else {
  503. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  504. *val = tr32(TG3PCI_MEM_WIN_DATA);
  505. /* Always leave this as zero. */
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  507. }
  508. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  509. }
  510. static void tg3_ape_lock_init(struct tg3 *tp)
  511. {
  512. int i;
  513. u32 regbase;
  514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  515. regbase = TG3_APE_LOCK_GRANT;
  516. else
  517. regbase = TG3_APE_PER_LOCK_GRANT;
  518. /* Make sure the driver hasn't any stale locks. */
  519. for (i = 0; i < 8; i++)
  520. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  521. }
  522. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  523. {
  524. int i, off;
  525. int ret = 0;
  526. u32 status, req, gnt;
  527. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  528. return 0;
  529. switch (locknum) {
  530. case TG3_APE_LOCK_GRC:
  531. case TG3_APE_LOCK_MEM:
  532. break;
  533. default:
  534. return -EINVAL;
  535. }
  536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  537. req = TG3_APE_LOCK_REQ;
  538. gnt = TG3_APE_LOCK_GRANT;
  539. } else {
  540. req = TG3_APE_PER_LOCK_REQ;
  541. gnt = TG3_APE_PER_LOCK_GRANT;
  542. }
  543. off = 4 * locknum;
  544. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  545. /* Wait for up to 1 millisecond to acquire lock. */
  546. for (i = 0; i < 100; i++) {
  547. status = tg3_ape_read32(tp, gnt + off);
  548. if (status == APE_LOCK_GRANT_DRIVER)
  549. break;
  550. udelay(10);
  551. }
  552. if (status != APE_LOCK_GRANT_DRIVER) {
  553. /* Revoke the lock request. */
  554. tg3_ape_write32(tp, gnt + off,
  555. APE_LOCK_GRANT_DRIVER);
  556. ret = -EBUSY;
  557. }
  558. return ret;
  559. }
  560. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  561. {
  562. u32 gnt;
  563. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  564. return;
  565. switch (locknum) {
  566. case TG3_APE_LOCK_GRC:
  567. case TG3_APE_LOCK_MEM:
  568. break;
  569. default:
  570. return;
  571. }
  572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  573. gnt = TG3_APE_LOCK_GRANT;
  574. else
  575. gnt = TG3_APE_PER_LOCK_GRANT;
  576. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  577. }
  578. static void tg3_disable_ints(struct tg3 *tp)
  579. {
  580. int i;
  581. tw32(TG3PCI_MISC_HOST_CTRL,
  582. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  583. for (i = 0; i < tp->irq_max; i++)
  584. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  585. }
  586. static void tg3_enable_ints(struct tg3 *tp)
  587. {
  588. int i;
  589. tp->irq_sync = 0;
  590. wmb();
  591. tw32(TG3PCI_MISC_HOST_CTRL,
  592. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  593. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  594. for (i = 0; i < tp->irq_cnt; i++) {
  595. struct tg3_napi *tnapi = &tp->napi[i];
  596. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  597. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  598. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  599. tp->coal_now |= tnapi->coal_now;
  600. }
  601. /* Force an initial interrupt */
  602. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  603. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  604. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  605. else
  606. tw32(HOSTCC_MODE, tp->coal_now);
  607. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  608. }
  609. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  610. {
  611. struct tg3 *tp = tnapi->tp;
  612. struct tg3_hw_status *sblk = tnapi->hw_status;
  613. unsigned int work_exists = 0;
  614. /* check for phy events */
  615. if (!(tp->tg3_flags &
  616. (TG3_FLAG_USE_LINKCHG_REG |
  617. TG3_FLAG_POLL_SERDES))) {
  618. if (sblk->status & SD_STATUS_LINK_CHG)
  619. work_exists = 1;
  620. }
  621. /* check for RX/TX work to do */
  622. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  623. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  624. work_exists = 1;
  625. return work_exists;
  626. }
  627. /* tg3_int_reenable
  628. * similar to tg3_enable_ints, but it accurately determines whether there
  629. * is new work pending and can return without flushing the PIO write
  630. * which reenables interrupts
  631. */
  632. static void tg3_int_reenable(struct tg3_napi *tnapi)
  633. {
  634. struct tg3 *tp = tnapi->tp;
  635. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  636. mmiowb();
  637. /* When doing tagged status, this work check is unnecessary.
  638. * The last_tag we write above tells the chip which piece of
  639. * work we've completed.
  640. */
  641. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  642. tg3_has_work(tnapi))
  643. tw32(HOSTCC_MODE, tp->coalesce_mode |
  644. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  645. }
  646. static void tg3_napi_disable(struct tg3 *tp)
  647. {
  648. int i;
  649. for (i = tp->irq_cnt - 1; i >= 0; i--)
  650. napi_disable(&tp->napi[i].napi);
  651. }
  652. static void tg3_napi_enable(struct tg3 *tp)
  653. {
  654. int i;
  655. for (i = 0; i < tp->irq_cnt; i++)
  656. napi_enable(&tp->napi[i].napi);
  657. }
  658. static inline void tg3_netif_stop(struct tg3 *tp)
  659. {
  660. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  661. tg3_napi_disable(tp);
  662. netif_tx_disable(tp->dev);
  663. }
  664. static inline void tg3_netif_start(struct tg3 *tp)
  665. {
  666. /* NOTE: unconditional netif_tx_wake_all_queues is only
  667. * appropriate so long as all callers are assured to
  668. * have free tx slots (such as after tg3_init_hw)
  669. */
  670. netif_tx_wake_all_queues(tp->dev);
  671. tg3_napi_enable(tp);
  672. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  673. tg3_enable_ints(tp);
  674. }
  675. static void tg3_switch_clocks(struct tg3 *tp)
  676. {
  677. u32 clock_ctrl;
  678. u32 orig_clock_ctrl;
  679. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  680. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  681. return;
  682. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  683. orig_clock_ctrl = clock_ctrl;
  684. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  685. CLOCK_CTRL_CLKRUN_OENABLE |
  686. 0x1f);
  687. tp->pci_clock_ctrl = clock_ctrl;
  688. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  689. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  690. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  691. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  692. }
  693. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  694. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  695. clock_ctrl |
  696. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  697. 40);
  698. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  699. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  700. 40);
  701. }
  702. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  703. }
  704. #define PHY_BUSY_LOOPS 5000
  705. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  706. {
  707. u32 frame_val;
  708. unsigned int loops;
  709. int ret;
  710. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  711. tw32_f(MAC_MI_MODE,
  712. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  713. udelay(80);
  714. }
  715. *val = 0x0;
  716. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  717. MI_COM_PHY_ADDR_MASK);
  718. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  719. MI_COM_REG_ADDR_MASK);
  720. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  721. tw32_f(MAC_MI_COM, frame_val);
  722. loops = PHY_BUSY_LOOPS;
  723. while (loops != 0) {
  724. udelay(10);
  725. frame_val = tr32(MAC_MI_COM);
  726. if ((frame_val & MI_COM_BUSY) == 0) {
  727. udelay(5);
  728. frame_val = tr32(MAC_MI_COM);
  729. break;
  730. }
  731. loops -= 1;
  732. }
  733. ret = -EBUSY;
  734. if (loops != 0) {
  735. *val = frame_val & MI_COM_DATA_MASK;
  736. ret = 0;
  737. }
  738. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  740. udelay(80);
  741. }
  742. return ret;
  743. }
  744. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  745. {
  746. u32 frame_val;
  747. unsigned int loops;
  748. int ret;
  749. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  750. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  751. return 0;
  752. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  753. tw32_f(MAC_MI_MODE,
  754. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  755. udelay(80);
  756. }
  757. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  758. MI_COM_PHY_ADDR_MASK);
  759. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  760. MI_COM_REG_ADDR_MASK);
  761. frame_val |= (val & MI_COM_DATA_MASK);
  762. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  763. tw32_f(MAC_MI_COM, frame_val);
  764. loops = PHY_BUSY_LOOPS;
  765. while (loops != 0) {
  766. udelay(10);
  767. frame_val = tr32(MAC_MI_COM);
  768. if ((frame_val & MI_COM_BUSY) == 0) {
  769. udelay(5);
  770. frame_val = tr32(MAC_MI_COM);
  771. break;
  772. }
  773. loops -= 1;
  774. }
  775. ret = -EBUSY;
  776. if (loops != 0)
  777. ret = 0;
  778. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  779. tw32_f(MAC_MI_MODE, tp->mi_mode);
  780. udelay(80);
  781. }
  782. return ret;
  783. }
  784. static int tg3_bmcr_reset(struct tg3 *tp)
  785. {
  786. u32 phy_control;
  787. int limit, err;
  788. /* OK, reset it, and poll the BMCR_RESET bit until it
  789. * clears or we time out.
  790. */
  791. phy_control = BMCR_RESET;
  792. err = tg3_writephy(tp, MII_BMCR, phy_control);
  793. if (err != 0)
  794. return -EBUSY;
  795. limit = 5000;
  796. while (limit--) {
  797. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  798. if (err != 0)
  799. return -EBUSY;
  800. if ((phy_control & BMCR_RESET) == 0) {
  801. udelay(40);
  802. break;
  803. }
  804. udelay(10);
  805. }
  806. if (limit < 0)
  807. return -EBUSY;
  808. return 0;
  809. }
  810. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  811. {
  812. struct tg3 *tp = bp->priv;
  813. u32 val;
  814. spin_lock_bh(&tp->lock);
  815. if (tg3_readphy(tp, reg, &val))
  816. val = -EIO;
  817. spin_unlock_bh(&tp->lock);
  818. return val;
  819. }
  820. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  821. {
  822. struct tg3 *tp = bp->priv;
  823. u32 ret = 0;
  824. spin_lock_bh(&tp->lock);
  825. if (tg3_writephy(tp, reg, val))
  826. ret = -EIO;
  827. spin_unlock_bh(&tp->lock);
  828. return ret;
  829. }
  830. static int tg3_mdio_reset(struct mii_bus *bp)
  831. {
  832. return 0;
  833. }
  834. static void tg3_mdio_config_5785(struct tg3 *tp)
  835. {
  836. u32 val;
  837. struct phy_device *phydev;
  838. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  839. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  840. case PHY_ID_BCM50610:
  841. case PHY_ID_BCM50610M:
  842. val = MAC_PHYCFG2_50610_LED_MODES;
  843. break;
  844. case PHY_ID_BCMAC131:
  845. val = MAC_PHYCFG2_AC131_LED_MODES;
  846. break;
  847. case PHY_ID_RTL8211C:
  848. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  849. break;
  850. case PHY_ID_RTL8201E:
  851. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  852. break;
  853. default:
  854. return;
  855. }
  856. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  857. tw32(MAC_PHYCFG2, val);
  858. val = tr32(MAC_PHYCFG1);
  859. val &= ~(MAC_PHYCFG1_RGMII_INT |
  860. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  861. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  862. tw32(MAC_PHYCFG1, val);
  863. return;
  864. }
  865. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  866. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  867. MAC_PHYCFG2_FMODE_MASK_MASK |
  868. MAC_PHYCFG2_GMODE_MASK_MASK |
  869. MAC_PHYCFG2_ACT_MASK_MASK |
  870. MAC_PHYCFG2_QUAL_MASK_MASK |
  871. MAC_PHYCFG2_INBAND_ENABLE;
  872. tw32(MAC_PHYCFG2, val);
  873. val = tr32(MAC_PHYCFG1);
  874. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  875. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  876. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  877. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  878. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  879. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  880. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  881. }
  882. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  883. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  884. tw32(MAC_PHYCFG1, val);
  885. val = tr32(MAC_EXT_RGMII_MODE);
  886. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  887. MAC_RGMII_MODE_RX_QUALITY |
  888. MAC_RGMII_MODE_RX_ACTIVITY |
  889. MAC_RGMII_MODE_RX_ENG_DET |
  890. MAC_RGMII_MODE_TX_ENABLE |
  891. MAC_RGMII_MODE_TX_LOWPWR |
  892. MAC_RGMII_MODE_TX_RESET);
  893. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  894. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  895. val |= MAC_RGMII_MODE_RX_INT_B |
  896. MAC_RGMII_MODE_RX_QUALITY |
  897. MAC_RGMII_MODE_RX_ACTIVITY |
  898. MAC_RGMII_MODE_RX_ENG_DET;
  899. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  900. val |= MAC_RGMII_MODE_TX_ENABLE |
  901. MAC_RGMII_MODE_TX_LOWPWR |
  902. MAC_RGMII_MODE_TX_RESET;
  903. }
  904. tw32(MAC_EXT_RGMII_MODE, val);
  905. }
  906. static void tg3_mdio_start(struct tg3 *tp)
  907. {
  908. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  909. tw32_f(MAC_MI_MODE, tp->mi_mode);
  910. udelay(80);
  911. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  913. tg3_mdio_config_5785(tp);
  914. }
  915. static int tg3_mdio_init(struct tg3 *tp)
  916. {
  917. int i;
  918. u32 reg;
  919. struct phy_device *phydev;
  920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  922. u32 is_serdes;
  923. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  924. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  925. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  926. else
  927. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  928. TG3_CPMU_PHY_STRAP_IS_SERDES;
  929. if (is_serdes)
  930. tp->phy_addr += 7;
  931. } else
  932. tp->phy_addr = TG3_PHY_MII_ADDR;
  933. tg3_mdio_start(tp);
  934. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  935. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  936. return 0;
  937. tp->mdio_bus = mdiobus_alloc();
  938. if (tp->mdio_bus == NULL)
  939. return -ENOMEM;
  940. tp->mdio_bus->name = "tg3 mdio bus";
  941. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  942. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  943. tp->mdio_bus->priv = tp;
  944. tp->mdio_bus->parent = &tp->pdev->dev;
  945. tp->mdio_bus->read = &tg3_mdio_read;
  946. tp->mdio_bus->write = &tg3_mdio_write;
  947. tp->mdio_bus->reset = &tg3_mdio_reset;
  948. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  949. tp->mdio_bus->irq = &tp->mdio_irq[0];
  950. for (i = 0; i < PHY_MAX_ADDR; i++)
  951. tp->mdio_bus->irq[i] = PHY_POLL;
  952. /* The bus registration will look for all the PHYs on the mdio bus.
  953. * Unfortunately, it does not ensure the PHY is powered up before
  954. * accessing the PHY ID registers. A chip reset is the
  955. * quickest way to bring the device back to an operational state..
  956. */
  957. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  958. tg3_bmcr_reset(tp);
  959. i = mdiobus_register(tp->mdio_bus);
  960. if (i) {
  961. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  962. mdiobus_free(tp->mdio_bus);
  963. return i;
  964. }
  965. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  966. if (!phydev || !phydev->drv) {
  967. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  968. mdiobus_unregister(tp->mdio_bus);
  969. mdiobus_free(tp->mdio_bus);
  970. return -ENODEV;
  971. }
  972. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  973. case PHY_ID_BCM57780:
  974. phydev->interface = PHY_INTERFACE_MODE_GMII;
  975. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  976. break;
  977. case PHY_ID_BCM50610:
  978. case PHY_ID_BCM50610M:
  979. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  980. PHY_BRCM_RX_REFCLK_UNUSED |
  981. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  982. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  983. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  984. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  985. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  986. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  987. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  988. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  989. /* fallthru */
  990. case PHY_ID_RTL8211C:
  991. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  992. break;
  993. case PHY_ID_RTL8201E:
  994. case PHY_ID_BCMAC131:
  995. phydev->interface = PHY_INTERFACE_MODE_MII;
  996. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  997. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  998. break;
  999. }
  1000. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1002. tg3_mdio_config_5785(tp);
  1003. return 0;
  1004. }
  1005. static void tg3_mdio_fini(struct tg3 *tp)
  1006. {
  1007. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1008. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1009. mdiobus_unregister(tp->mdio_bus);
  1010. mdiobus_free(tp->mdio_bus);
  1011. }
  1012. }
  1013. /* tp->lock is held. */
  1014. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1015. {
  1016. u32 val;
  1017. val = tr32(GRC_RX_CPU_EVENT);
  1018. val |= GRC_RX_CPU_DRIVER_EVENT;
  1019. tw32_f(GRC_RX_CPU_EVENT, val);
  1020. tp->last_event_jiffies = jiffies;
  1021. }
  1022. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1023. /* tp->lock is held. */
  1024. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1025. {
  1026. int i;
  1027. unsigned int delay_cnt;
  1028. long time_remain;
  1029. /* If enough time has passed, no wait is necessary. */
  1030. time_remain = (long)(tp->last_event_jiffies + 1 +
  1031. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1032. (long)jiffies;
  1033. if (time_remain < 0)
  1034. return;
  1035. /* Check if we can shorten the wait time. */
  1036. delay_cnt = jiffies_to_usecs(time_remain);
  1037. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1038. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1039. delay_cnt = (delay_cnt >> 3) + 1;
  1040. for (i = 0; i < delay_cnt; i++) {
  1041. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1042. break;
  1043. udelay(8);
  1044. }
  1045. }
  1046. /* tp->lock is held. */
  1047. static void tg3_ump_link_report(struct tg3 *tp)
  1048. {
  1049. u32 reg;
  1050. u32 val;
  1051. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1052. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1053. return;
  1054. tg3_wait_for_event_ack(tp);
  1055. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1057. val = 0;
  1058. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1059. val = reg << 16;
  1060. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1061. val |= (reg & 0xffff);
  1062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1063. val = 0;
  1064. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1065. val = reg << 16;
  1066. if (!tg3_readphy(tp, MII_LPA, &reg))
  1067. val |= (reg & 0xffff);
  1068. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1069. val = 0;
  1070. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1071. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1072. val = reg << 16;
  1073. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1074. val |= (reg & 0xffff);
  1075. }
  1076. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1077. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1078. val = reg << 16;
  1079. else
  1080. val = 0;
  1081. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1082. tg3_generate_fw_event(tp);
  1083. }
  1084. static void tg3_link_report(struct tg3 *tp)
  1085. {
  1086. if (!netif_carrier_ok(tp->dev)) {
  1087. netif_info(tp, link, tp->dev, "Link is down\n");
  1088. tg3_ump_link_report(tp);
  1089. } else if (netif_msg_link(tp)) {
  1090. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1091. (tp->link_config.active_speed == SPEED_1000 ?
  1092. 1000 :
  1093. (tp->link_config.active_speed == SPEED_100 ?
  1094. 100 : 10)),
  1095. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1096. "full" : "half"));
  1097. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1098. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1099. "on" : "off",
  1100. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1101. "on" : "off");
  1102. tg3_ump_link_report(tp);
  1103. }
  1104. }
  1105. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1106. {
  1107. u16 miireg;
  1108. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1109. miireg = ADVERTISE_PAUSE_CAP;
  1110. else if (flow_ctrl & FLOW_CTRL_TX)
  1111. miireg = ADVERTISE_PAUSE_ASYM;
  1112. else if (flow_ctrl & FLOW_CTRL_RX)
  1113. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1114. else
  1115. miireg = 0;
  1116. return miireg;
  1117. }
  1118. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1119. {
  1120. u16 miireg;
  1121. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1122. miireg = ADVERTISE_1000XPAUSE;
  1123. else if (flow_ctrl & FLOW_CTRL_TX)
  1124. miireg = ADVERTISE_1000XPSE_ASYM;
  1125. else if (flow_ctrl & FLOW_CTRL_RX)
  1126. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1127. else
  1128. miireg = 0;
  1129. return miireg;
  1130. }
  1131. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1132. {
  1133. u8 cap = 0;
  1134. if (lcladv & ADVERTISE_1000XPAUSE) {
  1135. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1136. if (rmtadv & LPA_1000XPAUSE)
  1137. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1138. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1139. cap = FLOW_CTRL_RX;
  1140. } else {
  1141. if (rmtadv & LPA_1000XPAUSE)
  1142. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1143. }
  1144. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1145. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1146. cap = FLOW_CTRL_TX;
  1147. }
  1148. return cap;
  1149. }
  1150. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1151. {
  1152. u8 autoneg;
  1153. u8 flowctrl = 0;
  1154. u32 old_rx_mode = tp->rx_mode;
  1155. u32 old_tx_mode = tp->tx_mode;
  1156. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1157. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1158. else
  1159. autoneg = tp->link_config.autoneg;
  1160. if (autoneg == AUTONEG_ENABLE &&
  1161. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1162. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1163. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1164. else
  1165. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1166. } else
  1167. flowctrl = tp->link_config.flowctrl;
  1168. tp->link_config.active_flowctrl = flowctrl;
  1169. if (flowctrl & FLOW_CTRL_RX)
  1170. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1171. else
  1172. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1173. if (old_rx_mode != tp->rx_mode)
  1174. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1175. if (flowctrl & FLOW_CTRL_TX)
  1176. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1177. else
  1178. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1179. if (old_tx_mode != tp->tx_mode)
  1180. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1181. }
  1182. static void tg3_adjust_link(struct net_device *dev)
  1183. {
  1184. u8 oldflowctrl, linkmesg = 0;
  1185. u32 mac_mode, lcl_adv, rmt_adv;
  1186. struct tg3 *tp = netdev_priv(dev);
  1187. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1188. spin_lock_bh(&tp->lock);
  1189. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1190. MAC_MODE_HALF_DUPLEX);
  1191. oldflowctrl = tp->link_config.active_flowctrl;
  1192. if (phydev->link) {
  1193. lcl_adv = 0;
  1194. rmt_adv = 0;
  1195. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1196. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1197. else if (phydev->speed == SPEED_1000 ||
  1198. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1199. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1200. else
  1201. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1202. if (phydev->duplex == DUPLEX_HALF)
  1203. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1204. else {
  1205. lcl_adv = tg3_advert_flowctrl_1000T(
  1206. tp->link_config.flowctrl);
  1207. if (phydev->pause)
  1208. rmt_adv = LPA_PAUSE_CAP;
  1209. if (phydev->asym_pause)
  1210. rmt_adv |= LPA_PAUSE_ASYM;
  1211. }
  1212. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1213. } else
  1214. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1215. if (mac_mode != tp->mac_mode) {
  1216. tp->mac_mode = mac_mode;
  1217. tw32_f(MAC_MODE, tp->mac_mode);
  1218. udelay(40);
  1219. }
  1220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1221. if (phydev->speed == SPEED_10)
  1222. tw32(MAC_MI_STAT,
  1223. MAC_MI_STAT_10MBPS_MODE |
  1224. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1225. else
  1226. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1227. }
  1228. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1229. tw32(MAC_TX_LENGTHS,
  1230. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1231. (6 << TX_LENGTHS_IPG_SHIFT) |
  1232. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1233. else
  1234. tw32(MAC_TX_LENGTHS,
  1235. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1236. (6 << TX_LENGTHS_IPG_SHIFT) |
  1237. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1238. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1239. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1240. phydev->speed != tp->link_config.active_speed ||
  1241. phydev->duplex != tp->link_config.active_duplex ||
  1242. oldflowctrl != tp->link_config.active_flowctrl)
  1243. linkmesg = 1;
  1244. tp->link_config.active_speed = phydev->speed;
  1245. tp->link_config.active_duplex = phydev->duplex;
  1246. spin_unlock_bh(&tp->lock);
  1247. if (linkmesg)
  1248. tg3_link_report(tp);
  1249. }
  1250. static int tg3_phy_init(struct tg3 *tp)
  1251. {
  1252. struct phy_device *phydev;
  1253. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1254. return 0;
  1255. /* Bring the PHY back to a known state. */
  1256. tg3_bmcr_reset(tp);
  1257. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1258. /* Attach the MAC to the PHY. */
  1259. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1260. phydev->dev_flags, phydev->interface);
  1261. if (IS_ERR(phydev)) {
  1262. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1263. return PTR_ERR(phydev);
  1264. }
  1265. /* Mask with MAC supported features. */
  1266. switch (phydev->interface) {
  1267. case PHY_INTERFACE_MODE_GMII:
  1268. case PHY_INTERFACE_MODE_RGMII:
  1269. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1270. phydev->supported &= (PHY_GBIT_FEATURES |
  1271. SUPPORTED_Pause |
  1272. SUPPORTED_Asym_Pause);
  1273. break;
  1274. }
  1275. /* fallthru */
  1276. case PHY_INTERFACE_MODE_MII:
  1277. phydev->supported &= (PHY_BASIC_FEATURES |
  1278. SUPPORTED_Pause |
  1279. SUPPORTED_Asym_Pause);
  1280. break;
  1281. default:
  1282. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1283. return -EINVAL;
  1284. }
  1285. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1286. phydev->advertising = phydev->supported;
  1287. return 0;
  1288. }
  1289. static void tg3_phy_start(struct tg3 *tp)
  1290. {
  1291. struct phy_device *phydev;
  1292. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1293. return;
  1294. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1295. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1296. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1297. phydev->speed = tp->link_config.orig_speed;
  1298. phydev->duplex = tp->link_config.orig_duplex;
  1299. phydev->autoneg = tp->link_config.orig_autoneg;
  1300. phydev->advertising = tp->link_config.orig_advertising;
  1301. }
  1302. phy_start(phydev);
  1303. phy_start_aneg(phydev);
  1304. }
  1305. static void tg3_phy_stop(struct tg3 *tp)
  1306. {
  1307. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1308. return;
  1309. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1310. }
  1311. static void tg3_phy_fini(struct tg3 *tp)
  1312. {
  1313. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1314. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1315. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1316. }
  1317. }
  1318. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1319. {
  1320. int err;
  1321. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1322. if (!err)
  1323. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1324. return err;
  1325. }
  1326. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1327. {
  1328. u32 phytest;
  1329. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1330. u32 phy;
  1331. tg3_writephy(tp, MII_TG3_FET_TEST,
  1332. phytest | MII_TG3_FET_SHADOW_EN);
  1333. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1334. if (enable)
  1335. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1336. else
  1337. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1338. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1339. }
  1340. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1341. }
  1342. }
  1343. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1344. {
  1345. u32 reg;
  1346. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1347. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1349. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1350. return;
  1351. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1352. tg3_phy_fet_toggle_apd(tp, enable);
  1353. return;
  1354. }
  1355. reg = MII_TG3_MISC_SHDW_WREN |
  1356. MII_TG3_MISC_SHDW_SCR5_SEL |
  1357. MII_TG3_MISC_SHDW_SCR5_LPED |
  1358. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1359. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1360. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1361. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1362. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1363. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_APD_SEL |
  1366. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1367. if (enable)
  1368. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1369. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1370. }
  1371. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1372. {
  1373. u32 phy;
  1374. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1375. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1376. return;
  1377. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1378. u32 ephy;
  1379. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1380. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1381. tg3_writephy(tp, MII_TG3_FET_TEST,
  1382. ephy | MII_TG3_FET_SHADOW_EN);
  1383. if (!tg3_readphy(tp, reg, &phy)) {
  1384. if (enable)
  1385. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1386. else
  1387. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1388. tg3_writephy(tp, reg, phy);
  1389. }
  1390. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1391. }
  1392. } else {
  1393. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1394. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1395. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1396. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1397. if (enable)
  1398. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1399. else
  1400. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1401. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1402. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1403. }
  1404. }
  1405. }
  1406. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1407. {
  1408. u32 val;
  1409. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1410. return;
  1411. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1412. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1413. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1414. (val | (1 << 15) | (1 << 4)));
  1415. }
  1416. static void tg3_phy_apply_otp(struct tg3 *tp)
  1417. {
  1418. u32 otp, phy;
  1419. if (!tp->phy_otp)
  1420. return;
  1421. otp = tp->phy_otp;
  1422. /* Enable SM_DSP clock and tx 6dB coding. */
  1423. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1424. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1425. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1426. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1427. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1428. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1429. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1430. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1431. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1432. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1433. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1434. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1435. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1436. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1437. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1438. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1439. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1440. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1441. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1442. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1443. /* Turn off SM_DSP clock. */
  1444. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1445. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1446. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1447. }
  1448. static int tg3_wait_macro_done(struct tg3 *tp)
  1449. {
  1450. int limit = 100;
  1451. while (limit--) {
  1452. u32 tmp32;
  1453. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1454. if ((tmp32 & 0x1000) == 0)
  1455. break;
  1456. }
  1457. }
  1458. if (limit < 0)
  1459. return -EBUSY;
  1460. return 0;
  1461. }
  1462. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1463. {
  1464. static const u32 test_pat[4][6] = {
  1465. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1466. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1467. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1468. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1469. };
  1470. int chan;
  1471. for (chan = 0; chan < 4; chan++) {
  1472. int i;
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1474. (chan * 0x2000) | 0x0200);
  1475. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1476. for (i = 0; i < 6; i++)
  1477. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1478. test_pat[chan][i]);
  1479. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1480. if (tg3_wait_macro_done(tp)) {
  1481. *resetp = 1;
  1482. return -EBUSY;
  1483. }
  1484. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1485. (chan * 0x2000) | 0x0200);
  1486. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1487. if (tg3_wait_macro_done(tp)) {
  1488. *resetp = 1;
  1489. return -EBUSY;
  1490. }
  1491. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1492. if (tg3_wait_macro_done(tp)) {
  1493. *resetp = 1;
  1494. return -EBUSY;
  1495. }
  1496. for (i = 0; i < 6; i += 2) {
  1497. u32 low, high;
  1498. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1499. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1500. tg3_wait_macro_done(tp)) {
  1501. *resetp = 1;
  1502. return -EBUSY;
  1503. }
  1504. low &= 0x7fff;
  1505. high &= 0x000f;
  1506. if (low != test_pat[chan][i] ||
  1507. high != test_pat[chan][i+1]) {
  1508. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1509. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1510. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1511. return -EBUSY;
  1512. }
  1513. }
  1514. }
  1515. return 0;
  1516. }
  1517. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1518. {
  1519. int chan;
  1520. for (chan = 0; chan < 4; chan++) {
  1521. int i;
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1523. (chan * 0x2000) | 0x0200);
  1524. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1525. for (i = 0; i < 6; i++)
  1526. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1527. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1528. if (tg3_wait_macro_done(tp))
  1529. return -EBUSY;
  1530. }
  1531. return 0;
  1532. }
  1533. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1534. {
  1535. u32 reg32, phy9_orig;
  1536. int retries, do_phy_reset, err;
  1537. retries = 10;
  1538. do_phy_reset = 1;
  1539. do {
  1540. if (do_phy_reset) {
  1541. err = tg3_bmcr_reset(tp);
  1542. if (err)
  1543. return err;
  1544. do_phy_reset = 0;
  1545. }
  1546. /* Disable transmitter and interrupt. */
  1547. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1548. continue;
  1549. reg32 |= 0x3000;
  1550. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1551. /* Set full-duplex, 1000 mbps. */
  1552. tg3_writephy(tp, MII_BMCR,
  1553. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1554. /* Set to master mode. */
  1555. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1556. continue;
  1557. tg3_writephy(tp, MII_TG3_CTRL,
  1558. (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1560. /* Enable SM_DSP_CLOCK and 6dB. */
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. /* Block the PHY control access. */
  1563. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1564. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1565. if (!err)
  1566. break;
  1567. } while (--retries);
  1568. err = tg3_phy_reset_chanpat(tp);
  1569. if (err)
  1570. return err;
  1571. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1573. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1576. /* Set Extended packet length bit for jumbo frames */
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1578. } else {
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1580. }
  1581. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1582. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1583. reg32 &= ~0x3000;
  1584. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1585. } else if (!err)
  1586. err = -EBUSY;
  1587. return err;
  1588. }
  1589. /* This will reset the tigon3 PHY if there is no valid
  1590. * link unless the FORCE argument is non-zero.
  1591. */
  1592. static int tg3_phy_reset(struct tg3 *tp)
  1593. {
  1594. u32 cpmuctrl;
  1595. u32 phy_status;
  1596. int err;
  1597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1598. u32 val;
  1599. val = tr32(GRC_MISC_CFG);
  1600. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1601. udelay(40);
  1602. }
  1603. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1604. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1605. if (err != 0)
  1606. return -EBUSY;
  1607. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1608. netif_carrier_off(tp->dev);
  1609. tg3_link_report(tp);
  1610. }
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1614. err = tg3_phy_reset_5703_4_5(tp);
  1615. if (err)
  1616. return err;
  1617. goto out;
  1618. }
  1619. cpmuctrl = 0;
  1620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1621. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1622. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1623. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1624. tw32(TG3_CPMU_CTRL,
  1625. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1626. }
  1627. err = tg3_bmcr_reset(tp);
  1628. if (err)
  1629. return err;
  1630. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1631. u32 phy;
  1632. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1633. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1634. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1635. }
  1636. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1637. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1638. u32 val;
  1639. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1640. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1641. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1642. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1643. udelay(40);
  1644. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1645. }
  1646. }
  1647. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1649. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1650. return 0;
  1651. tg3_phy_apply_otp(tp);
  1652. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1653. tg3_phy_toggle_apd(tp, true);
  1654. else
  1655. tg3_phy_toggle_apd(tp, false);
  1656. out:
  1657. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1658. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1659. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1660. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1661. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1662. }
  1663. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1664. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1665. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1666. }
  1667. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1668. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1669. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1670. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1671. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1672. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1673. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1674. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1675. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1676. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1677. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1678. tg3_writephy(tp, MII_TG3_TEST1,
  1679. MII_TG3_TEST1_TRIM_EN | 0x4);
  1680. } else
  1681. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1682. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1683. }
  1684. /* Set Extended packet length bit (bit 14) on all chips that */
  1685. /* support jumbo frames */
  1686. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1687. /* Cannot do read-modify-write on 5401 */
  1688. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1689. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1690. u32 phy_reg;
  1691. /* Set bit 14 with read-modify-write to preserve other bits */
  1692. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1693. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1694. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1695. }
  1696. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1697. * jumbo frames transmission.
  1698. */
  1699. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1700. u32 phy_reg;
  1701. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1702. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1703. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1704. }
  1705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1706. /* adjust output voltage */
  1707. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1708. }
  1709. tg3_phy_toggle_automdix(tp, 1);
  1710. tg3_phy_set_wirespeed(tp);
  1711. return 0;
  1712. }
  1713. static void tg3_frob_aux_power(struct tg3 *tp)
  1714. {
  1715. struct tg3 *tp_peer = tp;
  1716. /* The GPIOs do something completely different on 57765. */
  1717. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1720. return;
  1721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1724. struct net_device *dev_peer;
  1725. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1726. /* remove_one() may have been run on the peer. */
  1727. if (!dev_peer)
  1728. tp_peer = tp;
  1729. else
  1730. tp_peer = netdev_priv(dev_peer);
  1731. }
  1732. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1733. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1734. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1735. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1737. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1738. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1739. (GRC_LCLCTRL_GPIO_OE0 |
  1740. GRC_LCLCTRL_GPIO_OE1 |
  1741. GRC_LCLCTRL_GPIO_OE2 |
  1742. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1743. GRC_LCLCTRL_GPIO_OUTPUT1),
  1744. 100);
  1745. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1746. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1747. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1748. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1749. GRC_LCLCTRL_GPIO_OE1 |
  1750. GRC_LCLCTRL_GPIO_OE2 |
  1751. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1752. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1753. tp->grc_local_ctrl;
  1754. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1755. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1756. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1757. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1759. } else {
  1760. u32 no_gpio2;
  1761. u32 grc_local_ctrl = 0;
  1762. if (tp_peer != tp &&
  1763. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1764. return;
  1765. /* Workaround to prevent overdrawing Amps. */
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1767. ASIC_REV_5714) {
  1768. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1769. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1770. grc_local_ctrl, 100);
  1771. }
  1772. /* On 5753 and variants, GPIO2 cannot be used. */
  1773. no_gpio2 = tp->nic_sram_data_cfg &
  1774. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1775. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1776. GRC_LCLCTRL_GPIO_OE1 |
  1777. GRC_LCLCTRL_GPIO_OE2 |
  1778. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT2;
  1780. if (no_gpio2) {
  1781. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1782. GRC_LCLCTRL_GPIO_OUTPUT2);
  1783. }
  1784. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1785. grc_local_ctrl, 100);
  1786. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1787. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1788. grc_local_ctrl, 100);
  1789. if (!no_gpio2) {
  1790. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1791. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1792. grc_local_ctrl, 100);
  1793. }
  1794. }
  1795. } else {
  1796. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1797. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1798. if (tp_peer != tp &&
  1799. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1800. return;
  1801. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1802. (GRC_LCLCTRL_GPIO_OE1 |
  1803. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1804. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1805. GRC_LCLCTRL_GPIO_OE1, 100);
  1806. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1807. (GRC_LCLCTRL_GPIO_OE1 |
  1808. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1809. }
  1810. }
  1811. }
  1812. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1813. {
  1814. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1815. return 1;
  1816. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1817. if (speed != SPEED_10)
  1818. return 1;
  1819. } else if (speed == SPEED_10)
  1820. return 1;
  1821. return 0;
  1822. }
  1823. static int tg3_setup_phy(struct tg3 *, int);
  1824. #define RESET_KIND_SHUTDOWN 0
  1825. #define RESET_KIND_INIT 1
  1826. #define RESET_KIND_SUSPEND 2
  1827. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1828. static int tg3_halt_cpu(struct tg3 *, u32);
  1829. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1830. {
  1831. u32 val;
  1832. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1834. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1835. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1836. sg_dig_ctrl |=
  1837. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1838. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1839. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1840. }
  1841. return;
  1842. }
  1843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1844. tg3_bmcr_reset(tp);
  1845. val = tr32(GRC_MISC_CFG);
  1846. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1847. udelay(40);
  1848. return;
  1849. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1850. u32 phytest;
  1851. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1852. u32 phy;
  1853. tg3_writephy(tp, MII_ADVERTISE, 0);
  1854. tg3_writephy(tp, MII_BMCR,
  1855. BMCR_ANENABLE | BMCR_ANRESTART);
  1856. tg3_writephy(tp, MII_TG3_FET_TEST,
  1857. phytest | MII_TG3_FET_SHADOW_EN);
  1858. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1859. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1860. tg3_writephy(tp,
  1861. MII_TG3_FET_SHDW_AUXMODE4,
  1862. phy);
  1863. }
  1864. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1865. }
  1866. return;
  1867. } else if (do_low_power) {
  1868. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1869. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1870. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1871. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1872. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1873. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1874. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1875. }
  1876. /* The PHY should not be powered down on some chips because
  1877. * of bugs.
  1878. */
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1881. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1882. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1883. return;
  1884. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1885. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1886. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1887. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1888. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1889. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1890. }
  1891. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1892. }
  1893. /* tp->lock is held. */
  1894. static int tg3_nvram_lock(struct tg3 *tp)
  1895. {
  1896. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1897. int i;
  1898. if (tp->nvram_lock_cnt == 0) {
  1899. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1900. for (i = 0; i < 8000; i++) {
  1901. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1902. break;
  1903. udelay(20);
  1904. }
  1905. if (i == 8000) {
  1906. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1907. return -ENODEV;
  1908. }
  1909. }
  1910. tp->nvram_lock_cnt++;
  1911. }
  1912. return 0;
  1913. }
  1914. /* tp->lock is held. */
  1915. static void tg3_nvram_unlock(struct tg3 *tp)
  1916. {
  1917. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1918. if (tp->nvram_lock_cnt > 0)
  1919. tp->nvram_lock_cnt--;
  1920. if (tp->nvram_lock_cnt == 0)
  1921. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1922. }
  1923. }
  1924. /* tp->lock is held. */
  1925. static void tg3_enable_nvram_access(struct tg3 *tp)
  1926. {
  1927. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1928. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1929. u32 nvaccess = tr32(NVRAM_ACCESS);
  1930. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1931. }
  1932. }
  1933. /* tp->lock is held. */
  1934. static void tg3_disable_nvram_access(struct tg3 *tp)
  1935. {
  1936. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1937. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1938. u32 nvaccess = tr32(NVRAM_ACCESS);
  1939. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1940. }
  1941. }
  1942. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1943. u32 offset, u32 *val)
  1944. {
  1945. u32 tmp;
  1946. int i;
  1947. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1948. return -EINVAL;
  1949. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1950. EEPROM_ADDR_DEVID_MASK |
  1951. EEPROM_ADDR_READ);
  1952. tw32(GRC_EEPROM_ADDR,
  1953. tmp |
  1954. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1955. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1956. EEPROM_ADDR_ADDR_MASK) |
  1957. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1958. for (i = 0; i < 1000; i++) {
  1959. tmp = tr32(GRC_EEPROM_ADDR);
  1960. if (tmp & EEPROM_ADDR_COMPLETE)
  1961. break;
  1962. msleep(1);
  1963. }
  1964. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1965. return -EBUSY;
  1966. tmp = tr32(GRC_EEPROM_DATA);
  1967. /*
  1968. * The data will always be opposite the native endian
  1969. * format. Perform a blind byteswap to compensate.
  1970. */
  1971. *val = swab32(tmp);
  1972. return 0;
  1973. }
  1974. #define NVRAM_CMD_TIMEOUT 10000
  1975. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1976. {
  1977. int i;
  1978. tw32(NVRAM_CMD, nvram_cmd);
  1979. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1980. udelay(10);
  1981. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1982. udelay(10);
  1983. break;
  1984. }
  1985. }
  1986. if (i == NVRAM_CMD_TIMEOUT)
  1987. return -EBUSY;
  1988. return 0;
  1989. }
  1990. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1991. {
  1992. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1993. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1994. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1995. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1996. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1997. addr = ((addr / tp->nvram_pagesize) <<
  1998. ATMEL_AT45DB0X1B_PAGE_POS) +
  1999. (addr % tp->nvram_pagesize);
  2000. return addr;
  2001. }
  2002. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2003. {
  2004. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2005. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2006. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2007. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2008. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2009. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2010. tp->nvram_pagesize) +
  2011. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2012. return addr;
  2013. }
  2014. /* NOTE: Data read in from NVRAM is byteswapped according to
  2015. * the byteswapping settings for all other register accesses.
  2016. * tg3 devices are BE devices, so on a BE machine, the data
  2017. * returned will be exactly as it is seen in NVRAM. On a LE
  2018. * machine, the 32-bit value will be byteswapped.
  2019. */
  2020. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2021. {
  2022. int ret;
  2023. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2024. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2025. offset = tg3_nvram_phys_addr(tp, offset);
  2026. if (offset > NVRAM_ADDR_MSK)
  2027. return -EINVAL;
  2028. ret = tg3_nvram_lock(tp);
  2029. if (ret)
  2030. return ret;
  2031. tg3_enable_nvram_access(tp);
  2032. tw32(NVRAM_ADDR, offset);
  2033. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2034. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2035. if (ret == 0)
  2036. *val = tr32(NVRAM_RDDATA);
  2037. tg3_disable_nvram_access(tp);
  2038. tg3_nvram_unlock(tp);
  2039. return ret;
  2040. }
  2041. /* Ensures NVRAM data is in bytestream format. */
  2042. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2043. {
  2044. u32 v;
  2045. int res = tg3_nvram_read(tp, offset, &v);
  2046. if (!res)
  2047. *val = cpu_to_be32(v);
  2048. return res;
  2049. }
  2050. /* tp->lock is held. */
  2051. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2052. {
  2053. u32 addr_high, addr_low;
  2054. int i;
  2055. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2056. tp->dev->dev_addr[1]);
  2057. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2058. (tp->dev->dev_addr[3] << 16) |
  2059. (tp->dev->dev_addr[4] << 8) |
  2060. (tp->dev->dev_addr[5] << 0));
  2061. for (i = 0; i < 4; i++) {
  2062. if (i == 1 && skip_mac_1)
  2063. continue;
  2064. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2065. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2066. }
  2067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2069. for (i = 0; i < 12; i++) {
  2070. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2071. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2072. }
  2073. }
  2074. addr_high = (tp->dev->dev_addr[0] +
  2075. tp->dev->dev_addr[1] +
  2076. tp->dev->dev_addr[2] +
  2077. tp->dev->dev_addr[3] +
  2078. tp->dev->dev_addr[4] +
  2079. tp->dev->dev_addr[5]) &
  2080. TX_BACKOFF_SEED_MASK;
  2081. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2082. }
  2083. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2084. {
  2085. u32 misc_host_ctrl;
  2086. bool device_should_wake, do_low_power;
  2087. /* Make sure register accesses (indirect or otherwise)
  2088. * will function correctly.
  2089. */
  2090. pci_write_config_dword(tp->pdev,
  2091. TG3PCI_MISC_HOST_CTRL,
  2092. tp->misc_host_ctrl);
  2093. switch (state) {
  2094. case PCI_D0:
  2095. pci_enable_wake(tp->pdev, state, false);
  2096. pci_set_power_state(tp->pdev, PCI_D0);
  2097. /* Switch out of Vaux if it is a NIC */
  2098. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2099. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2100. return 0;
  2101. case PCI_D1:
  2102. case PCI_D2:
  2103. case PCI_D3hot:
  2104. break;
  2105. default:
  2106. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2107. state);
  2108. return -EINVAL;
  2109. }
  2110. /* Restore the CLKREQ setting. */
  2111. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2112. u16 lnkctl;
  2113. pci_read_config_word(tp->pdev,
  2114. tp->pcie_cap + PCI_EXP_LNKCTL,
  2115. &lnkctl);
  2116. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2117. pci_write_config_word(tp->pdev,
  2118. tp->pcie_cap + PCI_EXP_LNKCTL,
  2119. lnkctl);
  2120. }
  2121. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2122. tw32(TG3PCI_MISC_HOST_CTRL,
  2123. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2124. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2125. device_may_wakeup(&tp->pdev->dev) &&
  2126. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2127. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2128. do_low_power = false;
  2129. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2130. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2131. struct phy_device *phydev;
  2132. u32 phyid, advertising;
  2133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2134. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2135. tp->link_config.orig_speed = phydev->speed;
  2136. tp->link_config.orig_duplex = phydev->duplex;
  2137. tp->link_config.orig_autoneg = phydev->autoneg;
  2138. tp->link_config.orig_advertising = phydev->advertising;
  2139. advertising = ADVERTISED_TP |
  2140. ADVERTISED_Pause |
  2141. ADVERTISED_Autoneg |
  2142. ADVERTISED_10baseT_Half;
  2143. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2144. device_should_wake) {
  2145. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2146. advertising |=
  2147. ADVERTISED_100baseT_Half |
  2148. ADVERTISED_100baseT_Full |
  2149. ADVERTISED_10baseT_Full;
  2150. else
  2151. advertising |= ADVERTISED_10baseT_Full;
  2152. }
  2153. phydev->advertising = advertising;
  2154. phy_start_aneg(phydev);
  2155. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2156. if (phyid != PHY_ID_BCMAC131) {
  2157. phyid &= PHY_BCM_OUI_MASK;
  2158. if (phyid == PHY_BCM_OUI_1 ||
  2159. phyid == PHY_BCM_OUI_2 ||
  2160. phyid == PHY_BCM_OUI_3)
  2161. do_low_power = true;
  2162. }
  2163. }
  2164. } else {
  2165. do_low_power = true;
  2166. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2167. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2168. tp->link_config.orig_speed = tp->link_config.speed;
  2169. tp->link_config.orig_duplex = tp->link_config.duplex;
  2170. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2171. }
  2172. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2173. tp->link_config.speed = SPEED_10;
  2174. tp->link_config.duplex = DUPLEX_HALF;
  2175. tp->link_config.autoneg = AUTONEG_ENABLE;
  2176. tg3_setup_phy(tp, 0);
  2177. }
  2178. }
  2179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2180. u32 val;
  2181. val = tr32(GRC_VCPU_EXT_CTRL);
  2182. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2183. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2184. int i;
  2185. u32 val;
  2186. for (i = 0; i < 200; i++) {
  2187. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2188. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2189. break;
  2190. msleep(1);
  2191. }
  2192. }
  2193. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2194. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2195. WOL_DRV_STATE_SHUTDOWN |
  2196. WOL_DRV_WOL |
  2197. WOL_SET_MAGIC_PKT);
  2198. if (device_should_wake) {
  2199. u32 mac_mode;
  2200. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2201. if (do_low_power) {
  2202. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2203. udelay(40);
  2204. }
  2205. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2206. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2207. else
  2208. mac_mode = MAC_MODE_PORT_MODE_MII;
  2209. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2210. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2211. ASIC_REV_5700) {
  2212. u32 speed = (tp->tg3_flags &
  2213. TG3_FLAG_WOL_SPEED_100MB) ?
  2214. SPEED_100 : SPEED_10;
  2215. if (tg3_5700_link_polarity(tp, speed))
  2216. mac_mode |= MAC_MODE_LINK_POLARITY;
  2217. else
  2218. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2219. }
  2220. } else {
  2221. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2222. }
  2223. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2224. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2225. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2226. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2227. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2228. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2229. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2230. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2231. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2232. mac_mode |= tp->mac_mode &
  2233. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2234. if (mac_mode & MAC_MODE_APE_TX_EN)
  2235. mac_mode |= MAC_MODE_TDE_ENABLE;
  2236. }
  2237. tw32_f(MAC_MODE, mac_mode);
  2238. udelay(100);
  2239. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2240. udelay(10);
  2241. }
  2242. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2243. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2245. u32 base_val;
  2246. base_val = tp->pci_clock_ctrl;
  2247. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2248. CLOCK_CTRL_TXCLK_DISABLE);
  2249. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2250. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2251. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2252. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2253. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2254. /* do nothing */
  2255. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2256. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2257. u32 newbits1, newbits2;
  2258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2260. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2261. CLOCK_CTRL_TXCLK_DISABLE |
  2262. CLOCK_CTRL_ALTCLK);
  2263. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2264. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2265. newbits1 = CLOCK_CTRL_625_CORE;
  2266. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2267. } else {
  2268. newbits1 = CLOCK_CTRL_ALTCLK;
  2269. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2270. }
  2271. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2272. 40);
  2273. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2274. 40);
  2275. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2276. u32 newbits3;
  2277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2279. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2280. CLOCK_CTRL_TXCLK_DISABLE |
  2281. CLOCK_CTRL_44MHZ_CORE);
  2282. } else {
  2283. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2284. }
  2285. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2286. tp->pci_clock_ctrl | newbits3, 40);
  2287. }
  2288. }
  2289. if (!(device_should_wake) &&
  2290. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2291. tg3_power_down_phy(tp, do_low_power);
  2292. tg3_frob_aux_power(tp);
  2293. /* Workaround for unstable PLL clock */
  2294. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2295. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2296. u32 val = tr32(0x7d00);
  2297. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2298. tw32(0x7d00, val);
  2299. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2300. int err;
  2301. err = tg3_nvram_lock(tp);
  2302. tg3_halt_cpu(tp, RX_CPU_BASE);
  2303. if (!err)
  2304. tg3_nvram_unlock(tp);
  2305. }
  2306. }
  2307. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2308. if (device_should_wake)
  2309. pci_enable_wake(tp->pdev, state, true);
  2310. /* Finally, set the new power state. */
  2311. pci_set_power_state(tp->pdev, state);
  2312. return 0;
  2313. }
  2314. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2315. {
  2316. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2317. case MII_TG3_AUX_STAT_10HALF:
  2318. *speed = SPEED_10;
  2319. *duplex = DUPLEX_HALF;
  2320. break;
  2321. case MII_TG3_AUX_STAT_10FULL:
  2322. *speed = SPEED_10;
  2323. *duplex = DUPLEX_FULL;
  2324. break;
  2325. case MII_TG3_AUX_STAT_100HALF:
  2326. *speed = SPEED_100;
  2327. *duplex = DUPLEX_HALF;
  2328. break;
  2329. case MII_TG3_AUX_STAT_100FULL:
  2330. *speed = SPEED_100;
  2331. *duplex = DUPLEX_FULL;
  2332. break;
  2333. case MII_TG3_AUX_STAT_1000HALF:
  2334. *speed = SPEED_1000;
  2335. *duplex = DUPLEX_HALF;
  2336. break;
  2337. case MII_TG3_AUX_STAT_1000FULL:
  2338. *speed = SPEED_1000;
  2339. *duplex = DUPLEX_FULL;
  2340. break;
  2341. default:
  2342. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2343. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2344. SPEED_10;
  2345. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2346. DUPLEX_HALF;
  2347. break;
  2348. }
  2349. *speed = SPEED_INVALID;
  2350. *duplex = DUPLEX_INVALID;
  2351. break;
  2352. }
  2353. }
  2354. static void tg3_phy_copper_begin(struct tg3 *tp)
  2355. {
  2356. u32 new_adv;
  2357. int i;
  2358. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2359. /* Entering low power mode. Disable gigabit and
  2360. * 100baseT advertisements.
  2361. */
  2362. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2363. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2364. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2365. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2366. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2367. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2368. } else if (tp->link_config.speed == SPEED_INVALID) {
  2369. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2370. tp->link_config.advertising &=
  2371. ~(ADVERTISED_1000baseT_Half |
  2372. ADVERTISED_1000baseT_Full);
  2373. new_adv = ADVERTISE_CSMA;
  2374. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2375. new_adv |= ADVERTISE_10HALF;
  2376. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2377. new_adv |= ADVERTISE_10FULL;
  2378. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2379. new_adv |= ADVERTISE_100HALF;
  2380. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2381. new_adv |= ADVERTISE_100FULL;
  2382. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2383. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2384. if (tp->link_config.advertising &
  2385. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2386. new_adv = 0;
  2387. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2388. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2389. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2390. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2391. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2392. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2393. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2394. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2395. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2396. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2397. } else {
  2398. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2399. }
  2400. } else {
  2401. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2402. new_adv |= ADVERTISE_CSMA;
  2403. /* Asking for a specific link mode. */
  2404. if (tp->link_config.speed == SPEED_1000) {
  2405. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2406. if (tp->link_config.duplex == DUPLEX_FULL)
  2407. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2408. else
  2409. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2410. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2411. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2412. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2413. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2414. } else {
  2415. if (tp->link_config.speed == SPEED_100) {
  2416. if (tp->link_config.duplex == DUPLEX_FULL)
  2417. new_adv |= ADVERTISE_100FULL;
  2418. else
  2419. new_adv |= ADVERTISE_100HALF;
  2420. } else {
  2421. if (tp->link_config.duplex == DUPLEX_FULL)
  2422. new_adv |= ADVERTISE_10FULL;
  2423. else
  2424. new_adv |= ADVERTISE_10HALF;
  2425. }
  2426. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2427. new_adv = 0;
  2428. }
  2429. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2430. }
  2431. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2432. tp->link_config.speed != SPEED_INVALID) {
  2433. u32 bmcr, orig_bmcr;
  2434. tp->link_config.active_speed = tp->link_config.speed;
  2435. tp->link_config.active_duplex = tp->link_config.duplex;
  2436. bmcr = 0;
  2437. switch (tp->link_config.speed) {
  2438. default:
  2439. case SPEED_10:
  2440. break;
  2441. case SPEED_100:
  2442. bmcr |= BMCR_SPEED100;
  2443. break;
  2444. case SPEED_1000:
  2445. bmcr |= TG3_BMCR_SPEED1000;
  2446. break;
  2447. }
  2448. if (tp->link_config.duplex == DUPLEX_FULL)
  2449. bmcr |= BMCR_FULLDPLX;
  2450. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2451. (bmcr != orig_bmcr)) {
  2452. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2453. for (i = 0; i < 1500; i++) {
  2454. u32 tmp;
  2455. udelay(10);
  2456. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2457. tg3_readphy(tp, MII_BMSR, &tmp))
  2458. continue;
  2459. if (!(tmp & BMSR_LSTATUS)) {
  2460. udelay(40);
  2461. break;
  2462. }
  2463. }
  2464. tg3_writephy(tp, MII_BMCR, bmcr);
  2465. udelay(40);
  2466. }
  2467. } else {
  2468. tg3_writephy(tp, MII_BMCR,
  2469. BMCR_ANENABLE | BMCR_ANRESTART);
  2470. }
  2471. }
  2472. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2473. {
  2474. int err;
  2475. /* Turn off tap power management. */
  2476. /* Set Extended packet length bit */
  2477. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2478. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2479. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2480. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2481. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2482. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2483. udelay(40);
  2484. return err;
  2485. }
  2486. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2487. {
  2488. u32 adv_reg, all_mask = 0;
  2489. if (mask & ADVERTISED_10baseT_Half)
  2490. all_mask |= ADVERTISE_10HALF;
  2491. if (mask & ADVERTISED_10baseT_Full)
  2492. all_mask |= ADVERTISE_10FULL;
  2493. if (mask & ADVERTISED_100baseT_Half)
  2494. all_mask |= ADVERTISE_100HALF;
  2495. if (mask & ADVERTISED_100baseT_Full)
  2496. all_mask |= ADVERTISE_100FULL;
  2497. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2498. return 0;
  2499. if ((adv_reg & all_mask) != all_mask)
  2500. return 0;
  2501. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2502. u32 tg3_ctrl;
  2503. all_mask = 0;
  2504. if (mask & ADVERTISED_1000baseT_Half)
  2505. all_mask |= ADVERTISE_1000HALF;
  2506. if (mask & ADVERTISED_1000baseT_Full)
  2507. all_mask |= ADVERTISE_1000FULL;
  2508. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2509. return 0;
  2510. if ((tg3_ctrl & all_mask) != all_mask)
  2511. return 0;
  2512. }
  2513. return 1;
  2514. }
  2515. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2516. {
  2517. u32 curadv, reqadv;
  2518. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2519. return 1;
  2520. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2521. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2522. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2523. if (curadv != reqadv)
  2524. return 0;
  2525. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2526. tg3_readphy(tp, MII_LPA, rmtadv);
  2527. } else {
  2528. /* Reprogram the advertisement register, even if it
  2529. * does not affect the current link. If the link
  2530. * gets renegotiated in the future, we can save an
  2531. * additional renegotiation cycle by advertising
  2532. * it correctly in the first place.
  2533. */
  2534. if (curadv != reqadv) {
  2535. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2536. ADVERTISE_PAUSE_ASYM);
  2537. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2538. }
  2539. }
  2540. return 1;
  2541. }
  2542. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2543. {
  2544. int current_link_up;
  2545. u32 bmsr, dummy;
  2546. u32 lcl_adv, rmt_adv;
  2547. u16 current_speed;
  2548. u8 current_duplex;
  2549. int i, err;
  2550. tw32(MAC_EVENT, 0);
  2551. tw32_f(MAC_STATUS,
  2552. (MAC_STATUS_SYNC_CHANGED |
  2553. MAC_STATUS_CFG_CHANGED |
  2554. MAC_STATUS_MI_COMPLETION |
  2555. MAC_STATUS_LNKSTATE_CHANGED));
  2556. udelay(40);
  2557. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2558. tw32_f(MAC_MI_MODE,
  2559. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2560. udelay(80);
  2561. }
  2562. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2563. /* Some third-party PHYs need to be reset on link going
  2564. * down.
  2565. */
  2566. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2569. netif_carrier_ok(tp->dev)) {
  2570. tg3_readphy(tp, MII_BMSR, &bmsr);
  2571. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2572. !(bmsr & BMSR_LSTATUS))
  2573. force_reset = 1;
  2574. }
  2575. if (force_reset)
  2576. tg3_phy_reset(tp);
  2577. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2578. tg3_readphy(tp, MII_BMSR, &bmsr);
  2579. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2580. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2581. bmsr = 0;
  2582. if (!(bmsr & BMSR_LSTATUS)) {
  2583. err = tg3_init_5401phy_dsp(tp);
  2584. if (err)
  2585. return err;
  2586. tg3_readphy(tp, MII_BMSR, &bmsr);
  2587. for (i = 0; i < 1000; i++) {
  2588. udelay(10);
  2589. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2590. (bmsr & BMSR_LSTATUS)) {
  2591. udelay(40);
  2592. break;
  2593. }
  2594. }
  2595. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2596. TG3_PHY_REV_BCM5401_B0 &&
  2597. !(bmsr & BMSR_LSTATUS) &&
  2598. tp->link_config.active_speed == SPEED_1000) {
  2599. err = tg3_phy_reset(tp);
  2600. if (!err)
  2601. err = tg3_init_5401phy_dsp(tp);
  2602. if (err)
  2603. return err;
  2604. }
  2605. }
  2606. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2607. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2608. /* 5701 {A0,B0} CRC bug workaround */
  2609. tg3_writephy(tp, 0x15, 0x0a75);
  2610. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2611. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2612. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2613. }
  2614. /* Clear pending interrupts... */
  2615. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2616. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2617. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2618. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2619. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2620. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2623. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2624. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2625. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2626. else
  2627. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2628. }
  2629. current_link_up = 0;
  2630. current_speed = SPEED_INVALID;
  2631. current_duplex = DUPLEX_INVALID;
  2632. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2633. u32 val;
  2634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2635. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2636. if (!(val & (1 << 10))) {
  2637. val |= (1 << 10);
  2638. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2639. goto relink;
  2640. }
  2641. }
  2642. bmsr = 0;
  2643. for (i = 0; i < 100; i++) {
  2644. tg3_readphy(tp, MII_BMSR, &bmsr);
  2645. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2646. (bmsr & BMSR_LSTATUS))
  2647. break;
  2648. udelay(40);
  2649. }
  2650. if (bmsr & BMSR_LSTATUS) {
  2651. u32 aux_stat, bmcr;
  2652. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2653. for (i = 0; i < 2000; i++) {
  2654. udelay(10);
  2655. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2656. aux_stat)
  2657. break;
  2658. }
  2659. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2660. &current_speed,
  2661. &current_duplex);
  2662. bmcr = 0;
  2663. for (i = 0; i < 200; i++) {
  2664. tg3_readphy(tp, MII_BMCR, &bmcr);
  2665. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2666. continue;
  2667. if (bmcr && bmcr != 0x7fff)
  2668. break;
  2669. udelay(10);
  2670. }
  2671. lcl_adv = 0;
  2672. rmt_adv = 0;
  2673. tp->link_config.active_speed = current_speed;
  2674. tp->link_config.active_duplex = current_duplex;
  2675. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2676. if ((bmcr & BMCR_ANENABLE) &&
  2677. tg3_copper_is_advertising_all(tp,
  2678. tp->link_config.advertising)) {
  2679. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2680. &rmt_adv))
  2681. current_link_up = 1;
  2682. }
  2683. } else {
  2684. if (!(bmcr & BMCR_ANENABLE) &&
  2685. tp->link_config.speed == current_speed &&
  2686. tp->link_config.duplex == current_duplex &&
  2687. tp->link_config.flowctrl ==
  2688. tp->link_config.active_flowctrl) {
  2689. current_link_up = 1;
  2690. }
  2691. }
  2692. if (current_link_up == 1 &&
  2693. tp->link_config.active_duplex == DUPLEX_FULL)
  2694. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2695. }
  2696. relink:
  2697. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2698. u32 tmp;
  2699. tg3_phy_copper_begin(tp);
  2700. tg3_readphy(tp, MII_BMSR, &tmp);
  2701. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2702. (tmp & BMSR_LSTATUS))
  2703. current_link_up = 1;
  2704. }
  2705. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2706. if (current_link_up == 1) {
  2707. if (tp->link_config.active_speed == SPEED_100 ||
  2708. tp->link_config.active_speed == SPEED_10)
  2709. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2710. else
  2711. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2712. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2713. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2714. else
  2715. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2716. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2717. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2718. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2720. if (current_link_up == 1 &&
  2721. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2722. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2723. else
  2724. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2725. }
  2726. /* ??? Without this setting Netgear GA302T PHY does not
  2727. * ??? send/receive packets...
  2728. */
  2729. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2730. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2731. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2733. udelay(80);
  2734. }
  2735. tw32_f(MAC_MODE, tp->mac_mode);
  2736. udelay(40);
  2737. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2738. /* Polled via timer. */
  2739. tw32_f(MAC_EVENT, 0);
  2740. } else {
  2741. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2742. }
  2743. udelay(40);
  2744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2745. current_link_up == 1 &&
  2746. tp->link_config.active_speed == SPEED_1000 &&
  2747. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2748. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2749. udelay(120);
  2750. tw32_f(MAC_STATUS,
  2751. (MAC_STATUS_SYNC_CHANGED |
  2752. MAC_STATUS_CFG_CHANGED));
  2753. udelay(40);
  2754. tg3_write_mem(tp,
  2755. NIC_SRAM_FIRMWARE_MBOX,
  2756. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2757. }
  2758. /* Prevent send BD corruption. */
  2759. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2760. u16 oldlnkctl, newlnkctl;
  2761. pci_read_config_word(tp->pdev,
  2762. tp->pcie_cap + PCI_EXP_LNKCTL,
  2763. &oldlnkctl);
  2764. if (tp->link_config.active_speed == SPEED_100 ||
  2765. tp->link_config.active_speed == SPEED_10)
  2766. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2767. else
  2768. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2769. if (newlnkctl != oldlnkctl)
  2770. pci_write_config_word(tp->pdev,
  2771. tp->pcie_cap + PCI_EXP_LNKCTL,
  2772. newlnkctl);
  2773. }
  2774. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2775. if (current_link_up)
  2776. netif_carrier_on(tp->dev);
  2777. else
  2778. netif_carrier_off(tp->dev);
  2779. tg3_link_report(tp);
  2780. }
  2781. return 0;
  2782. }
  2783. struct tg3_fiber_aneginfo {
  2784. int state;
  2785. #define ANEG_STATE_UNKNOWN 0
  2786. #define ANEG_STATE_AN_ENABLE 1
  2787. #define ANEG_STATE_RESTART_INIT 2
  2788. #define ANEG_STATE_RESTART 3
  2789. #define ANEG_STATE_DISABLE_LINK_OK 4
  2790. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2791. #define ANEG_STATE_ABILITY_DETECT 6
  2792. #define ANEG_STATE_ACK_DETECT_INIT 7
  2793. #define ANEG_STATE_ACK_DETECT 8
  2794. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2795. #define ANEG_STATE_COMPLETE_ACK 10
  2796. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2797. #define ANEG_STATE_IDLE_DETECT 12
  2798. #define ANEG_STATE_LINK_OK 13
  2799. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2800. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2801. u32 flags;
  2802. #define MR_AN_ENABLE 0x00000001
  2803. #define MR_RESTART_AN 0x00000002
  2804. #define MR_AN_COMPLETE 0x00000004
  2805. #define MR_PAGE_RX 0x00000008
  2806. #define MR_NP_LOADED 0x00000010
  2807. #define MR_TOGGLE_TX 0x00000020
  2808. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2809. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2810. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2811. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2812. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2813. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2814. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2815. #define MR_TOGGLE_RX 0x00002000
  2816. #define MR_NP_RX 0x00004000
  2817. #define MR_LINK_OK 0x80000000
  2818. unsigned long link_time, cur_time;
  2819. u32 ability_match_cfg;
  2820. int ability_match_count;
  2821. char ability_match, idle_match, ack_match;
  2822. u32 txconfig, rxconfig;
  2823. #define ANEG_CFG_NP 0x00000080
  2824. #define ANEG_CFG_ACK 0x00000040
  2825. #define ANEG_CFG_RF2 0x00000020
  2826. #define ANEG_CFG_RF1 0x00000010
  2827. #define ANEG_CFG_PS2 0x00000001
  2828. #define ANEG_CFG_PS1 0x00008000
  2829. #define ANEG_CFG_HD 0x00004000
  2830. #define ANEG_CFG_FD 0x00002000
  2831. #define ANEG_CFG_INVAL 0x00001f06
  2832. };
  2833. #define ANEG_OK 0
  2834. #define ANEG_DONE 1
  2835. #define ANEG_TIMER_ENAB 2
  2836. #define ANEG_FAILED -1
  2837. #define ANEG_STATE_SETTLE_TIME 10000
  2838. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2839. struct tg3_fiber_aneginfo *ap)
  2840. {
  2841. u16 flowctrl;
  2842. unsigned long delta;
  2843. u32 rx_cfg_reg;
  2844. int ret;
  2845. if (ap->state == ANEG_STATE_UNKNOWN) {
  2846. ap->rxconfig = 0;
  2847. ap->link_time = 0;
  2848. ap->cur_time = 0;
  2849. ap->ability_match_cfg = 0;
  2850. ap->ability_match_count = 0;
  2851. ap->ability_match = 0;
  2852. ap->idle_match = 0;
  2853. ap->ack_match = 0;
  2854. }
  2855. ap->cur_time++;
  2856. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2857. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2858. if (rx_cfg_reg != ap->ability_match_cfg) {
  2859. ap->ability_match_cfg = rx_cfg_reg;
  2860. ap->ability_match = 0;
  2861. ap->ability_match_count = 0;
  2862. } else {
  2863. if (++ap->ability_match_count > 1) {
  2864. ap->ability_match = 1;
  2865. ap->ability_match_cfg = rx_cfg_reg;
  2866. }
  2867. }
  2868. if (rx_cfg_reg & ANEG_CFG_ACK)
  2869. ap->ack_match = 1;
  2870. else
  2871. ap->ack_match = 0;
  2872. ap->idle_match = 0;
  2873. } else {
  2874. ap->idle_match = 1;
  2875. ap->ability_match_cfg = 0;
  2876. ap->ability_match_count = 0;
  2877. ap->ability_match = 0;
  2878. ap->ack_match = 0;
  2879. rx_cfg_reg = 0;
  2880. }
  2881. ap->rxconfig = rx_cfg_reg;
  2882. ret = ANEG_OK;
  2883. switch (ap->state) {
  2884. case ANEG_STATE_UNKNOWN:
  2885. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2886. ap->state = ANEG_STATE_AN_ENABLE;
  2887. /* fallthru */
  2888. case ANEG_STATE_AN_ENABLE:
  2889. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2890. if (ap->flags & MR_AN_ENABLE) {
  2891. ap->link_time = 0;
  2892. ap->cur_time = 0;
  2893. ap->ability_match_cfg = 0;
  2894. ap->ability_match_count = 0;
  2895. ap->ability_match = 0;
  2896. ap->idle_match = 0;
  2897. ap->ack_match = 0;
  2898. ap->state = ANEG_STATE_RESTART_INIT;
  2899. } else {
  2900. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2901. }
  2902. break;
  2903. case ANEG_STATE_RESTART_INIT:
  2904. ap->link_time = ap->cur_time;
  2905. ap->flags &= ~(MR_NP_LOADED);
  2906. ap->txconfig = 0;
  2907. tw32(MAC_TX_AUTO_NEG, 0);
  2908. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2909. tw32_f(MAC_MODE, tp->mac_mode);
  2910. udelay(40);
  2911. ret = ANEG_TIMER_ENAB;
  2912. ap->state = ANEG_STATE_RESTART;
  2913. /* fallthru */
  2914. case ANEG_STATE_RESTART:
  2915. delta = ap->cur_time - ap->link_time;
  2916. if (delta > ANEG_STATE_SETTLE_TIME)
  2917. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2918. else
  2919. ret = ANEG_TIMER_ENAB;
  2920. break;
  2921. case ANEG_STATE_DISABLE_LINK_OK:
  2922. ret = ANEG_DONE;
  2923. break;
  2924. case ANEG_STATE_ABILITY_DETECT_INIT:
  2925. ap->flags &= ~(MR_TOGGLE_TX);
  2926. ap->txconfig = ANEG_CFG_FD;
  2927. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2928. if (flowctrl & ADVERTISE_1000XPAUSE)
  2929. ap->txconfig |= ANEG_CFG_PS1;
  2930. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2931. ap->txconfig |= ANEG_CFG_PS2;
  2932. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2933. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2934. tw32_f(MAC_MODE, tp->mac_mode);
  2935. udelay(40);
  2936. ap->state = ANEG_STATE_ABILITY_DETECT;
  2937. break;
  2938. case ANEG_STATE_ABILITY_DETECT:
  2939. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2940. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2941. break;
  2942. case ANEG_STATE_ACK_DETECT_INIT:
  2943. ap->txconfig |= ANEG_CFG_ACK;
  2944. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2945. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2946. tw32_f(MAC_MODE, tp->mac_mode);
  2947. udelay(40);
  2948. ap->state = ANEG_STATE_ACK_DETECT;
  2949. /* fallthru */
  2950. case ANEG_STATE_ACK_DETECT:
  2951. if (ap->ack_match != 0) {
  2952. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2953. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2954. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2955. } else {
  2956. ap->state = ANEG_STATE_AN_ENABLE;
  2957. }
  2958. } else if (ap->ability_match != 0 &&
  2959. ap->rxconfig == 0) {
  2960. ap->state = ANEG_STATE_AN_ENABLE;
  2961. }
  2962. break;
  2963. case ANEG_STATE_COMPLETE_ACK_INIT:
  2964. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2965. ret = ANEG_FAILED;
  2966. break;
  2967. }
  2968. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2969. MR_LP_ADV_HALF_DUPLEX |
  2970. MR_LP_ADV_SYM_PAUSE |
  2971. MR_LP_ADV_ASYM_PAUSE |
  2972. MR_LP_ADV_REMOTE_FAULT1 |
  2973. MR_LP_ADV_REMOTE_FAULT2 |
  2974. MR_LP_ADV_NEXT_PAGE |
  2975. MR_TOGGLE_RX |
  2976. MR_NP_RX);
  2977. if (ap->rxconfig & ANEG_CFG_FD)
  2978. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2979. if (ap->rxconfig & ANEG_CFG_HD)
  2980. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2981. if (ap->rxconfig & ANEG_CFG_PS1)
  2982. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2983. if (ap->rxconfig & ANEG_CFG_PS2)
  2984. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2985. if (ap->rxconfig & ANEG_CFG_RF1)
  2986. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2987. if (ap->rxconfig & ANEG_CFG_RF2)
  2988. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2989. if (ap->rxconfig & ANEG_CFG_NP)
  2990. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2991. ap->link_time = ap->cur_time;
  2992. ap->flags ^= (MR_TOGGLE_TX);
  2993. if (ap->rxconfig & 0x0008)
  2994. ap->flags |= MR_TOGGLE_RX;
  2995. if (ap->rxconfig & ANEG_CFG_NP)
  2996. ap->flags |= MR_NP_RX;
  2997. ap->flags |= MR_PAGE_RX;
  2998. ap->state = ANEG_STATE_COMPLETE_ACK;
  2999. ret = ANEG_TIMER_ENAB;
  3000. break;
  3001. case ANEG_STATE_COMPLETE_ACK:
  3002. if (ap->ability_match != 0 &&
  3003. ap->rxconfig == 0) {
  3004. ap->state = ANEG_STATE_AN_ENABLE;
  3005. break;
  3006. }
  3007. delta = ap->cur_time - ap->link_time;
  3008. if (delta > ANEG_STATE_SETTLE_TIME) {
  3009. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3010. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3011. } else {
  3012. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3013. !(ap->flags & MR_NP_RX)) {
  3014. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3015. } else {
  3016. ret = ANEG_FAILED;
  3017. }
  3018. }
  3019. }
  3020. break;
  3021. case ANEG_STATE_IDLE_DETECT_INIT:
  3022. ap->link_time = ap->cur_time;
  3023. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3024. tw32_f(MAC_MODE, tp->mac_mode);
  3025. udelay(40);
  3026. ap->state = ANEG_STATE_IDLE_DETECT;
  3027. ret = ANEG_TIMER_ENAB;
  3028. break;
  3029. case ANEG_STATE_IDLE_DETECT:
  3030. if (ap->ability_match != 0 &&
  3031. ap->rxconfig == 0) {
  3032. ap->state = ANEG_STATE_AN_ENABLE;
  3033. break;
  3034. }
  3035. delta = ap->cur_time - ap->link_time;
  3036. if (delta > ANEG_STATE_SETTLE_TIME) {
  3037. /* XXX another gem from the Broadcom driver :( */
  3038. ap->state = ANEG_STATE_LINK_OK;
  3039. }
  3040. break;
  3041. case ANEG_STATE_LINK_OK:
  3042. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3043. ret = ANEG_DONE;
  3044. break;
  3045. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3046. /* ??? unimplemented */
  3047. break;
  3048. case ANEG_STATE_NEXT_PAGE_WAIT:
  3049. /* ??? unimplemented */
  3050. break;
  3051. default:
  3052. ret = ANEG_FAILED;
  3053. break;
  3054. }
  3055. return ret;
  3056. }
  3057. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3058. {
  3059. int res = 0;
  3060. struct tg3_fiber_aneginfo aninfo;
  3061. int status = ANEG_FAILED;
  3062. unsigned int tick;
  3063. u32 tmp;
  3064. tw32_f(MAC_TX_AUTO_NEG, 0);
  3065. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3066. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3067. udelay(40);
  3068. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3069. udelay(40);
  3070. memset(&aninfo, 0, sizeof(aninfo));
  3071. aninfo.flags |= MR_AN_ENABLE;
  3072. aninfo.state = ANEG_STATE_UNKNOWN;
  3073. aninfo.cur_time = 0;
  3074. tick = 0;
  3075. while (++tick < 195000) {
  3076. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3077. if (status == ANEG_DONE || status == ANEG_FAILED)
  3078. break;
  3079. udelay(1);
  3080. }
  3081. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3082. tw32_f(MAC_MODE, tp->mac_mode);
  3083. udelay(40);
  3084. *txflags = aninfo.txconfig;
  3085. *rxflags = aninfo.flags;
  3086. if (status == ANEG_DONE &&
  3087. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3088. MR_LP_ADV_FULL_DUPLEX)))
  3089. res = 1;
  3090. return res;
  3091. }
  3092. static void tg3_init_bcm8002(struct tg3 *tp)
  3093. {
  3094. u32 mac_status = tr32(MAC_STATUS);
  3095. int i;
  3096. /* Reset when initting first time or we have a link. */
  3097. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3098. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3099. return;
  3100. /* Set PLL lock range. */
  3101. tg3_writephy(tp, 0x16, 0x8007);
  3102. /* SW reset */
  3103. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3104. /* Wait for reset to complete. */
  3105. /* XXX schedule_timeout() ... */
  3106. for (i = 0; i < 500; i++)
  3107. udelay(10);
  3108. /* Config mode; select PMA/Ch 1 regs. */
  3109. tg3_writephy(tp, 0x10, 0x8411);
  3110. /* Enable auto-lock and comdet, select txclk for tx. */
  3111. tg3_writephy(tp, 0x11, 0x0a10);
  3112. tg3_writephy(tp, 0x18, 0x00a0);
  3113. tg3_writephy(tp, 0x16, 0x41ff);
  3114. /* Assert and deassert POR. */
  3115. tg3_writephy(tp, 0x13, 0x0400);
  3116. udelay(40);
  3117. tg3_writephy(tp, 0x13, 0x0000);
  3118. tg3_writephy(tp, 0x11, 0x0a50);
  3119. udelay(40);
  3120. tg3_writephy(tp, 0x11, 0x0a10);
  3121. /* Wait for signal to stabilize */
  3122. /* XXX schedule_timeout() ... */
  3123. for (i = 0; i < 15000; i++)
  3124. udelay(10);
  3125. /* Deselect the channel register so we can read the PHYID
  3126. * later.
  3127. */
  3128. tg3_writephy(tp, 0x10, 0x8011);
  3129. }
  3130. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3131. {
  3132. u16 flowctrl;
  3133. u32 sg_dig_ctrl, sg_dig_status;
  3134. u32 serdes_cfg, expected_sg_dig_ctrl;
  3135. int workaround, port_a;
  3136. int current_link_up;
  3137. serdes_cfg = 0;
  3138. expected_sg_dig_ctrl = 0;
  3139. workaround = 0;
  3140. port_a = 1;
  3141. current_link_up = 0;
  3142. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3143. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3144. workaround = 1;
  3145. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3146. port_a = 0;
  3147. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3148. /* preserve bits 20-23 for voltage regulator */
  3149. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3150. }
  3151. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3152. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3153. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3154. if (workaround) {
  3155. u32 val = serdes_cfg;
  3156. if (port_a)
  3157. val |= 0xc010000;
  3158. else
  3159. val |= 0x4010000;
  3160. tw32_f(MAC_SERDES_CFG, val);
  3161. }
  3162. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3163. }
  3164. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3165. tg3_setup_flow_control(tp, 0, 0);
  3166. current_link_up = 1;
  3167. }
  3168. goto out;
  3169. }
  3170. /* Want auto-negotiation. */
  3171. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3172. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3173. if (flowctrl & ADVERTISE_1000XPAUSE)
  3174. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3175. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3176. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3177. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3178. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3179. tp->serdes_counter &&
  3180. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3181. MAC_STATUS_RCVD_CFG)) ==
  3182. MAC_STATUS_PCS_SYNCED)) {
  3183. tp->serdes_counter--;
  3184. current_link_up = 1;
  3185. goto out;
  3186. }
  3187. restart_autoneg:
  3188. if (workaround)
  3189. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3190. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3191. udelay(5);
  3192. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3193. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3194. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3195. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3196. MAC_STATUS_SIGNAL_DET)) {
  3197. sg_dig_status = tr32(SG_DIG_STATUS);
  3198. mac_status = tr32(MAC_STATUS);
  3199. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3200. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3201. u32 local_adv = 0, remote_adv = 0;
  3202. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3203. local_adv |= ADVERTISE_1000XPAUSE;
  3204. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3205. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3206. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3207. remote_adv |= LPA_1000XPAUSE;
  3208. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3209. remote_adv |= LPA_1000XPAUSE_ASYM;
  3210. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3211. current_link_up = 1;
  3212. tp->serdes_counter = 0;
  3213. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3214. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3215. if (tp->serdes_counter)
  3216. tp->serdes_counter--;
  3217. else {
  3218. if (workaround) {
  3219. u32 val = serdes_cfg;
  3220. if (port_a)
  3221. val |= 0xc010000;
  3222. else
  3223. val |= 0x4010000;
  3224. tw32_f(MAC_SERDES_CFG, val);
  3225. }
  3226. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3227. udelay(40);
  3228. /* Link parallel detection - link is up */
  3229. /* only if we have PCS_SYNC and not */
  3230. /* receiving config code words */
  3231. mac_status = tr32(MAC_STATUS);
  3232. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3233. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3234. tg3_setup_flow_control(tp, 0, 0);
  3235. current_link_up = 1;
  3236. tp->phy_flags |=
  3237. TG3_PHYFLG_PARALLEL_DETECT;
  3238. tp->serdes_counter =
  3239. SERDES_PARALLEL_DET_TIMEOUT;
  3240. } else
  3241. goto restart_autoneg;
  3242. }
  3243. }
  3244. } else {
  3245. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3246. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3247. }
  3248. out:
  3249. return current_link_up;
  3250. }
  3251. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3252. {
  3253. int current_link_up = 0;
  3254. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3255. goto out;
  3256. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3257. u32 txflags, rxflags;
  3258. int i;
  3259. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3260. u32 local_adv = 0, remote_adv = 0;
  3261. if (txflags & ANEG_CFG_PS1)
  3262. local_adv |= ADVERTISE_1000XPAUSE;
  3263. if (txflags & ANEG_CFG_PS2)
  3264. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3265. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3266. remote_adv |= LPA_1000XPAUSE;
  3267. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3268. remote_adv |= LPA_1000XPAUSE_ASYM;
  3269. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3270. current_link_up = 1;
  3271. }
  3272. for (i = 0; i < 30; i++) {
  3273. udelay(20);
  3274. tw32_f(MAC_STATUS,
  3275. (MAC_STATUS_SYNC_CHANGED |
  3276. MAC_STATUS_CFG_CHANGED));
  3277. udelay(40);
  3278. if ((tr32(MAC_STATUS) &
  3279. (MAC_STATUS_SYNC_CHANGED |
  3280. MAC_STATUS_CFG_CHANGED)) == 0)
  3281. break;
  3282. }
  3283. mac_status = tr32(MAC_STATUS);
  3284. if (current_link_up == 0 &&
  3285. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3286. !(mac_status & MAC_STATUS_RCVD_CFG))
  3287. current_link_up = 1;
  3288. } else {
  3289. tg3_setup_flow_control(tp, 0, 0);
  3290. /* Forcing 1000FD link up. */
  3291. current_link_up = 1;
  3292. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3293. udelay(40);
  3294. tw32_f(MAC_MODE, tp->mac_mode);
  3295. udelay(40);
  3296. }
  3297. out:
  3298. return current_link_up;
  3299. }
  3300. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3301. {
  3302. u32 orig_pause_cfg;
  3303. u16 orig_active_speed;
  3304. u8 orig_active_duplex;
  3305. u32 mac_status;
  3306. int current_link_up;
  3307. int i;
  3308. orig_pause_cfg = tp->link_config.active_flowctrl;
  3309. orig_active_speed = tp->link_config.active_speed;
  3310. orig_active_duplex = tp->link_config.active_duplex;
  3311. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3312. netif_carrier_ok(tp->dev) &&
  3313. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3314. mac_status = tr32(MAC_STATUS);
  3315. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3316. MAC_STATUS_SIGNAL_DET |
  3317. MAC_STATUS_CFG_CHANGED |
  3318. MAC_STATUS_RCVD_CFG);
  3319. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3320. MAC_STATUS_SIGNAL_DET)) {
  3321. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3322. MAC_STATUS_CFG_CHANGED));
  3323. return 0;
  3324. }
  3325. }
  3326. tw32_f(MAC_TX_AUTO_NEG, 0);
  3327. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3328. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3329. tw32_f(MAC_MODE, tp->mac_mode);
  3330. udelay(40);
  3331. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3332. tg3_init_bcm8002(tp);
  3333. /* Enable link change event even when serdes polling. */
  3334. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3335. udelay(40);
  3336. current_link_up = 0;
  3337. mac_status = tr32(MAC_STATUS);
  3338. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3339. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3340. else
  3341. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3342. tp->napi[0].hw_status->status =
  3343. (SD_STATUS_UPDATED |
  3344. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3345. for (i = 0; i < 100; i++) {
  3346. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3347. MAC_STATUS_CFG_CHANGED));
  3348. udelay(5);
  3349. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3350. MAC_STATUS_CFG_CHANGED |
  3351. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3352. break;
  3353. }
  3354. mac_status = tr32(MAC_STATUS);
  3355. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3356. current_link_up = 0;
  3357. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3358. tp->serdes_counter == 0) {
  3359. tw32_f(MAC_MODE, (tp->mac_mode |
  3360. MAC_MODE_SEND_CONFIGS));
  3361. udelay(1);
  3362. tw32_f(MAC_MODE, tp->mac_mode);
  3363. }
  3364. }
  3365. if (current_link_up == 1) {
  3366. tp->link_config.active_speed = SPEED_1000;
  3367. tp->link_config.active_duplex = DUPLEX_FULL;
  3368. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3369. LED_CTRL_LNKLED_OVERRIDE |
  3370. LED_CTRL_1000MBPS_ON));
  3371. } else {
  3372. tp->link_config.active_speed = SPEED_INVALID;
  3373. tp->link_config.active_duplex = DUPLEX_INVALID;
  3374. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3375. LED_CTRL_LNKLED_OVERRIDE |
  3376. LED_CTRL_TRAFFIC_OVERRIDE));
  3377. }
  3378. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3379. if (current_link_up)
  3380. netif_carrier_on(tp->dev);
  3381. else
  3382. netif_carrier_off(tp->dev);
  3383. tg3_link_report(tp);
  3384. } else {
  3385. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3386. if (orig_pause_cfg != now_pause_cfg ||
  3387. orig_active_speed != tp->link_config.active_speed ||
  3388. orig_active_duplex != tp->link_config.active_duplex)
  3389. tg3_link_report(tp);
  3390. }
  3391. return 0;
  3392. }
  3393. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3394. {
  3395. int current_link_up, err = 0;
  3396. u32 bmsr, bmcr;
  3397. u16 current_speed;
  3398. u8 current_duplex;
  3399. u32 local_adv, remote_adv;
  3400. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3401. tw32_f(MAC_MODE, tp->mac_mode);
  3402. udelay(40);
  3403. tw32(MAC_EVENT, 0);
  3404. tw32_f(MAC_STATUS,
  3405. (MAC_STATUS_SYNC_CHANGED |
  3406. MAC_STATUS_CFG_CHANGED |
  3407. MAC_STATUS_MI_COMPLETION |
  3408. MAC_STATUS_LNKSTATE_CHANGED));
  3409. udelay(40);
  3410. if (force_reset)
  3411. tg3_phy_reset(tp);
  3412. current_link_up = 0;
  3413. current_speed = SPEED_INVALID;
  3414. current_duplex = DUPLEX_INVALID;
  3415. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3416. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3418. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3419. bmsr |= BMSR_LSTATUS;
  3420. else
  3421. bmsr &= ~BMSR_LSTATUS;
  3422. }
  3423. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3424. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3425. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3426. /* do nothing, just check for link up at the end */
  3427. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3428. u32 adv, new_adv;
  3429. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3430. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3431. ADVERTISE_1000XPAUSE |
  3432. ADVERTISE_1000XPSE_ASYM |
  3433. ADVERTISE_SLCT);
  3434. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3435. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3436. new_adv |= ADVERTISE_1000XHALF;
  3437. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3438. new_adv |= ADVERTISE_1000XFULL;
  3439. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3440. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3441. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3442. tg3_writephy(tp, MII_BMCR, bmcr);
  3443. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3444. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3445. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3446. return err;
  3447. }
  3448. } else {
  3449. u32 new_bmcr;
  3450. bmcr &= ~BMCR_SPEED1000;
  3451. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3452. if (tp->link_config.duplex == DUPLEX_FULL)
  3453. new_bmcr |= BMCR_FULLDPLX;
  3454. if (new_bmcr != bmcr) {
  3455. /* BMCR_SPEED1000 is a reserved bit that needs
  3456. * to be set on write.
  3457. */
  3458. new_bmcr |= BMCR_SPEED1000;
  3459. /* Force a linkdown */
  3460. if (netif_carrier_ok(tp->dev)) {
  3461. u32 adv;
  3462. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3463. adv &= ~(ADVERTISE_1000XFULL |
  3464. ADVERTISE_1000XHALF |
  3465. ADVERTISE_SLCT);
  3466. tg3_writephy(tp, MII_ADVERTISE, adv);
  3467. tg3_writephy(tp, MII_BMCR, bmcr |
  3468. BMCR_ANRESTART |
  3469. BMCR_ANENABLE);
  3470. udelay(10);
  3471. netif_carrier_off(tp->dev);
  3472. }
  3473. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3474. bmcr = new_bmcr;
  3475. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3476. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3477. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3478. ASIC_REV_5714) {
  3479. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3480. bmsr |= BMSR_LSTATUS;
  3481. else
  3482. bmsr &= ~BMSR_LSTATUS;
  3483. }
  3484. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3485. }
  3486. }
  3487. if (bmsr & BMSR_LSTATUS) {
  3488. current_speed = SPEED_1000;
  3489. current_link_up = 1;
  3490. if (bmcr & BMCR_FULLDPLX)
  3491. current_duplex = DUPLEX_FULL;
  3492. else
  3493. current_duplex = DUPLEX_HALF;
  3494. local_adv = 0;
  3495. remote_adv = 0;
  3496. if (bmcr & BMCR_ANENABLE) {
  3497. u32 common;
  3498. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3499. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3500. common = local_adv & remote_adv;
  3501. if (common & (ADVERTISE_1000XHALF |
  3502. ADVERTISE_1000XFULL)) {
  3503. if (common & ADVERTISE_1000XFULL)
  3504. current_duplex = DUPLEX_FULL;
  3505. else
  3506. current_duplex = DUPLEX_HALF;
  3507. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3508. /* Link is up via parallel detect */
  3509. } else {
  3510. current_link_up = 0;
  3511. }
  3512. }
  3513. }
  3514. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3515. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3516. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3517. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3518. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3519. tw32_f(MAC_MODE, tp->mac_mode);
  3520. udelay(40);
  3521. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3522. tp->link_config.active_speed = current_speed;
  3523. tp->link_config.active_duplex = current_duplex;
  3524. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3525. if (current_link_up)
  3526. netif_carrier_on(tp->dev);
  3527. else {
  3528. netif_carrier_off(tp->dev);
  3529. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3530. }
  3531. tg3_link_report(tp);
  3532. }
  3533. return err;
  3534. }
  3535. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3536. {
  3537. if (tp->serdes_counter) {
  3538. /* Give autoneg time to complete. */
  3539. tp->serdes_counter--;
  3540. return;
  3541. }
  3542. if (!netif_carrier_ok(tp->dev) &&
  3543. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3544. u32 bmcr;
  3545. tg3_readphy(tp, MII_BMCR, &bmcr);
  3546. if (bmcr & BMCR_ANENABLE) {
  3547. u32 phy1, phy2;
  3548. /* Select shadow register 0x1f */
  3549. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3550. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3551. /* Select expansion interrupt status register */
  3552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3553. MII_TG3_DSP_EXP1_INT_STAT);
  3554. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3555. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3556. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3557. /* We have signal detect and not receiving
  3558. * config code words, link is up by parallel
  3559. * detection.
  3560. */
  3561. bmcr &= ~BMCR_ANENABLE;
  3562. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3563. tg3_writephy(tp, MII_BMCR, bmcr);
  3564. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3565. }
  3566. }
  3567. } else if (netif_carrier_ok(tp->dev) &&
  3568. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3569. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3570. u32 phy2;
  3571. /* Select expansion interrupt status register */
  3572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3573. MII_TG3_DSP_EXP1_INT_STAT);
  3574. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3575. if (phy2 & 0x20) {
  3576. u32 bmcr;
  3577. /* Config code words received, turn on autoneg. */
  3578. tg3_readphy(tp, MII_BMCR, &bmcr);
  3579. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3580. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3581. }
  3582. }
  3583. }
  3584. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3585. {
  3586. int err;
  3587. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3588. err = tg3_setup_fiber_phy(tp, force_reset);
  3589. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3590. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3591. else
  3592. err = tg3_setup_copper_phy(tp, force_reset);
  3593. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3594. u32 val, scale;
  3595. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3596. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3597. scale = 65;
  3598. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3599. scale = 6;
  3600. else
  3601. scale = 12;
  3602. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3603. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3604. tw32(GRC_MISC_CFG, val);
  3605. }
  3606. if (tp->link_config.active_speed == SPEED_1000 &&
  3607. tp->link_config.active_duplex == DUPLEX_HALF)
  3608. tw32(MAC_TX_LENGTHS,
  3609. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3610. (6 << TX_LENGTHS_IPG_SHIFT) |
  3611. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3612. else
  3613. tw32(MAC_TX_LENGTHS,
  3614. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3615. (6 << TX_LENGTHS_IPG_SHIFT) |
  3616. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3617. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3618. if (netif_carrier_ok(tp->dev)) {
  3619. tw32(HOSTCC_STAT_COAL_TICKS,
  3620. tp->coal.stats_block_coalesce_usecs);
  3621. } else {
  3622. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3623. }
  3624. }
  3625. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3626. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3627. if (!netif_carrier_ok(tp->dev))
  3628. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3629. tp->pwrmgmt_thresh;
  3630. else
  3631. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3632. tw32(PCIE_PWR_MGMT_THRESH, val);
  3633. }
  3634. return err;
  3635. }
  3636. /* This is called whenever we suspect that the system chipset is re-
  3637. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3638. * is bogus tx completions. We try to recover by setting the
  3639. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3640. * in the workqueue.
  3641. */
  3642. static void tg3_tx_recover(struct tg3 *tp)
  3643. {
  3644. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3645. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3646. netdev_warn(tp->dev,
  3647. "The system may be re-ordering memory-mapped I/O "
  3648. "cycles to the network device, attempting to recover. "
  3649. "Please report the problem to the driver maintainer "
  3650. "and include system chipset information.\n");
  3651. spin_lock(&tp->lock);
  3652. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3653. spin_unlock(&tp->lock);
  3654. }
  3655. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3656. {
  3657. /* Tell compiler to fetch tx indices from memory. */
  3658. barrier();
  3659. return tnapi->tx_pending -
  3660. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3661. }
  3662. /* Tigon3 never reports partial packet sends. So we do not
  3663. * need special logic to handle SKBs that have not had all
  3664. * of their frags sent yet, like SunGEM does.
  3665. */
  3666. static void tg3_tx(struct tg3_napi *tnapi)
  3667. {
  3668. struct tg3 *tp = tnapi->tp;
  3669. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3670. u32 sw_idx = tnapi->tx_cons;
  3671. struct netdev_queue *txq;
  3672. int index = tnapi - tp->napi;
  3673. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3674. index--;
  3675. txq = netdev_get_tx_queue(tp->dev, index);
  3676. while (sw_idx != hw_idx) {
  3677. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3678. struct sk_buff *skb = ri->skb;
  3679. int i, tx_bug = 0;
  3680. if (unlikely(skb == NULL)) {
  3681. tg3_tx_recover(tp);
  3682. return;
  3683. }
  3684. pci_unmap_single(tp->pdev,
  3685. dma_unmap_addr(ri, mapping),
  3686. skb_headlen(skb),
  3687. PCI_DMA_TODEVICE);
  3688. ri->skb = NULL;
  3689. sw_idx = NEXT_TX(sw_idx);
  3690. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3691. ri = &tnapi->tx_buffers[sw_idx];
  3692. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3693. tx_bug = 1;
  3694. pci_unmap_page(tp->pdev,
  3695. dma_unmap_addr(ri, mapping),
  3696. skb_shinfo(skb)->frags[i].size,
  3697. PCI_DMA_TODEVICE);
  3698. sw_idx = NEXT_TX(sw_idx);
  3699. }
  3700. dev_kfree_skb(skb);
  3701. if (unlikely(tx_bug)) {
  3702. tg3_tx_recover(tp);
  3703. return;
  3704. }
  3705. }
  3706. tnapi->tx_cons = sw_idx;
  3707. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3708. * before checking for netif_queue_stopped(). Without the
  3709. * memory barrier, there is a small possibility that tg3_start_xmit()
  3710. * will miss it and cause the queue to be stopped forever.
  3711. */
  3712. smp_mb();
  3713. if (unlikely(netif_tx_queue_stopped(txq) &&
  3714. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3715. __netif_tx_lock(txq, smp_processor_id());
  3716. if (netif_tx_queue_stopped(txq) &&
  3717. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3718. netif_tx_wake_queue(txq);
  3719. __netif_tx_unlock(txq);
  3720. }
  3721. }
  3722. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3723. {
  3724. if (!ri->skb)
  3725. return;
  3726. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3727. map_sz, PCI_DMA_FROMDEVICE);
  3728. dev_kfree_skb_any(ri->skb);
  3729. ri->skb = NULL;
  3730. }
  3731. /* Returns size of skb allocated or < 0 on error.
  3732. *
  3733. * We only need to fill in the address because the other members
  3734. * of the RX descriptor are invariant, see tg3_init_rings.
  3735. *
  3736. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3737. * posting buffers we only dirty the first cache line of the RX
  3738. * descriptor (containing the address). Whereas for the RX status
  3739. * buffers the cpu only reads the last cacheline of the RX descriptor
  3740. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3741. */
  3742. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3743. u32 opaque_key, u32 dest_idx_unmasked)
  3744. {
  3745. struct tg3_rx_buffer_desc *desc;
  3746. struct ring_info *map, *src_map;
  3747. struct sk_buff *skb;
  3748. dma_addr_t mapping;
  3749. int skb_size, dest_idx;
  3750. src_map = NULL;
  3751. switch (opaque_key) {
  3752. case RXD_OPAQUE_RING_STD:
  3753. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3754. desc = &tpr->rx_std[dest_idx];
  3755. map = &tpr->rx_std_buffers[dest_idx];
  3756. skb_size = tp->rx_pkt_map_sz;
  3757. break;
  3758. case RXD_OPAQUE_RING_JUMBO:
  3759. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3760. desc = &tpr->rx_jmb[dest_idx].std;
  3761. map = &tpr->rx_jmb_buffers[dest_idx];
  3762. skb_size = TG3_RX_JMB_MAP_SZ;
  3763. break;
  3764. default:
  3765. return -EINVAL;
  3766. }
  3767. /* Do not overwrite any of the map or rp information
  3768. * until we are sure we can commit to a new buffer.
  3769. *
  3770. * Callers depend upon this behavior and assume that
  3771. * we leave everything unchanged if we fail.
  3772. */
  3773. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3774. if (skb == NULL)
  3775. return -ENOMEM;
  3776. skb_reserve(skb, tp->rx_offset);
  3777. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3778. PCI_DMA_FROMDEVICE);
  3779. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3780. dev_kfree_skb(skb);
  3781. return -EIO;
  3782. }
  3783. map->skb = skb;
  3784. dma_unmap_addr_set(map, mapping, mapping);
  3785. desc->addr_hi = ((u64)mapping >> 32);
  3786. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3787. return skb_size;
  3788. }
  3789. /* We only need to move over in the address because the other
  3790. * members of the RX descriptor are invariant. See notes above
  3791. * tg3_alloc_rx_skb for full details.
  3792. */
  3793. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3794. struct tg3_rx_prodring_set *dpr,
  3795. u32 opaque_key, int src_idx,
  3796. u32 dest_idx_unmasked)
  3797. {
  3798. struct tg3 *tp = tnapi->tp;
  3799. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3800. struct ring_info *src_map, *dest_map;
  3801. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3802. int dest_idx;
  3803. switch (opaque_key) {
  3804. case RXD_OPAQUE_RING_STD:
  3805. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3806. dest_desc = &dpr->rx_std[dest_idx];
  3807. dest_map = &dpr->rx_std_buffers[dest_idx];
  3808. src_desc = &spr->rx_std[src_idx];
  3809. src_map = &spr->rx_std_buffers[src_idx];
  3810. break;
  3811. case RXD_OPAQUE_RING_JUMBO:
  3812. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3813. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3814. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3815. src_desc = &spr->rx_jmb[src_idx].std;
  3816. src_map = &spr->rx_jmb_buffers[src_idx];
  3817. break;
  3818. default:
  3819. return;
  3820. }
  3821. dest_map->skb = src_map->skb;
  3822. dma_unmap_addr_set(dest_map, mapping,
  3823. dma_unmap_addr(src_map, mapping));
  3824. dest_desc->addr_hi = src_desc->addr_hi;
  3825. dest_desc->addr_lo = src_desc->addr_lo;
  3826. /* Ensure that the update to the skb happens after the physical
  3827. * addresses have been transferred to the new BD location.
  3828. */
  3829. smp_wmb();
  3830. src_map->skb = NULL;
  3831. }
  3832. /* The RX ring scheme is composed of multiple rings which post fresh
  3833. * buffers to the chip, and one special ring the chip uses to report
  3834. * status back to the host.
  3835. *
  3836. * The special ring reports the status of received packets to the
  3837. * host. The chip does not write into the original descriptor the
  3838. * RX buffer was obtained from. The chip simply takes the original
  3839. * descriptor as provided by the host, updates the status and length
  3840. * field, then writes this into the next status ring entry.
  3841. *
  3842. * Each ring the host uses to post buffers to the chip is described
  3843. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3844. * it is first placed into the on-chip ram. When the packet's length
  3845. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3846. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3847. * which is within the range of the new packet's length is chosen.
  3848. *
  3849. * The "separate ring for rx status" scheme may sound queer, but it makes
  3850. * sense from a cache coherency perspective. If only the host writes
  3851. * to the buffer post rings, and only the chip writes to the rx status
  3852. * rings, then cache lines never move beyond shared-modified state.
  3853. * If both the host and chip were to write into the same ring, cache line
  3854. * eviction could occur since both entities want it in an exclusive state.
  3855. */
  3856. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3857. {
  3858. struct tg3 *tp = tnapi->tp;
  3859. u32 work_mask, rx_std_posted = 0;
  3860. u32 std_prod_idx, jmb_prod_idx;
  3861. u32 sw_idx = tnapi->rx_rcb_ptr;
  3862. u16 hw_idx;
  3863. int received;
  3864. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3865. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3866. /*
  3867. * We need to order the read of hw_idx and the read of
  3868. * the opaque cookie.
  3869. */
  3870. rmb();
  3871. work_mask = 0;
  3872. received = 0;
  3873. std_prod_idx = tpr->rx_std_prod_idx;
  3874. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3875. while (sw_idx != hw_idx && budget > 0) {
  3876. struct ring_info *ri;
  3877. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3878. unsigned int len;
  3879. struct sk_buff *skb;
  3880. dma_addr_t dma_addr;
  3881. u32 opaque_key, desc_idx, *post_ptr;
  3882. bool hw_vlan __maybe_unused = false;
  3883. u16 vtag __maybe_unused = 0;
  3884. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3885. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3886. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3887. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3888. dma_addr = dma_unmap_addr(ri, mapping);
  3889. skb = ri->skb;
  3890. post_ptr = &std_prod_idx;
  3891. rx_std_posted++;
  3892. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3893. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3894. dma_addr = dma_unmap_addr(ri, mapping);
  3895. skb = ri->skb;
  3896. post_ptr = &jmb_prod_idx;
  3897. } else
  3898. goto next_pkt_nopost;
  3899. work_mask |= opaque_key;
  3900. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3901. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3902. drop_it:
  3903. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3904. desc_idx, *post_ptr);
  3905. drop_it_no_recycle:
  3906. /* Other statistics kept track of by card. */
  3907. tp->rx_dropped++;
  3908. goto next_pkt;
  3909. }
  3910. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3911. ETH_FCS_LEN;
  3912. if (len > TG3_RX_COPY_THRESH(tp)) {
  3913. int skb_size;
  3914. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3915. *post_ptr);
  3916. if (skb_size < 0)
  3917. goto drop_it;
  3918. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3919. PCI_DMA_FROMDEVICE);
  3920. /* Ensure that the update to the skb happens
  3921. * after the usage of the old DMA mapping.
  3922. */
  3923. smp_wmb();
  3924. ri->skb = NULL;
  3925. skb_put(skb, len);
  3926. } else {
  3927. struct sk_buff *copy_skb;
  3928. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3929. desc_idx, *post_ptr);
  3930. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3931. TG3_RAW_IP_ALIGN);
  3932. if (copy_skb == NULL)
  3933. goto drop_it_no_recycle;
  3934. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3935. skb_put(copy_skb, len);
  3936. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3937. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3938. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3939. /* We'll reuse the original ring buffer. */
  3940. skb = copy_skb;
  3941. }
  3942. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3943. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3944. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3945. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3946. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3947. else
  3948. skb->ip_summed = CHECKSUM_NONE;
  3949. skb->protocol = eth_type_trans(skb, tp->dev);
  3950. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3951. skb->protocol != htons(ETH_P_8021Q)) {
  3952. dev_kfree_skb(skb);
  3953. goto drop_it_no_recycle;
  3954. }
  3955. if (desc->type_flags & RXD_FLAG_VLAN &&
  3956. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3957. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3958. #if TG3_VLAN_TAG_USED
  3959. if (tp->vlgrp)
  3960. hw_vlan = true;
  3961. else
  3962. #endif
  3963. {
  3964. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3965. __skb_push(skb, VLAN_HLEN);
  3966. memmove(ve, skb->data + VLAN_HLEN,
  3967. ETH_ALEN * 2);
  3968. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3969. ve->h_vlan_TCI = htons(vtag);
  3970. }
  3971. }
  3972. #if TG3_VLAN_TAG_USED
  3973. if (hw_vlan)
  3974. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3975. else
  3976. #endif
  3977. napi_gro_receive(&tnapi->napi, skb);
  3978. received++;
  3979. budget--;
  3980. next_pkt:
  3981. (*post_ptr)++;
  3982. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3983. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3984. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3985. tpr->rx_std_prod_idx);
  3986. work_mask &= ~RXD_OPAQUE_RING_STD;
  3987. rx_std_posted = 0;
  3988. }
  3989. next_pkt_nopost:
  3990. sw_idx++;
  3991. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3992. /* Refresh hw_idx to see if there is new work */
  3993. if (sw_idx == hw_idx) {
  3994. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3995. rmb();
  3996. }
  3997. }
  3998. /* ACK the status ring. */
  3999. tnapi->rx_rcb_ptr = sw_idx;
  4000. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4001. /* Refill RX ring(s). */
  4002. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4003. if (work_mask & RXD_OPAQUE_RING_STD) {
  4004. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4005. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4006. tpr->rx_std_prod_idx);
  4007. }
  4008. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4009. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  4010. TG3_RX_JUMBO_RING_SIZE;
  4011. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4012. tpr->rx_jmb_prod_idx);
  4013. }
  4014. mmiowb();
  4015. } else if (work_mask) {
  4016. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4017. * updated before the producer indices can be updated.
  4018. */
  4019. smp_wmb();
  4020. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4021. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4022. if (tnapi != &tp->napi[1])
  4023. napi_schedule(&tp->napi[1].napi);
  4024. }
  4025. return received;
  4026. }
  4027. static void tg3_poll_link(struct tg3 *tp)
  4028. {
  4029. /* handle link change and other phy events */
  4030. if (!(tp->tg3_flags &
  4031. (TG3_FLAG_USE_LINKCHG_REG |
  4032. TG3_FLAG_POLL_SERDES))) {
  4033. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4034. if (sblk->status & SD_STATUS_LINK_CHG) {
  4035. sblk->status = SD_STATUS_UPDATED |
  4036. (sblk->status & ~SD_STATUS_LINK_CHG);
  4037. spin_lock(&tp->lock);
  4038. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4039. tw32_f(MAC_STATUS,
  4040. (MAC_STATUS_SYNC_CHANGED |
  4041. MAC_STATUS_CFG_CHANGED |
  4042. MAC_STATUS_MI_COMPLETION |
  4043. MAC_STATUS_LNKSTATE_CHANGED));
  4044. udelay(40);
  4045. } else
  4046. tg3_setup_phy(tp, 0);
  4047. spin_unlock(&tp->lock);
  4048. }
  4049. }
  4050. }
  4051. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4052. struct tg3_rx_prodring_set *dpr,
  4053. struct tg3_rx_prodring_set *spr)
  4054. {
  4055. u32 si, di, cpycnt, src_prod_idx;
  4056. int i, err = 0;
  4057. while (1) {
  4058. src_prod_idx = spr->rx_std_prod_idx;
  4059. /* Make sure updates to the rx_std_buffers[] entries and the
  4060. * standard producer index are seen in the correct order.
  4061. */
  4062. smp_rmb();
  4063. if (spr->rx_std_cons_idx == src_prod_idx)
  4064. break;
  4065. if (spr->rx_std_cons_idx < src_prod_idx)
  4066. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4067. else
  4068. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4069. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4070. si = spr->rx_std_cons_idx;
  4071. di = dpr->rx_std_prod_idx;
  4072. for (i = di; i < di + cpycnt; i++) {
  4073. if (dpr->rx_std_buffers[i].skb) {
  4074. cpycnt = i - di;
  4075. err = -ENOSPC;
  4076. break;
  4077. }
  4078. }
  4079. if (!cpycnt)
  4080. break;
  4081. /* Ensure that updates to the rx_std_buffers ring and the
  4082. * shadowed hardware producer ring from tg3_recycle_skb() are
  4083. * ordered correctly WRT the skb check above.
  4084. */
  4085. smp_rmb();
  4086. memcpy(&dpr->rx_std_buffers[di],
  4087. &spr->rx_std_buffers[si],
  4088. cpycnt * sizeof(struct ring_info));
  4089. for (i = 0; i < cpycnt; i++, di++, si++) {
  4090. struct tg3_rx_buffer_desc *sbd, *dbd;
  4091. sbd = &spr->rx_std[si];
  4092. dbd = &dpr->rx_std[di];
  4093. dbd->addr_hi = sbd->addr_hi;
  4094. dbd->addr_lo = sbd->addr_lo;
  4095. }
  4096. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4097. TG3_RX_RING_SIZE;
  4098. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4099. TG3_RX_RING_SIZE;
  4100. }
  4101. while (1) {
  4102. src_prod_idx = spr->rx_jmb_prod_idx;
  4103. /* Make sure updates to the rx_jmb_buffers[] entries and
  4104. * the jumbo producer index are seen in the correct order.
  4105. */
  4106. smp_rmb();
  4107. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4108. break;
  4109. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4110. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4111. else
  4112. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4113. cpycnt = min(cpycnt,
  4114. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4115. si = spr->rx_jmb_cons_idx;
  4116. di = dpr->rx_jmb_prod_idx;
  4117. for (i = di; i < di + cpycnt; i++) {
  4118. if (dpr->rx_jmb_buffers[i].skb) {
  4119. cpycnt = i - di;
  4120. err = -ENOSPC;
  4121. break;
  4122. }
  4123. }
  4124. if (!cpycnt)
  4125. break;
  4126. /* Ensure that updates to the rx_jmb_buffers ring and the
  4127. * shadowed hardware producer ring from tg3_recycle_skb() are
  4128. * ordered correctly WRT the skb check above.
  4129. */
  4130. smp_rmb();
  4131. memcpy(&dpr->rx_jmb_buffers[di],
  4132. &spr->rx_jmb_buffers[si],
  4133. cpycnt * sizeof(struct ring_info));
  4134. for (i = 0; i < cpycnt; i++, di++, si++) {
  4135. struct tg3_rx_buffer_desc *sbd, *dbd;
  4136. sbd = &spr->rx_jmb[si].std;
  4137. dbd = &dpr->rx_jmb[di].std;
  4138. dbd->addr_hi = sbd->addr_hi;
  4139. dbd->addr_lo = sbd->addr_lo;
  4140. }
  4141. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4142. TG3_RX_JUMBO_RING_SIZE;
  4143. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4144. TG3_RX_JUMBO_RING_SIZE;
  4145. }
  4146. return err;
  4147. }
  4148. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4149. {
  4150. struct tg3 *tp = tnapi->tp;
  4151. /* run TX completion thread */
  4152. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4153. tg3_tx(tnapi);
  4154. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4155. return work_done;
  4156. }
  4157. /* run RX thread, within the bounds set by NAPI.
  4158. * All RX "locking" is done by ensuring outside
  4159. * code synchronizes with tg3->napi.poll()
  4160. */
  4161. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4162. work_done += tg3_rx(tnapi, budget - work_done);
  4163. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4164. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4165. int i, err = 0;
  4166. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4167. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4168. for (i = 1; i < tp->irq_cnt; i++)
  4169. err |= tg3_rx_prodring_xfer(tp, dpr,
  4170. tp->napi[i].prodring);
  4171. wmb();
  4172. if (std_prod_idx != dpr->rx_std_prod_idx)
  4173. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4174. dpr->rx_std_prod_idx);
  4175. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4176. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4177. dpr->rx_jmb_prod_idx);
  4178. mmiowb();
  4179. if (err)
  4180. tw32_f(HOSTCC_MODE, tp->coal_now);
  4181. }
  4182. return work_done;
  4183. }
  4184. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4185. {
  4186. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4187. struct tg3 *tp = tnapi->tp;
  4188. int work_done = 0;
  4189. struct tg3_hw_status *sblk = tnapi->hw_status;
  4190. while (1) {
  4191. work_done = tg3_poll_work(tnapi, work_done, budget);
  4192. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4193. goto tx_recovery;
  4194. if (unlikely(work_done >= budget))
  4195. break;
  4196. /* tp->last_tag is used in tg3_int_reenable() below
  4197. * to tell the hw how much work has been processed,
  4198. * so we must read it before checking for more work.
  4199. */
  4200. tnapi->last_tag = sblk->status_tag;
  4201. tnapi->last_irq_tag = tnapi->last_tag;
  4202. rmb();
  4203. /* check for RX/TX work to do */
  4204. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4205. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4206. napi_complete(napi);
  4207. /* Reenable interrupts. */
  4208. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4209. mmiowb();
  4210. break;
  4211. }
  4212. }
  4213. return work_done;
  4214. tx_recovery:
  4215. /* work_done is guaranteed to be less than budget. */
  4216. napi_complete(napi);
  4217. schedule_work(&tp->reset_task);
  4218. return work_done;
  4219. }
  4220. static int tg3_poll(struct napi_struct *napi, int budget)
  4221. {
  4222. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4223. struct tg3 *tp = tnapi->tp;
  4224. int work_done = 0;
  4225. struct tg3_hw_status *sblk = tnapi->hw_status;
  4226. while (1) {
  4227. tg3_poll_link(tp);
  4228. work_done = tg3_poll_work(tnapi, work_done, budget);
  4229. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4230. goto tx_recovery;
  4231. if (unlikely(work_done >= budget))
  4232. break;
  4233. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4234. /* tp->last_tag is used in tg3_int_reenable() below
  4235. * to tell the hw how much work has been processed,
  4236. * so we must read it before checking for more work.
  4237. */
  4238. tnapi->last_tag = sblk->status_tag;
  4239. tnapi->last_irq_tag = tnapi->last_tag;
  4240. rmb();
  4241. } else
  4242. sblk->status &= ~SD_STATUS_UPDATED;
  4243. if (likely(!tg3_has_work(tnapi))) {
  4244. napi_complete(napi);
  4245. tg3_int_reenable(tnapi);
  4246. break;
  4247. }
  4248. }
  4249. return work_done;
  4250. tx_recovery:
  4251. /* work_done is guaranteed to be less than budget. */
  4252. napi_complete(napi);
  4253. schedule_work(&tp->reset_task);
  4254. return work_done;
  4255. }
  4256. static void tg3_irq_quiesce(struct tg3 *tp)
  4257. {
  4258. int i;
  4259. BUG_ON(tp->irq_sync);
  4260. tp->irq_sync = 1;
  4261. smp_mb();
  4262. for (i = 0; i < tp->irq_cnt; i++)
  4263. synchronize_irq(tp->napi[i].irq_vec);
  4264. }
  4265. static inline int tg3_irq_sync(struct tg3 *tp)
  4266. {
  4267. return tp->irq_sync;
  4268. }
  4269. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4270. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4271. * with as well. Most of the time, this is not necessary except when
  4272. * shutting down the device.
  4273. */
  4274. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4275. {
  4276. spin_lock_bh(&tp->lock);
  4277. if (irq_sync)
  4278. tg3_irq_quiesce(tp);
  4279. }
  4280. static inline void tg3_full_unlock(struct tg3 *tp)
  4281. {
  4282. spin_unlock_bh(&tp->lock);
  4283. }
  4284. /* One-shot MSI handler - Chip automatically disables interrupt
  4285. * after sending MSI so driver doesn't have to do it.
  4286. */
  4287. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4288. {
  4289. struct tg3_napi *tnapi = dev_id;
  4290. struct tg3 *tp = tnapi->tp;
  4291. prefetch(tnapi->hw_status);
  4292. if (tnapi->rx_rcb)
  4293. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4294. if (likely(!tg3_irq_sync(tp)))
  4295. napi_schedule(&tnapi->napi);
  4296. return IRQ_HANDLED;
  4297. }
  4298. /* MSI ISR - No need to check for interrupt sharing and no need to
  4299. * flush status block and interrupt mailbox. PCI ordering rules
  4300. * guarantee that MSI will arrive after the status block.
  4301. */
  4302. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4303. {
  4304. struct tg3_napi *tnapi = dev_id;
  4305. struct tg3 *tp = tnapi->tp;
  4306. prefetch(tnapi->hw_status);
  4307. if (tnapi->rx_rcb)
  4308. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4309. /*
  4310. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4311. * chip-internal interrupt pending events.
  4312. * Writing non-zero to intr-mbox-0 additional tells the
  4313. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4314. * event coalescing.
  4315. */
  4316. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4317. if (likely(!tg3_irq_sync(tp)))
  4318. napi_schedule(&tnapi->napi);
  4319. return IRQ_RETVAL(1);
  4320. }
  4321. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4322. {
  4323. struct tg3_napi *tnapi = dev_id;
  4324. struct tg3 *tp = tnapi->tp;
  4325. struct tg3_hw_status *sblk = tnapi->hw_status;
  4326. unsigned int handled = 1;
  4327. /* In INTx mode, it is possible for the interrupt to arrive at
  4328. * the CPU before the status block posted prior to the interrupt.
  4329. * Reading the PCI State register will confirm whether the
  4330. * interrupt is ours and will flush the status block.
  4331. */
  4332. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4333. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4334. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4335. handled = 0;
  4336. goto out;
  4337. }
  4338. }
  4339. /*
  4340. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4341. * chip-internal interrupt pending events.
  4342. * Writing non-zero to intr-mbox-0 additional tells the
  4343. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4344. * event coalescing.
  4345. *
  4346. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4347. * spurious interrupts. The flush impacts performance but
  4348. * excessive spurious interrupts can be worse in some cases.
  4349. */
  4350. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4351. if (tg3_irq_sync(tp))
  4352. goto out;
  4353. sblk->status &= ~SD_STATUS_UPDATED;
  4354. if (likely(tg3_has_work(tnapi))) {
  4355. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4356. napi_schedule(&tnapi->napi);
  4357. } else {
  4358. /* No work, shared interrupt perhaps? re-enable
  4359. * interrupts, and flush that PCI write
  4360. */
  4361. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4362. 0x00000000);
  4363. }
  4364. out:
  4365. return IRQ_RETVAL(handled);
  4366. }
  4367. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4368. {
  4369. struct tg3_napi *tnapi = dev_id;
  4370. struct tg3 *tp = tnapi->tp;
  4371. struct tg3_hw_status *sblk = tnapi->hw_status;
  4372. unsigned int handled = 1;
  4373. /* In INTx mode, it is possible for the interrupt to arrive at
  4374. * the CPU before the status block posted prior to the interrupt.
  4375. * Reading the PCI State register will confirm whether the
  4376. * interrupt is ours and will flush the status block.
  4377. */
  4378. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4379. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4380. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4381. handled = 0;
  4382. goto out;
  4383. }
  4384. }
  4385. /*
  4386. * writing any value to intr-mbox-0 clears PCI INTA# and
  4387. * chip-internal interrupt pending events.
  4388. * writing non-zero to intr-mbox-0 additional tells the
  4389. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4390. * event coalescing.
  4391. *
  4392. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4393. * spurious interrupts. The flush impacts performance but
  4394. * excessive spurious interrupts can be worse in some cases.
  4395. */
  4396. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4397. /*
  4398. * In a shared interrupt configuration, sometimes other devices'
  4399. * interrupts will scream. We record the current status tag here
  4400. * so that the above check can report that the screaming interrupts
  4401. * are unhandled. Eventually they will be silenced.
  4402. */
  4403. tnapi->last_irq_tag = sblk->status_tag;
  4404. if (tg3_irq_sync(tp))
  4405. goto out;
  4406. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4407. napi_schedule(&tnapi->napi);
  4408. out:
  4409. return IRQ_RETVAL(handled);
  4410. }
  4411. /* ISR for interrupt test */
  4412. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4413. {
  4414. struct tg3_napi *tnapi = dev_id;
  4415. struct tg3 *tp = tnapi->tp;
  4416. struct tg3_hw_status *sblk = tnapi->hw_status;
  4417. if ((sblk->status & SD_STATUS_UPDATED) ||
  4418. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4419. tg3_disable_ints(tp);
  4420. return IRQ_RETVAL(1);
  4421. }
  4422. return IRQ_RETVAL(0);
  4423. }
  4424. static int tg3_init_hw(struct tg3 *, int);
  4425. static int tg3_halt(struct tg3 *, int, int);
  4426. /* Restart hardware after configuration changes, self-test, etc.
  4427. * Invoked with tp->lock held.
  4428. */
  4429. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4430. __releases(tp->lock)
  4431. __acquires(tp->lock)
  4432. {
  4433. int err;
  4434. err = tg3_init_hw(tp, reset_phy);
  4435. if (err) {
  4436. netdev_err(tp->dev,
  4437. "Failed to re-initialize device, aborting\n");
  4438. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4439. tg3_full_unlock(tp);
  4440. del_timer_sync(&tp->timer);
  4441. tp->irq_sync = 0;
  4442. tg3_napi_enable(tp);
  4443. dev_close(tp->dev);
  4444. tg3_full_lock(tp, 0);
  4445. }
  4446. return err;
  4447. }
  4448. #ifdef CONFIG_NET_POLL_CONTROLLER
  4449. static void tg3_poll_controller(struct net_device *dev)
  4450. {
  4451. int i;
  4452. struct tg3 *tp = netdev_priv(dev);
  4453. for (i = 0; i < tp->irq_cnt; i++)
  4454. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4455. }
  4456. #endif
  4457. static void tg3_reset_task(struct work_struct *work)
  4458. {
  4459. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4460. int err;
  4461. unsigned int restart_timer;
  4462. tg3_full_lock(tp, 0);
  4463. if (!netif_running(tp->dev)) {
  4464. tg3_full_unlock(tp);
  4465. return;
  4466. }
  4467. tg3_full_unlock(tp);
  4468. tg3_phy_stop(tp);
  4469. tg3_netif_stop(tp);
  4470. tg3_full_lock(tp, 1);
  4471. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4472. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4473. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4474. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4475. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4476. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4477. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4478. }
  4479. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4480. err = tg3_init_hw(tp, 1);
  4481. if (err)
  4482. goto out;
  4483. tg3_netif_start(tp);
  4484. if (restart_timer)
  4485. mod_timer(&tp->timer, jiffies + 1);
  4486. out:
  4487. tg3_full_unlock(tp);
  4488. if (!err)
  4489. tg3_phy_start(tp);
  4490. }
  4491. static void tg3_dump_short_state(struct tg3 *tp)
  4492. {
  4493. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4494. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4495. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4496. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4497. }
  4498. static void tg3_tx_timeout(struct net_device *dev)
  4499. {
  4500. struct tg3 *tp = netdev_priv(dev);
  4501. if (netif_msg_tx_err(tp)) {
  4502. netdev_err(dev, "transmit timed out, resetting\n");
  4503. tg3_dump_short_state(tp);
  4504. }
  4505. schedule_work(&tp->reset_task);
  4506. }
  4507. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4508. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4509. {
  4510. u32 base = (u32) mapping & 0xffffffff;
  4511. return ((base > 0xffffdcc0) &&
  4512. (base + len + 8 < base));
  4513. }
  4514. /* Test for DMA addresses > 40-bit */
  4515. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4516. int len)
  4517. {
  4518. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4519. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4520. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4521. return 0;
  4522. #else
  4523. return 0;
  4524. #endif
  4525. }
  4526. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4527. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4528. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4529. struct sk_buff *skb, u32 last_plus_one,
  4530. u32 *start, u32 base_flags, u32 mss)
  4531. {
  4532. struct tg3 *tp = tnapi->tp;
  4533. struct sk_buff *new_skb;
  4534. dma_addr_t new_addr = 0;
  4535. u32 entry = *start;
  4536. int i, ret = 0;
  4537. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4538. new_skb = skb_copy(skb, GFP_ATOMIC);
  4539. else {
  4540. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4541. new_skb = skb_copy_expand(skb,
  4542. skb_headroom(skb) + more_headroom,
  4543. skb_tailroom(skb), GFP_ATOMIC);
  4544. }
  4545. if (!new_skb) {
  4546. ret = -1;
  4547. } else {
  4548. /* New SKB is guaranteed to be linear. */
  4549. entry = *start;
  4550. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4551. PCI_DMA_TODEVICE);
  4552. /* Make sure the mapping succeeded */
  4553. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4554. ret = -1;
  4555. dev_kfree_skb(new_skb);
  4556. new_skb = NULL;
  4557. /* Make sure new skb does not cross any 4G boundaries.
  4558. * Drop the packet if it does.
  4559. */
  4560. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4561. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4562. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4563. PCI_DMA_TODEVICE);
  4564. ret = -1;
  4565. dev_kfree_skb(new_skb);
  4566. new_skb = NULL;
  4567. } else {
  4568. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4569. base_flags, 1 | (mss << 1));
  4570. *start = NEXT_TX(entry);
  4571. }
  4572. }
  4573. /* Now clean up the sw ring entries. */
  4574. i = 0;
  4575. while (entry != last_plus_one) {
  4576. int len;
  4577. if (i == 0)
  4578. len = skb_headlen(skb);
  4579. else
  4580. len = skb_shinfo(skb)->frags[i-1].size;
  4581. pci_unmap_single(tp->pdev,
  4582. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4583. mapping),
  4584. len, PCI_DMA_TODEVICE);
  4585. if (i == 0) {
  4586. tnapi->tx_buffers[entry].skb = new_skb;
  4587. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4588. new_addr);
  4589. } else {
  4590. tnapi->tx_buffers[entry].skb = NULL;
  4591. }
  4592. entry = NEXT_TX(entry);
  4593. i++;
  4594. }
  4595. dev_kfree_skb(skb);
  4596. return ret;
  4597. }
  4598. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4599. dma_addr_t mapping, int len, u32 flags,
  4600. u32 mss_and_is_end)
  4601. {
  4602. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4603. int is_end = (mss_and_is_end & 0x1);
  4604. u32 mss = (mss_and_is_end >> 1);
  4605. u32 vlan_tag = 0;
  4606. if (is_end)
  4607. flags |= TXD_FLAG_END;
  4608. if (flags & TXD_FLAG_VLAN) {
  4609. vlan_tag = flags >> 16;
  4610. flags &= 0xffff;
  4611. }
  4612. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4613. txd->addr_hi = ((u64) mapping >> 32);
  4614. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4615. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4616. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4617. }
  4618. /* hard_start_xmit for devices that don't have any bugs and
  4619. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4620. */
  4621. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4622. struct net_device *dev)
  4623. {
  4624. struct tg3 *tp = netdev_priv(dev);
  4625. u32 len, entry, base_flags, mss;
  4626. dma_addr_t mapping;
  4627. struct tg3_napi *tnapi;
  4628. struct netdev_queue *txq;
  4629. unsigned int i, last;
  4630. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4631. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4632. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4633. tnapi++;
  4634. /* We are running in BH disabled context with netif_tx_lock
  4635. * and TX reclaim runs via tp->napi.poll inside of a software
  4636. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4637. * no IRQ context deadlocks to worry about either. Rejoice!
  4638. */
  4639. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4640. if (!netif_tx_queue_stopped(txq)) {
  4641. netif_tx_stop_queue(txq);
  4642. /* This is a hard error, log it. */
  4643. netdev_err(dev,
  4644. "BUG! Tx Ring full when queue awake!\n");
  4645. }
  4646. return NETDEV_TX_BUSY;
  4647. }
  4648. entry = tnapi->tx_prod;
  4649. base_flags = 0;
  4650. mss = skb_shinfo(skb)->gso_size;
  4651. if (mss) {
  4652. int tcp_opt_len, ip_tcp_len;
  4653. u32 hdrlen;
  4654. if (skb_header_cloned(skb) &&
  4655. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4656. dev_kfree_skb(skb);
  4657. goto out_unlock;
  4658. }
  4659. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4660. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4661. else {
  4662. struct iphdr *iph = ip_hdr(skb);
  4663. tcp_opt_len = tcp_optlen(skb);
  4664. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4665. iph->check = 0;
  4666. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4667. hdrlen = ip_tcp_len + tcp_opt_len;
  4668. }
  4669. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4670. mss |= (hdrlen & 0xc) << 12;
  4671. if (hdrlen & 0x10)
  4672. base_flags |= 0x00000010;
  4673. base_flags |= (hdrlen & 0x3e0) << 5;
  4674. } else
  4675. mss |= hdrlen << 9;
  4676. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4677. TXD_FLAG_CPU_POST_DMA);
  4678. tcp_hdr(skb)->check = 0;
  4679. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4680. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4681. }
  4682. #if TG3_VLAN_TAG_USED
  4683. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4684. base_flags |= (TXD_FLAG_VLAN |
  4685. (vlan_tx_tag_get(skb) << 16));
  4686. #endif
  4687. len = skb_headlen(skb);
  4688. /* Queue skb data, a.k.a. the main skb fragment. */
  4689. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4690. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4691. dev_kfree_skb(skb);
  4692. goto out_unlock;
  4693. }
  4694. tnapi->tx_buffers[entry].skb = skb;
  4695. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4696. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4697. !mss && skb->len > ETH_DATA_LEN)
  4698. base_flags |= TXD_FLAG_JMB_PKT;
  4699. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4700. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4701. entry = NEXT_TX(entry);
  4702. /* Now loop through additional data fragments, and queue them. */
  4703. if (skb_shinfo(skb)->nr_frags > 0) {
  4704. last = skb_shinfo(skb)->nr_frags - 1;
  4705. for (i = 0; i <= last; i++) {
  4706. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4707. len = frag->size;
  4708. mapping = pci_map_page(tp->pdev,
  4709. frag->page,
  4710. frag->page_offset,
  4711. len, PCI_DMA_TODEVICE);
  4712. if (pci_dma_mapping_error(tp->pdev, mapping))
  4713. goto dma_error;
  4714. tnapi->tx_buffers[entry].skb = NULL;
  4715. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4716. mapping);
  4717. tg3_set_txd(tnapi, entry, mapping, len,
  4718. base_flags, (i == last) | (mss << 1));
  4719. entry = NEXT_TX(entry);
  4720. }
  4721. }
  4722. /* Packets are ready, update Tx producer idx local and on card. */
  4723. tw32_tx_mbox(tnapi->prodmbox, entry);
  4724. tnapi->tx_prod = entry;
  4725. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4726. netif_tx_stop_queue(txq);
  4727. /* netif_tx_stop_queue() must be done before checking
  4728. * checking tx index in tg3_tx_avail() below, because in
  4729. * tg3_tx(), we update tx index before checking for
  4730. * netif_tx_queue_stopped().
  4731. */
  4732. smp_mb();
  4733. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4734. netif_tx_wake_queue(txq);
  4735. }
  4736. out_unlock:
  4737. mmiowb();
  4738. return NETDEV_TX_OK;
  4739. dma_error:
  4740. last = i;
  4741. entry = tnapi->tx_prod;
  4742. tnapi->tx_buffers[entry].skb = NULL;
  4743. pci_unmap_single(tp->pdev,
  4744. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4745. skb_headlen(skb),
  4746. PCI_DMA_TODEVICE);
  4747. for (i = 0; i <= last; i++) {
  4748. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4749. entry = NEXT_TX(entry);
  4750. pci_unmap_page(tp->pdev,
  4751. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4752. mapping),
  4753. frag->size, PCI_DMA_TODEVICE);
  4754. }
  4755. dev_kfree_skb(skb);
  4756. return NETDEV_TX_OK;
  4757. }
  4758. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4759. struct net_device *);
  4760. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4761. * TSO header is greater than 80 bytes.
  4762. */
  4763. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4764. {
  4765. struct sk_buff *segs, *nskb;
  4766. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4767. /* Estimate the number of fragments in the worst case */
  4768. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4769. netif_stop_queue(tp->dev);
  4770. /* netif_tx_stop_queue() must be done before checking
  4771. * checking tx index in tg3_tx_avail() below, because in
  4772. * tg3_tx(), we update tx index before checking for
  4773. * netif_tx_queue_stopped().
  4774. */
  4775. smp_mb();
  4776. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4777. return NETDEV_TX_BUSY;
  4778. netif_wake_queue(tp->dev);
  4779. }
  4780. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4781. if (IS_ERR(segs))
  4782. goto tg3_tso_bug_end;
  4783. do {
  4784. nskb = segs;
  4785. segs = segs->next;
  4786. nskb->next = NULL;
  4787. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4788. } while (segs);
  4789. tg3_tso_bug_end:
  4790. dev_kfree_skb(skb);
  4791. return NETDEV_TX_OK;
  4792. }
  4793. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4794. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4795. */
  4796. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4797. struct net_device *dev)
  4798. {
  4799. struct tg3 *tp = netdev_priv(dev);
  4800. u32 len, entry, base_flags, mss;
  4801. int would_hit_hwbug;
  4802. dma_addr_t mapping;
  4803. struct tg3_napi *tnapi;
  4804. struct netdev_queue *txq;
  4805. unsigned int i, last;
  4806. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4807. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4808. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4809. tnapi++;
  4810. /* We are running in BH disabled context with netif_tx_lock
  4811. * and TX reclaim runs via tp->napi.poll inside of a software
  4812. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4813. * no IRQ context deadlocks to worry about either. Rejoice!
  4814. */
  4815. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4816. if (!netif_tx_queue_stopped(txq)) {
  4817. netif_tx_stop_queue(txq);
  4818. /* This is a hard error, log it. */
  4819. netdev_err(dev,
  4820. "BUG! Tx Ring full when queue awake!\n");
  4821. }
  4822. return NETDEV_TX_BUSY;
  4823. }
  4824. entry = tnapi->tx_prod;
  4825. base_flags = 0;
  4826. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4827. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4828. mss = skb_shinfo(skb)->gso_size;
  4829. if (mss) {
  4830. struct iphdr *iph;
  4831. u32 tcp_opt_len, hdr_len;
  4832. if (skb_header_cloned(skb) &&
  4833. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4834. dev_kfree_skb(skb);
  4835. goto out_unlock;
  4836. }
  4837. iph = ip_hdr(skb);
  4838. tcp_opt_len = tcp_optlen(skb);
  4839. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  4840. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4841. } else {
  4842. u32 ip_tcp_len;
  4843. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4844. hdr_len = ip_tcp_len + tcp_opt_len;
  4845. iph->check = 0;
  4846. iph->tot_len = htons(mss + hdr_len);
  4847. }
  4848. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4849. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4850. return tg3_tso_bug(tp, skb);
  4851. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4852. TXD_FLAG_CPU_POST_DMA);
  4853. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4854. tcp_hdr(skb)->check = 0;
  4855. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4856. } else
  4857. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4858. iph->daddr, 0,
  4859. IPPROTO_TCP,
  4860. 0);
  4861. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4862. mss |= (hdr_len & 0xc) << 12;
  4863. if (hdr_len & 0x10)
  4864. base_flags |= 0x00000010;
  4865. base_flags |= (hdr_len & 0x3e0) << 5;
  4866. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4867. mss |= hdr_len << 9;
  4868. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4870. if (tcp_opt_len || iph->ihl > 5) {
  4871. int tsflags;
  4872. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4873. mss |= (tsflags << 11);
  4874. }
  4875. } else {
  4876. if (tcp_opt_len || iph->ihl > 5) {
  4877. int tsflags;
  4878. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4879. base_flags |= tsflags << 12;
  4880. }
  4881. }
  4882. }
  4883. #if TG3_VLAN_TAG_USED
  4884. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4885. base_flags |= (TXD_FLAG_VLAN |
  4886. (vlan_tx_tag_get(skb) << 16));
  4887. #endif
  4888. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4889. !mss && skb->len > ETH_DATA_LEN)
  4890. base_flags |= TXD_FLAG_JMB_PKT;
  4891. len = skb_headlen(skb);
  4892. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4893. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4894. dev_kfree_skb(skb);
  4895. goto out_unlock;
  4896. }
  4897. tnapi->tx_buffers[entry].skb = skb;
  4898. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4899. would_hit_hwbug = 0;
  4900. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4901. would_hit_hwbug = 1;
  4902. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4903. tg3_4g_overflow_test(mapping, len))
  4904. would_hit_hwbug = 1;
  4905. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4906. tg3_40bit_overflow_test(tp, mapping, len))
  4907. would_hit_hwbug = 1;
  4908. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4909. would_hit_hwbug = 1;
  4910. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4911. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4912. entry = NEXT_TX(entry);
  4913. /* Now loop through additional data fragments, and queue them. */
  4914. if (skb_shinfo(skb)->nr_frags > 0) {
  4915. last = skb_shinfo(skb)->nr_frags - 1;
  4916. for (i = 0; i <= last; i++) {
  4917. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4918. len = frag->size;
  4919. mapping = pci_map_page(tp->pdev,
  4920. frag->page,
  4921. frag->page_offset,
  4922. len, PCI_DMA_TODEVICE);
  4923. tnapi->tx_buffers[entry].skb = NULL;
  4924. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4925. mapping);
  4926. if (pci_dma_mapping_error(tp->pdev, mapping))
  4927. goto dma_error;
  4928. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4929. len <= 8)
  4930. would_hit_hwbug = 1;
  4931. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4932. tg3_4g_overflow_test(mapping, len))
  4933. would_hit_hwbug = 1;
  4934. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4935. tg3_40bit_overflow_test(tp, mapping, len))
  4936. would_hit_hwbug = 1;
  4937. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4938. tg3_set_txd(tnapi, entry, mapping, len,
  4939. base_flags, (i == last)|(mss << 1));
  4940. else
  4941. tg3_set_txd(tnapi, entry, mapping, len,
  4942. base_flags, (i == last));
  4943. entry = NEXT_TX(entry);
  4944. }
  4945. }
  4946. if (would_hit_hwbug) {
  4947. u32 last_plus_one = entry;
  4948. u32 start;
  4949. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4950. start &= (TG3_TX_RING_SIZE - 1);
  4951. /* If the workaround fails due to memory/mapping
  4952. * failure, silently drop this packet.
  4953. */
  4954. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4955. &start, base_flags, mss))
  4956. goto out_unlock;
  4957. entry = start;
  4958. }
  4959. /* Packets are ready, update Tx producer idx local and on card. */
  4960. tw32_tx_mbox(tnapi->prodmbox, entry);
  4961. tnapi->tx_prod = entry;
  4962. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4963. netif_tx_stop_queue(txq);
  4964. /* netif_tx_stop_queue() must be done before checking
  4965. * checking tx index in tg3_tx_avail() below, because in
  4966. * tg3_tx(), we update tx index before checking for
  4967. * netif_tx_queue_stopped().
  4968. */
  4969. smp_mb();
  4970. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4971. netif_tx_wake_queue(txq);
  4972. }
  4973. out_unlock:
  4974. mmiowb();
  4975. return NETDEV_TX_OK;
  4976. dma_error:
  4977. last = i;
  4978. entry = tnapi->tx_prod;
  4979. tnapi->tx_buffers[entry].skb = NULL;
  4980. pci_unmap_single(tp->pdev,
  4981. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4982. skb_headlen(skb),
  4983. PCI_DMA_TODEVICE);
  4984. for (i = 0; i <= last; i++) {
  4985. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4986. entry = NEXT_TX(entry);
  4987. pci_unmap_page(tp->pdev,
  4988. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4989. mapping),
  4990. frag->size, PCI_DMA_TODEVICE);
  4991. }
  4992. dev_kfree_skb(skb);
  4993. return NETDEV_TX_OK;
  4994. }
  4995. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4996. int new_mtu)
  4997. {
  4998. dev->mtu = new_mtu;
  4999. if (new_mtu > ETH_DATA_LEN) {
  5000. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5001. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5002. ethtool_op_set_tso(dev, 0);
  5003. } else {
  5004. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5005. }
  5006. } else {
  5007. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5008. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5009. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5010. }
  5011. }
  5012. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5013. {
  5014. struct tg3 *tp = netdev_priv(dev);
  5015. int err;
  5016. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5017. return -EINVAL;
  5018. if (!netif_running(dev)) {
  5019. /* We'll just catch it later when the
  5020. * device is up'd.
  5021. */
  5022. tg3_set_mtu(dev, tp, new_mtu);
  5023. return 0;
  5024. }
  5025. tg3_phy_stop(tp);
  5026. tg3_netif_stop(tp);
  5027. tg3_full_lock(tp, 1);
  5028. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5029. tg3_set_mtu(dev, tp, new_mtu);
  5030. err = tg3_restart_hw(tp, 0);
  5031. if (!err)
  5032. tg3_netif_start(tp);
  5033. tg3_full_unlock(tp);
  5034. if (!err)
  5035. tg3_phy_start(tp);
  5036. return err;
  5037. }
  5038. static void tg3_rx_prodring_free(struct tg3 *tp,
  5039. struct tg3_rx_prodring_set *tpr)
  5040. {
  5041. int i;
  5042. if (tpr != &tp->prodring[0]) {
  5043. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5044. i = (i + 1) % TG3_RX_RING_SIZE)
  5045. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5046. tp->rx_pkt_map_sz);
  5047. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5048. for (i = tpr->rx_jmb_cons_idx;
  5049. i != tpr->rx_jmb_prod_idx;
  5050. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5051. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5052. TG3_RX_JMB_MAP_SZ);
  5053. }
  5054. }
  5055. return;
  5056. }
  5057. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5058. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5059. tp->rx_pkt_map_sz);
  5060. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5061. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5062. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5063. TG3_RX_JMB_MAP_SZ);
  5064. }
  5065. }
  5066. /* Initialize rx rings for packet processing.
  5067. *
  5068. * The chip has been shut down and the driver detached from
  5069. * the networking, so no interrupts or new tx packets will
  5070. * end up in the driver. tp->{tx,}lock are held and thus
  5071. * we may not sleep.
  5072. */
  5073. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5074. struct tg3_rx_prodring_set *tpr)
  5075. {
  5076. u32 i, rx_pkt_dma_sz;
  5077. tpr->rx_std_cons_idx = 0;
  5078. tpr->rx_std_prod_idx = 0;
  5079. tpr->rx_jmb_cons_idx = 0;
  5080. tpr->rx_jmb_prod_idx = 0;
  5081. if (tpr != &tp->prodring[0]) {
  5082. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5083. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5084. memset(&tpr->rx_jmb_buffers[0], 0,
  5085. TG3_RX_JMB_BUFF_RING_SIZE);
  5086. goto done;
  5087. }
  5088. /* Zero out all descriptors. */
  5089. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5090. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5091. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5092. tp->dev->mtu > ETH_DATA_LEN)
  5093. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5094. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5095. /* Initialize invariants of the rings, we only set this
  5096. * stuff once. This works because the card does not
  5097. * write into the rx buffer posting rings.
  5098. */
  5099. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5100. struct tg3_rx_buffer_desc *rxd;
  5101. rxd = &tpr->rx_std[i];
  5102. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5103. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5104. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5105. (i << RXD_OPAQUE_INDEX_SHIFT));
  5106. }
  5107. /* Now allocate fresh SKBs for each rx ring. */
  5108. for (i = 0; i < tp->rx_pending; i++) {
  5109. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5110. netdev_warn(tp->dev,
  5111. "Using a smaller RX standard ring. Only "
  5112. "%d out of %d buffers were allocated "
  5113. "successfully\n", i, tp->rx_pending);
  5114. if (i == 0)
  5115. goto initfail;
  5116. tp->rx_pending = i;
  5117. break;
  5118. }
  5119. }
  5120. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5121. goto done;
  5122. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5123. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5124. goto done;
  5125. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5126. struct tg3_rx_buffer_desc *rxd;
  5127. rxd = &tpr->rx_jmb[i].std;
  5128. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5129. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5130. RXD_FLAG_JUMBO;
  5131. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5132. (i << RXD_OPAQUE_INDEX_SHIFT));
  5133. }
  5134. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5135. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5136. netdev_warn(tp->dev,
  5137. "Using a smaller RX jumbo ring. Only %d "
  5138. "out of %d buffers were allocated "
  5139. "successfully\n", i, tp->rx_jumbo_pending);
  5140. if (i == 0)
  5141. goto initfail;
  5142. tp->rx_jumbo_pending = i;
  5143. break;
  5144. }
  5145. }
  5146. done:
  5147. return 0;
  5148. initfail:
  5149. tg3_rx_prodring_free(tp, tpr);
  5150. return -ENOMEM;
  5151. }
  5152. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5153. struct tg3_rx_prodring_set *tpr)
  5154. {
  5155. kfree(tpr->rx_std_buffers);
  5156. tpr->rx_std_buffers = NULL;
  5157. kfree(tpr->rx_jmb_buffers);
  5158. tpr->rx_jmb_buffers = NULL;
  5159. if (tpr->rx_std) {
  5160. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5161. tpr->rx_std, tpr->rx_std_mapping);
  5162. tpr->rx_std = NULL;
  5163. }
  5164. if (tpr->rx_jmb) {
  5165. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5166. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5167. tpr->rx_jmb = NULL;
  5168. }
  5169. }
  5170. static int tg3_rx_prodring_init(struct tg3 *tp,
  5171. struct tg3_rx_prodring_set *tpr)
  5172. {
  5173. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5174. if (!tpr->rx_std_buffers)
  5175. return -ENOMEM;
  5176. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5177. &tpr->rx_std_mapping);
  5178. if (!tpr->rx_std)
  5179. goto err_out;
  5180. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5181. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5182. GFP_KERNEL);
  5183. if (!tpr->rx_jmb_buffers)
  5184. goto err_out;
  5185. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5186. TG3_RX_JUMBO_RING_BYTES,
  5187. &tpr->rx_jmb_mapping);
  5188. if (!tpr->rx_jmb)
  5189. goto err_out;
  5190. }
  5191. return 0;
  5192. err_out:
  5193. tg3_rx_prodring_fini(tp, tpr);
  5194. return -ENOMEM;
  5195. }
  5196. /* Free up pending packets in all rx/tx rings.
  5197. *
  5198. * The chip has been shut down and the driver detached from
  5199. * the networking, so no interrupts or new tx packets will
  5200. * end up in the driver. tp->{tx,}lock is not held and we are not
  5201. * in an interrupt context and thus may sleep.
  5202. */
  5203. static void tg3_free_rings(struct tg3 *tp)
  5204. {
  5205. int i, j;
  5206. for (j = 0; j < tp->irq_cnt; j++) {
  5207. struct tg3_napi *tnapi = &tp->napi[j];
  5208. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5209. if (!tnapi->tx_buffers)
  5210. continue;
  5211. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5212. struct ring_info *txp;
  5213. struct sk_buff *skb;
  5214. unsigned int k;
  5215. txp = &tnapi->tx_buffers[i];
  5216. skb = txp->skb;
  5217. if (skb == NULL) {
  5218. i++;
  5219. continue;
  5220. }
  5221. pci_unmap_single(tp->pdev,
  5222. dma_unmap_addr(txp, mapping),
  5223. skb_headlen(skb),
  5224. PCI_DMA_TODEVICE);
  5225. txp->skb = NULL;
  5226. i++;
  5227. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5228. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5229. pci_unmap_page(tp->pdev,
  5230. dma_unmap_addr(txp, mapping),
  5231. skb_shinfo(skb)->frags[k].size,
  5232. PCI_DMA_TODEVICE);
  5233. i++;
  5234. }
  5235. dev_kfree_skb_any(skb);
  5236. }
  5237. }
  5238. }
  5239. /* Initialize tx/rx rings for packet processing.
  5240. *
  5241. * The chip has been shut down and the driver detached from
  5242. * the networking, so no interrupts or new tx packets will
  5243. * end up in the driver. tp->{tx,}lock are held and thus
  5244. * we may not sleep.
  5245. */
  5246. static int tg3_init_rings(struct tg3 *tp)
  5247. {
  5248. int i;
  5249. /* Free up all the SKBs. */
  5250. tg3_free_rings(tp);
  5251. for (i = 0; i < tp->irq_cnt; i++) {
  5252. struct tg3_napi *tnapi = &tp->napi[i];
  5253. tnapi->last_tag = 0;
  5254. tnapi->last_irq_tag = 0;
  5255. tnapi->hw_status->status = 0;
  5256. tnapi->hw_status->status_tag = 0;
  5257. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5258. tnapi->tx_prod = 0;
  5259. tnapi->tx_cons = 0;
  5260. if (tnapi->tx_ring)
  5261. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5262. tnapi->rx_rcb_ptr = 0;
  5263. if (tnapi->rx_rcb)
  5264. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5265. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5266. tg3_free_rings(tp);
  5267. return -ENOMEM;
  5268. }
  5269. }
  5270. return 0;
  5271. }
  5272. /*
  5273. * Must not be invoked with interrupt sources disabled and
  5274. * the hardware shutdown down.
  5275. */
  5276. static void tg3_free_consistent(struct tg3 *tp)
  5277. {
  5278. int i;
  5279. for (i = 0; i < tp->irq_cnt; i++) {
  5280. struct tg3_napi *tnapi = &tp->napi[i];
  5281. if (tnapi->tx_ring) {
  5282. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5283. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5284. tnapi->tx_ring = NULL;
  5285. }
  5286. kfree(tnapi->tx_buffers);
  5287. tnapi->tx_buffers = NULL;
  5288. if (tnapi->rx_rcb) {
  5289. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5290. tnapi->rx_rcb,
  5291. tnapi->rx_rcb_mapping);
  5292. tnapi->rx_rcb = NULL;
  5293. }
  5294. if (tnapi->hw_status) {
  5295. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5296. tnapi->hw_status,
  5297. tnapi->status_mapping);
  5298. tnapi->hw_status = NULL;
  5299. }
  5300. }
  5301. if (tp->hw_stats) {
  5302. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5303. tp->hw_stats, tp->stats_mapping);
  5304. tp->hw_stats = NULL;
  5305. }
  5306. for (i = 0; i < tp->irq_cnt; i++)
  5307. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5308. }
  5309. /*
  5310. * Must not be invoked with interrupt sources disabled and
  5311. * the hardware shutdown down. Can sleep.
  5312. */
  5313. static int tg3_alloc_consistent(struct tg3 *tp)
  5314. {
  5315. int i;
  5316. for (i = 0; i < tp->irq_cnt; i++) {
  5317. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5318. goto err_out;
  5319. }
  5320. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5321. sizeof(struct tg3_hw_stats),
  5322. &tp->stats_mapping);
  5323. if (!tp->hw_stats)
  5324. goto err_out;
  5325. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5326. for (i = 0; i < tp->irq_cnt; i++) {
  5327. struct tg3_napi *tnapi = &tp->napi[i];
  5328. struct tg3_hw_status *sblk;
  5329. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5330. TG3_HW_STATUS_SIZE,
  5331. &tnapi->status_mapping);
  5332. if (!tnapi->hw_status)
  5333. goto err_out;
  5334. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5335. sblk = tnapi->hw_status;
  5336. /* If multivector TSS is enabled, vector 0 does not handle
  5337. * tx interrupts. Don't allocate any resources for it.
  5338. */
  5339. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5340. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5341. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5342. TG3_TX_RING_SIZE,
  5343. GFP_KERNEL);
  5344. if (!tnapi->tx_buffers)
  5345. goto err_out;
  5346. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5347. TG3_TX_RING_BYTES,
  5348. &tnapi->tx_desc_mapping);
  5349. if (!tnapi->tx_ring)
  5350. goto err_out;
  5351. }
  5352. /*
  5353. * When RSS is enabled, the status block format changes
  5354. * slightly. The "rx_jumbo_consumer", "reserved",
  5355. * and "rx_mini_consumer" members get mapped to the
  5356. * other three rx return ring producer indexes.
  5357. */
  5358. switch (i) {
  5359. default:
  5360. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5361. break;
  5362. case 2:
  5363. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5364. break;
  5365. case 3:
  5366. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5367. break;
  5368. case 4:
  5369. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5370. break;
  5371. }
  5372. tnapi->prodring = &tp->prodring[i];
  5373. /*
  5374. * If multivector RSS is enabled, vector 0 does not handle
  5375. * rx or tx interrupts. Don't allocate any resources for it.
  5376. */
  5377. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5378. continue;
  5379. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5380. TG3_RX_RCB_RING_BYTES(tp),
  5381. &tnapi->rx_rcb_mapping);
  5382. if (!tnapi->rx_rcb)
  5383. goto err_out;
  5384. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5385. }
  5386. return 0;
  5387. err_out:
  5388. tg3_free_consistent(tp);
  5389. return -ENOMEM;
  5390. }
  5391. #define MAX_WAIT_CNT 1000
  5392. /* To stop a block, clear the enable bit and poll till it
  5393. * clears. tp->lock is held.
  5394. */
  5395. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5396. {
  5397. unsigned int i;
  5398. u32 val;
  5399. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5400. switch (ofs) {
  5401. case RCVLSC_MODE:
  5402. case DMAC_MODE:
  5403. case MBFREE_MODE:
  5404. case BUFMGR_MODE:
  5405. case MEMARB_MODE:
  5406. /* We can't enable/disable these bits of the
  5407. * 5705/5750, just say success.
  5408. */
  5409. return 0;
  5410. default:
  5411. break;
  5412. }
  5413. }
  5414. val = tr32(ofs);
  5415. val &= ~enable_bit;
  5416. tw32_f(ofs, val);
  5417. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5418. udelay(100);
  5419. val = tr32(ofs);
  5420. if ((val & enable_bit) == 0)
  5421. break;
  5422. }
  5423. if (i == MAX_WAIT_CNT && !silent) {
  5424. dev_err(&tp->pdev->dev,
  5425. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5426. ofs, enable_bit);
  5427. return -ENODEV;
  5428. }
  5429. return 0;
  5430. }
  5431. /* tp->lock is held. */
  5432. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5433. {
  5434. int i, err;
  5435. tg3_disable_ints(tp);
  5436. tp->rx_mode &= ~RX_MODE_ENABLE;
  5437. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5438. udelay(10);
  5439. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5440. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5441. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5442. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5443. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5444. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5445. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5446. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5447. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5448. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5449. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5450. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5451. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5452. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5453. tw32_f(MAC_MODE, tp->mac_mode);
  5454. udelay(40);
  5455. tp->tx_mode &= ~TX_MODE_ENABLE;
  5456. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5457. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5458. udelay(100);
  5459. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5460. break;
  5461. }
  5462. if (i >= MAX_WAIT_CNT) {
  5463. dev_err(&tp->pdev->dev,
  5464. "%s timed out, TX_MODE_ENABLE will not clear "
  5465. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5466. err |= -ENODEV;
  5467. }
  5468. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5469. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5470. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5471. tw32(FTQ_RESET, 0xffffffff);
  5472. tw32(FTQ_RESET, 0x00000000);
  5473. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5474. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5475. for (i = 0; i < tp->irq_cnt; i++) {
  5476. struct tg3_napi *tnapi = &tp->napi[i];
  5477. if (tnapi->hw_status)
  5478. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5479. }
  5480. if (tp->hw_stats)
  5481. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5482. return err;
  5483. }
  5484. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5485. {
  5486. int i;
  5487. u32 apedata;
  5488. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5489. if (apedata != APE_SEG_SIG_MAGIC)
  5490. return;
  5491. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5492. if (!(apedata & APE_FW_STATUS_READY))
  5493. return;
  5494. /* Wait for up to 1 millisecond for APE to service previous event. */
  5495. for (i = 0; i < 10; i++) {
  5496. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5497. return;
  5498. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5499. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5500. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5501. event | APE_EVENT_STATUS_EVENT_PENDING);
  5502. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5503. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5504. break;
  5505. udelay(100);
  5506. }
  5507. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5508. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5509. }
  5510. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5511. {
  5512. u32 event;
  5513. u32 apedata;
  5514. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5515. return;
  5516. switch (kind) {
  5517. case RESET_KIND_INIT:
  5518. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5519. APE_HOST_SEG_SIG_MAGIC);
  5520. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5521. APE_HOST_SEG_LEN_MAGIC);
  5522. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5523. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5524. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5525. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5526. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5527. APE_HOST_BEHAV_NO_PHYLOCK);
  5528. event = APE_EVENT_STATUS_STATE_START;
  5529. break;
  5530. case RESET_KIND_SHUTDOWN:
  5531. /* With the interface we are currently using,
  5532. * APE does not track driver state. Wiping
  5533. * out the HOST SEGMENT SIGNATURE forces
  5534. * the APE to assume OS absent status.
  5535. */
  5536. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5537. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5538. break;
  5539. case RESET_KIND_SUSPEND:
  5540. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5541. break;
  5542. default:
  5543. return;
  5544. }
  5545. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5546. tg3_ape_send_event(tp, event);
  5547. }
  5548. /* tp->lock is held. */
  5549. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5550. {
  5551. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5552. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5553. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5554. switch (kind) {
  5555. case RESET_KIND_INIT:
  5556. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5557. DRV_STATE_START);
  5558. break;
  5559. case RESET_KIND_SHUTDOWN:
  5560. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5561. DRV_STATE_UNLOAD);
  5562. break;
  5563. case RESET_KIND_SUSPEND:
  5564. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5565. DRV_STATE_SUSPEND);
  5566. break;
  5567. default:
  5568. break;
  5569. }
  5570. }
  5571. if (kind == RESET_KIND_INIT ||
  5572. kind == RESET_KIND_SUSPEND)
  5573. tg3_ape_driver_state_change(tp, kind);
  5574. }
  5575. /* tp->lock is held. */
  5576. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5577. {
  5578. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5579. switch (kind) {
  5580. case RESET_KIND_INIT:
  5581. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5582. DRV_STATE_START_DONE);
  5583. break;
  5584. case RESET_KIND_SHUTDOWN:
  5585. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5586. DRV_STATE_UNLOAD_DONE);
  5587. break;
  5588. default:
  5589. break;
  5590. }
  5591. }
  5592. if (kind == RESET_KIND_SHUTDOWN)
  5593. tg3_ape_driver_state_change(tp, kind);
  5594. }
  5595. /* tp->lock is held. */
  5596. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5597. {
  5598. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5599. switch (kind) {
  5600. case RESET_KIND_INIT:
  5601. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5602. DRV_STATE_START);
  5603. break;
  5604. case RESET_KIND_SHUTDOWN:
  5605. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5606. DRV_STATE_UNLOAD);
  5607. break;
  5608. case RESET_KIND_SUSPEND:
  5609. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5610. DRV_STATE_SUSPEND);
  5611. break;
  5612. default:
  5613. break;
  5614. }
  5615. }
  5616. }
  5617. static int tg3_poll_fw(struct tg3 *tp)
  5618. {
  5619. int i;
  5620. u32 val;
  5621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5622. /* Wait up to 20ms for init done. */
  5623. for (i = 0; i < 200; i++) {
  5624. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5625. return 0;
  5626. udelay(100);
  5627. }
  5628. return -ENODEV;
  5629. }
  5630. /* Wait for firmware initialization to complete. */
  5631. for (i = 0; i < 100000; i++) {
  5632. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5633. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5634. break;
  5635. udelay(10);
  5636. }
  5637. /* Chip might not be fitted with firmware. Some Sun onboard
  5638. * parts are configured like that. So don't signal the timeout
  5639. * of the above loop as an error, but do report the lack of
  5640. * running firmware once.
  5641. */
  5642. if (i >= 100000 &&
  5643. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5644. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5645. netdev_info(tp->dev, "No firmware running\n");
  5646. }
  5647. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5648. /* The 57765 A0 needs a little more
  5649. * time to do some important work.
  5650. */
  5651. mdelay(10);
  5652. }
  5653. return 0;
  5654. }
  5655. /* Save PCI command register before chip reset */
  5656. static void tg3_save_pci_state(struct tg3 *tp)
  5657. {
  5658. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5659. }
  5660. /* Restore PCI state after chip reset */
  5661. static void tg3_restore_pci_state(struct tg3 *tp)
  5662. {
  5663. u32 val;
  5664. /* Re-enable indirect register accesses. */
  5665. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5666. tp->misc_host_ctrl);
  5667. /* Set MAX PCI retry to zero. */
  5668. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5669. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5670. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5671. val |= PCISTATE_RETRY_SAME_DMA;
  5672. /* Allow reads and writes to the APE register and memory space. */
  5673. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5674. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5675. PCISTATE_ALLOW_APE_SHMEM_WR |
  5676. PCISTATE_ALLOW_APE_PSPACE_WR;
  5677. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5678. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5679. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5680. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5681. pcie_set_readrq(tp->pdev, 4096);
  5682. else {
  5683. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5684. tp->pci_cacheline_sz);
  5685. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5686. tp->pci_lat_timer);
  5687. }
  5688. }
  5689. /* Make sure PCI-X relaxed ordering bit is clear. */
  5690. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5691. u16 pcix_cmd;
  5692. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5693. &pcix_cmd);
  5694. pcix_cmd &= ~PCI_X_CMD_ERO;
  5695. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5696. pcix_cmd);
  5697. }
  5698. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5699. /* Chip reset on 5780 will reset MSI enable bit,
  5700. * so need to restore it.
  5701. */
  5702. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5703. u16 ctrl;
  5704. pci_read_config_word(tp->pdev,
  5705. tp->msi_cap + PCI_MSI_FLAGS,
  5706. &ctrl);
  5707. pci_write_config_word(tp->pdev,
  5708. tp->msi_cap + PCI_MSI_FLAGS,
  5709. ctrl | PCI_MSI_FLAGS_ENABLE);
  5710. val = tr32(MSGINT_MODE);
  5711. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5712. }
  5713. }
  5714. }
  5715. static void tg3_stop_fw(struct tg3 *);
  5716. /* tp->lock is held. */
  5717. static int tg3_chip_reset(struct tg3 *tp)
  5718. {
  5719. u32 val;
  5720. void (*write_op)(struct tg3 *, u32, u32);
  5721. int i, err;
  5722. tg3_nvram_lock(tp);
  5723. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5724. /* No matching tg3_nvram_unlock() after this because
  5725. * chip reset below will undo the nvram lock.
  5726. */
  5727. tp->nvram_lock_cnt = 0;
  5728. /* GRC_MISC_CFG core clock reset will clear the memory
  5729. * enable bit in PCI register 4 and the MSI enable bit
  5730. * on some chips, so we save relevant registers here.
  5731. */
  5732. tg3_save_pci_state(tp);
  5733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5734. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5735. tw32(GRC_FASTBOOT_PC, 0);
  5736. /*
  5737. * We must avoid the readl() that normally takes place.
  5738. * It locks machines, causes machine checks, and other
  5739. * fun things. So, temporarily disable the 5701
  5740. * hardware workaround, while we do the reset.
  5741. */
  5742. write_op = tp->write32;
  5743. if (write_op == tg3_write_flush_reg32)
  5744. tp->write32 = tg3_write32;
  5745. /* Prevent the irq handler from reading or writing PCI registers
  5746. * during chip reset when the memory enable bit in the PCI command
  5747. * register may be cleared. The chip does not generate interrupt
  5748. * at this time, but the irq handler may still be called due to irq
  5749. * sharing or irqpoll.
  5750. */
  5751. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5752. for (i = 0; i < tp->irq_cnt; i++) {
  5753. struct tg3_napi *tnapi = &tp->napi[i];
  5754. if (tnapi->hw_status) {
  5755. tnapi->hw_status->status = 0;
  5756. tnapi->hw_status->status_tag = 0;
  5757. }
  5758. tnapi->last_tag = 0;
  5759. tnapi->last_irq_tag = 0;
  5760. }
  5761. smp_mb();
  5762. for (i = 0; i < tp->irq_cnt; i++)
  5763. synchronize_irq(tp->napi[i].irq_vec);
  5764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5765. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5766. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5767. }
  5768. /* do the reset */
  5769. val = GRC_MISC_CFG_CORECLK_RESET;
  5770. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5771. /* Force PCIe 1.0a mode */
  5772. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5773. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5774. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5775. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5776. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5777. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5778. tw32(GRC_MISC_CFG, (1 << 29));
  5779. val |= (1 << 29);
  5780. }
  5781. }
  5782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5783. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5784. tw32(GRC_VCPU_EXT_CTRL,
  5785. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5786. }
  5787. /* Manage gphy power for all CPMU absent PCIe devices. */
  5788. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5789. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5790. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5791. tw32(GRC_MISC_CFG, val);
  5792. /* restore 5701 hardware bug workaround write method */
  5793. tp->write32 = write_op;
  5794. /* Unfortunately, we have to delay before the PCI read back.
  5795. * Some 575X chips even will not respond to a PCI cfg access
  5796. * when the reset command is given to the chip.
  5797. *
  5798. * How do these hardware designers expect things to work
  5799. * properly if the PCI write is posted for a long period
  5800. * of time? It is always necessary to have some method by
  5801. * which a register read back can occur to push the write
  5802. * out which does the reset.
  5803. *
  5804. * For most tg3 variants the trick below was working.
  5805. * Ho hum...
  5806. */
  5807. udelay(120);
  5808. /* Flush PCI posted writes. The normal MMIO registers
  5809. * are inaccessible at this time so this is the only
  5810. * way to make this reliably (actually, this is no longer
  5811. * the case, see above). I tried to use indirect
  5812. * register read/write but this upset some 5701 variants.
  5813. */
  5814. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5815. udelay(120);
  5816. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5817. u16 val16;
  5818. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5819. int i;
  5820. u32 cfg_val;
  5821. /* Wait for link training to complete. */
  5822. for (i = 0; i < 5000; i++)
  5823. udelay(100);
  5824. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5825. pci_write_config_dword(tp->pdev, 0xc4,
  5826. cfg_val | (1 << 15));
  5827. }
  5828. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5829. pci_read_config_word(tp->pdev,
  5830. tp->pcie_cap + PCI_EXP_DEVCTL,
  5831. &val16);
  5832. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5833. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5834. /*
  5835. * Older PCIe devices only support the 128 byte
  5836. * MPS setting. Enforce the restriction.
  5837. */
  5838. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5839. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5840. pci_write_config_word(tp->pdev,
  5841. tp->pcie_cap + PCI_EXP_DEVCTL,
  5842. val16);
  5843. pcie_set_readrq(tp->pdev, 4096);
  5844. /* Clear error status */
  5845. pci_write_config_word(tp->pdev,
  5846. tp->pcie_cap + PCI_EXP_DEVSTA,
  5847. PCI_EXP_DEVSTA_CED |
  5848. PCI_EXP_DEVSTA_NFED |
  5849. PCI_EXP_DEVSTA_FED |
  5850. PCI_EXP_DEVSTA_URD);
  5851. }
  5852. tg3_restore_pci_state(tp);
  5853. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5854. val = 0;
  5855. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5856. val = tr32(MEMARB_MODE);
  5857. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5858. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5859. tg3_stop_fw(tp);
  5860. tw32(0x5000, 0x400);
  5861. }
  5862. tw32(GRC_MODE, tp->grc_mode);
  5863. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5864. val = tr32(0xc4);
  5865. tw32(0xc4, val | (1 << 15));
  5866. }
  5867. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5869. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5870. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5871. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5872. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5873. }
  5874. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  5875. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5876. tw32_f(MAC_MODE, tp->mac_mode);
  5877. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  5878. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5879. tw32_f(MAC_MODE, tp->mac_mode);
  5880. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5881. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5882. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5883. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5884. tw32_f(MAC_MODE, tp->mac_mode);
  5885. } else
  5886. tw32_f(MAC_MODE, 0);
  5887. udelay(40);
  5888. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5889. err = tg3_poll_fw(tp);
  5890. if (err)
  5891. return err;
  5892. tg3_mdio_start(tp);
  5893. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5894. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5895. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5896. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  5897. val = tr32(0x7c00);
  5898. tw32(0x7c00, val | (1 << 25));
  5899. }
  5900. /* Reprobe ASF enable state. */
  5901. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5902. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5903. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5904. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5905. u32 nic_cfg;
  5906. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5907. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5908. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5909. tp->last_event_jiffies = jiffies;
  5910. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5911. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5912. }
  5913. }
  5914. return 0;
  5915. }
  5916. /* tp->lock is held. */
  5917. static void tg3_stop_fw(struct tg3 *tp)
  5918. {
  5919. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5920. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5921. /* Wait for RX cpu to ACK the previous event. */
  5922. tg3_wait_for_event_ack(tp);
  5923. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5924. tg3_generate_fw_event(tp);
  5925. /* Wait for RX cpu to ACK this event. */
  5926. tg3_wait_for_event_ack(tp);
  5927. }
  5928. }
  5929. /* tp->lock is held. */
  5930. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5931. {
  5932. int err;
  5933. tg3_stop_fw(tp);
  5934. tg3_write_sig_pre_reset(tp, kind);
  5935. tg3_abort_hw(tp, silent);
  5936. err = tg3_chip_reset(tp);
  5937. __tg3_set_mac_addr(tp, 0);
  5938. tg3_write_sig_legacy(tp, kind);
  5939. tg3_write_sig_post_reset(tp, kind);
  5940. if (err)
  5941. return err;
  5942. return 0;
  5943. }
  5944. #define RX_CPU_SCRATCH_BASE 0x30000
  5945. #define RX_CPU_SCRATCH_SIZE 0x04000
  5946. #define TX_CPU_SCRATCH_BASE 0x34000
  5947. #define TX_CPU_SCRATCH_SIZE 0x04000
  5948. /* tp->lock is held. */
  5949. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5950. {
  5951. int i;
  5952. BUG_ON(offset == TX_CPU_BASE &&
  5953. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5955. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5956. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5957. return 0;
  5958. }
  5959. if (offset == RX_CPU_BASE) {
  5960. for (i = 0; i < 10000; i++) {
  5961. tw32(offset + CPU_STATE, 0xffffffff);
  5962. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5963. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5964. break;
  5965. }
  5966. tw32(offset + CPU_STATE, 0xffffffff);
  5967. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5968. udelay(10);
  5969. } else {
  5970. for (i = 0; i < 10000; i++) {
  5971. tw32(offset + CPU_STATE, 0xffffffff);
  5972. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5973. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5974. break;
  5975. }
  5976. }
  5977. if (i >= 10000) {
  5978. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5979. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5980. return -ENODEV;
  5981. }
  5982. /* Clear firmware's nvram arbitration. */
  5983. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5984. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5985. return 0;
  5986. }
  5987. struct fw_info {
  5988. unsigned int fw_base;
  5989. unsigned int fw_len;
  5990. const __be32 *fw_data;
  5991. };
  5992. /* tp->lock is held. */
  5993. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5994. int cpu_scratch_size, struct fw_info *info)
  5995. {
  5996. int err, lock_err, i;
  5997. void (*write_op)(struct tg3 *, u32, u32);
  5998. if (cpu_base == TX_CPU_BASE &&
  5999. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6000. netdev_err(tp->dev,
  6001. "%s: Trying to load TX cpu firmware which is 5705\n",
  6002. __func__);
  6003. return -EINVAL;
  6004. }
  6005. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6006. write_op = tg3_write_mem;
  6007. else
  6008. write_op = tg3_write_indirect_reg32;
  6009. /* It is possible that bootcode is still loading at this point.
  6010. * Get the nvram lock first before halting the cpu.
  6011. */
  6012. lock_err = tg3_nvram_lock(tp);
  6013. err = tg3_halt_cpu(tp, cpu_base);
  6014. if (!lock_err)
  6015. tg3_nvram_unlock(tp);
  6016. if (err)
  6017. goto out;
  6018. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6019. write_op(tp, cpu_scratch_base + i, 0);
  6020. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6021. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6022. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6023. write_op(tp, (cpu_scratch_base +
  6024. (info->fw_base & 0xffff) +
  6025. (i * sizeof(u32))),
  6026. be32_to_cpu(info->fw_data[i]));
  6027. err = 0;
  6028. out:
  6029. return err;
  6030. }
  6031. /* tp->lock is held. */
  6032. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6033. {
  6034. struct fw_info info;
  6035. const __be32 *fw_data;
  6036. int err, i;
  6037. fw_data = (void *)tp->fw->data;
  6038. /* Firmware blob starts with version numbers, followed by
  6039. start address and length. We are setting complete length.
  6040. length = end_address_of_bss - start_address_of_text.
  6041. Remainder is the blob to be loaded contiguously
  6042. from start address. */
  6043. info.fw_base = be32_to_cpu(fw_data[1]);
  6044. info.fw_len = tp->fw->size - 12;
  6045. info.fw_data = &fw_data[3];
  6046. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6047. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6048. &info);
  6049. if (err)
  6050. return err;
  6051. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6052. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6053. &info);
  6054. if (err)
  6055. return err;
  6056. /* Now startup only the RX cpu. */
  6057. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6058. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6059. for (i = 0; i < 5; i++) {
  6060. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6061. break;
  6062. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6063. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6064. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6065. udelay(1000);
  6066. }
  6067. if (i >= 5) {
  6068. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6069. "should be %08x\n", __func__,
  6070. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6071. return -ENODEV;
  6072. }
  6073. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6074. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6075. return 0;
  6076. }
  6077. /* 5705 needs a special version of the TSO firmware. */
  6078. /* tp->lock is held. */
  6079. static int tg3_load_tso_firmware(struct tg3 *tp)
  6080. {
  6081. struct fw_info info;
  6082. const __be32 *fw_data;
  6083. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6084. int err, i;
  6085. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6086. return 0;
  6087. fw_data = (void *)tp->fw->data;
  6088. /* Firmware blob starts with version numbers, followed by
  6089. start address and length. We are setting complete length.
  6090. length = end_address_of_bss - start_address_of_text.
  6091. Remainder is the blob to be loaded contiguously
  6092. from start address. */
  6093. info.fw_base = be32_to_cpu(fw_data[1]);
  6094. cpu_scratch_size = tp->fw_len;
  6095. info.fw_len = tp->fw->size - 12;
  6096. info.fw_data = &fw_data[3];
  6097. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6098. cpu_base = RX_CPU_BASE;
  6099. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6100. } else {
  6101. cpu_base = TX_CPU_BASE;
  6102. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6103. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6104. }
  6105. err = tg3_load_firmware_cpu(tp, cpu_base,
  6106. cpu_scratch_base, cpu_scratch_size,
  6107. &info);
  6108. if (err)
  6109. return err;
  6110. /* Now startup the cpu. */
  6111. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6112. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6113. for (i = 0; i < 5; i++) {
  6114. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6115. break;
  6116. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6117. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6118. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6119. udelay(1000);
  6120. }
  6121. if (i >= 5) {
  6122. netdev_err(tp->dev,
  6123. "%s fails to set CPU PC, is %08x should be %08x\n",
  6124. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6125. return -ENODEV;
  6126. }
  6127. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6128. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6129. return 0;
  6130. }
  6131. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6132. {
  6133. struct tg3 *tp = netdev_priv(dev);
  6134. struct sockaddr *addr = p;
  6135. int err = 0, skip_mac_1 = 0;
  6136. if (!is_valid_ether_addr(addr->sa_data))
  6137. return -EINVAL;
  6138. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6139. if (!netif_running(dev))
  6140. return 0;
  6141. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6142. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6143. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6144. addr0_low = tr32(MAC_ADDR_0_LOW);
  6145. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6146. addr1_low = tr32(MAC_ADDR_1_LOW);
  6147. /* Skip MAC addr 1 if ASF is using it. */
  6148. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6149. !(addr1_high == 0 && addr1_low == 0))
  6150. skip_mac_1 = 1;
  6151. }
  6152. spin_lock_bh(&tp->lock);
  6153. __tg3_set_mac_addr(tp, skip_mac_1);
  6154. spin_unlock_bh(&tp->lock);
  6155. return err;
  6156. }
  6157. /* tp->lock is held. */
  6158. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6159. dma_addr_t mapping, u32 maxlen_flags,
  6160. u32 nic_addr)
  6161. {
  6162. tg3_write_mem(tp,
  6163. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6164. ((u64) mapping >> 32));
  6165. tg3_write_mem(tp,
  6166. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6167. ((u64) mapping & 0xffffffff));
  6168. tg3_write_mem(tp,
  6169. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6170. maxlen_flags);
  6171. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6172. tg3_write_mem(tp,
  6173. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6174. nic_addr);
  6175. }
  6176. static void __tg3_set_rx_mode(struct net_device *);
  6177. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6178. {
  6179. int i;
  6180. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6181. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6182. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6183. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6184. } else {
  6185. tw32(HOSTCC_TXCOL_TICKS, 0);
  6186. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6187. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6188. }
  6189. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6190. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6191. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6192. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6193. } else {
  6194. tw32(HOSTCC_RXCOL_TICKS, 0);
  6195. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6196. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6197. }
  6198. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6199. u32 val = ec->stats_block_coalesce_usecs;
  6200. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6201. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6202. if (!netif_carrier_ok(tp->dev))
  6203. val = 0;
  6204. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6205. }
  6206. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6207. u32 reg;
  6208. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6209. tw32(reg, ec->rx_coalesce_usecs);
  6210. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6211. tw32(reg, ec->rx_max_coalesced_frames);
  6212. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6213. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6214. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6215. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6216. tw32(reg, ec->tx_coalesce_usecs);
  6217. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6218. tw32(reg, ec->tx_max_coalesced_frames);
  6219. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6220. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6221. }
  6222. }
  6223. for (; i < tp->irq_max - 1; i++) {
  6224. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6225. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6226. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6227. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6228. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6229. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6230. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6231. }
  6232. }
  6233. }
  6234. /* tp->lock is held. */
  6235. static void tg3_rings_reset(struct tg3 *tp)
  6236. {
  6237. int i;
  6238. u32 stblk, txrcb, rxrcb, limit;
  6239. struct tg3_napi *tnapi = &tp->napi[0];
  6240. /* Disable all transmit rings but the first. */
  6241. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6242. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6243. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6244. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6245. else
  6246. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6247. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6248. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6249. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6250. BDINFO_FLAGS_DISABLED);
  6251. /* Disable all receive return rings but the first. */
  6252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6253. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6254. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6255. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6256. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6257. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6259. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6260. else
  6261. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6262. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6263. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6264. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6265. BDINFO_FLAGS_DISABLED);
  6266. /* Disable interrupts */
  6267. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6268. /* Zero mailbox registers. */
  6269. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6270. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6271. tp->napi[i].tx_prod = 0;
  6272. tp->napi[i].tx_cons = 0;
  6273. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6274. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6275. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6276. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6277. }
  6278. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6279. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6280. } else {
  6281. tp->napi[0].tx_prod = 0;
  6282. tp->napi[0].tx_cons = 0;
  6283. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6284. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6285. }
  6286. /* Make sure the NIC-based send BD rings are disabled. */
  6287. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6288. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6289. for (i = 0; i < 16; i++)
  6290. tw32_tx_mbox(mbox + i * 8, 0);
  6291. }
  6292. txrcb = NIC_SRAM_SEND_RCB;
  6293. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6294. /* Clear status block in ram. */
  6295. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6296. /* Set status block DMA address */
  6297. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6298. ((u64) tnapi->status_mapping >> 32));
  6299. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6300. ((u64) tnapi->status_mapping & 0xffffffff));
  6301. if (tnapi->tx_ring) {
  6302. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6303. (TG3_TX_RING_SIZE <<
  6304. BDINFO_FLAGS_MAXLEN_SHIFT),
  6305. NIC_SRAM_TX_BUFFER_DESC);
  6306. txrcb += TG3_BDINFO_SIZE;
  6307. }
  6308. if (tnapi->rx_rcb) {
  6309. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6310. (TG3_RX_RCB_RING_SIZE(tp) <<
  6311. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6312. rxrcb += TG3_BDINFO_SIZE;
  6313. }
  6314. stblk = HOSTCC_STATBLCK_RING1;
  6315. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6316. u64 mapping = (u64)tnapi->status_mapping;
  6317. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6318. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6319. /* Clear status block in ram. */
  6320. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6321. if (tnapi->tx_ring) {
  6322. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6323. (TG3_TX_RING_SIZE <<
  6324. BDINFO_FLAGS_MAXLEN_SHIFT),
  6325. NIC_SRAM_TX_BUFFER_DESC);
  6326. txrcb += TG3_BDINFO_SIZE;
  6327. }
  6328. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6329. (TG3_RX_RCB_RING_SIZE(tp) <<
  6330. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6331. stblk += 8;
  6332. rxrcb += TG3_BDINFO_SIZE;
  6333. }
  6334. }
  6335. /* tp->lock is held. */
  6336. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6337. {
  6338. u32 val, rdmac_mode;
  6339. int i, err, limit;
  6340. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6341. tg3_disable_ints(tp);
  6342. tg3_stop_fw(tp);
  6343. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6344. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6345. tg3_abort_hw(tp, 1);
  6346. if (reset_phy)
  6347. tg3_phy_reset(tp);
  6348. err = tg3_chip_reset(tp);
  6349. if (err)
  6350. return err;
  6351. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6352. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6353. val = tr32(TG3_CPMU_CTRL);
  6354. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6355. tw32(TG3_CPMU_CTRL, val);
  6356. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6357. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6358. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6359. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6360. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6361. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6362. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6363. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6364. val = tr32(TG3_CPMU_HST_ACC);
  6365. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6366. val |= CPMU_HST_ACC_MACCLK_6_25;
  6367. tw32(TG3_CPMU_HST_ACC, val);
  6368. }
  6369. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6370. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6371. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6372. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6373. tw32(PCIE_PWR_MGMT_THRESH, val);
  6374. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6375. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6376. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6377. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6378. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6379. }
  6380. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6381. u32 grc_mode = tr32(GRC_MODE);
  6382. /* Access the lower 1K of PL PCIE block registers. */
  6383. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6384. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6385. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6386. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6387. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6388. tw32(GRC_MODE, grc_mode);
  6389. }
  6390. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6391. u32 grc_mode = tr32(GRC_MODE);
  6392. /* Access the lower 1K of PL PCIE block registers. */
  6393. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6394. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6395. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6396. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6397. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6398. tw32(GRC_MODE, grc_mode);
  6399. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6400. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6401. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6402. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6403. }
  6404. /* This works around an issue with Athlon chipsets on
  6405. * B3 tigon3 silicon. This bit has no effect on any
  6406. * other revision. But do not set this on PCI Express
  6407. * chips and don't even touch the clocks if the CPMU is present.
  6408. */
  6409. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6410. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6411. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6412. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6413. }
  6414. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6415. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6416. val = tr32(TG3PCI_PCISTATE);
  6417. val |= PCISTATE_RETRY_SAME_DMA;
  6418. tw32(TG3PCI_PCISTATE, val);
  6419. }
  6420. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6421. /* Allow reads and writes to the
  6422. * APE register and memory space.
  6423. */
  6424. val = tr32(TG3PCI_PCISTATE);
  6425. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6426. PCISTATE_ALLOW_APE_SHMEM_WR |
  6427. PCISTATE_ALLOW_APE_PSPACE_WR;
  6428. tw32(TG3PCI_PCISTATE, val);
  6429. }
  6430. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6431. /* Enable some hw fixes. */
  6432. val = tr32(TG3PCI_MSI_DATA);
  6433. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6434. tw32(TG3PCI_MSI_DATA, val);
  6435. }
  6436. /* Descriptor ring init may make accesses to the
  6437. * NIC SRAM area to setup the TX descriptors, so we
  6438. * can only do this after the hardware has been
  6439. * successfully reset.
  6440. */
  6441. err = tg3_init_rings(tp);
  6442. if (err)
  6443. return err;
  6444. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6445. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6446. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6447. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6448. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6449. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6450. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6451. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6452. /* This value is determined during the probe time DMA
  6453. * engine test, tg3_test_dma.
  6454. */
  6455. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6456. }
  6457. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6458. GRC_MODE_4X_NIC_SEND_RINGS |
  6459. GRC_MODE_NO_TX_PHDR_CSUM |
  6460. GRC_MODE_NO_RX_PHDR_CSUM);
  6461. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6462. /* Pseudo-header checksum is done by hardware logic and not
  6463. * the offload processers, so make the chip do the pseudo-
  6464. * header checksums on receive. For transmit it is more
  6465. * convenient to do the pseudo-header checksum in software
  6466. * as Linux does that on transmit for us in all cases.
  6467. */
  6468. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6469. tw32(GRC_MODE,
  6470. tp->grc_mode |
  6471. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6472. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6473. val = tr32(GRC_MISC_CFG);
  6474. val &= ~0xff;
  6475. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6476. tw32(GRC_MISC_CFG, val);
  6477. /* Initialize MBUF/DESC pool. */
  6478. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6479. /* Do nothing. */
  6480. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6481. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6483. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6484. else
  6485. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6486. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6487. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6488. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6489. int fw_len;
  6490. fw_len = tp->fw_len;
  6491. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6492. tw32(BUFMGR_MB_POOL_ADDR,
  6493. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6494. tw32(BUFMGR_MB_POOL_SIZE,
  6495. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6496. }
  6497. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6498. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6499. tp->bufmgr_config.mbuf_read_dma_low_water);
  6500. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6501. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6502. tw32(BUFMGR_MB_HIGH_WATER,
  6503. tp->bufmgr_config.mbuf_high_water);
  6504. } else {
  6505. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6506. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6507. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6508. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6509. tw32(BUFMGR_MB_HIGH_WATER,
  6510. tp->bufmgr_config.mbuf_high_water_jumbo);
  6511. }
  6512. tw32(BUFMGR_DMA_LOW_WATER,
  6513. tp->bufmgr_config.dma_low_water);
  6514. tw32(BUFMGR_DMA_HIGH_WATER,
  6515. tp->bufmgr_config.dma_high_water);
  6516. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6517. for (i = 0; i < 2000; i++) {
  6518. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6519. break;
  6520. udelay(10);
  6521. }
  6522. if (i >= 2000) {
  6523. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6524. return -ENODEV;
  6525. }
  6526. /* Setup replenish threshold. */
  6527. val = tp->rx_pending / 8;
  6528. if (val == 0)
  6529. val = 1;
  6530. else if (val > tp->rx_std_max_post)
  6531. val = tp->rx_std_max_post;
  6532. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6533. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6534. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6535. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6536. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6537. }
  6538. tw32(RCVBDI_STD_THRESH, val);
  6539. /* Initialize TG3_BDINFO's at:
  6540. * RCVDBDI_STD_BD: standard eth size rx ring
  6541. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6542. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6543. *
  6544. * like so:
  6545. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6546. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6547. * ring attribute flags
  6548. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6549. *
  6550. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6551. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6552. *
  6553. * The size of each ring is fixed in the firmware, but the location is
  6554. * configurable.
  6555. */
  6556. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6557. ((u64) tpr->rx_std_mapping >> 32));
  6558. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6559. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6560. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6561. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6562. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6563. NIC_SRAM_RX_BUFFER_DESC);
  6564. /* Disable the mini ring */
  6565. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6566. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6567. BDINFO_FLAGS_DISABLED);
  6568. /* Program the jumbo buffer descriptor ring control
  6569. * blocks on those devices that have them.
  6570. */
  6571. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6572. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6573. /* Setup replenish threshold. */
  6574. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6575. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6576. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6577. ((u64) tpr->rx_jmb_mapping >> 32));
  6578. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6579. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6580. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6581. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6582. BDINFO_FLAGS_USE_EXT_RECV);
  6583. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6585. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6586. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6587. } else {
  6588. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6589. BDINFO_FLAGS_DISABLED);
  6590. }
  6591. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6592. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6593. (TG3_RX_STD_DMA_SZ << 2);
  6594. else
  6595. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6596. } else
  6597. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6598. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6599. tpr->rx_std_prod_idx = tp->rx_pending;
  6600. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6601. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6602. tp->rx_jumbo_pending : 0;
  6603. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6604. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6605. tw32(STD_REPLENISH_LWM, 32);
  6606. tw32(JMB_REPLENISH_LWM, 16);
  6607. }
  6608. tg3_rings_reset(tp);
  6609. /* Initialize MAC address and backoff seed. */
  6610. __tg3_set_mac_addr(tp, 0);
  6611. /* MTU + ethernet header + FCS + optional VLAN tag */
  6612. tw32(MAC_RX_MTU_SIZE,
  6613. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6614. /* The slot time is changed by tg3_setup_phy if we
  6615. * run at gigabit with half duplex.
  6616. */
  6617. tw32(MAC_TX_LENGTHS,
  6618. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6619. (6 << TX_LENGTHS_IPG_SHIFT) |
  6620. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6621. /* Receive rules. */
  6622. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6623. tw32(RCVLPC_CONFIG, 0x0181);
  6624. /* Calculate RDMAC_MODE setting early, we need it to determine
  6625. * the RCVLPC_STATE_ENABLE mask.
  6626. */
  6627. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6628. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6629. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6630. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6631. RDMAC_MODE_LNGREAD_ENAB);
  6632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6634. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6638. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6639. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6640. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6641. /* If statement applies to 5705 and 5750 PCI devices only */
  6642. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6643. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6644. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6645. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6647. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6648. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6649. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6650. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6651. }
  6652. }
  6653. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6654. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6655. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6656. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6657. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6660. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6661. /* Receive/send statistics. */
  6662. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6663. val = tr32(RCVLPC_STATS_ENABLE);
  6664. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6665. tw32(RCVLPC_STATS_ENABLE, val);
  6666. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6667. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6668. val = tr32(RCVLPC_STATS_ENABLE);
  6669. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6670. tw32(RCVLPC_STATS_ENABLE, val);
  6671. } else {
  6672. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6673. }
  6674. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6675. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6676. tw32(SNDDATAI_STATSCTRL,
  6677. (SNDDATAI_SCTRL_ENABLE |
  6678. SNDDATAI_SCTRL_FASTUPD));
  6679. /* Setup host coalescing engine. */
  6680. tw32(HOSTCC_MODE, 0);
  6681. for (i = 0; i < 2000; i++) {
  6682. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6683. break;
  6684. udelay(10);
  6685. }
  6686. __tg3_set_coalesce(tp, &tp->coal);
  6687. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6688. /* Status/statistics block address. See tg3_timer,
  6689. * the tg3_periodic_fetch_stats call there, and
  6690. * tg3_get_stats to see how this works for 5705/5750 chips.
  6691. */
  6692. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6693. ((u64) tp->stats_mapping >> 32));
  6694. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6695. ((u64) tp->stats_mapping & 0xffffffff));
  6696. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6697. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6698. /* Clear statistics and status block memory areas */
  6699. for (i = NIC_SRAM_STATS_BLK;
  6700. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6701. i += sizeof(u32)) {
  6702. tg3_write_mem(tp, i, 0);
  6703. udelay(40);
  6704. }
  6705. }
  6706. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6707. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6708. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6709. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6710. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6711. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6712. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6713. /* reset to prevent losing 1st rx packet intermittently */
  6714. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6715. udelay(10);
  6716. }
  6717. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6718. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6719. else
  6720. tp->mac_mode = 0;
  6721. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6722. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6723. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6724. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6725. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6726. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6727. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6728. udelay(40);
  6729. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6730. * If TG3_FLG2_IS_NIC is zero, we should read the
  6731. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6732. * whether used as inputs or outputs, are set by boot code after
  6733. * reset.
  6734. */
  6735. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6736. u32 gpio_mask;
  6737. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6738. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6739. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6741. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6742. GRC_LCLCTRL_GPIO_OUTPUT3;
  6743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6744. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6745. tp->grc_local_ctrl &= ~gpio_mask;
  6746. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6747. /* GPIO1 must be driven high for eeprom write protect */
  6748. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6749. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6750. GRC_LCLCTRL_GPIO_OUTPUT1);
  6751. }
  6752. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6753. udelay(100);
  6754. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6755. val = tr32(MSGINT_MODE);
  6756. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6757. tw32(MSGINT_MODE, val);
  6758. }
  6759. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6760. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6761. udelay(40);
  6762. }
  6763. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6764. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6765. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6766. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6767. WDMAC_MODE_LNGREAD_ENAB);
  6768. /* If statement applies to 5705 and 5750 PCI devices only */
  6769. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6770. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6772. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6773. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6774. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6775. /* nothing */
  6776. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6777. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6778. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6779. val |= WDMAC_MODE_RX_ACCEL;
  6780. }
  6781. }
  6782. /* Enable host coalescing bug fix */
  6783. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6784. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6786. val |= WDMAC_MODE_BURST_ALL_DATA;
  6787. tw32_f(WDMAC_MODE, val);
  6788. udelay(40);
  6789. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6790. u16 pcix_cmd;
  6791. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6792. &pcix_cmd);
  6793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6794. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6795. pcix_cmd |= PCI_X_CMD_READ_2K;
  6796. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6797. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6798. pcix_cmd |= PCI_X_CMD_READ_2K;
  6799. }
  6800. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6801. pcix_cmd);
  6802. }
  6803. tw32_f(RDMAC_MODE, rdmac_mode);
  6804. udelay(40);
  6805. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6806. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6807. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6809. tw32(SNDDATAC_MODE,
  6810. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6811. else
  6812. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6813. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6814. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6815. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6816. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6817. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6818. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6819. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6820. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6821. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6822. tw32(SNDBDI_MODE, val);
  6823. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6824. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6825. err = tg3_load_5701_a0_firmware_fix(tp);
  6826. if (err)
  6827. return err;
  6828. }
  6829. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6830. err = tg3_load_tso_firmware(tp);
  6831. if (err)
  6832. return err;
  6833. }
  6834. tp->tx_mode = TX_MODE_ENABLE;
  6835. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6836. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6837. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6838. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6839. udelay(100);
  6840. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6841. u32 reg = MAC_RSS_INDIR_TBL_0;
  6842. u8 *ent = (u8 *)&val;
  6843. /* Setup the indirection table */
  6844. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6845. int idx = i % sizeof(val);
  6846. ent[idx] = i % (tp->irq_cnt - 1);
  6847. if (idx == sizeof(val) - 1) {
  6848. tw32(reg, val);
  6849. reg += 4;
  6850. }
  6851. }
  6852. /* Setup the "secret" hash key. */
  6853. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6854. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6855. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6856. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6857. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6858. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6859. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6860. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6861. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6862. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6863. }
  6864. tp->rx_mode = RX_MODE_ENABLE;
  6865. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6866. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6867. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6868. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6869. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6870. RX_MODE_RSS_IPV6_HASH_EN |
  6871. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6872. RX_MODE_RSS_IPV4_HASH_EN |
  6873. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6874. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6875. udelay(10);
  6876. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6877. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6878. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6879. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6880. udelay(10);
  6881. }
  6882. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6883. udelay(10);
  6884. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6885. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6886. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  6887. /* Set drive transmission level to 1.2V */
  6888. /* only if the signal pre-emphasis bit is not set */
  6889. val = tr32(MAC_SERDES_CFG);
  6890. val &= 0xfffff000;
  6891. val |= 0x880;
  6892. tw32(MAC_SERDES_CFG, val);
  6893. }
  6894. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6895. tw32(MAC_SERDES_CFG, 0x616000);
  6896. }
  6897. /* Prevent chip from dropping frames when flow control
  6898. * is enabled.
  6899. */
  6900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6901. val = 1;
  6902. else
  6903. val = 2;
  6904. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6906. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  6907. /* Use hardware link auto-negotiation */
  6908. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6909. }
  6910. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6911. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6912. u32 tmp;
  6913. tmp = tr32(SERDES_RX_CTRL);
  6914. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6915. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6916. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6917. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6918. }
  6919. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6920. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  6921. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  6922. tp->link_config.speed = tp->link_config.orig_speed;
  6923. tp->link_config.duplex = tp->link_config.orig_duplex;
  6924. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6925. }
  6926. err = tg3_setup_phy(tp, 0);
  6927. if (err)
  6928. return err;
  6929. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6930. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6931. u32 tmp;
  6932. /* Clear CRC stats. */
  6933. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6934. tg3_writephy(tp, MII_TG3_TEST1,
  6935. tmp | MII_TG3_TEST1_CRC_EN);
  6936. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  6937. }
  6938. }
  6939. }
  6940. __tg3_set_rx_mode(tp->dev);
  6941. /* Initialize receive rules. */
  6942. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6943. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6944. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6945. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6946. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6947. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6948. limit = 8;
  6949. else
  6950. limit = 16;
  6951. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6952. limit -= 4;
  6953. switch (limit) {
  6954. case 16:
  6955. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6956. case 15:
  6957. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6958. case 14:
  6959. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6960. case 13:
  6961. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6962. case 12:
  6963. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6964. case 11:
  6965. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6966. case 10:
  6967. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6968. case 9:
  6969. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6970. case 8:
  6971. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6972. case 7:
  6973. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6974. case 6:
  6975. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6976. case 5:
  6977. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6978. case 4:
  6979. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6980. case 3:
  6981. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6982. case 2:
  6983. case 1:
  6984. default:
  6985. break;
  6986. }
  6987. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6988. /* Write our heartbeat update interval to APE. */
  6989. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6990. APE_HOST_HEARTBEAT_INT_DISABLE);
  6991. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6992. return 0;
  6993. }
  6994. /* Called at device open time to get the chip ready for
  6995. * packet processing. Invoked with tp->lock held.
  6996. */
  6997. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6998. {
  6999. tg3_switch_clocks(tp);
  7000. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7001. return tg3_reset_hw(tp, reset_phy);
  7002. }
  7003. #define TG3_STAT_ADD32(PSTAT, REG) \
  7004. do { u32 __val = tr32(REG); \
  7005. (PSTAT)->low += __val; \
  7006. if ((PSTAT)->low < __val) \
  7007. (PSTAT)->high += 1; \
  7008. } while (0)
  7009. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7010. {
  7011. struct tg3_hw_stats *sp = tp->hw_stats;
  7012. if (!netif_carrier_ok(tp->dev))
  7013. return;
  7014. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7015. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7016. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7017. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7018. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7019. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7020. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7021. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7022. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7023. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7024. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7025. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7026. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7027. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7028. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7029. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7030. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7031. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7032. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7033. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7034. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7035. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7036. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7037. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7038. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7039. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7040. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7041. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7042. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7043. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7044. }
  7045. static void tg3_timer(unsigned long __opaque)
  7046. {
  7047. struct tg3 *tp = (struct tg3 *) __opaque;
  7048. if (tp->irq_sync)
  7049. goto restart_timer;
  7050. spin_lock(&tp->lock);
  7051. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7052. /* All of this garbage is because when using non-tagged
  7053. * IRQ status the mailbox/status_block protocol the chip
  7054. * uses with the cpu is race prone.
  7055. */
  7056. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7057. tw32(GRC_LOCAL_CTRL,
  7058. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7059. } else {
  7060. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7061. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7062. }
  7063. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7064. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7065. spin_unlock(&tp->lock);
  7066. schedule_work(&tp->reset_task);
  7067. return;
  7068. }
  7069. }
  7070. /* This part only runs once per second. */
  7071. if (!--tp->timer_counter) {
  7072. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7073. tg3_periodic_fetch_stats(tp);
  7074. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7075. u32 mac_stat;
  7076. int phy_event;
  7077. mac_stat = tr32(MAC_STATUS);
  7078. phy_event = 0;
  7079. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7080. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7081. phy_event = 1;
  7082. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7083. phy_event = 1;
  7084. if (phy_event)
  7085. tg3_setup_phy(tp, 0);
  7086. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7087. u32 mac_stat = tr32(MAC_STATUS);
  7088. int need_setup = 0;
  7089. if (netif_carrier_ok(tp->dev) &&
  7090. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7091. need_setup = 1;
  7092. }
  7093. if (!netif_carrier_ok(tp->dev) &&
  7094. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7095. MAC_STATUS_SIGNAL_DET))) {
  7096. need_setup = 1;
  7097. }
  7098. if (need_setup) {
  7099. if (!tp->serdes_counter) {
  7100. tw32_f(MAC_MODE,
  7101. (tp->mac_mode &
  7102. ~MAC_MODE_PORT_MODE_MASK));
  7103. udelay(40);
  7104. tw32_f(MAC_MODE, tp->mac_mode);
  7105. udelay(40);
  7106. }
  7107. tg3_setup_phy(tp, 0);
  7108. }
  7109. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7110. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7111. tg3_serdes_parallel_detect(tp);
  7112. }
  7113. tp->timer_counter = tp->timer_multiplier;
  7114. }
  7115. /* Heartbeat is only sent once every 2 seconds.
  7116. *
  7117. * The heartbeat is to tell the ASF firmware that the host
  7118. * driver is still alive. In the event that the OS crashes,
  7119. * ASF needs to reset the hardware to free up the FIFO space
  7120. * that may be filled with rx packets destined for the host.
  7121. * If the FIFO is full, ASF will no longer function properly.
  7122. *
  7123. * Unintended resets have been reported on real time kernels
  7124. * where the timer doesn't run on time. Netpoll will also have
  7125. * same problem.
  7126. *
  7127. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7128. * to check the ring condition when the heartbeat is expiring
  7129. * before doing the reset. This will prevent most unintended
  7130. * resets.
  7131. */
  7132. if (!--tp->asf_counter) {
  7133. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7134. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7135. tg3_wait_for_event_ack(tp);
  7136. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7137. FWCMD_NICDRV_ALIVE3);
  7138. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7139. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7140. TG3_FW_UPDATE_TIMEOUT_SEC);
  7141. tg3_generate_fw_event(tp);
  7142. }
  7143. tp->asf_counter = tp->asf_multiplier;
  7144. }
  7145. spin_unlock(&tp->lock);
  7146. restart_timer:
  7147. tp->timer.expires = jiffies + tp->timer_offset;
  7148. add_timer(&tp->timer);
  7149. }
  7150. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7151. {
  7152. irq_handler_t fn;
  7153. unsigned long flags;
  7154. char *name;
  7155. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7156. if (tp->irq_cnt == 1)
  7157. name = tp->dev->name;
  7158. else {
  7159. name = &tnapi->irq_lbl[0];
  7160. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7161. name[IFNAMSIZ-1] = 0;
  7162. }
  7163. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7164. fn = tg3_msi;
  7165. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7166. fn = tg3_msi_1shot;
  7167. flags = IRQF_SAMPLE_RANDOM;
  7168. } else {
  7169. fn = tg3_interrupt;
  7170. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7171. fn = tg3_interrupt_tagged;
  7172. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7173. }
  7174. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7175. }
  7176. static int tg3_test_interrupt(struct tg3 *tp)
  7177. {
  7178. struct tg3_napi *tnapi = &tp->napi[0];
  7179. struct net_device *dev = tp->dev;
  7180. int err, i, intr_ok = 0;
  7181. u32 val;
  7182. if (!netif_running(dev))
  7183. return -ENODEV;
  7184. tg3_disable_ints(tp);
  7185. free_irq(tnapi->irq_vec, tnapi);
  7186. /*
  7187. * Turn off MSI one shot mode. Otherwise this test has no
  7188. * observable way to know whether the interrupt was delivered.
  7189. */
  7190. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7191. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7192. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7193. tw32(MSGINT_MODE, val);
  7194. }
  7195. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7196. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7197. if (err)
  7198. return err;
  7199. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7200. tg3_enable_ints(tp);
  7201. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7202. tnapi->coal_now);
  7203. for (i = 0; i < 5; i++) {
  7204. u32 int_mbox, misc_host_ctrl;
  7205. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7206. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7207. if ((int_mbox != 0) ||
  7208. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7209. intr_ok = 1;
  7210. break;
  7211. }
  7212. msleep(10);
  7213. }
  7214. tg3_disable_ints(tp);
  7215. free_irq(tnapi->irq_vec, tnapi);
  7216. err = tg3_request_irq(tp, 0);
  7217. if (err)
  7218. return err;
  7219. if (intr_ok) {
  7220. /* Reenable MSI one shot mode. */
  7221. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7222. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7223. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7224. tw32(MSGINT_MODE, val);
  7225. }
  7226. return 0;
  7227. }
  7228. return -EIO;
  7229. }
  7230. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7231. * successfully restored
  7232. */
  7233. static int tg3_test_msi(struct tg3 *tp)
  7234. {
  7235. int err;
  7236. u16 pci_cmd;
  7237. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7238. return 0;
  7239. /* Turn off SERR reporting in case MSI terminates with Master
  7240. * Abort.
  7241. */
  7242. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7243. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7244. pci_cmd & ~PCI_COMMAND_SERR);
  7245. err = tg3_test_interrupt(tp);
  7246. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7247. if (!err)
  7248. return 0;
  7249. /* other failures */
  7250. if (err != -EIO)
  7251. return err;
  7252. /* MSI test failed, go back to INTx mode */
  7253. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7254. "to INTx mode. Please report this failure to the PCI "
  7255. "maintainer and include system chipset information\n");
  7256. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7257. pci_disable_msi(tp->pdev);
  7258. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7259. tp->napi[0].irq_vec = tp->pdev->irq;
  7260. err = tg3_request_irq(tp, 0);
  7261. if (err)
  7262. return err;
  7263. /* Need to reset the chip because the MSI cycle may have terminated
  7264. * with Master Abort.
  7265. */
  7266. tg3_full_lock(tp, 1);
  7267. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7268. err = tg3_init_hw(tp, 1);
  7269. tg3_full_unlock(tp);
  7270. if (err)
  7271. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7272. return err;
  7273. }
  7274. static int tg3_request_firmware(struct tg3 *tp)
  7275. {
  7276. const __be32 *fw_data;
  7277. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7278. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7279. tp->fw_needed);
  7280. return -ENOENT;
  7281. }
  7282. fw_data = (void *)tp->fw->data;
  7283. /* Firmware blob starts with version numbers, followed by
  7284. * start address and _full_ length including BSS sections
  7285. * (which must be longer than the actual data, of course
  7286. */
  7287. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7288. if (tp->fw_len < (tp->fw->size - 12)) {
  7289. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7290. tp->fw_len, tp->fw_needed);
  7291. release_firmware(tp->fw);
  7292. tp->fw = NULL;
  7293. return -EINVAL;
  7294. }
  7295. /* We no longer need firmware; we have it. */
  7296. tp->fw_needed = NULL;
  7297. return 0;
  7298. }
  7299. static bool tg3_enable_msix(struct tg3 *tp)
  7300. {
  7301. int i, rc, cpus = num_online_cpus();
  7302. struct msix_entry msix_ent[tp->irq_max];
  7303. if (cpus == 1)
  7304. /* Just fallback to the simpler MSI mode. */
  7305. return false;
  7306. /*
  7307. * We want as many rx rings enabled as there are cpus.
  7308. * The first MSIX vector only deals with link interrupts, etc,
  7309. * so we add one to the number of vectors we are requesting.
  7310. */
  7311. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7312. for (i = 0; i < tp->irq_max; i++) {
  7313. msix_ent[i].entry = i;
  7314. msix_ent[i].vector = 0;
  7315. }
  7316. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7317. if (rc < 0) {
  7318. return false;
  7319. } else if (rc != 0) {
  7320. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7321. return false;
  7322. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7323. tp->irq_cnt, rc);
  7324. tp->irq_cnt = rc;
  7325. }
  7326. for (i = 0; i < tp->irq_max; i++)
  7327. tp->napi[i].irq_vec = msix_ent[i].vector;
  7328. tp->dev->real_num_tx_queues = 1;
  7329. if (tp->irq_cnt > 1) {
  7330. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7333. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7334. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7335. }
  7336. }
  7337. return true;
  7338. }
  7339. static void tg3_ints_init(struct tg3 *tp)
  7340. {
  7341. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7342. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7343. /* All MSI supporting chips should support tagged
  7344. * status. Assert that this is the case.
  7345. */
  7346. netdev_warn(tp->dev,
  7347. "MSI without TAGGED_STATUS? Not using MSI\n");
  7348. goto defcfg;
  7349. }
  7350. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7351. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7352. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7353. pci_enable_msi(tp->pdev) == 0)
  7354. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7355. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7356. u32 msi_mode = tr32(MSGINT_MODE);
  7357. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7358. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7359. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7360. }
  7361. defcfg:
  7362. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7363. tp->irq_cnt = 1;
  7364. tp->napi[0].irq_vec = tp->pdev->irq;
  7365. tp->dev->real_num_tx_queues = 1;
  7366. }
  7367. }
  7368. static void tg3_ints_fini(struct tg3 *tp)
  7369. {
  7370. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7371. pci_disable_msix(tp->pdev);
  7372. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7373. pci_disable_msi(tp->pdev);
  7374. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7375. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7376. }
  7377. static int tg3_open(struct net_device *dev)
  7378. {
  7379. struct tg3 *tp = netdev_priv(dev);
  7380. int i, err;
  7381. if (tp->fw_needed) {
  7382. err = tg3_request_firmware(tp);
  7383. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7384. if (err)
  7385. return err;
  7386. } else if (err) {
  7387. netdev_warn(tp->dev, "TSO capability disabled\n");
  7388. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7389. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7390. netdev_notice(tp->dev, "TSO capability restored\n");
  7391. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7392. }
  7393. }
  7394. netif_carrier_off(tp->dev);
  7395. err = tg3_set_power_state(tp, PCI_D0);
  7396. if (err)
  7397. return err;
  7398. tg3_full_lock(tp, 0);
  7399. tg3_disable_ints(tp);
  7400. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7401. tg3_full_unlock(tp);
  7402. /*
  7403. * Setup interrupts first so we know how
  7404. * many NAPI resources to allocate
  7405. */
  7406. tg3_ints_init(tp);
  7407. /* The placement of this call is tied
  7408. * to the setup and use of Host TX descriptors.
  7409. */
  7410. err = tg3_alloc_consistent(tp);
  7411. if (err)
  7412. goto err_out1;
  7413. tg3_napi_enable(tp);
  7414. for (i = 0; i < tp->irq_cnt; i++) {
  7415. struct tg3_napi *tnapi = &tp->napi[i];
  7416. err = tg3_request_irq(tp, i);
  7417. if (err) {
  7418. for (i--; i >= 0; i--)
  7419. free_irq(tnapi->irq_vec, tnapi);
  7420. break;
  7421. }
  7422. }
  7423. if (err)
  7424. goto err_out2;
  7425. tg3_full_lock(tp, 0);
  7426. err = tg3_init_hw(tp, 1);
  7427. if (err) {
  7428. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7429. tg3_free_rings(tp);
  7430. } else {
  7431. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7432. tp->timer_offset = HZ;
  7433. else
  7434. tp->timer_offset = HZ / 10;
  7435. BUG_ON(tp->timer_offset > HZ);
  7436. tp->timer_counter = tp->timer_multiplier =
  7437. (HZ / tp->timer_offset);
  7438. tp->asf_counter = tp->asf_multiplier =
  7439. ((HZ / tp->timer_offset) * 2);
  7440. init_timer(&tp->timer);
  7441. tp->timer.expires = jiffies + tp->timer_offset;
  7442. tp->timer.data = (unsigned long) tp;
  7443. tp->timer.function = tg3_timer;
  7444. }
  7445. tg3_full_unlock(tp);
  7446. if (err)
  7447. goto err_out3;
  7448. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7449. err = tg3_test_msi(tp);
  7450. if (err) {
  7451. tg3_full_lock(tp, 0);
  7452. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7453. tg3_free_rings(tp);
  7454. tg3_full_unlock(tp);
  7455. goto err_out2;
  7456. }
  7457. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7458. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7459. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7460. tw32(PCIE_TRANSACTION_CFG,
  7461. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7462. }
  7463. }
  7464. tg3_phy_start(tp);
  7465. tg3_full_lock(tp, 0);
  7466. add_timer(&tp->timer);
  7467. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7468. tg3_enable_ints(tp);
  7469. tg3_full_unlock(tp);
  7470. netif_tx_start_all_queues(dev);
  7471. return 0;
  7472. err_out3:
  7473. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7474. struct tg3_napi *tnapi = &tp->napi[i];
  7475. free_irq(tnapi->irq_vec, tnapi);
  7476. }
  7477. err_out2:
  7478. tg3_napi_disable(tp);
  7479. tg3_free_consistent(tp);
  7480. err_out1:
  7481. tg3_ints_fini(tp);
  7482. return err;
  7483. }
  7484. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7485. struct rtnl_link_stats64 *);
  7486. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7487. static int tg3_close(struct net_device *dev)
  7488. {
  7489. int i;
  7490. struct tg3 *tp = netdev_priv(dev);
  7491. tg3_napi_disable(tp);
  7492. cancel_work_sync(&tp->reset_task);
  7493. netif_tx_stop_all_queues(dev);
  7494. del_timer_sync(&tp->timer);
  7495. tg3_phy_stop(tp);
  7496. tg3_full_lock(tp, 1);
  7497. tg3_disable_ints(tp);
  7498. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7499. tg3_free_rings(tp);
  7500. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7501. tg3_full_unlock(tp);
  7502. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7503. struct tg3_napi *tnapi = &tp->napi[i];
  7504. free_irq(tnapi->irq_vec, tnapi);
  7505. }
  7506. tg3_ints_fini(tp);
  7507. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7508. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7509. sizeof(tp->estats_prev));
  7510. tg3_free_consistent(tp);
  7511. tg3_set_power_state(tp, PCI_D3hot);
  7512. netif_carrier_off(tp->dev);
  7513. return 0;
  7514. }
  7515. static inline u64 get_stat64(tg3_stat64_t *val)
  7516. {
  7517. return ((u64)val->high << 32) | ((u64)val->low);
  7518. }
  7519. static u64 calc_crc_errors(struct tg3 *tp)
  7520. {
  7521. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7522. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7523. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7525. u32 val;
  7526. spin_lock_bh(&tp->lock);
  7527. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7528. tg3_writephy(tp, MII_TG3_TEST1,
  7529. val | MII_TG3_TEST1_CRC_EN);
  7530. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7531. } else
  7532. val = 0;
  7533. spin_unlock_bh(&tp->lock);
  7534. tp->phy_crc_errors += val;
  7535. return tp->phy_crc_errors;
  7536. }
  7537. return get_stat64(&hw_stats->rx_fcs_errors);
  7538. }
  7539. #define ESTAT_ADD(member) \
  7540. estats->member = old_estats->member + \
  7541. get_stat64(&hw_stats->member)
  7542. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7543. {
  7544. struct tg3_ethtool_stats *estats = &tp->estats;
  7545. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7546. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7547. if (!hw_stats)
  7548. return old_estats;
  7549. ESTAT_ADD(rx_octets);
  7550. ESTAT_ADD(rx_fragments);
  7551. ESTAT_ADD(rx_ucast_packets);
  7552. ESTAT_ADD(rx_mcast_packets);
  7553. ESTAT_ADD(rx_bcast_packets);
  7554. ESTAT_ADD(rx_fcs_errors);
  7555. ESTAT_ADD(rx_align_errors);
  7556. ESTAT_ADD(rx_xon_pause_rcvd);
  7557. ESTAT_ADD(rx_xoff_pause_rcvd);
  7558. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7559. ESTAT_ADD(rx_xoff_entered);
  7560. ESTAT_ADD(rx_frame_too_long_errors);
  7561. ESTAT_ADD(rx_jabbers);
  7562. ESTAT_ADD(rx_undersize_packets);
  7563. ESTAT_ADD(rx_in_length_errors);
  7564. ESTAT_ADD(rx_out_length_errors);
  7565. ESTAT_ADD(rx_64_or_less_octet_packets);
  7566. ESTAT_ADD(rx_65_to_127_octet_packets);
  7567. ESTAT_ADD(rx_128_to_255_octet_packets);
  7568. ESTAT_ADD(rx_256_to_511_octet_packets);
  7569. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7570. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7571. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7572. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7573. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7574. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7575. ESTAT_ADD(tx_octets);
  7576. ESTAT_ADD(tx_collisions);
  7577. ESTAT_ADD(tx_xon_sent);
  7578. ESTAT_ADD(tx_xoff_sent);
  7579. ESTAT_ADD(tx_flow_control);
  7580. ESTAT_ADD(tx_mac_errors);
  7581. ESTAT_ADD(tx_single_collisions);
  7582. ESTAT_ADD(tx_mult_collisions);
  7583. ESTAT_ADD(tx_deferred);
  7584. ESTAT_ADD(tx_excessive_collisions);
  7585. ESTAT_ADD(tx_late_collisions);
  7586. ESTAT_ADD(tx_collide_2times);
  7587. ESTAT_ADD(tx_collide_3times);
  7588. ESTAT_ADD(tx_collide_4times);
  7589. ESTAT_ADD(tx_collide_5times);
  7590. ESTAT_ADD(tx_collide_6times);
  7591. ESTAT_ADD(tx_collide_7times);
  7592. ESTAT_ADD(tx_collide_8times);
  7593. ESTAT_ADD(tx_collide_9times);
  7594. ESTAT_ADD(tx_collide_10times);
  7595. ESTAT_ADD(tx_collide_11times);
  7596. ESTAT_ADD(tx_collide_12times);
  7597. ESTAT_ADD(tx_collide_13times);
  7598. ESTAT_ADD(tx_collide_14times);
  7599. ESTAT_ADD(tx_collide_15times);
  7600. ESTAT_ADD(tx_ucast_packets);
  7601. ESTAT_ADD(tx_mcast_packets);
  7602. ESTAT_ADD(tx_bcast_packets);
  7603. ESTAT_ADD(tx_carrier_sense_errors);
  7604. ESTAT_ADD(tx_discards);
  7605. ESTAT_ADD(tx_errors);
  7606. ESTAT_ADD(dma_writeq_full);
  7607. ESTAT_ADD(dma_write_prioq_full);
  7608. ESTAT_ADD(rxbds_empty);
  7609. ESTAT_ADD(rx_discards);
  7610. ESTAT_ADD(rx_errors);
  7611. ESTAT_ADD(rx_threshold_hit);
  7612. ESTAT_ADD(dma_readq_full);
  7613. ESTAT_ADD(dma_read_prioq_full);
  7614. ESTAT_ADD(tx_comp_queue_full);
  7615. ESTAT_ADD(ring_set_send_prod_index);
  7616. ESTAT_ADD(ring_status_update);
  7617. ESTAT_ADD(nic_irqs);
  7618. ESTAT_ADD(nic_avoided_irqs);
  7619. ESTAT_ADD(nic_tx_threshold_hit);
  7620. return estats;
  7621. }
  7622. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7623. struct rtnl_link_stats64 *stats)
  7624. {
  7625. struct tg3 *tp = netdev_priv(dev);
  7626. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7627. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7628. if (!hw_stats)
  7629. return old_stats;
  7630. stats->rx_packets = old_stats->rx_packets +
  7631. get_stat64(&hw_stats->rx_ucast_packets) +
  7632. get_stat64(&hw_stats->rx_mcast_packets) +
  7633. get_stat64(&hw_stats->rx_bcast_packets);
  7634. stats->tx_packets = old_stats->tx_packets +
  7635. get_stat64(&hw_stats->tx_ucast_packets) +
  7636. get_stat64(&hw_stats->tx_mcast_packets) +
  7637. get_stat64(&hw_stats->tx_bcast_packets);
  7638. stats->rx_bytes = old_stats->rx_bytes +
  7639. get_stat64(&hw_stats->rx_octets);
  7640. stats->tx_bytes = old_stats->tx_bytes +
  7641. get_stat64(&hw_stats->tx_octets);
  7642. stats->rx_errors = old_stats->rx_errors +
  7643. get_stat64(&hw_stats->rx_errors);
  7644. stats->tx_errors = old_stats->tx_errors +
  7645. get_stat64(&hw_stats->tx_errors) +
  7646. get_stat64(&hw_stats->tx_mac_errors) +
  7647. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7648. get_stat64(&hw_stats->tx_discards);
  7649. stats->multicast = old_stats->multicast +
  7650. get_stat64(&hw_stats->rx_mcast_packets);
  7651. stats->collisions = old_stats->collisions +
  7652. get_stat64(&hw_stats->tx_collisions);
  7653. stats->rx_length_errors = old_stats->rx_length_errors +
  7654. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7655. get_stat64(&hw_stats->rx_undersize_packets);
  7656. stats->rx_over_errors = old_stats->rx_over_errors +
  7657. get_stat64(&hw_stats->rxbds_empty);
  7658. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7659. get_stat64(&hw_stats->rx_align_errors);
  7660. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7661. get_stat64(&hw_stats->tx_discards);
  7662. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7663. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7664. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7665. calc_crc_errors(tp);
  7666. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7667. get_stat64(&hw_stats->rx_discards);
  7668. stats->rx_dropped = tp->rx_dropped;
  7669. return stats;
  7670. }
  7671. static inline u32 calc_crc(unsigned char *buf, int len)
  7672. {
  7673. u32 reg;
  7674. u32 tmp;
  7675. int j, k;
  7676. reg = 0xffffffff;
  7677. for (j = 0; j < len; j++) {
  7678. reg ^= buf[j];
  7679. for (k = 0; k < 8; k++) {
  7680. tmp = reg & 0x01;
  7681. reg >>= 1;
  7682. if (tmp)
  7683. reg ^= 0xedb88320;
  7684. }
  7685. }
  7686. return ~reg;
  7687. }
  7688. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7689. {
  7690. /* accept or reject all multicast frames */
  7691. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7692. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7693. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7694. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7695. }
  7696. static void __tg3_set_rx_mode(struct net_device *dev)
  7697. {
  7698. struct tg3 *tp = netdev_priv(dev);
  7699. u32 rx_mode;
  7700. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7701. RX_MODE_KEEP_VLAN_TAG);
  7702. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7703. * flag clear.
  7704. */
  7705. #if TG3_VLAN_TAG_USED
  7706. if (!tp->vlgrp &&
  7707. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7708. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7709. #else
  7710. /* By definition, VLAN is disabled always in this
  7711. * case.
  7712. */
  7713. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7714. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7715. #endif
  7716. if (dev->flags & IFF_PROMISC) {
  7717. /* Promiscuous mode. */
  7718. rx_mode |= RX_MODE_PROMISC;
  7719. } else if (dev->flags & IFF_ALLMULTI) {
  7720. /* Accept all multicast. */
  7721. tg3_set_multi(tp, 1);
  7722. } else if (netdev_mc_empty(dev)) {
  7723. /* Reject all multicast. */
  7724. tg3_set_multi(tp, 0);
  7725. } else {
  7726. /* Accept one or more multicast(s). */
  7727. struct netdev_hw_addr *ha;
  7728. u32 mc_filter[4] = { 0, };
  7729. u32 regidx;
  7730. u32 bit;
  7731. u32 crc;
  7732. netdev_for_each_mc_addr(ha, dev) {
  7733. crc = calc_crc(ha->addr, ETH_ALEN);
  7734. bit = ~crc & 0x7f;
  7735. regidx = (bit & 0x60) >> 5;
  7736. bit &= 0x1f;
  7737. mc_filter[regidx] |= (1 << bit);
  7738. }
  7739. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7740. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7741. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7742. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7743. }
  7744. if (rx_mode != tp->rx_mode) {
  7745. tp->rx_mode = rx_mode;
  7746. tw32_f(MAC_RX_MODE, rx_mode);
  7747. udelay(10);
  7748. }
  7749. }
  7750. static void tg3_set_rx_mode(struct net_device *dev)
  7751. {
  7752. struct tg3 *tp = netdev_priv(dev);
  7753. if (!netif_running(dev))
  7754. return;
  7755. tg3_full_lock(tp, 0);
  7756. __tg3_set_rx_mode(dev);
  7757. tg3_full_unlock(tp);
  7758. }
  7759. #define TG3_REGDUMP_LEN (32 * 1024)
  7760. static int tg3_get_regs_len(struct net_device *dev)
  7761. {
  7762. return TG3_REGDUMP_LEN;
  7763. }
  7764. static void tg3_get_regs(struct net_device *dev,
  7765. struct ethtool_regs *regs, void *_p)
  7766. {
  7767. u32 *p = _p;
  7768. struct tg3 *tp = netdev_priv(dev);
  7769. u8 *orig_p = _p;
  7770. int i;
  7771. regs->version = 0;
  7772. memset(p, 0, TG3_REGDUMP_LEN);
  7773. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7774. return;
  7775. tg3_full_lock(tp, 0);
  7776. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7777. #define GET_REG32_LOOP(base, len) \
  7778. do { p = (u32 *)(orig_p + (base)); \
  7779. for (i = 0; i < len; i += 4) \
  7780. __GET_REG32((base) + i); \
  7781. } while (0)
  7782. #define GET_REG32_1(reg) \
  7783. do { p = (u32 *)(orig_p + (reg)); \
  7784. __GET_REG32((reg)); \
  7785. } while (0)
  7786. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7787. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7788. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7789. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7790. GET_REG32_1(SNDDATAC_MODE);
  7791. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7792. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7793. GET_REG32_1(SNDBDC_MODE);
  7794. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7795. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7796. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7797. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7798. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7799. GET_REG32_1(RCVDCC_MODE);
  7800. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7801. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7802. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7803. GET_REG32_1(MBFREE_MODE);
  7804. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7805. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7806. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7807. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7808. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7809. GET_REG32_1(RX_CPU_MODE);
  7810. GET_REG32_1(RX_CPU_STATE);
  7811. GET_REG32_1(RX_CPU_PGMCTR);
  7812. GET_REG32_1(RX_CPU_HWBKPT);
  7813. GET_REG32_1(TX_CPU_MODE);
  7814. GET_REG32_1(TX_CPU_STATE);
  7815. GET_REG32_1(TX_CPU_PGMCTR);
  7816. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7817. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7818. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7819. GET_REG32_1(DMAC_MODE);
  7820. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7821. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7822. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7823. #undef __GET_REG32
  7824. #undef GET_REG32_LOOP
  7825. #undef GET_REG32_1
  7826. tg3_full_unlock(tp);
  7827. }
  7828. static int tg3_get_eeprom_len(struct net_device *dev)
  7829. {
  7830. struct tg3 *tp = netdev_priv(dev);
  7831. return tp->nvram_size;
  7832. }
  7833. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7834. {
  7835. struct tg3 *tp = netdev_priv(dev);
  7836. int ret;
  7837. u8 *pd;
  7838. u32 i, offset, len, b_offset, b_count;
  7839. __be32 val;
  7840. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7841. return -EINVAL;
  7842. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7843. return -EAGAIN;
  7844. offset = eeprom->offset;
  7845. len = eeprom->len;
  7846. eeprom->len = 0;
  7847. eeprom->magic = TG3_EEPROM_MAGIC;
  7848. if (offset & 3) {
  7849. /* adjustments to start on required 4 byte boundary */
  7850. b_offset = offset & 3;
  7851. b_count = 4 - b_offset;
  7852. if (b_count > len) {
  7853. /* i.e. offset=1 len=2 */
  7854. b_count = len;
  7855. }
  7856. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7857. if (ret)
  7858. return ret;
  7859. memcpy(data, ((char *)&val) + b_offset, b_count);
  7860. len -= b_count;
  7861. offset += b_count;
  7862. eeprom->len += b_count;
  7863. }
  7864. /* read bytes upto the last 4 byte boundary */
  7865. pd = &data[eeprom->len];
  7866. for (i = 0; i < (len - (len & 3)); i += 4) {
  7867. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7868. if (ret) {
  7869. eeprom->len += i;
  7870. return ret;
  7871. }
  7872. memcpy(pd + i, &val, 4);
  7873. }
  7874. eeprom->len += i;
  7875. if (len & 3) {
  7876. /* read last bytes not ending on 4 byte boundary */
  7877. pd = &data[eeprom->len];
  7878. b_count = len & 3;
  7879. b_offset = offset + len - b_count;
  7880. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7881. if (ret)
  7882. return ret;
  7883. memcpy(pd, &val, b_count);
  7884. eeprom->len += b_count;
  7885. }
  7886. return 0;
  7887. }
  7888. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7889. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7890. {
  7891. struct tg3 *tp = netdev_priv(dev);
  7892. int ret;
  7893. u32 offset, len, b_offset, odd_len;
  7894. u8 *buf;
  7895. __be32 start, end;
  7896. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7897. return -EAGAIN;
  7898. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7899. eeprom->magic != TG3_EEPROM_MAGIC)
  7900. return -EINVAL;
  7901. offset = eeprom->offset;
  7902. len = eeprom->len;
  7903. if ((b_offset = (offset & 3))) {
  7904. /* adjustments to start on required 4 byte boundary */
  7905. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7906. if (ret)
  7907. return ret;
  7908. len += b_offset;
  7909. offset &= ~3;
  7910. if (len < 4)
  7911. len = 4;
  7912. }
  7913. odd_len = 0;
  7914. if (len & 3) {
  7915. /* adjustments to end on required 4 byte boundary */
  7916. odd_len = 1;
  7917. len = (len + 3) & ~3;
  7918. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7919. if (ret)
  7920. return ret;
  7921. }
  7922. buf = data;
  7923. if (b_offset || odd_len) {
  7924. buf = kmalloc(len, GFP_KERNEL);
  7925. if (!buf)
  7926. return -ENOMEM;
  7927. if (b_offset)
  7928. memcpy(buf, &start, 4);
  7929. if (odd_len)
  7930. memcpy(buf+len-4, &end, 4);
  7931. memcpy(buf + b_offset, data, eeprom->len);
  7932. }
  7933. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7934. if (buf != data)
  7935. kfree(buf);
  7936. return ret;
  7937. }
  7938. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7939. {
  7940. struct tg3 *tp = netdev_priv(dev);
  7941. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7942. struct phy_device *phydev;
  7943. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  7944. return -EAGAIN;
  7945. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7946. return phy_ethtool_gset(phydev, cmd);
  7947. }
  7948. cmd->supported = (SUPPORTED_Autoneg);
  7949. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  7950. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7951. SUPPORTED_1000baseT_Full);
  7952. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  7953. cmd->supported |= (SUPPORTED_100baseT_Half |
  7954. SUPPORTED_100baseT_Full |
  7955. SUPPORTED_10baseT_Half |
  7956. SUPPORTED_10baseT_Full |
  7957. SUPPORTED_TP);
  7958. cmd->port = PORT_TP;
  7959. } else {
  7960. cmd->supported |= SUPPORTED_FIBRE;
  7961. cmd->port = PORT_FIBRE;
  7962. }
  7963. cmd->advertising = tp->link_config.advertising;
  7964. if (netif_running(dev)) {
  7965. cmd->speed = tp->link_config.active_speed;
  7966. cmd->duplex = tp->link_config.active_duplex;
  7967. }
  7968. cmd->phy_address = tp->phy_addr;
  7969. cmd->transceiver = XCVR_INTERNAL;
  7970. cmd->autoneg = tp->link_config.autoneg;
  7971. cmd->maxtxpkt = 0;
  7972. cmd->maxrxpkt = 0;
  7973. return 0;
  7974. }
  7975. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7976. {
  7977. struct tg3 *tp = netdev_priv(dev);
  7978. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7979. struct phy_device *phydev;
  7980. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  7981. return -EAGAIN;
  7982. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7983. return phy_ethtool_sset(phydev, cmd);
  7984. }
  7985. if (cmd->autoneg != AUTONEG_ENABLE &&
  7986. cmd->autoneg != AUTONEG_DISABLE)
  7987. return -EINVAL;
  7988. if (cmd->autoneg == AUTONEG_DISABLE &&
  7989. cmd->duplex != DUPLEX_FULL &&
  7990. cmd->duplex != DUPLEX_HALF)
  7991. return -EINVAL;
  7992. if (cmd->autoneg == AUTONEG_ENABLE) {
  7993. u32 mask = ADVERTISED_Autoneg |
  7994. ADVERTISED_Pause |
  7995. ADVERTISED_Asym_Pause;
  7996. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  7997. mask |= ADVERTISED_1000baseT_Half |
  7998. ADVERTISED_1000baseT_Full;
  7999. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8000. mask |= ADVERTISED_100baseT_Half |
  8001. ADVERTISED_100baseT_Full |
  8002. ADVERTISED_10baseT_Half |
  8003. ADVERTISED_10baseT_Full |
  8004. ADVERTISED_TP;
  8005. else
  8006. mask |= ADVERTISED_FIBRE;
  8007. if (cmd->advertising & ~mask)
  8008. return -EINVAL;
  8009. mask &= (ADVERTISED_1000baseT_Half |
  8010. ADVERTISED_1000baseT_Full |
  8011. ADVERTISED_100baseT_Half |
  8012. ADVERTISED_100baseT_Full |
  8013. ADVERTISED_10baseT_Half |
  8014. ADVERTISED_10baseT_Full);
  8015. cmd->advertising &= mask;
  8016. } else {
  8017. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8018. if (cmd->speed != SPEED_1000)
  8019. return -EINVAL;
  8020. if (cmd->duplex != DUPLEX_FULL)
  8021. return -EINVAL;
  8022. } else {
  8023. if (cmd->speed != SPEED_100 &&
  8024. cmd->speed != SPEED_10)
  8025. return -EINVAL;
  8026. }
  8027. }
  8028. tg3_full_lock(tp, 0);
  8029. tp->link_config.autoneg = cmd->autoneg;
  8030. if (cmd->autoneg == AUTONEG_ENABLE) {
  8031. tp->link_config.advertising = (cmd->advertising |
  8032. ADVERTISED_Autoneg);
  8033. tp->link_config.speed = SPEED_INVALID;
  8034. tp->link_config.duplex = DUPLEX_INVALID;
  8035. } else {
  8036. tp->link_config.advertising = 0;
  8037. tp->link_config.speed = cmd->speed;
  8038. tp->link_config.duplex = cmd->duplex;
  8039. }
  8040. tp->link_config.orig_speed = tp->link_config.speed;
  8041. tp->link_config.orig_duplex = tp->link_config.duplex;
  8042. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8043. if (netif_running(dev))
  8044. tg3_setup_phy(tp, 1);
  8045. tg3_full_unlock(tp);
  8046. return 0;
  8047. }
  8048. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8049. {
  8050. struct tg3 *tp = netdev_priv(dev);
  8051. strcpy(info->driver, DRV_MODULE_NAME);
  8052. strcpy(info->version, DRV_MODULE_VERSION);
  8053. strcpy(info->fw_version, tp->fw_ver);
  8054. strcpy(info->bus_info, pci_name(tp->pdev));
  8055. }
  8056. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8057. {
  8058. struct tg3 *tp = netdev_priv(dev);
  8059. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8060. device_can_wakeup(&tp->pdev->dev))
  8061. wol->supported = WAKE_MAGIC;
  8062. else
  8063. wol->supported = 0;
  8064. wol->wolopts = 0;
  8065. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8066. device_can_wakeup(&tp->pdev->dev))
  8067. wol->wolopts = WAKE_MAGIC;
  8068. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8069. }
  8070. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8071. {
  8072. struct tg3 *tp = netdev_priv(dev);
  8073. struct device *dp = &tp->pdev->dev;
  8074. if (wol->wolopts & ~WAKE_MAGIC)
  8075. return -EINVAL;
  8076. if ((wol->wolopts & WAKE_MAGIC) &&
  8077. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8078. return -EINVAL;
  8079. spin_lock_bh(&tp->lock);
  8080. if (wol->wolopts & WAKE_MAGIC) {
  8081. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8082. device_set_wakeup_enable(dp, true);
  8083. } else {
  8084. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8085. device_set_wakeup_enable(dp, false);
  8086. }
  8087. spin_unlock_bh(&tp->lock);
  8088. return 0;
  8089. }
  8090. static u32 tg3_get_msglevel(struct net_device *dev)
  8091. {
  8092. struct tg3 *tp = netdev_priv(dev);
  8093. return tp->msg_enable;
  8094. }
  8095. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8096. {
  8097. struct tg3 *tp = netdev_priv(dev);
  8098. tp->msg_enable = value;
  8099. }
  8100. static int tg3_set_tso(struct net_device *dev, u32 value)
  8101. {
  8102. struct tg3 *tp = netdev_priv(dev);
  8103. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8104. if (value)
  8105. return -EINVAL;
  8106. return 0;
  8107. }
  8108. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8109. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8110. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8111. if (value) {
  8112. dev->features |= NETIF_F_TSO6;
  8113. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8115. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8116. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8119. dev->features |= NETIF_F_TSO_ECN;
  8120. } else
  8121. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8122. }
  8123. return ethtool_op_set_tso(dev, value);
  8124. }
  8125. static int tg3_nway_reset(struct net_device *dev)
  8126. {
  8127. struct tg3 *tp = netdev_priv(dev);
  8128. int r;
  8129. if (!netif_running(dev))
  8130. return -EAGAIN;
  8131. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8132. return -EINVAL;
  8133. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8134. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8135. return -EAGAIN;
  8136. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8137. } else {
  8138. u32 bmcr;
  8139. spin_lock_bh(&tp->lock);
  8140. r = -EINVAL;
  8141. tg3_readphy(tp, MII_BMCR, &bmcr);
  8142. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8143. ((bmcr & BMCR_ANENABLE) ||
  8144. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8145. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8146. BMCR_ANENABLE);
  8147. r = 0;
  8148. }
  8149. spin_unlock_bh(&tp->lock);
  8150. }
  8151. return r;
  8152. }
  8153. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8154. {
  8155. struct tg3 *tp = netdev_priv(dev);
  8156. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8157. ering->rx_mini_max_pending = 0;
  8158. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8159. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8160. else
  8161. ering->rx_jumbo_max_pending = 0;
  8162. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8163. ering->rx_pending = tp->rx_pending;
  8164. ering->rx_mini_pending = 0;
  8165. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8166. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8167. else
  8168. ering->rx_jumbo_pending = 0;
  8169. ering->tx_pending = tp->napi[0].tx_pending;
  8170. }
  8171. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8172. {
  8173. struct tg3 *tp = netdev_priv(dev);
  8174. int i, irq_sync = 0, err = 0;
  8175. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8176. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8177. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8178. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8179. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8180. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8181. return -EINVAL;
  8182. if (netif_running(dev)) {
  8183. tg3_phy_stop(tp);
  8184. tg3_netif_stop(tp);
  8185. irq_sync = 1;
  8186. }
  8187. tg3_full_lock(tp, irq_sync);
  8188. tp->rx_pending = ering->rx_pending;
  8189. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8190. tp->rx_pending > 63)
  8191. tp->rx_pending = 63;
  8192. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8193. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8194. tp->napi[i].tx_pending = ering->tx_pending;
  8195. if (netif_running(dev)) {
  8196. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8197. err = tg3_restart_hw(tp, 1);
  8198. if (!err)
  8199. tg3_netif_start(tp);
  8200. }
  8201. tg3_full_unlock(tp);
  8202. if (irq_sync && !err)
  8203. tg3_phy_start(tp);
  8204. return err;
  8205. }
  8206. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8207. {
  8208. struct tg3 *tp = netdev_priv(dev);
  8209. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8210. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8211. epause->rx_pause = 1;
  8212. else
  8213. epause->rx_pause = 0;
  8214. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8215. epause->tx_pause = 1;
  8216. else
  8217. epause->tx_pause = 0;
  8218. }
  8219. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8220. {
  8221. struct tg3 *tp = netdev_priv(dev);
  8222. int err = 0;
  8223. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8224. u32 newadv;
  8225. struct phy_device *phydev;
  8226. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8227. if (!(phydev->supported & SUPPORTED_Pause) ||
  8228. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8229. ((epause->rx_pause && !epause->tx_pause) ||
  8230. (!epause->rx_pause && epause->tx_pause))))
  8231. return -EINVAL;
  8232. tp->link_config.flowctrl = 0;
  8233. if (epause->rx_pause) {
  8234. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8235. if (epause->tx_pause) {
  8236. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8237. newadv = ADVERTISED_Pause;
  8238. } else
  8239. newadv = ADVERTISED_Pause |
  8240. ADVERTISED_Asym_Pause;
  8241. } else if (epause->tx_pause) {
  8242. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8243. newadv = ADVERTISED_Asym_Pause;
  8244. } else
  8245. newadv = 0;
  8246. if (epause->autoneg)
  8247. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8248. else
  8249. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8250. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8251. u32 oldadv = phydev->advertising &
  8252. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8253. if (oldadv != newadv) {
  8254. phydev->advertising &=
  8255. ~(ADVERTISED_Pause |
  8256. ADVERTISED_Asym_Pause);
  8257. phydev->advertising |= newadv;
  8258. if (phydev->autoneg) {
  8259. /*
  8260. * Always renegotiate the link to
  8261. * inform our link partner of our
  8262. * flow control settings, even if the
  8263. * flow control is forced. Let
  8264. * tg3_adjust_link() do the final
  8265. * flow control setup.
  8266. */
  8267. return phy_start_aneg(phydev);
  8268. }
  8269. }
  8270. if (!epause->autoneg)
  8271. tg3_setup_flow_control(tp, 0, 0);
  8272. } else {
  8273. tp->link_config.orig_advertising &=
  8274. ~(ADVERTISED_Pause |
  8275. ADVERTISED_Asym_Pause);
  8276. tp->link_config.orig_advertising |= newadv;
  8277. }
  8278. } else {
  8279. int irq_sync = 0;
  8280. if (netif_running(dev)) {
  8281. tg3_netif_stop(tp);
  8282. irq_sync = 1;
  8283. }
  8284. tg3_full_lock(tp, irq_sync);
  8285. if (epause->autoneg)
  8286. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8287. else
  8288. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8289. if (epause->rx_pause)
  8290. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8291. else
  8292. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8293. if (epause->tx_pause)
  8294. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8295. else
  8296. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8297. if (netif_running(dev)) {
  8298. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8299. err = tg3_restart_hw(tp, 1);
  8300. if (!err)
  8301. tg3_netif_start(tp);
  8302. }
  8303. tg3_full_unlock(tp);
  8304. }
  8305. return err;
  8306. }
  8307. static u32 tg3_get_rx_csum(struct net_device *dev)
  8308. {
  8309. struct tg3 *tp = netdev_priv(dev);
  8310. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8311. }
  8312. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8313. {
  8314. struct tg3 *tp = netdev_priv(dev);
  8315. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8316. if (data != 0)
  8317. return -EINVAL;
  8318. return 0;
  8319. }
  8320. spin_lock_bh(&tp->lock);
  8321. if (data)
  8322. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8323. else
  8324. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8325. spin_unlock_bh(&tp->lock);
  8326. return 0;
  8327. }
  8328. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8329. {
  8330. struct tg3 *tp = netdev_priv(dev);
  8331. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8332. if (data != 0)
  8333. return -EINVAL;
  8334. return 0;
  8335. }
  8336. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8337. ethtool_op_set_tx_ipv6_csum(dev, data);
  8338. else
  8339. ethtool_op_set_tx_csum(dev, data);
  8340. return 0;
  8341. }
  8342. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8343. {
  8344. switch (sset) {
  8345. case ETH_SS_TEST:
  8346. return TG3_NUM_TEST;
  8347. case ETH_SS_STATS:
  8348. return TG3_NUM_STATS;
  8349. default:
  8350. return -EOPNOTSUPP;
  8351. }
  8352. }
  8353. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8354. {
  8355. switch (stringset) {
  8356. case ETH_SS_STATS:
  8357. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8358. break;
  8359. case ETH_SS_TEST:
  8360. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8361. break;
  8362. default:
  8363. WARN_ON(1); /* we need a WARN() */
  8364. break;
  8365. }
  8366. }
  8367. static int tg3_phys_id(struct net_device *dev, u32 data)
  8368. {
  8369. struct tg3 *tp = netdev_priv(dev);
  8370. int i;
  8371. if (!netif_running(tp->dev))
  8372. return -EAGAIN;
  8373. if (data == 0)
  8374. data = UINT_MAX / 2;
  8375. for (i = 0; i < (data * 2); i++) {
  8376. if ((i % 2) == 0)
  8377. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8378. LED_CTRL_1000MBPS_ON |
  8379. LED_CTRL_100MBPS_ON |
  8380. LED_CTRL_10MBPS_ON |
  8381. LED_CTRL_TRAFFIC_OVERRIDE |
  8382. LED_CTRL_TRAFFIC_BLINK |
  8383. LED_CTRL_TRAFFIC_LED);
  8384. else
  8385. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8386. LED_CTRL_TRAFFIC_OVERRIDE);
  8387. if (msleep_interruptible(500))
  8388. break;
  8389. }
  8390. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8391. return 0;
  8392. }
  8393. static void tg3_get_ethtool_stats(struct net_device *dev,
  8394. struct ethtool_stats *estats, u64 *tmp_stats)
  8395. {
  8396. struct tg3 *tp = netdev_priv(dev);
  8397. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8398. }
  8399. #define NVRAM_TEST_SIZE 0x100
  8400. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8401. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8402. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8403. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8404. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8405. static int tg3_test_nvram(struct tg3 *tp)
  8406. {
  8407. u32 csum, magic;
  8408. __be32 *buf;
  8409. int i, j, k, err = 0, size;
  8410. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8411. return 0;
  8412. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8413. return -EIO;
  8414. if (magic == TG3_EEPROM_MAGIC)
  8415. size = NVRAM_TEST_SIZE;
  8416. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8417. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8418. TG3_EEPROM_SB_FORMAT_1) {
  8419. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8420. case TG3_EEPROM_SB_REVISION_0:
  8421. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8422. break;
  8423. case TG3_EEPROM_SB_REVISION_2:
  8424. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8425. break;
  8426. case TG3_EEPROM_SB_REVISION_3:
  8427. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8428. break;
  8429. default:
  8430. return 0;
  8431. }
  8432. } else
  8433. return 0;
  8434. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8435. size = NVRAM_SELFBOOT_HW_SIZE;
  8436. else
  8437. return -EIO;
  8438. buf = kmalloc(size, GFP_KERNEL);
  8439. if (buf == NULL)
  8440. return -ENOMEM;
  8441. err = -EIO;
  8442. for (i = 0, j = 0; i < size; i += 4, j++) {
  8443. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8444. if (err)
  8445. break;
  8446. }
  8447. if (i < size)
  8448. goto out;
  8449. /* Selfboot format */
  8450. magic = be32_to_cpu(buf[0]);
  8451. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8452. TG3_EEPROM_MAGIC_FW) {
  8453. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8454. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8455. TG3_EEPROM_SB_REVISION_2) {
  8456. /* For rev 2, the csum doesn't include the MBA. */
  8457. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8458. csum8 += buf8[i];
  8459. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8460. csum8 += buf8[i];
  8461. } else {
  8462. for (i = 0; i < size; i++)
  8463. csum8 += buf8[i];
  8464. }
  8465. if (csum8 == 0) {
  8466. err = 0;
  8467. goto out;
  8468. }
  8469. err = -EIO;
  8470. goto out;
  8471. }
  8472. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8473. TG3_EEPROM_MAGIC_HW) {
  8474. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8475. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8476. u8 *buf8 = (u8 *) buf;
  8477. /* Separate the parity bits and the data bytes. */
  8478. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8479. if ((i == 0) || (i == 8)) {
  8480. int l;
  8481. u8 msk;
  8482. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8483. parity[k++] = buf8[i] & msk;
  8484. i++;
  8485. } else if (i == 16) {
  8486. int l;
  8487. u8 msk;
  8488. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8489. parity[k++] = buf8[i] & msk;
  8490. i++;
  8491. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8492. parity[k++] = buf8[i] & msk;
  8493. i++;
  8494. }
  8495. data[j++] = buf8[i];
  8496. }
  8497. err = -EIO;
  8498. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8499. u8 hw8 = hweight8(data[i]);
  8500. if ((hw8 & 0x1) && parity[i])
  8501. goto out;
  8502. else if (!(hw8 & 0x1) && !parity[i])
  8503. goto out;
  8504. }
  8505. err = 0;
  8506. goto out;
  8507. }
  8508. /* Bootstrap checksum at offset 0x10 */
  8509. csum = calc_crc((unsigned char *) buf, 0x10);
  8510. if (csum != be32_to_cpu(buf[0x10/4]))
  8511. goto out;
  8512. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8513. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8514. if (csum != be32_to_cpu(buf[0xfc/4]))
  8515. goto out;
  8516. err = 0;
  8517. out:
  8518. kfree(buf);
  8519. return err;
  8520. }
  8521. #define TG3_SERDES_TIMEOUT_SEC 2
  8522. #define TG3_COPPER_TIMEOUT_SEC 6
  8523. static int tg3_test_link(struct tg3 *tp)
  8524. {
  8525. int i, max;
  8526. if (!netif_running(tp->dev))
  8527. return -ENODEV;
  8528. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8529. max = TG3_SERDES_TIMEOUT_SEC;
  8530. else
  8531. max = TG3_COPPER_TIMEOUT_SEC;
  8532. for (i = 0; i < max; i++) {
  8533. if (netif_carrier_ok(tp->dev))
  8534. return 0;
  8535. if (msleep_interruptible(1000))
  8536. break;
  8537. }
  8538. return -EIO;
  8539. }
  8540. /* Only test the commonly used registers */
  8541. static int tg3_test_registers(struct tg3 *tp)
  8542. {
  8543. int i, is_5705, is_5750;
  8544. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8545. static struct {
  8546. u16 offset;
  8547. u16 flags;
  8548. #define TG3_FL_5705 0x1
  8549. #define TG3_FL_NOT_5705 0x2
  8550. #define TG3_FL_NOT_5788 0x4
  8551. #define TG3_FL_NOT_5750 0x8
  8552. u32 read_mask;
  8553. u32 write_mask;
  8554. } reg_tbl[] = {
  8555. /* MAC Control Registers */
  8556. { MAC_MODE, TG3_FL_NOT_5705,
  8557. 0x00000000, 0x00ef6f8c },
  8558. { MAC_MODE, TG3_FL_5705,
  8559. 0x00000000, 0x01ef6b8c },
  8560. { MAC_STATUS, TG3_FL_NOT_5705,
  8561. 0x03800107, 0x00000000 },
  8562. { MAC_STATUS, TG3_FL_5705,
  8563. 0x03800100, 0x00000000 },
  8564. { MAC_ADDR_0_HIGH, 0x0000,
  8565. 0x00000000, 0x0000ffff },
  8566. { MAC_ADDR_0_LOW, 0x0000,
  8567. 0x00000000, 0xffffffff },
  8568. { MAC_RX_MTU_SIZE, 0x0000,
  8569. 0x00000000, 0x0000ffff },
  8570. { MAC_TX_MODE, 0x0000,
  8571. 0x00000000, 0x00000070 },
  8572. { MAC_TX_LENGTHS, 0x0000,
  8573. 0x00000000, 0x00003fff },
  8574. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8575. 0x00000000, 0x000007fc },
  8576. { MAC_RX_MODE, TG3_FL_5705,
  8577. 0x00000000, 0x000007dc },
  8578. { MAC_HASH_REG_0, 0x0000,
  8579. 0x00000000, 0xffffffff },
  8580. { MAC_HASH_REG_1, 0x0000,
  8581. 0x00000000, 0xffffffff },
  8582. { MAC_HASH_REG_2, 0x0000,
  8583. 0x00000000, 0xffffffff },
  8584. { MAC_HASH_REG_3, 0x0000,
  8585. 0x00000000, 0xffffffff },
  8586. /* Receive Data and Receive BD Initiator Control Registers. */
  8587. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8588. 0x00000000, 0xffffffff },
  8589. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8590. 0x00000000, 0xffffffff },
  8591. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8592. 0x00000000, 0x00000003 },
  8593. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8594. 0x00000000, 0xffffffff },
  8595. { RCVDBDI_STD_BD+0, 0x0000,
  8596. 0x00000000, 0xffffffff },
  8597. { RCVDBDI_STD_BD+4, 0x0000,
  8598. 0x00000000, 0xffffffff },
  8599. { RCVDBDI_STD_BD+8, 0x0000,
  8600. 0x00000000, 0xffff0002 },
  8601. { RCVDBDI_STD_BD+0xc, 0x0000,
  8602. 0x00000000, 0xffffffff },
  8603. /* Receive BD Initiator Control Registers. */
  8604. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8605. 0x00000000, 0xffffffff },
  8606. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8607. 0x00000000, 0x000003ff },
  8608. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8609. 0x00000000, 0xffffffff },
  8610. /* Host Coalescing Control Registers. */
  8611. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8612. 0x00000000, 0x00000004 },
  8613. { HOSTCC_MODE, TG3_FL_5705,
  8614. 0x00000000, 0x000000f6 },
  8615. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8616. 0x00000000, 0xffffffff },
  8617. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8618. 0x00000000, 0x000003ff },
  8619. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8620. 0x00000000, 0xffffffff },
  8621. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8622. 0x00000000, 0x000003ff },
  8623. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8624. 0x00000000, 0xffffffff },
  8625. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8626. 0x00000000, 0x000000ff },
  8627. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8628. 0x00000000, 0xffffffff },
  8629. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8630. 0x00000000, 0x000000ff },
  8631. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8632. 0x00000000, 0xffffffff },
  8633. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8634. 0x00000000, 0xffffffff },
  8635. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8636. 0x00000000, 0xffffffff },
  8637. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8638. 0x00000000, 0x000000ff },
  8639. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8640. 0x00000000, 0xffffffff },
  8641. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8642. 0x00000000, 0x000000ff },
  8643. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8644. 0x00000000, 0xffffffff },
  8645. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8646. 0x00000000, 0xffffffff },
  8647. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8648. 0x00000000, 0xffffffff },
  8649. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8650. 0x00000000, 0xffffffff },
  8651. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8652. 0x00000000, 0xffffffff },
  8653. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8654. 0xffffffff, 0x00000000 },
  8655. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8656. 0xffffffff, 0x00000000 },
  8657. /* Buffer Manager Control Registers. */
  8658. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8659. 0x00000000, 0x007fff80 },
  8660. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8661. 0x00000000, 0x007fffff },
  8662. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8663. 0x00000000, 0x0000003f },
  8664. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8665. 0x00000000, 0x000001ff },
  8666. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8667. 0x00000000, 0x000001ff },
  8668. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8669. 0xffffffff, 0x00000000 },
  8670. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8671. 0xffffffff, 0x00000000 },
  8672. /* Mailbox Registers */
  8673. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8674. 0x00000000, 0x000001ff },
  8675. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8676. 0x00000000, 0x000001ff },
  8677. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8678. 0x00000000, 0x000007ff },
  8679. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8680. 0x00000000, 0x000001ff },
  8681. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8682. };
  8683. is_5705 = is_5750 = 0;
  8684. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8685. is_5705 = 1;
  8686. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8687. is_5750 = 1;
  8688. }
  8689. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8690. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8691. continue;
  8692. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8693. continue;
  8694. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8695. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8696. continue;
  8697. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8698. continue;
  8699. offset = (u32) reg_tbl[i].offset;
  8700. read_mask = reg_tbl[i].read_mask;
  8701. write_mask = reg_tbl[i].write_mask;
  8702. /* Save the original register content */
  8703. save_val = tr32(offset);
  8704. /* Determine the read-only value. */
  8705. read_val = save_val & read_mask;
  8706. /* Write zero to the register, then make sure the read-only bits
  8707. * are not changed and the read/write bits are all zeros.
  8708. */
  8709. tw32(offset, 0);
  8710. val = tr32(offset);
  8711. /* Test the read-only and read/write bits. */
  8712. if (((val & read_mask) != read_val) || (val & write_mask))
  8713. goto out;
  8714. /* Write ones to all the bits defined by RdMask and WrMask, then
  8715. * make sure the read-only bits are not changed and the
  8716. * read/write bits are all ones.
  8717. */
  8718. tw32(offset, read_mask | write_mask);
  8719. val = tr32(offset);
  8720. /* Test the read-only bits. */
  8721. if ((val & read_mask) != read_val)
  8722. goto out;
  8723. /* Test the read/write bits. */
  8724. if ((val & write_mask) != write_mask)
  8725. goto out;
  8726. tw32(offset, save_val);
  8727. }
  8728. return 0;
  8729. out:
  8730. if (netif_msg_hw(tp))
  8731. netdev_err(tp->dev,
  8732. "Register test failed at offset %x\n", offset);
  8733. tw32(offset, save_val);
  8734. return -EIO;
  8735. }
  8736. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8737. {
  8738. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8739. int i;
  8740. u32 j;
  8741. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8742. for (j = 0; j < len; j += 4) {
  8743. u32 val;
  8744. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8745. tg3_read_mem(tp, offset + j, &val);
  8746. if (val != test_pattern[i])
  8747. return -EIO;
  8748. }
  8749. }
  8750. return 0;
  8751. }
  8752. static int tg3_test_memory(struct tg3 *tp)
  8753. {
  8754. static struct mem_entry {
  8755. u32 offset;
  8756. u32 len;
  8757. } mem_tbl_570x[] = {
  8758. { 0x00000000, 0x00b50},
  8759. { 0x00002000, 0x1c000},
  8760. { 0xffffffff, 0x00000}
  8761. }, mem_tbl_5705[] = {
  8762. { 0x00000100, 0x0000c},
  8763. { 0x00000200, 0x00008},
  8764. { 0x00004000, 0x00800},
  8765. { 0x00006000, 0x01000},
  8766. { 0x00008000, 0x02000},
  8767. { 0x00010000, 0x0e000},
  8768. { 0xffffffff, 0x00000}
  8769. }, mem_tbl_5755[] = {
  8770. { 0x00000200, 0x00008},
  8771. { 0x00004000, 0x00800},
  8772. { 0x00006000, 0x00800},
  8773. { 0x00008000, 0x02000},
  8774. { 0x00010000, 0x0c000},
  8775. { 0xffffffff, 0x00000}
  8776. }, mem_tbl_5906[] = {
  8777. { 0x00000200, 0x00008},
  8778. { 0x00004000, 0x00400},
  8779. { 0x00006000, 0x00400},
  8780. { 0x00008000, 0x01000},
  8781. { 0x00010000, 0x01000},
  8782. { 0xffffffff, 0x00000}
  8783. }, mem_tbl_5717[] = {
  8784. { 0x00000200, 0x00008},
  8785. { 0x00010000, 0x0a000},
  8786. { 0x00020000, 0x13c00},
  8787. { 0xffffffff, 0x00000}
  8788. }, mem_tbl_57765[] = {
  8789. { 0x00000200, 0x00008},
  8790. { 0x00004000, 0x00800},
  8791. { 0x00006000, 0x09800},
  8792. { 0x00010000, 0x0a000},
  8793. { 0xffffffff, 0x00000}
  8794. };
  8795. struct mem_entry *mem_tbl;
  8796. int err = 0;
  8797. int i;
  8798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8800. mem_tbl = mem_tbl_5717;
  8801. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8802. mem_tbl = mem_tbl_57765;
  8803. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8804. mem_tbl = mem_tbl_5755;
  8805. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8806. mem_tbl = mem_tbl_5906;
  8807. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8808. mem_tbl = mem_tbl_5705;
  8809. else
  8810. mem_tbl = mem_tbl_570x;
  8811. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8812. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8813. if (err)
  8814. break;
  8815. }
  8816. return err;
  8817. }
  8818. #define TG3_MAC_LOOPBACK 0
  8819. #define TG3_PHY_LOOPBACK 1
  8820. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8821. {
  8822. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8823. u32 desc_idx, coal_now;
  8824. struct sk_buff *skb, *rx_skb;
  8825. u8 *tx_data;
  8826. dma_addr_t map;
  8827. int num_pkts, tx_len, rx_len, i, err;
  8828. struct tg3_rx_buffer_desc *desc;
  8829. struct tg3_napi *tnapi, *rnapi;
  8830. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8831. tnapi = &tp->napi[0];
  8832. rnapi = &tp->napi[0];
  8833. if (tp->irq_cnt > 1) {
  8834. rnapi = &tp->napi[1];
  8835. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8836. tnapi = &tp->napi[1];
  8837. }
  8838. coal_now = tnapi->coal_now | rnapi->coal_now;
  8839. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8840. /* HW errata - mac loopback fails in some cases on 5780.
  8841. * Normal traffic and PHY loopback are not affected by
  8842. * errata.
  8843. */
  8844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8845. return 0;
  8846. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8847. MAC_MODE_PORT_INT_LPBACK;
  8848. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8849. mac_mode |= MAC_MODE_LINK_POLARITY;
  8850. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  8851. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8852. else
  8853. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8854. tw32(MAC_MODE, mac_mode);
  8855. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8856. u32 val;
  8857. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  8858. tg3_phy_fet_toggle_apd(tp, false);
  8859. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8860. } else
  8861. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8862. tg3_phy_toggle_automdix(tp, 0);
  8863. tg3_writephy(tp, MII_BMCR, val);
  8864. udelay(40);
  8865. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8866. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  8867. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8868. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8869. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8870. /* The write needs to be flushed for the AC131 */
  8871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8872. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8873. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8874. } else
  8875. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8876. /* reset to prevent losing 1st rx packet intermittently */
  8877. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8878. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8879. udelay(10);
  8880. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8881. }
  8882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8883. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8884. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8885. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8886. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8887. mac_mode |= MAC_MODE_LINK_POLARITY;
  8888. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8889. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8890. }
  8891. tw32(MAC_MODE, mac_mode);
  8892. } else {
  8893. return -EINVAL;
  8894. }
  8895. err = -EIO;
  8896. tx_len = 1514;
  8897. skb = netdev_alloc_skb(tp->dev, tx_len);
  8898. if (!skb)
  8899. return -ENOMEM;
  8900. tx_data = skb_put(skb, tx_len);
  8901. memcpy(tx_data, tp->dev->dev_addr, 6);
  8902. memset(tx_data + 6, 0x0, 8);
  8903. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8904. for (i = 14; i < tx_len; i++)
  8905. tx_data[i] = (u8) (i & 0xff);
  8906. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8907. if (pci_dma_mapping_error(tp->pdev, map)) {
  8908. dev_kfree_skb(skb);
  8909. return -EIO;
  8910. }
  8911. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8912. rnapi->coal_now);
  8913. udelay(10);
  8914. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8915. num_pkts = 0;
  8916. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8917. tnapi->tx_prod++;
  8918. num_pkts++;
  8919. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8920. tr32_mailbox(tnapi->prodmbox);
  8921. udelay(10);
  8922. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8923. for (i = 0; i < 35; i++) {
  8924. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8925. coal_now);
  8926. udelay(10);
  8927. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8928. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8929. if ((tx_idx == tnapi->tx_prod) &&
  8930. (rx_idx == (rx_start_idx + num_pkts)))
  8931. break;
  8932. }
  8933. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8934. dev_kfree_skb(skb);
  8935. if (tx_idx != tnapi->tx_prod)
  8936. goto out;
  8937. if (rx_idx != rx_start_idx + num_pkts)
  8938. goto out;
  8939. desc = &rnapi->rx_rcb[rx_start_idx];
  8940. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8941. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8942. if (opaque_key != RXD_OPAQUE_RING_STD)
  8943. goto out;
  8944. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8945. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8946. goto out;
  8947. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8948. if (rx_len != tx_len)
  8949. goto out;
  8950. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8951. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8952. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8953. for (i = 14; i < tx_len; i++) {
  8954. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8955. goto out;
  8956. }
  8957. err = 0;
  8958. /* tg3_free_rings will unmap and free the rx_skb */
  8959. out:
  8960. return err;
  8961. }
  8962. #define TG3_MAC_LOOPBACK_FAILED 1
  8963. #define TG3_PHY_LOOPBACK_FAILED 2
  8964. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8965. TG3_PHY_LOOPBACK_FAILED)
  8966. static int tg3_test_loopback(struct tg3 *tp)
  8967. {
  8968. int err = 0;
  8969. u32 cpmuctrl = 0;
  8970. if (!netif_running(tp->dev))
  8971. return TG3_LOOPBACK_FAILED;
  8972. err = tg3_reset_hw(tp, 1);
  8973. if (err)
  8974. return TG3_LOOPBACK_FAILED;
  8975. /* Turn off gphy autopowerdown. */
  8976. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  8977. tg3_phy_toggle_apd(tp, false);
  8978. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8979. int i;
  8980. u32 status;
  8981. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8982. /* Wait for up to 40 microseconds to acquire lock. */
  8983. for (i = 0; i < 4; i++) {
  8984. status = tr32(TG3_CPMU_MUTEX_GNT);
  8985. if (status == CPMU_MUTEX_GNT_DRIVER)
  8986. break;
  8987. udelay(10);
  8988. }
  8989. if (status != CPMU_MUTEX_GNT_DRIVER)
  8990. return TG3_LOOPBACK_FAILED;
  8991. /* Turn off link-based power management. */
  8992. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8993. tw32(TG3_CPMU_CTRL,
  8994. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8995. CPMU_CTRL_LINK_AWARE_MODE));
  8996. }
  8997. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8998. err |= TG3_MAC_LOOPBACK_FAILED;
  8999. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9000. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9001. /* Release the mutex */
  9002. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9003. }
  9004. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9005. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9006. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9007. err |= TG3_PHY_LOOPBACK_FAILED;
  9008. }
  9009. /* Re-enable gphy autopowerdown. */
  9010. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9011. tg3_phy_toggle_apd(tp, true);
  9012. return err;
  9013. }
  9014. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9015. u64 *data)
  9016. {
  9017. struct tg3 *tp = netdev_priv(dev);
  9018. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9019. tg3_set_power_state(tp, PCI_D0);
  9020. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9021. if (tg3_test_nvram(tp) != 0) {
  9022. etest->flags |= ETH_TEST_FL_FAILED;
  9023. data[0] = 1;
  9024. }
  9025. if (tg3_test_link(tp) != 0) {
  9026. etest->flags |= ETH_TEST_FL_FAILED;
  9027. data[1] = 1;
  9028. }
  9029. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9030. int err, err2 = 0, irq_sync = 0;
  9031. if (netif_running(dev)) {
  9032. tg3_phy_stop(tp);
  9033. tg3_netif_stop(tp);
  9034. irq_sync = 1;
  9035. }
  9036. tg3_full_lock(tp, irq_sync);
  9037. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9038. err = tg3_nvram_lock(tp);
  9039. tg3_halt_cpu(tp, RX_CPU_BASE);
  9040. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9041. tg3_halt_cpu(tp, TX_CPU_BASE);
  9042. if (!err)
  9043. tg3_nvram_unlock(tp);
  9044. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9045. tg3_phy_reset(tp);
  9046. if (tg3_test_registers(tp) != 0) {
  9047. etest->flags |= ETH_TEST_FL_FAILED;
  9048. data[2] = 1;
  9049. }
  9050. if (tg3_test_memory(tp) != 0) {
  9051. etest->flags |= ETH_TEST_FL_FAILED;
  9052. data[3] = 1;
  9053. }
  9054. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9055. etest->flags |= ETH_TEST_FL_FAILED;
  9056. tg3_full_unlock(tp);
  9057. if (tg3_test_interrupt(tp) != 0) {
  9058. etest->flags |= ETH_TEST_FL_FAILED;
  9059. data[5] = 1;
  9060. }
  9061. tg3_full_lock(tp, 0);
  9062. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9063. if (netif_running(dev)) {
  9064. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9065. err2 = tg3_restart_hw(tp, 1);
  9066. if (!err2)
  9067. tg3_netif_start(tp);
  9068. }
  9069. tg3_full_unlock(tp);
  9070. if (irq_sync && !err2)
  9071. tg3_phy_start(tp);
  9072. }
  9073. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9074. tg3_set_power_state(tp, PCI_D3hot);
  9075. }
  9076. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9077. {
  9078. struct mii_ioctl_data *data = if_mii(ifr);
  9079. struct tg3 *tp = netdev_priv(dev);
  9080. int err;
  9081. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9082. struct phy_device *phydev;
  9083. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9084. return -EAGAIN;
  9085. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9086. return phy_mii_ioctl(phydev, ifr, cmd);
  9087. }
  9088. switch (cmd) {
  9089. case SIOCGMIIPHY:
  9090. data->phy_id = tp->phy_addr;
  9091. /* fallthru */
  9092. case SIOCGMIIREG: {
  9093. u32 mii_regval;
  9094. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9095. break; /* We have no PHY */
  9096. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9097. return -EAGAIN;
  9098. spin_lock_bh(&tp->lock);
  9099. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9100. spin_unlock_bh(&tp->lock);
  9101. data->val_out = mii_regval;
  9102. return err;
  9103. }
  9104. case SIOCSMIIREG:
  9105. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9106. break; /* We have no PHY */
  9107. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9108. return -EAGAIN;
  9109. spin_lock_bh(&tp->lock);
  9110. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9111. spin_unlock_bh(&tp->lock);
  9112. return err;
  9113. default:
  9114. /* do nothing */
  9115. break;
  9116. }
  9117. return -EOPNOTSUPP;
  9118. }
  9119. #if TG3_VLAN_TAG_USED
  9120. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9121. {
  9122. struct tg3 *tp = netdev_priv(dev);
  9123. if (!netif_running(dev)) {
  9124. tp->vlgrp = grp;
  9125. return;
  9126. }
  9127. tg3_netif_stop(tp);
  9128. tg3_full_lock(tp, 0);
  9129. tp->vlgrp = grp;
  9130. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9131. __tg3_set_rx_mode(dev);
  9132. tg3_netif_start(tp);
  9133. tg3_full_unlock(tp);
  9134. }
  9135. #endif
  9136. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9137. {
  9138. struct tg3 *tp = netdev_priv(dev);
  9139. memcpy(ec, &tp->coal, sizeof(*ec));
  9140. return 0;
  9141. }
  9142. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9143. {
  9144. struct tg3 *tp = netdev_priv(dev);
  9145. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9146. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9147. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9148. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9149. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9150. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9151. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9152. }
  9153. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9154. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9155. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9156. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9157. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9158. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9159. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9160. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9161. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9162. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9163. return -EINVAL;
  9164. /* No rx interrupts will be generated if both are zero */
  9165. if ((ec->rx_coalesce_usecs == 0) &&
  9166. (ec->rx_max_coalesced_frames == 0))
  9167. return -EINVAL;
  9168. /* No tx interrupts will be generated if both are zero */
  9169. if ((ec->tx_coalesce_usecs == 0) &&
  9170. (ec->tx_max_coalesced_frames == 0))
  9171. return -EINVAL;
  9172. /* Only copy relevant parameters, ignore all others. */
  9173. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9174. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9175. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9176. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9177. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9178. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9179. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9180. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9181. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9182. if (netif_running(dev)) {
  9183. tg3_full_lock(tp, 0);
  9184. __tg3_set_coalesce(tp, &tp->coal);
  9185. tg3_full_unlock(tp);
  9186. }
  9187. return 0;
  9188. }
  9189. static const struct ethtool_ops tg3_ethtool_ops = {
  9190. .get_settings = tg3_get_settings,
  9191. .set_settings = tg3_set_settings,
  9192. .get_drvinfo = tg3_get_drvinfo,
  9193. .get_regs_len = tg3_get_regs_len,
  9194. .get_regs = tg3_get_regs,
  9195. .get_wol = tg3_get_wol,
  9196. .set_wol = tg3_set_wol,
  9197. .get_msglevel = tg3_get_msglevel,
  9198. .set_msglevel = tg3_set_msglevel,
  9199. .nway_reset = tg3_nway_reset,
  9200. .get_link = ethtool_op_get_link,
  9201. .get_eeprom_len = tg3_get_eeprom_len,
  9202. .get_eeprom = tg3_get_eeprom,
  9203. .set_eeprom = tg3_set_eeprom,
  9204. .get_ringparam = tg3_get_ringparam,
  9205. .set_ringparam = tg3_set_ringparam,
  9206. .get_pauseparam = tg3_get_pauseparam,
  9207. .set_pauseparam = tg3_set_pauseparam,
  9208. .get_rx_csum = tg3_get_rx_csum,
  9209. .set_rx_csum = tg3_set_rx_csum,
  9210. .set_tx_csum = tg3_set_tx_csum,
  9211. .set_sg = ethtool_op_set_sg,
  9212. .set_tso = tg3_set_tso,
  9213. .self_test = tg3_self_test,
  9214. .get_strings = tg3_get_strings,
  9215. .phys_id = tg3_phys_id,
  9216. .get_ethtool_stats = tg3_get_ethtool_stats,
  9217. .get_coalesce = tg3_get_coalesce,
  9218. .set_coalesce = tg3_set_coalesce,
  9219. .get_sset_count = tg3_get_sset_count,
  9220. };
  9221. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9222. {
  9223. u32 cursize, val, magic;
  9224. tp->nvram_size = EEPROM_CHIP_SIZE;
  9225. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9226. return;
  9227. if ((magic != TG3_EEPROM_MAGIC) &&
  9228. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9229. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9230. return;
  9231. /*
  9232. * Size the chip by reading offsets at increasing powers of two.
  9233. * When we encounter our validation signature, we know the addressing
  9234. * has wrapped around, and thus have our chip size.
  9235. */
  9236. cursize = 0x10;
  9237. while (cursize < tp->nvram_size) {
  9238. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9239. return;
  9240. if (val == magic)
  9241. break;
  9242. cursize <<= 1;
  9243. }
  9244. tp->nvram_size = cursize;
  9245. }
  9246. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9247. {
  9248. u32 val;
  9249. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9250. tg3_nvram_read(tp, 0, &val) != 0)
  9251. return;
  9252. /* Selfboot format */
  9253. if (val != TG3_EEPROM_MAGIC) {
  9254. tg3_get_eeprom_size(tp);
  9255. return;
  9256. }
  9257. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9258. if (val != 0) {
  9259. /* This is confusing. We want to operate on the
  9260. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9261. * call will read from NVRAM and byteswap the data
  9262. * according to the byteswapping settings for all
  9263. * other register accesses. This ensures the data we
  9264. * want will always reside in the lower 16-bits.
  9265. * However, the data in NVRAM is in LE format, which
  9266. * means the data from the NVRAM read will always be
  9267. * opposite the endianness of the CPU. The 16-bit
  9268. * byteswap then brings the data to CPU endianness.
  9269. */
  9270. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9271. return;
  9272. }
  9273. }
  9274. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9275. }
  9276. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9277. {
  9278. u32 nvcfg1;
  9279. nvcfg1 = tr32(NVRAM_CFG1);
  9280. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9281. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9282. } else {
  9283. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9284. tw32(NVRAM_CFG1, nvcfg1);
  9285. }
  9286. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9287. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9288. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9289. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9290. tp->nvram_jedecnum = JEDEC_ATMEL;
  9291. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9292. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9293. break;
  9294. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9295. tp->nvram_jedecnum = JEDEC_ATMEL;
  9296. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9297. break;
  9298. case FLASH_VENDOR_ATMEL_EEPROM:
  9299. tp->nvram_jedecnum = JEDEC_ATMEL;
  9300. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9301. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9302. break;
  9303. case FLASH_VENDOR_ST:
  9304. tp->nvram_jedecnum = JEDEC_ST;
  9305. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9306. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9307. break;
  9308. case FLASH_VENDOR_SAIFUN:
  9309. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9310. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9311. break;
  9312. case FLASH_VENDOR_SST_SMALL:
  9313. case FLASH_VENDOR_SST_LARGE:
  9314. tp->nvram_jedecnum = JEDEC_SST;
  9315. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9316. break;
  9317. }
  9318. } else {
  9319. tp->nvram_jedecnum = JEDEC_ATMEL;
  9320. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9321. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9322. }
  9323. }
  9324. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9325. {
  9326. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9327. case FLASH_5752PAGE_SIZE_256:
  9328. tp->nvram_pagesize = 256;
  9329. break;
  9330. case FLASH_5752PAGE_SIZE_512:
  9331. tp->nvram_pagesize = 512;
  9332. break;
  9333. case FLASH_5752PAGE_SIZE_1K:
  9334. tp->nvram_pagesize = 1024;
  9335. break;
  9336. case FLASH_5752PAGE_SIZE_2K:
  9337. tp->nvram_pagesize = 2048;
  9338. break;
  9339. case FLASH_5752PAGE_SIZE_4K:
  9340. tp->nvram_pagesize = 4096;
  9341. break;
  9342. case FLASH_5752PAGE_SIZE_264:
  9343. tp->nvram_pagesize = 264;
  9344. break;
  9345. case FLASH_5752PAGE_SIZE_528:
  9346. tp->nvram_pagesize = 528;
  9347. break;
  9348. }
  9349. }
  9350. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9351. {
  9352. u32 nvcfg1;
  9353. nvcfg1 = tr32(NVRAM_CFG1);
  9354. /* NVRAM protection for TPM */
  9355. if (nvcfg1 & (1 << 27))
  9356. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9357. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9358. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9359. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9360. tp->nvram_jedecnum = JEDEC_ATMEL;
  9361. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9362. break;
  9363. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9364. tp->nvram_jedecnum = JEDEC_ATMEL;
  9365. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9366. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9367. break;
  9368. case FLASH_5752VENDOR_ST_M45PE10:
  9369. case FLASH_5752VENDOR_ST_M45PE20:
  9370. case FLASH_5752VENDOR_ST_M45PE40:
  9371. tp->nvram_jedecnum = JEDEC_ST;
  9372. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9373. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9374. break;
  9375. }
  9376. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9377. tg3_nvram_get_pagesize(tp, nvcfg1);
  9378. } else {
  9379. /* For eeprom, set pagesize to maximum eeprom size */
  9380. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9381. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9382. tw32(NVRAM_CFG1, nvcfg1);
  9383. }
  9384. }
  9385. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9386. {
  9387. u32 nvcfg1, protect = 0;
  9388. nvcfg1 = tr32(NVRAM_CFG1);
  9389. /* NVRAM protection for TPM */
  9390. if (nvcfg1 & (1 << 27)) {
  9391. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9392. protect = 1;
  9393. }
  9394. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9395. switch (nvcfg1) {
  9396. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9397. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9398. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9399. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9400. tp->nvram_jedecnum = JEDEC_ATMEL;
  9401. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9402. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9403. tp->nvram_pagesize = 264;
  9404. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9405. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9406. tp->nvram_size = (protect ? 0x3e200 :
  9407. TG3_NVRAM_SIZE_512KB);
  9408. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9409. tp->nvram_size = (protect ? 0x1f200 :
  9410. TG3_NVRAM_SIZE_256KB);
  9411. else
  9412. tp->nvram_size = (protect ? 0x1f200 :
  9413. TG3_NVRAM_SIZE_128KB);
  9414. break;
  9415. case FLASH_5752VENDOR_ST_M45PE10:
  9416. case FLASH_5752VENDOR_ST_M45PE20:
  9417. case FLASH_5752VENDOR_ST_M45PE40:
  9418. tp->nvram_jedecnum = JEDEC_ST;
  9419. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9420. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9421. tp->nvram_pagesize = 256;
  9422. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9423. tp->nvram_size = (protect ?
  9424. TG3_NVRAM_SIZE_64KB :
  9425. TG3_NVRAM_SIZE_128KB);
  9426. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9427. tp->nvram_size = (protect ?
  9428. TG3_NVRAM_SIZE_64KB :
  9429. TG3_NVRAM_SIZE_256KB);
  9430. else
  9431. tp->nvram_size = (protect ?
  9432. TG3_NVRAM_SIZE_128KB :
  9433. TG3_NVRAM_SIZE_512KB);
  9434. break;
  9435. }
  9436. }
  9437. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9438. {
  9439. u32 nvcfg1;
  9440. nvcfg1 = tr32(NVRAM_CFG1);
  9441. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9442. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9443. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9444. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9445. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9446. tp->nvram_jedecnum = JEDEC_ATMEL;
  9447. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9448. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9449. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9450. tw32(NVRAM_CFG1, nvcfg1);
  9451. break;
  9452. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9453. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9454. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9455. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9456. tp->nvram_jedecnum = JEDEC_ATMEL;
  9457. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9458. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9459. tp->nvram_pagesize = 264;
  9460. break;
  9461. case FLASH_5752VENDOR_ST_M45PE10:
  9462. case FLASH_5752VENDOR_ST_M45PE20:
  9463. case FLASH_5752VENDOR_ST_M45PE40:
  9464. tp->nvram_jedecnum = JEDEC_ST;
  9465. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9466. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9467. tp->nvram_pagesize = 256;
  9468. break;
  9469. }
  9470. }
  9471. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9472. {
  9473. u32 nvcfg1, protect = 0;
  9474. nvcfg1 = tr32(NVRAM_CFG1);
  9475. /* NVRAM protection for TPM */
  9476. if (nvcfg1 & (1 << 27)) {
  9477. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9478. protect = 1;
  9479. }
  9480. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9481. switch (nvcfg1) {
  9482. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9483. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9484. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9485. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9486. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9487. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9488. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9489. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9490. tp->nvram_jedecnum = JEDEC_ATMEL;
  9491. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9492. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9493. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9494. tp->nvram_pagesize = 256;
  9495. break;
  9496. case FLASH_5761VENDOR_ST_A_M45PE20:
  9497. case FLASH_5761VENDOR_ST_A_M45PE40:
  9498. case FLASH_5761VENDOR_ST_A_M45PE80:
  9499. case FLASH_5761VENDOR_ST_A_M45PE16:
  9500. case FLASH_5761VENDOR_ST_M_M45PE20:
  9501. case FLASH_5761VENDOR_ST_M_M45PE40:
  9502. case FLASH_5761VENDOR_ST_M_M45PE80:
  9503. case FLASH_5761VENDOR_ST_M_M45PE16:
  9504. tp->nvram_jedecnum = JEDEC_ST;
  9505. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9506. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9507. tp->nvram_pagesize = 256;
  9508. break;
  9509. }
  9510. if (protect) {
  9511. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9512. } else {
  9513. switch (nvcfg1) {
  9514. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9515. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9516. case FLASH_5761VENDOR_ST_A_M45PE16:
  9517. case FLASH_5761VENDOR_ST_M_M45PE16:
  9518. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9519. break;
  9520. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9521. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9522. case FLASH_5761VENDOR_ST_A_M45PE80:
  9523. case FLASH_5761VENDOR_ST_M_M45PE80:
  9524. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9525. break;
  9526. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9527. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9528. case FLASH_5761VENDOR_ST_A_M45PE40:
  9529. case FLASH_5761VENDOR_ST_M_M45PE40:
  9530. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9531. break;
  9532. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9533. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9534. case FLASH_5761VENDOR_ST_A_M45PE20:
  9535. case FLASH_5761VENDOR_ST_M_M45PE20:
  9536. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9537. break;
  9538. }
  9539. }
  9540. }
  9541. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9542. {
  9543. tp->nvram_jedecnum = JEDEC_ATMEL;
  9544. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9545. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9546. }
  9547. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9548. {
  9549. u32 nvcfg1;
  9550. nvcfg1 = tr32(NVRAM_CFG1);
  9551. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9552. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9553. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9554. tp->nvram_jedecnum = JEDEC_ATMEL;
  9555. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9556. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9557. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9558. tw32(NVRAM_CFG1, nvcfg1);
  9559. return;
  9560. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9561. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9562. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9563. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9564. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9565. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9566. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9567. tp->nvram_jedecnum = JEDEC_ATMEL;
  9568. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9569. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9570. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9571. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9572. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9573. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9574. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9575. break;
  9576. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9577. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9578. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9579. break;
  9580. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9581. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9582. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9583. break;
  9584. }
  9585. break;
  9586. case FLASH_5752VENDOR_ST_M45PE10:
  9587. case FLASH_5752VENDOR_ST_M45PE20:
  9588. case FLASH_5752VENDOR_ST_M45PE40:
  9589. tp->nvram_jedecnum = JEDEC_ST;
  9590. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9591. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9592. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9593. case FLASH_5752VENDOR_ST_M45PE10:
  9594. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9595. break;
  9596. case FLASH_5752VENDOR_ST_M45PE20:
  9597. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9598. break;
  9599. case FLASH_5752VENDOR_ST_M45PE40:
  9600. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9601. break;
  9602. }
  9603. break;
  9604. default:
  9605. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9606. return;
  9607. }
  9608. tg3_nvram_get_pagesize(tp, nvcfg1);
  9609. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9610. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9611. }
  9612. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9613. {
  9614. u32 nvcfg1;
  9615. nvcfg1 = tr32(NVRAM_CFG1);
  9616. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9617. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9618. case FLASH_5717VENDOR_MICRO_EEPROM:
  9619. tp->nvram_jedecnum = JEDEC_ATMEL;
  9620. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9621. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9622. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9623. tw32(NVRAM_CFG1, nvcfg1);
  9624. return;
  9625. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9626. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9627. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9628. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9629. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9630. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9631. case FLASH_5717VENDOR_ATMEL_45USPT:
  9632. tp->nvram_jedecnum = JEDEC_ATMEL;
  9633. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9634. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9635. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9636. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9637. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9638. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9639. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9640. break;
  9641. default:
  9642. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9643. break;
  9644. }
  9645. break;
  9646. case FLASH_5717VENDOR_ST_M_M25PE10:
  9647. case FLASH_5717VENDOR_ST_A_M25PE10:
  9648. case FLASH_5717VENDOR_ST_M_M45PE10:
  9649. case FLASH_5717VENDOR_ST_A_M45PE10:
  9650. case FLASH_5717VENDOR_ST_M_M25PE20:
  9651. case FLASH_5717VENDOR_ST_A_M25PE20:
  9652. case FLASH_5717VENDOR_ST_M_M45PE20:
  9653. case FLASH_5717VENDOR_ST_A_M45PE20:
  9654. case FLASH_5717VENDOR_ST_25USPT:
  9655. case FLASH_5717VENDOR_ST_45USPT:
  9656. tp->nvram_jedecnum = JEDEC_ST;
  9657. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9658. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9659. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9660. case FLASH_5717VENDOR_ST_M_M25PE20:
  9661. case FLASH_5717VENDOR_ST_A_M25PE20:
  9662. case FLASH_5717VENDOR_ST_M_M45PE20:
  9663. case FLASH_5717VENDOR_ST_A_M45PE20:
  9664. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9665. break;
  9666. default:
  9667. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9668. break;
  9669. }
  9670. break;
  9671. default:
  9672. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9673. return;
  9674. }
  9675. tg3_nvram_get_pagesize(tp, nvcfg1);
  9676. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9677. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9678. }
  9679. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9680. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9681. {
  9682. tw32_f(GRC_EEPROM_ADDR,
  9683. (EEPROM_ADDR_FSM_RESET |
  9684. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9685. EEPROM_ADDR_CLKPERD_SHIFT)));
  9686. msleep(1);
  9687. /* Enable seeprom accesses. */
  9688. tw32_f(GRC_LOCAL_CTRL,
  9689. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9690. udelay(100);
  9691. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9692. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9693. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9694. if (tg3_nvram_lock(tp)) {
  9695. netdev_warn(tp->dev,
  9696. "Cannot get nvram lock, %s failed\n",
  9697. __func__);
  9698. return;
  9699. }
  9700. tg3_enable_nvram_access(tp);
  9701. tp->nvram_size = 0;
  9702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9703. tg3_get_5752_nvram_info(tp);
  9704. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9705. tg3_get_5755_nvram_info(tp);
  9706. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9707. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9709. tg3_get_5787_nvram_info(tp);
  9710. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9711. tg3_get_5761_nvram_info(tp);
  9712. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9713. tg3_get_5906_nvram_info(tp);
  9714. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9716. tg3_get_57780_nvram_info(tp);
  9717. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9719. tg3_get_5717_nvram_info(tp);
  9720. else
  9721. tg3_get_nvram_info(tp);
  9722. if (tp->nvram_size == 0)
  9723. tg3_get_nvram_size(tp);
  9724. tg3_disable_nvram_access(tp);
  9725. tg3_nvram_unlock(tp);
  9726. } else {
  9727. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9728. tg3_get_eeprom_size(tp);
  9729. }
  9730. }
  9731. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9732. u32 offset, u32 len, u8 *buf)
  9733. {
  9734. int i, j, rc = 0;
  9735. u32 val;
  9736. for (i = 0; i < len; i += 4) {
  9737. u32 addr;
  9738. __be32 data;
  9739. addr = offset + i;
  9740. memcpy(&data, buf + i, 4);
  9741. /*
  9742. * The SEEPROM interface expects the data to always be opposite
  9743. * the native endian format. We accomplish this by reversing
  9744. * all the operations that would have been performed on the
  9745. * data from a call to tg3_nvram_read_be32().
  9746. */
  9747. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9748. val = tr32(GRC_EEPROM_ADDR);
  9749. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9750. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9751. EEPROM_ADDR_READ);
  9752. tw32(GRC_EEPROM_ADDR, val |
  9753. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9754. (addr & EEPROM_ADDR_ADDR_MASK) |
  9755. EEPROM_ADDR_START |
  9756. EEPROM_ADDR_WRITE);
  9757. for (j = 0; j < 1000; j++) {
  9758. val = tr32(GRC_EEPROM_ADDR);
  9759. if (val & EEPROM_ADDR_COMPLETE)
  9760. break;
  9761. msleep(1);
  9762. }
  9763. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9764. rc = -EBUSY;
  9765. break;
  9766. }
  9767. }
  9768. return rc;
  9769. }
  9770. /* offset and length are dword aligned */
  9771. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9772. u8 *buf)
  9773. {
  9774. int ret = 0;
  9775. u32 pagesize = tp->nvram_pagesize;
  9776. u32 pagemask = pagesize - 1;
  9777. u32 nvram_cmd;
  9778. u8 *tmp;
  9779. tmp = kmalloc(pagesize, GFP_KERNEL);
  9780. if (tmp == NULL)
  9781. return -ENOMEM;
  9782. while (len) {
  9783. int j;
  9784. u32 phy_addr, page_off, size;
  9785. phy_addr = offset & ~pagemask;
  9786. for (j = 0; j < pagesize; j += 4) {
  9787. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9788. (__be32 *) (tmp + j));
  9789. if (ret)
  9790. break;
  9791. }
  9792. if (ret)
  9793. break;
  9794. page_off = offset & pagemask;
  9795. size = pagesize;
  9796. if (len < size)
  9797. size = len;
  9798. len -= size;
  9799. memcpy(tmp + page_off, buf, size);
  9800. offset = offset + (pagesize - page_off);
  9801. tg3_enable_nvram_access(tp);
  9802. /*
  9803. * Before we can erase the flash page, we need
  9804. * to issue a special "write enable" command.
  9805. */
  9806. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9807. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9808. break;
  9809. /* Erase the target page */
  9810. tw32(NVRAM_ADDR, phy_addr);
  9811. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9812. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9813. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9814. break;
  9815. /* Issue another write enable to start the write. */
  9816. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9817. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9818. break;
  9819. for (j = 0; j < pagesize; j += 4) {
  9820. __be32 data;
  9821. data = *((__be32 *) (tmp + j));
  9822. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9823. tw32(NVRAM_ADDR, phy_addr + j);
  9824. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9825. NVRAM_CMD_WR;
  9826. if (j == 0)
  9827. nvram_cmd |= NVRAM_CMD_FIRST;
  9828. else if (j == (pagesize - 4))
  9829. nvram_cmd |= NVRAM_CMD_LAST;
  9830. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9831. break;
  9832. }
  9833. if (ret)
  9834. break;
  9835. }
  9836. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9837. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9838. kfree(tmp);
  9839. return ret;
  9840. }
  9841. /* offset and length are dword aligned */
  9842. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9843. u8 *buf)
  9844. {
  9845. int i, ret = 0;
  9846. for (i = 0; i < len; i += 4, offset += 4) {
  9847. u32 page_off, phy_addr, nvram_cmd;
  9848. __be32 data;
  9849. memcpy(&data, buf + i, 4);
  9850. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9851. page_off = offset % tp->nvram_pagesize;
  9852. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9853. tw32(NVRAM_ADDR, phy_addr);
  9854. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9855. if (page_off == 0 || i == 0)
  9856. nvram_cmd |= NVRAM_CMD_FIRST;
  9857. if (page_off == (tp->nvram_pagesize - 4))
  9858. nvram_cmd |= NVRAM_CMD_LAST;
  9859. if (i == (len - 4))
  9860. nvram_cmd |= NVRAM_CMD_LAST;
  9861. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9862. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9863. (tp->nvram_jedecnum == JEDEC_ST) &&
  9864. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9865. if ((ret = tg3_nvram_exec_cmd(tp,
  9866. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9867. NVRAM_CMD_DONE)))
  9868. break;
  9869. }
  9870. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9871. /* We always do complete word writes to eeprom. */
  9872. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9873. }
  9874. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9875. break;
  9876. }
  9877. return ret;
  9878. }
  9879. /* offset and length are dword aligned */
  9880. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9881. {
  9882. int ret;
  9883. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9884. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9885. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9886. udelay(40);
  9887. }
  9888. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9889. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9890. } else {
  9891. u32 grc_mode;
  9892. ret = tg3_nvram_lock(tp);
  9893. if (ret)
  9894. return ret;
  9895. tg3_enable_nvram_access(tp);
  9896. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9897. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9898. tw32(NVRAM_WRITE1, 0x406);
  9899. grc_mode = tr32(GRC_MODE);
  9900. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9901. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9902. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9903. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9904. buf);
  9905. } else {
  9906. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9907. buf);
  9908. }
  9909. grc_mode = tr32(GRC_MODE);
  9910. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9911. tg3_disable_nvram_access(tp);
  9912. tg3_nvram_unlock(tp);
  9913. }
  9914. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9915. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9916. udelay(40);
  9917. }
  9918. return ret;
  9919. }
  9920. struct subsys_tbl_ent {
  9921. u16 subsys_vendor, subsys_devid;
  9922. u32 phy_id;
  9923. };
  9924. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9925. /* Broadcom boards. */
  9926. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9927. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9928. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9929. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9930. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9931. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9932. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9933. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9934. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9935. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9936. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9937. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9938. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9939. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9940. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9941. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9942. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9943. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9944. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9945. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9946. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9947. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9948. /* 3com boards. */
  9949. { TG3PCI_SUBVENDOR_ID_3COM,
  9950. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9951. { TG3PCI_SUBVENDOR_ID_3COM,
  9952. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9953. { TG3PCI_SUBVENDOR_ID_3COM,
  9954. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9955. { TG3PCI_SUBVENDOR_ID_3COM,
  9956. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9957. { TG3PCI_SUBVENDOR_ID_3COM,
  9958. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9959. /* DELL boards. */
  9960. { TG3PCI_SUBVENDOR_ID_DELL,
  9961. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9962. { TG3PCI_SUBVENDOR_ID_DELL,
  9963. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9964. { TG3PCI_SUBVENDOR_ID_DELL,
  9965. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9966. { TG3PCI_SUBVENDOR_ID_DELL,
  9967. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9968. /* Compaq boards. */
  9969. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9970. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9971. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9972. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9973. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9974. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9975. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9976. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9977. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9978. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9979. /* IBM boards. */
  9980. { TG3PCI_SUBVENDOR_ID_IBM,
  9981. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9982. };
  9983. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9984. {
  9985. int i;
  9986. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9987. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9988. tp->pdev->subsystem_vendor) &&
  9989. (subsys_id_to_phy_id[i].subsys_devid ==
  9990. tp->pdev->subsystem_device))
  9991. return &subsys_id_to_phy_id[i];
  9992. }
  9993. return NULL;
  9994. }
  9995. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9996. {
  9997. u32 val;
  9998. u16 pmcsr;
  9999. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10000. * so need make sure we're in D0.
  10001. */
  10002. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10003. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10004. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10005. msleep(1);
  10006. /* Make sure register accesses (indirect or otherwise)
  10007. * will function correctly.
  10008. */
  10009. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10010. tp->misc_host_ctrl);
  10011. /* The memory arbiter has to be enabled in order for SRAM accesses
  10012. * to succeed. Normally on powerup the tg3 chip firmware will make
  10013. * sure it is enabled, but other entities such as system netboot
  10014. * code might disable it.
  10015. */
  10016. val = tr32(MEMARB_MODE);
  10017. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10018. tp->phy_id = TG3_PHY_ID_INVALID;
  10019. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10020. /* Assume an onboard device and WOL capable by default. */
  10021. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10023. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10024. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10025. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10026. }
  10027. val = tr32(VCPU_CFGSHDW);
  10028. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10029. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10030. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10031. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10032. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10033. goto done;
  10034. }
  10035. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10036. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10037. u32 nic_cfg, led_cfg;
  10038. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10039. int eeprom_phy_serdes = 0;
  10040. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10041. tp->nic_sram_data_cfg = nic_cfg;
  10042. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10043. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10044. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10045. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10046. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10047. (ver > 0) && (ver < 0x100))
  10048. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10049. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10050. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10051. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10052. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10053. eeprom_phy_serdes = 1;
  10054. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10055. if (nic_phy_id != 0) {
  10056. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10057. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10058. eeprom_phy_id = (id1 >> 16) << 10;
  10059. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10060. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10061. } else
  10062. eeprom_phy_id = 0;
  10063. tp->phy_id = eeprom_phy_id;
  10064. if (eeprom_phy_serdes) {
  10065. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10066. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10067. else
  10068. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10069. }
  10070. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10071. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10072. SHASTA_EXT_LED_MODE_MASK);
  10073. else
  10074. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10075. switch (led_cfg) {
  10076. default:
  10077. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10078. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10079. break;
  10080. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10081. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10082. break;
  10083. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10084. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10085. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10086. * read on some older 5700/5701 bootcode.
  10087. */
  10088. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10089. ASIC_REV_5700 ||
  10090. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10091. ASIC_REV_5701)
  10092. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10093. break;
  10094. case SHASTA_EXT_LED_SHARED:
  10095. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10096. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10097. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10098. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10099. LED_CTRL_MODE_PHY_2);
  10100. break;
  10101. case SHASTA_EXT_LED_MAC:
  10102. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10103. break;
  10104. case SHASTA_EXT_LED_COMBO:
  10105. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10106. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10107. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10108. LED_CTRL_MODE_PHY_2);
  10109. break;
  10110. }
  10111. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10113. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10114. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10115. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10116. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10117. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10118. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10119. if ((tp->pdev->subsystem_vendor ==
  10120. PCI_VENDOR_ID_ARIMA) &&
  10121. (tp->pdev->subsystem_device == 0x205a ||
  10122. tp->pdev->subsystem_device == 0x2063))
  10123. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10124. } else {
  10125. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10126. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10127. }
  10128. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10129. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10130. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10131. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10132. }
  10133. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10134. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10135. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10136. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10137. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10138. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10139. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10140. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10141. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10142. if (cfg2 & (1 << 17))
  10143. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10144. /* serdes signal pre-emphasis in register 0x590 set by */
  10145. /* bootcode if bit 18 is set */
  10146. if (cfg2 & (1 << 18))
  10147. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10148. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10149. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10150. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10151. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10152. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10153. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10154. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10155. u32 cfg3;
  10156. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10157. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10158. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10159. }
  10160. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10161. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10162. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10163. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10164. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10165. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10166. }
  10167. done:
  10168. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10169. device_set_wakeup_enable(&tp->pdev->dev,
  10170. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10171. }
  10172. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10173. {
  10174. int i;
  10175. u32 val;
  10176. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10177. tw32(OTP_CTRL, cmd);
  10178. /* Wait for up to 1 ms for command to execute. */
  10179. for (i = 0; i < 100; i++) {
  10180. val = tr32(OTP_STATUS);
  10181. if (val & OTP_STATUS_CMD_DONE)
  10182. break;
  10183. udelay(10);
  10184. }
  10185. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10186. }
  10187. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10188. * configuration is a 32-bit value that straddles the alignment boundary.
  10189. * We do two 32-bit reads and then shift and merge the results.
  10190. */
  10191. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10192. {
  10193. u32 bhalf_otp, thalf_otp;
  10194. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10195. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10196. return 0;
  10197. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10198. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10199. return 0;
  10200. thalf_otp = tr32(OTP_READ_DATA);
  10201. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10202. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10203. return 0;
  10204. bhalf_otp = tr32(OTP_READ_DATA);
  10205. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10206. }
  10207. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10208. {
  10209. u32 hw_phy_id_1, hw_phy_id_2;
  10210. u32 hw_phy_id, hw_phy_id_masked;
  10211. int err;
  10212. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10213. return tg3_phy_init(tp);
  10214. /* Reading the PHY ID register can conflict with ASF
  10215. * firmware access to the PHY hardware.
  10216. */
  10217. err = 0;
  10218. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10219. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10220. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10221. } else {
  10222. /* Now read the physical PHY_ID from the chip and verify
  10223. * that it is sane. If it doesn't look good, we fall back
  10224. * to either the hard-coded table based PHY_ID and failing
  10225. * that the value found in the eeprom area.
  10226. */
  10227. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10228. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10229. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10230. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10231. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10232. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10233. }
  10234. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10235. tp->phy_id = hw_phy_id;
  10236. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10237. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10238. else
  10239. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10240. } else {
  10241. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10242. /* Do nothing, phy ID already set up in
  10243. * tg3_get_eeprom_hw_cfg().
  10244. */
  10245. } else {
  10246. struct subsys_tbl_ent *p;
  10247. /* No eeprom signature? Try the hardcoded
  10248. * subsys device table.
  10249. */
  10250. p = tg3_lookup_by_subsys(tp);
  10251. if (!p)
  10252. return -ENODEV;
  10253. tp->phy_id = p->phy_id;
  10254. if (!tp->phy_id ||
  10255. tp->phy_id == TG3_PHY_ID_BCM8002)
  10256. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10257. }
  10258. }
  10259. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10260. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10261. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10262. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10263. tg3_readphy(tp, MII_BMSR, &bmsr);
  10264. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10265. (bmsr & BMSR_LSTATUS))
  10266. goto skip_phy_reset;
  10267. err = tg3_phy_reset(tp);
  10268. if (err)
  10269. return err;
  10270. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10271. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10272. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10273. tg3_ctrl = 0;
  10274. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10275. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10276. MII_TG3_CTRL_ADV_1000_FULL);
  10277. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10278. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10279. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10280. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10281. }
  10282. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10283. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10284. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10285. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10286. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10287. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10288. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10289. tg3_writephy(tp, MII_BMCR,
  10290. BMCR_ANENABLE | BMCR_ANRESTART);
  10291. }
  10292. tg3_phy_set_wirespeed(tp);
  10293. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10294. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10295. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10296. }
  10297. skip_phy_reset:
  10298. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10299. err = tg3_init_5401phy_dsp(tp);
  10300. if (err)
  10301. return err;
  10302. err = tg3_init_5401phy_dsp(tp);
  10303. }
  10304. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10305. tp->link_config.advertising =
  10306. (ADVERTISED_1000baseT_Half |
  10307. ADVERTISED_1000baseT_Full |
  10308. ADVERTISED_Autoneg |
  10309. ADVERTISED_FIBRE);
  10310. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10311. tp->link_config.advertising &=
  10312. ~(ADVERTISED_1000baseT_Half |
  10313. ADVERTISED_1000baseT_Full);
  10314. return err;
  10315. }
  10316. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10317. {
  10318. u8 vpd_data[TG3_NVM_VPD_LEN];
  10319. unsigned int block_end, rosize, len;
  10320. int j, i = 0;
  10321. u32 magic;
  10322. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10323. tg3_nvram_read(tp, 0x0, &magic))
  10324. goto out_not_found;
  10325. if (magic == TG3_EEPROM_MAGIC) {
  10326. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10327. u32 tmp;
  10328. /* The data is in little-endian format in NVRAM.
  10329. * Use the big-endian read routines to preserve
  10330. * the byte order as it exists in NVRAM.
  10331. */
  10332. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10333. goto out_not_found;
  10334. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10335. }
  10336. } else {
  10337. ssize_t cnt;
  10338. unsigned int pos = 0;
  10339. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10340. cnt = pci_read_vpd(tp->pdev, pos,
  10341. TG3_NVM_VPD_LEN - pos,
  10342. &vpd_data[pos]);
  10343. if (cnt == -ETIMEDOUT || -EINTR)
  10344. cnt = 0;
  10345. else if (cnt < 0)
  10346. goto out_not_found;
  10347. }
  10348. if (pos != TG3_NVM_VPD_LEN)
  10349. goto out_not_found;
  10350. }
  10351. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10352. PCI_VPD_LRDT_RO_DATA);
  10353. if (i < 0)
  10354. goto out_not_found;
  10355. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10356. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10357. i += PCI_VPD_LRDT_TAG_SIZE;
  10358. if (block_end > TG3_NVM_VPD_LEN)
  10359. goto out_not_found;
  10360. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10361. PCI_VPD_RO_KEYWORD_MFR_ID);
  10362. if (j > 0) {
  10363. len = pci_vpd_info_field_size(&vpd_data[j]);
  10364. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10365. if (j + len > block_end || len != 4 ||
  10366. memcmp(&vpd_data[j], "1028", 4))
  10367. goto partno;
  10368. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10369. PCI_VPD_RO_KEYWORD_VENDOR0);
  10370. if (j < 0)
  10371. goto partno;
  10372. len = pci_vpd_info_field_size(&vpd_data[j]);
  10373. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10374. if (j + len > block_end)
  10375. goto partno;
  10376. memcpy(tp->fw_ver, &vpd_data[j], len);
  10377. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10378. }
  10379. partno:
  10380. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10381. PCI_VPD_RO_KEYWORD_PARTNO);
  10382. if (i < 0)
  10383. goto out_not_found;
  10384. len = pci_vpd_info_field_size(&vpd_data[i]);
  10385. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10386. if (len > TG3_BPN_SIZE ||
  10387. (len + i) > TG3_NVM_VPD_LEN)
  10388. goto out_not_found;
  10389. memcpy(tp->board_part_number, &vpd_data[i], len);
  10390. return;
  10391. out_not_found:
  10392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10393. strcpy(tp->board_part_number, "BCM95906");
  10394. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10395. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10396. strcpy(tp->board_part_number, "BCM57780");
  10397. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10398. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10399. strcpy(tp->board_part_number, "BCM57760");
  10400. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10401. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10402. strcpy(tp->board_part_number, "BCM57790");
  10403. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10404. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10405. strcpy(tp->board_part_number, "BCM57788");
  10406. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10407. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10408. strcpy(tp->board_part_number, "BCM57761");
  10409. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10410. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10411. strcpy(tp->board_part_number, "BCM57765");
  10412. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10413. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10414. strcpy(tp->board_part_number, "BCM57781");
  10415. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10416. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10417. strcpy(tp->board_part_number, "BCM57785");
  10418. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10419. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10420. strcpy(tp->board_part_number, "BCM57791");
  10421. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10422. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10423. strcpy(tp->board_part_number, "BCM57795");
  10424. else
  10425. strcpy(tp->board_part_number, "none");
  10426. }
  10427. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10428. {
  10429. u32 val;
  10430. if (tg3_nvram_read(tp, offset, &val) ||
  10431. (val & 0xfc000000) != 0x0c000000 ||
  10432. tg3_nvram_read(tp, offset + 4, &val) ||
  10433. val != 0)
  10434. return 0;
  10435. return 1;
  10436. }
  10437. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10438. {
  10439. u32 val, offset, start, ver_offset;
  10440. int i, dst_off;
  10441. bool newver = false;
  10442. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10443. tg3_nvram_read(tp, 0x4, &start))
  10444. return;
  10445. offset = tg3_nvram_logical_addr(tp, offset);
  10446. if (tg3_nvram_read(tp, offset, &val))
  10447. return;
  10448. if ((val & 0xfc000000) == 0x0c000000) {
  10449. if (tg3_nvram_read(tp, offset + 4, &val))
  10450. return;
  10451. if (val == 0)
  10452. newver = true;
  10453. }
  10454. dst_off = strlen(tp->fw_ver);
  10455. if (newver) {
  10456. if (TG3_VER_SIZE - dst_off < 16 ||
  10457. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10458. return;
  10459. offset = offset + ver_offset - start;
  10460. for (i = 0; i < 16; i += 4) {
  10461. __be32 v;
  10462. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10463. return;
  10464. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10465. }
  10466. } else {
  10467. u32 major, minor;
  10468. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10469. return;
  10470. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10471. TG3_NVM_BCVER_MAJSFT;
  10472. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10473. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10474. "v%d.%02d", major, minor);
  10475. }
  10476. }
  10477. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10478. {
  10479. u32 val, major, minor;
  10480. /* Use native endian representation */
  10481. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10482. return;
  10483. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10484. TG3_NVM_HWSB_CFG1_MAJSFT;
  10485. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10486. TG3_NVM_HWSB_CFG1_MINSFT;
  10487. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10488. }
  10489. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10490. {
  10491. u32 offset, major, minor, build;
  10492. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10493. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10494. return;
  10495. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10496. case TG3_EEPROM_SB_REVISION_0:
  10497. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10498. break;
  10499. case TG3_EEPROM_SB_REVISION_2:
  10500. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10501. break;
  10502. case TG3_EEPROM_SB_REVISION_3:
  10503. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10504. break;
  10505. case TG3_EEPROM_SB_REVISION_4:
  10506. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10507. break;
  10508. case TG3_EEPROM_SB_REVISION_5:
  10509. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10510. break;
  10511. default:
  10512. return;
  10513. }
  10514. if (tg3_nvram_read(tp, offset, &val))
  10515. return;
  10516. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10517. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10518. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10519. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10520. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10521. if (minor > 99 || build > 26)
  10522. return;
  10523. offset = strlen(tp->fw_ver);
  10524. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10525. " v%d.%02d", major, minor);
  10526. if (build > 0) {
  10527. offset = strlen(tp->fw_ver);
  10528. if (offset < TG3_VER_SIZE - 1)
  10529. tp->fw_ver[offset] = 'a' + build - 1;
  10530. }
  10531. }
  10532. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10533. {
  10534. u32 val, offset, start;
  10535. int i, vlen;
  10536. for (offset = TG3_NVM_DIR_START;
  10537. offset < TG3_NVM_DIR_END;
  10538. offset += TG3_NVM_DIRENT_SIZE) {
  10539. if (tg3_nvram_read(tp, offset, &val))
  10540. return;
  10541. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10542. break;
  10543. }
  10544. if (offset == TG3_NVM_DIR_END)
  10545. return;
  10546. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10547. start = 0x08000000;
  10548. else if (tg3_nvram_read(tp, offset - 4, &start))
  10549. return;
  10550. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10551. !tg3_fw_img_is_valid(tp, offset) ||
  10552. tg3_nvram_read(tp, offset + 8, &val))
  10553. return;
  10554. offset += val - start;
  10555. vlen = strlen(tp->fw_ver);
  10556. tp->fw_ver[vlen++] = ',';
  10557. tp->fw_ver[vlen++] = ' ';
  10558. for (i = 0; i < 4; i++) {
  10559. __be32 v;
  10560. if (tg3_nvram_read_be32(tp, offset, &v))
  10561. return;
  10562. offset += sizeof(v);
  10563. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10564. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10565. break;
  10566. }
  10567. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10568. vlen += sizeof(v);
  10569. }
  10570. }
  10571. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10572. {
  10573. int vlen;
  10574. u32 apedata;
  10575. char *fwtype;
  10576. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10577. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10578. return;
  10579. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10580. if (apedata != APE_SEG_SIG_MAGIC)
  10581. return;
  10582. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10583. if (!(apedata & APE_FW_STATUS_READY))
  10584. return;
  10585. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10586. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  10587. fwtype = "NCSI";
  10588. else
  10589. fwtype = "DASH";
  10590. vlen = strlen(tp->fw_ver);
  10591. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10592. fwtype,
  10593. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10594. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10595. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10596. (apedata & APE_FW_VERSION_BLDMSK));
  10597. }
  10598. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10599. {
  10600. u32 val;
  10601. bool vpd_vers = false;
  10602. if (tp->fw_ver[0] != 0)
  10603. vpd_vers = true;
  10604. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10605. strcat(tp->fw_ver, "sb");
  10606. return;
  10607. }
  10608. if (tg3_nvram_read(tp, 0, &val))
  10609. return;
  10610. if (val == TG3_EEPROM_MAGIC)
  10611. tg3_read_bc_ver(tp);
  10612. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10613. tg3_read_sb_ver(tp, val);
  10614. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10615. tg3_read_hwsb_ver(tp);
  10616. else
  10617. return;
  10618. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10619. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10620. goto done;
  10621. tg3_read_mgmtfw_ver(tp);
  10622. done:
  10623. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10624. }
  10625. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10626. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10627. {
  10628. #if TG3_VLAN_TAG_USED
  10629. dev->vlan_features |= flags;
  10630. #endif
  10631. }
  10632. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10633. {
  10634. static struct pci_device_id write_reorder_chipsets[] = {
  10635. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10636. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10637. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10638. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10639. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10640. PCI_DEVICE_ID_VIA_8385_0) },
  10641. { },
  10642. };
  10643. u32 misc_ctrl_reg;
  10644. u32 pci_state_reg, grc_misc_cfg;
  10645. u32 val;
  10646. u16 pci_cmd;
  10647. int err;
  10648. /* Force memory write invalidate off. If we leave it on,
  10649. * then on 5700_BX chips we have to enable a workaround.
  10650. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10651. * to match the cacheline size. The Broadcom driver have this
  10652. * workaround but turns MWI off all the times so never uses
  10653. * it. This seems to suggest that the workaround is insufficient.
  10654. */
  10655. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10656. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10657. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10658. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10659. * has the register indirect write enable bit set before
  10660. * we try to access any of the MMIO registers. It is also
  10661. * critical that the PCI-X hw workaround situation is decided
  10662. * before that as well.
  10663. */
  10664. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10665. &misc_ctrl_reg);
  10666. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10667. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10669. u32 prod_id_asic_rev;
  10670. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10671. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10672. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
  10673. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10674. pci_read_config_dword(tp->pdev,
  10675. TG3PCI_GEN2_PRODID_ASICREV,
  10676. &prod_id_asic_rev);
  10677. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10678. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10679. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10680. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10681. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10682. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10683. pci_read_config_dword(tp->pdev,
  10684. TG3PCI_GEN15_PRODID_ASICREV,
  10685. &prod_id_asic_rev);
  10686. else
  10687. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10688. &prod_id_asic_rev);
  10689. tp->pci_chip_rev_id = prod_id_asic_rev;
  10690. }
  10691. /* Wrong chip ID in 5752 A0. This code can be removed later
  10692. * as A0 is not in production.
  10693. */
  10694. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10695. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10696. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10697. * we need to disable memory and use config. cycles
  10698. * only to access all registers. The 5702/03 chips
  10699. * can mistakenly decode the special cycles from the
  10700. * ICH chipsets as memory write cycles, causing corruption
  10701. * of register and memory space. Only certain ICH bridges
  10702. * will drive special cycles with non-zero data during the
  10703. * address phase which can fall within the 5703's address
  10704. * range. This is not an ICH bug as the PCI spec allows
  10705. * non-zero address during special cycles. However, only
  10706. * these ICH bridges are known to drive non-zero addresses
  10707. * during special cycles.
  10708. *
  10709. * Since special cycles do not cross PCI bridges, we only
  10710. * enable this workaround if the 5703 is on the secondary
  10711. * bus of these ICH bridges.
  10712. */
  10713. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10714. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10715. static struct tg3_dev_id {
  10716. u32 vendor;
  10717. u32 device;
  10718. u32 rev;
  10719. } ich_chipsets[] = {
  10720. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10721. PCI_ANY_ID },
  10722. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10723. PCI_ANY_ID },
  10724. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10725. 0xa },
  10726. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10727. PCI_ANY_ID },
  10728. { },
  10729. };
  10730. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10731. struct pci_dev *bridge = NULL;
  10732. while (pci_id->vendor != 0) {
  10733. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10734. bridge);
  10735. if (!bridge) {
  10736. pci_id++;
  10737. continue;
  10738. }
  10739. if (pci_id->rev != PCI_ANY_ID) {
  10740. if (bridge->revision > pci_id->rev)
  10741. continue;
  10742. }
  10743. if (bridge->subordinate &&
  10744. (bridge->subordinate->number ==
  10745. tp->pdev->bus->number)) {
  10746. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10747. pci_dev_put(bridge);
  10748. break;
  10749. }
  10750. }
  10751. }
  10752. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10753. static struct tg3_dev_id {
  10754. u32 vendor;
  10755. u32 device;
  10756. } bridge_chipsets[] = {
  10757. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10758. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10759. { },
  10760. };
  10761. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10762. struct pci_dev *bridge = NULL;
  10763. while (pci_id->vendor != 0) {
  10764. bridge = pci_get_device(pci_id->vendor,
  10765. pci_id->device,
  10766. bridge);
  10767. if (!bridge) {
  10768. pci_id++;
  10769. continue;
  10770. }
  10771. if (bridge->subordinate &&
  10772. (bridge->subordinate->number <=
  10773. tp->pdev->bus->number) &&
  10774. (bridge->subordinate->subordinate >=
  10775. tp->pdev->bus->number)) {
  10776. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10777. pci_dev_put(bridge);
  10778. break;
  10779. }
  10780. }
  10781. }
  10782. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10783. * DMA addresses > 40-bit. This bridge may have other additional
  10784. * 57xx devices behind it in some 4-port NIC designs for example.
  10785. * Any tg3 device found behind the bridge will also need the 40-bit
  10786. * DMA workaround.
  10787. */
  10788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10790. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10791. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10792. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10793. } else {
  10794. struct pci_dev *bridge = NULL;
  10795. do {
  10796. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10797. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10798. bridge);
  10799. if (bridge && bridge->subordinate &&
  10800. (bridge->subordinate->number <=
  10801. tp->pdev->bus->number) &&
  10802. (bridge->subordinate->subordinate >=
  10803. tp->pdev->bus->number)) {
  10804. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10805. pci_dev_put(bridge);
  10806. break;
  10807. }
  10808. } while (bridge);
  10809. }
  10810. /* Initialize misc host control in PCI block. */
  10811. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10812. MISC_HOST_CTRL_CHIPREV);
  10813. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10814. tp->misc_host_ctrl);
  10815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10818. tp->pdev_peer = tg3_find_peer(tp);
  10819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10822. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  10823. /* Intentionally exclude ASIC_REV_5906 */
  10824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10830. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  10831. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10835. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10836. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10837. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10838. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10839. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10840. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10841. /* 5700 B0 chips do not support checksumming correctly due
  10842. * to hardware bugs.
  10843. */
  10844. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10845. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10846. else {
  10847. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  10848. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10849. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10850. features |= NETIF_F_IPV6_CSUM;
  10851. tp->dev->features |= features;
  10852. vlan_features_add(tp->dev, features);
  10853. }
  10854. /* Determine TSO capabilities */
  10855. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10856. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10857. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10859. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10860. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10861. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10863. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10864. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10865. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10866. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10867. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10868. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10870. tp->fw_needed = FIRMWARE_TG3TSO5;
  10871. else
  10872. tp->fw_needed = FIRMWARE_TG3TSO;
  10873. }
  10874. tp->irq_max = 1;
  10875. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10876. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10877. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10878. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10879. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10880. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10881. tp->pdev_peer == tp->pdev))
  10882. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10883. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10885. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10886. }
  10887. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  10888. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10889. tp->irq_max = TG3_IRQ_MAX_VECS;
  10890. }
  10891. }
  10892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10893. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10895. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10896. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10897. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10898. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10899. }
  10900. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10901. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10902. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10903. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10904. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10905. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10906. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10907. &pci_state_reg);
  10908. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10909. if (tp->pcie_cap != 0) {
  10910. u16 lnkctl;
  10911. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10912. pcie_set_readrq(tp->pdev, 4096);
  10913. pci_read_config_word(tp->pdev,
  10914. tp->pcie_cap + PCI_EXP_LNKCTL,
  10915. &lnkctl);
  10916. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10918. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10921. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10922. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10923. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10924. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10925. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10926. }
  10927. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10928. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10929. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10930. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10931. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10932. if (!tp->pcix_cap) {
  10933. dev_err(&tp->pdev->dev,
  10934. "Cannot find PCI-X capability, aborting\n");
  10935. return -EIO;
  10936. }
  10937. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10938. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10939. }
  10940. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10941. * reordering to the mailbox registers done by the host
  10942. * controller can cause major troubles. We read back from
  10943. * every mailbox register write to force the writes to be
  10944. * posted to the chip in order.
  10945. */
  10946. if (pci_dev_present(write_reorder_chipsets) &&
  10947. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10948. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10949. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10950. &tp->pci_cacheline_sz);
  10951. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10952. &tp->pci_lat_timer);
  10953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10954. tp->pci_lat_timer < 64) {
  10955. tp->pci_lat_timer = 64;
  10956. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10957. tp->pci_lat_timer);
  10958. }
  10959. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10960. /* 5700 BX chips need to have their TX producer index
  10961. * mailboxes written twice to workaround a bug.
  10962. */
  10963. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10964. /* If we are in PCI-X mode, enable register write workaround.
  10965. *
  10966. * The workaround is to use indirect register accesses
  10967. * for all chip writes not to mailbox registers.
  10968. */
  10969. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10970. u32 pm_reg;
  10971. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10972. /* The chip can have it's power management PCI config
  10973. * space registers clobbered due to this bug.
  10974. * So explicitly force the chip into D0 here.
  10975. */
  10976. pci_read_config_dword(tp->pdev,
  10977. tp->pm_cap + PCI_PM_CTRL,
  10978. &pm_reg);
  10979. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10980. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10981. pci_write_config_dword(tp->pdev,
  10982. tp->pm_cap + PCI_PM_CTRL,
  10983. pm_reg);
  10984. /* Also, force SERR#/PERR# in PCI command. */
  10985. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10986. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10987. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10988. }
  10989. }
  10990. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10991. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10992. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10993. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10994. /* Chip-specific fixup from Broadcom driver */
  10995. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10996. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10997. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10998. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10999. }
  11000. /* Default fast path register access methods */
  11001. tp->read32 = tg3_read32;
  11002. tp->write32 = tg3_write32;
  11003. tp->read32_mbox = tg3_read32;
  11004. tp->write32_mbox = tg3_write32;
  11005. tp->write32_tx_mbox = tg3_write32;
  11006. tp->write32_rx_mbox = tg3_write32;
  11007. /* Various workaround register access methods */
  11008. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11009. tp->write32 = tg3_write_indirect_reg32;
  11010. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11011. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11012. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11013. /*
  11014. * Back to back register writes can cause problems on these
  11015. * chips, the workaround is to read back all reg writes
  11016. * except those to mailbox regs.
  11017. *
  11018. * See tg3_write_indirect_reg32().
  11019. */
  11020. tp->write32 = tg3_write_flush_reg32;
  11021. }
  11022. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11023. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11024. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11025. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11026. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11027. }
  11028. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11029. tp->read32 = tg3_read_indirect_reg32;
  11030. tp->write32 = tg3_write_indirect_reg32;
  11031. tp->read32_mbox = tg3_read_indirect_mbox;
  11032. tp->write32_mbox = tg3_write_indirect_mbox;
  11033. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11034. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11035. iounmap(tp->regs);
  11036. tp->regs = NULL;
  11037. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11038. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11039. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11040. }
  11041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11042. tp->read32_mbox = tg3_read32_mbox_5906;
  11043. tp->write32_mbox = tg3_write32_mbox_5906;
  11044. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11045. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11046. }
  11047. if (tp->write32 == tg3_write_indirect_reg32 ||
  11048. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11049. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11051. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11052. /* Get eeprom hw config before calling tg3_set_power_state().
  11053. * In particular, the TG3_FLG2_IS_NIC flag must be
  11054. * determined before calling tg3_set_power_state() so that
  11055. * we know whether or not to switch out of Vaux power.
  11056. * When the flag is set, it means that GPIO1 is used for eeprom
  11057. * write protect and also implies that it is a LOM where GPIOs
  11058. * are not used to switch power.
  11059. */
  11060. tg3_get_eeprom_hw_cfg(tp);
  11061. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11062. /* Allow reads and writes to the
  11063. * APE register and memory space.
  11064. */
  11065. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11066. PCISTATE_ALLOW_APE_SHMEM_WR |
  11067. PCISTATE_ALLOW_APE_PSPACE_WR;
  11068. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11069. pci_state_reg);
  11070. }
  11071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11075. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11076. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11077. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11078. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11079. * It is also used as eeprom write protect on LOMs.
  11080. */
  11081. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11082. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11083. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11084. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11085. GRC_LCLCTRL_GPIO_OUTPUT1);
  11086. /* Unused GPIO3 must be driven as output on 5752 because there
  11087. * are no pull-up resistors on unused GPIO pins.
  11088. */
  11089. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11090. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11094. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11095. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11096. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11097. /* Turn off the debug UART. */
  11098. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11099. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11100. /* Keep VMain power. */
  11101. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11102. GRC_LCLCTRL_GPIO_OUTPUT0;
  11103. }
  11104. /* Force the chip into D0. */
  11105. err = tg3_set_power_state(tp, PCI_D0);
  11106. if (err) {
  11107. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11108. return err;
  11109. }
  11110. /* Derive initial jumbo mode from MTU assigned in
  11111. * ether_setup() via the alloc_etherdev() call
  11112. */
  11113. if (tp->dev->mtu > ETH_DATA_LEN &&
  11114. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11115. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11116. /* Determine WakeOnLan speed to use. */
  11117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11118. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11119. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11120. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11121. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11122. } else {
  11123. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11124. }
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11126. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11127. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11128. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11129. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11130. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11131. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11132. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11133. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11134. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11135. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11136. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11137. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11138. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11139. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11140. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11141. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11142. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11143. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11144. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11149. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11150. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11151. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11152. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11153. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11154. } else
  11155. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11156. }
  11157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11158. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11159. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11160. if (tp->phy_otp == 0)
  11161. tp->phy_otp = TG3_OTP_DEFAULT;
  11162. }
  11163. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11164. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11165. else
  11166. tp->mi_mode = MAC_MI_MODE_BASE;
  11167. tp->coalesce_mode = 0;
  11168. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11169. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11170. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11171. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11173. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11174. err = tg3_mdio_init(tp);
  11175. if (err)
  11176. return err;
  11177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11178. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11179. return -ENOTSUPP;
  11180. /* Initialize data/descriptor byte/word swapping. */
  11181. val = tr32(GRC_MODE);
  11182. val &= GRC_MODE_HOST_STACKUP;
  11183. tw32(GRC_MODE, val | tp->grc_mode);
  11184. tg3_switch_clocks(tp);
  11185. /* Clear this out for sanity. */
  11186. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11187. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11188. &pci_state_reg);
  11189. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11190. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11191. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11192. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11193. chiprevid == CHIPREV_ID_5701_B0 ||
  11194. chiprevid == CHIPREV_ID_5701_B2 ||
  11195. chiprevid == CHIPREV_ID_5701_B5) {
  11196. void __iomem *sram_base;
  11197. /* Write some dummy words into the SRAM status block
  11198. * area, see if it reads back correctly. If the return
  11199. * value is bad, force enable the PCIX workaround.
  11200. */
  11201. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11202. writel(0x00000000, sram_base);
  11203. writel(0x00000000, sram_base + 4);
  11204. writel(0xffffffff, sram_base + 4);
  11205. if (readl(sram_base) != 0x00000000)
  11206. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11207. }
  11208. }
  11209. udelay(50);
  11210. tg3_nvram_init(tp);
  11211. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11212. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11214. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11215. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11216. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11217. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11218. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11219. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11220. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11221. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11222. HOSTCC_MODE_CLRTICK_TXBD);
  11223. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11224. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11225. tp->misc_host_ctrl);
  11226. }
  11227. /* Preserve the APE MAC_MODE bits */
  11228. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11229. tp->mac_mode = tr32(MAC_MODE) |
  11230. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11231. else
  11232. tp->mac_mode = TG3_DEF_MAC_MODE;
  11233. /* these are limited to 10/100 only */
  11234. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11235. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11236. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11237. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11238. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11239. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11240. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11241. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11242. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11243. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11244. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11245. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11246. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11247. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11248. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11249. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11250. err = tg3_phy_probe(tp);
  11251. if (err) {
  11252. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11253. /* ... but do not return immediately ... */
  11254. tg3_mdio_fini(tp);
  11255. }
  11256. tg3_read_vpd(tp);
  11257. tg3_read_fw_ver(tp);
  11258. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11259. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11260. } else {
  11261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11262. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11263. else
  11264. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11265. }
  11266. /* 5700 {AX,BX} chips have a broken status block link
  11267. * change bit implementation, so we must use the
  11268. * status register in those cases.
  11269. */
  11270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11271. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11272. else
  11273. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11274. /* The led_ctrl is set during tg3_phy_probe, here we might
  11275. * have to force the link status polling mechanism based
  11276. * upon subsystem IDs.
  11277. */
  11278. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11279. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11280. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11281. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11282. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11283. }
  11284. /* For all SERDES we poll the MAC status register. */
  11285. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11286. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11287. else
  11288. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11289. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11290. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11292. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11293. tp->rx_offset -= NET_IP_ALIGN;
  11294. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11295. tp->rx_copy_thresh = ~(u16)0;
  11296. #endif
  11297. }
  11298. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11299. /* Increment the rx prod index on the rx std ring by at most
  11300. * 8 for these chips to workaround hw errata.
  11301. */
  11302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11305. tp->rx_std_max_post = 8;
  11306. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11307. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11308. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11309. return err;
  11310. }
  11311. #ifdef CONFIG_SPARC
  11312. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11313. {
  11314. struct net_device *dev = tp->dev;
  11315. struct pci_dev *pdev = tp->pdev;
  11316. struct device_node *dp = pci_device_to_OF_node(pdev);
  11317. const unsigned char *addr;
  11318. int len;
  11319. addr = of_get_property(dp, "local-mac-address", &len);
  11320. if (addr && len == 6) {
  11321. memcpy(dev->dev_addr, addr, 6);
  11322. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11323. return 0;
  11324. }
  11325. return -ENODEV;
  11326. }
  11327. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11328. {
  11329. struct net_device *dev = tp->dev;
  11330. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11331. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11332. return 0;
  11333. }
  11334. #endif
  11335. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11336. {
  11337. struct net_device *dev = tp->dev;
  11338. u32 hi, lo, mac_offset;
  11339. int addr_ok = 0;
  11340. #ifdef CONFIG_SPARC
  11341. if (!tg3_get_macaddr_sparc(tp))
  11342. return 0;
  11343. #endif
  11344. mac_offset = 0x7c;
  11345. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11346. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11347. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11348. mac_offset = 0xcc;
  11349. if (tg3_nvram_lock(tp))
  11350. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11351. else
  11352. tg3_nvram_unlock(tp);
  11353. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11355. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11356. mac_offset = 0xcc;
  11357. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11358. mac_offset += 0x18c;
  11359. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11360. mac_offset = 0x10;
  11361. /* First try to get it from MAC address mailbox. */
  11362. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11363. if ((hi >> 16) == 0x484b) {
  11364. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11365. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11366. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11367. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11368. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11369. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11370. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11371. /* Some old bootcode may report a 0 MAC address in SRAM */
  11372. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11373. }
  11374. if (!addr_ok) {
  11375. /* Next, try NVRAM. */
  11376. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11377. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11378. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11379. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11380. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11381. }
  11382. /* Finally just fetch it out of the MAC control regs. */
  11383. else {
  11384. hi = tr32(MAC_ADDR_0_HIGH);
  11385. lo = tr32(MAC_ADDR_0_LOW);
  11386. dev->dev_addr[5] = lo & 0xff;
  11387. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11388. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11389. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11390. dev->dev_addr[1] = hi & 0xff;
  11391. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11392. }
  11393. }
  11394. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11395. #ifdef CONFIG_SPARC
  11396. if (!tg3_get_default_macaddr_sparc(tp))
  11397. return 0;
  11398. #endif
  11399. return -EINVAL;
  11400. }
  11401. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11402. return 0;
  11403. }
  11404. #define BOUNDARY_SINGLE_CACHELINE 1
  11405. #define BOUNDARY_MULTI_CACHELINE 2
  11406. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11407. {
  11408. int cacheline_size;
  11409. u8 byte;
  11410. int goal;
  11411. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11412. if (byte == 0)
  11413. cacheline_size = 1024;
  11414. else
  11415. cacheline_size = (int) byte * 4;
  11416. /* On 5703 and later chips, the boundary bits have no
  11417. * effect.
  11418. */
  11419. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11420. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11421. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11422. goto out;
  11423. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11424. goal = BOUNDARY_MULTI_CACHELINE;
  11425. #else
  11426. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11427. goal = BOUNDARY_SINGLE_CACHELINE;
  11428. #else
  11429. goal = 0;
  11430. #endif
  11431. #endif
  11432. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11433. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11434. goto out;
  11435. }
  11436. if (!goal)
  11437. goto out;
  11438. /* PCI controllers on most RISC systems tend to disconnect
  11439. * when a device tries to burst across a cache-line boundary.
  11440. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11441. *
  11442. * Unfortunately, for PCI-E there are only limited
  11443. * write-side controls for this, and thus for reads
  11444. * we will still get the disconnects. We'll also waste
  11445. * these PCI cycles for both read and write for chips
  11446. * other than 5700 and 5701 which do not implement the
  11447. * boundary bits.
  11448. */
  11449. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11450. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11451. switch (cacheline_size) {
  11452. case 16:
  11453. case 32:
  11454. case 64:
  11455. case 128:
  11456. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11457. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11458. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11459. } else {
  11460. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11461. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11462. }
  11463. break;
  11464. case 256:
  11465. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11466. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11467. break;
  11468. default:
  11469. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11470. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11471. break;
  11472. }
  11473. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11474. switch (cacheline_size) {
  11475. case 16:
  11476. case 32:
  11477. case 64:
  11478. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11479. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11480. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11481. break;
  11482. }
  11483. /* fallthrough */
  11484. case 128:
  11485. default:
  11486. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11487. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11488. break;
  11489. }
  11490. } else {
  11491. switch (cacheline_size) {
  11492. case 16:
  11493. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11494. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11495. DMA_RWCTRL_WRITE_BNDRY_16);
  11496. break;
  11497. }
  11498. /* fallthrough */
  11499. case 32:
  11500. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11501. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11502. DMA_RWCTRL_WRITE_BNDRY_32);
  11503. break;
  11504. }
  11505. /* fallthrough */
  11506. case 64:
  11507. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11508. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11509. DMA_RWCTRL_WRITE_BNDRY_64);
  11510. break;
  11511. }
  11512. /* fallthrough */
  11513. case 128:
  11514. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11515. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11516. DMA_RWCTRL_WRITE_BNDRY_128);
  11517. break;
  11518. }
  11519. /* fallthrough */
  11520. case 256:
  11521. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11522. DMA_RWCTRL_WRITE_BNDRY_256);
  11523. break;
  11524. case 512:
  11525. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11526. DMA_RWCTRL_WRITE_BNDRY_512);
  11527. break;
  11528. case 1024:
  11529. default:
  11530. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11531. DMA_RWCTRL_WRITE_BNDRY_1024);
  11532. break;
  11533. }
  11534. }
  11535. out:
  11536. return val;
  11537. }
  11538. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11539. {
  11540. struct tg3_internal_buffer_desc test_desc;
  11541. u32 sram_dma_descs;
  11542. int i, ret;
  11543. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11544. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11545. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11546. tw32(RDMAC_STATUS, 0);
  11547. tw32(WDMAC_STATUS, 0);
  11548. tw32(BUFMGR_MODE, 0);
  11549. tw32(FTQ_RESET, 0);
  11550. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11551. test_desc.addr_lo = buf_dma & 0xffffffff;
  11552. test_desc.nic_mbuf = 0x00002100;
  11553. test_desc.len = size;
  11554. /*
  11555. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11556. * the *second* time the tg3 driver was getting loaded after an
  11557. * initial scan.
  11558. *
  11559. * Broadcom tells me:
  11560. * ...the DMA engine is connected to the GRC block and a DMA
  11561. * reset may affect the GRC block in some unpredictable way...
  11562. * The behavior of resets to individual blocks has not been tested.
  11563. *
  11564. * Broadcom noted the GRC reset will also reset all sub-components.
  11565. */
  11566. if (to_device) {
  11567. test_desc.cqid_sqid = (13 << 8) | 2;
  11568. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11569. udelay(40);
  11570. } else {
  11571. test_desc.cqid_sqid = (16 << 8) | 7;
  11572. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11573. udelay(40);
  11574. }
  11575. test_desc.flags = 0x00000005;
  11576. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11577. u32 val;
  11578. val = *(((u32 *)&test_desc) + i);
  11579. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11580. sram_dma_descs + (i * sizeof(u32)));
  11581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11582. }
  11583. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11584. if (to_device)
  11585. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11586. else
  11587. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11588. ret = -ENODEV;
  11589. for (i = 0; i < 40; i++) {
  11590. u32 val;
  11591. if (to_device)
  11592. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11593. else
  11594. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11595. if ((val & 0xffff) == sram_dma_descs) {
  11596. ret = 0;
  11597. break;
  11598. }
  11599. udelay(100);
  11600. }
  11601. return ret;
  11602. }
  11603. #define TEST_BUFFER_SIZE 0x2000
  11604. static int __devinit tg3_test_dma(struct tg3 *tp)
  11605. {
  11606. dma_addr_t buf_dma;
  11607. u32 *buf, saved_dma_rwctrl;
  11608. int ret = 0;
  11609. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11610. if (!buf) {
  11611. ret = -ENOMEM;
  11612. goto out_nofree;
  11613. }
  11614. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11615. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11616. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11617. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11618. goto out;
  11619. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11620. /* DMA read watermark not used on PCIE */
  11621. tp->dma_rwctrl |= 0x00180000;
  11622. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11625. tp->dma_rwctrl |= 0x003f0000;
  11626. else
  11627. tp->dma_rwctrl |= 0x003f000f;
  11628. } else {
  11629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11631. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11632. u32 read_water = 0x7;
  11633. /* If the 5704 is behind the EPB bridge, we can
  11634. * do the less restrictive ONE_DMA workaround for
  11635. * better performance.
  11636. */
  11637. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11639. tp->dma_rwctrl |= 0x8000;
  11640. else if (ccval == 0x6 || ccval == 0x7)
  11641. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11643. read_water = 4;
  11644. /* Set bit 23 to enable PCIX hw bug fix */
  11645. tp->dma_rwctrl |=
  11646. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11647. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11648. (1 << 23);
  11649. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11650. /* 5780 always in PCIX mode */
  11651. tp->dma_rwctrl |= 0x00144000;
  11652. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11653. /* 5714 always in PCIX mode */
  11654. tp->dma_rwctrl |= 0x00148000;
  11655. } else {
  11656. tp->dma_rwctrl |= 0x001b000f;
  11657. }
  11658. }
  11659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11661. tp->dma_rwctrl &= 0xfffffff0;
  11662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11664. /* Remove this if it causes problems for some boards. */
  11665. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11666. /* On 5700/5701 chips, we need to set this bit.
  11667. * Otherwise the chip will issue cacheline transactions
  11668. * to streamable DMA memory with not all the byte
  11669. * enables turned on. This is an error on several
  11670. * RISC PCI controllers, in particular sparc64.
  11671. *
  11672. * On 5703/5704 chips, this bit has been reassigned
  11673. * a different meaning. In particular, it is used
  11674. * on those chips to enable a PCI-X workaround.
  11675. */
  11676. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11677. }
  11678. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11679. #if 0
  11680. /* Unneeded, already done by tg3_get_invariants. */
  11681. tg3_switch_clocks(tp);
  11682. #endif
  11683. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11684. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11685. goto out;
  11686. /* It is best to perform DMA test with maximum write burst size
  11687. * to expose the 5700/5701 write DMA bug.
  11688. */
  11689. saved_dma_rwctrl = tp->dma_rwctrl;
  11690. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11691. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11692. while (1) {
  11693. u32 *p = buf, i;
  11694. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11695. p[i] = i;
  11696. /* Send the buffer to the chip. */
  11697. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11698. if (ret) {
  11699. dev_err(&tp->pdev->dev,
  11700. "%s: Buffer write failed. err = %d\n",
  11701. __func__, ret);
  11702. break;
  11703. }
  11704. #if 0
  11705. /* validate data reached card RAM correctly. */
  11706. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11707. u32 val;
  11708. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11709. if (le32_to_cpu(val) != p[i]) {
  11710. dev_err(&tp->pdev->dev,
  11711. "%s: Buffer corrupted on device! "
  11712. "(%d != %d)\n", __func__, val, i);
  11713. /* ret = -ENODEV here? */
  11714. }
  11715. p[i] = 0;
  11716. }
  11717. #endif
  11718. /* Now read it back. */
  11719. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11720. if (ret) {
  11721. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11722. "err = %d\n", __func__, ret);
  11723. break;
  11724. }
  11725. /* Verify it. */
  11726. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11727. if (p[i] == i)
  11728. continue;
  11729. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11730. DMA_RWCTRL_WRITE_BNDRY_16) {
  11731. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11732. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11733. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11734. break;
  11735. } else {
  11736. dev_err(&tp->pdev->dev,
  11737. "%s: Buffer corrupted on read back! "
  11738. "(%d != %d)\n", __func__, p[i], i);
  11739. ret = -ENODEV;
  11740. goto out;
  11741. }
  11742. }
  11743. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11744. /* Success. */
  11745. ret = 0;
  11746. break;
  11747. }
  11748. }
  11749. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11750. DMA_RWCTRL_WRITE_BNDRY_16) {
  11751. static struct pci_device_id dma_wait_state_chipsets[] = {
  11752. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11753. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11754. { },
  11755. };
  11756. /* DMA test passed without adjusting DMA boundary,
  11757. * now look for chipsets that are known to expose the
  11758. * DMA bug without failing the test.
  11759. */
  11760. if (pci_dev_present(dma_wait_state_chipsets)) {
  11761. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11762. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11763. } else {
  11764. /* Safe to use the calculated DMA boundary. */
  11765. tp->dma_rwctrl = saved_dma_rwctrl;
  11766. }
  11767. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11768. }
  11769. out:
  11770. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11771. out_nofree:
  11772. return ret;
  11773. }
  11774. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11775. {
  11776. tp->link_config.advertising =
  11777. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11778. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11779. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11780. ADVERTISED_Autoneg | ADVERTISED_MII);
  11781. tp->link_config.speed = SPEED_INVALID;
  11782. tp->link_config.duplex = DUPLEX_INVALID;
  11783. tp->link_config.autoneg = AUTONEG_ENABLE;
  11784. tp->link_config.active_speed = SPEED_INVALID;
  11785. tp->link_config.active_duplex = DUPLEX_INVALID;
  11786. tp->link_config.orig_speed = SPEED_INVALID;
  11787. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11788. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11789. }
  11790. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11791. {
  11792. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11793. tp->bufmgr_config.mbuf_read_dma_low_water =
  11794. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11795. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11796. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11797. tp->bufmgr_config.mbuf_high_water =
  11798. DEFAULT_MB_HIGH_WATER_57765;
  11799. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11800. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11801. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11802. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11803. tp->bufmgr_config.mbuf_high_water_jumbo =
  11804. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11805. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11806. tp->bufmgr_config.mbuf_read_dma_low_water =
  11807. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11808. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11809. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11810. tp->bufmgr_config.mbuf_high_water =
  11811. DEFAULT_MB_HIGH_WATER_5705;
  11812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11813. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11814. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11815. tp->bufmgr_config.mbuf_high_water =
  11816. DEFAULT_MB_HIGH_WATER_5906;
  11817. }
  11818. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11819. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11820. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11821. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11822. tp->bufmgr_config.mbuf_high_water_jumbo =
  11823. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11824. } else {
  11825. tp->bufmgr_config.mbuf_read_dma_low_water =
  11826. DEFAULT_MB_RDMA_LOW_WATER;
  11827. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11828. DEFAULT_MB_MACRX_LOW_WATER;
  11829. tp->bufmgr_config.mbuf_high_water =
  11830. DEFAULT_MB_HIGH_WATER;
  11831. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11832. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11833. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11834. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11835. tp->bufmgr_config.mbuf_high_water_jumbo =
  11836. DEFAULT_MB_HIGH_WATER_JUMBO;
  11837. }
  11838. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11839. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11840. }
  11841. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11842. {
  11843. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11844. case TG3_PHY_ID_BCM5400: return "5400";
  11845. case TG3_PHY_ID_BCM5401: return "5401";
  11846. case TG3_PHY_ID_BCM5411: return "5411";
  11847. case TG3_PHY_ID_BCM5701: return "5701";
  11848. case TG3_PHY_ID_BCM5703: return "5703";
  11849. case TG3_PHY_ID_BCM5704: return "5704";
  11850. case TG3_PHY_ID_BCM5705: return "5705";
  11851. case TG3_PHY_ID_BCM5750: return "5750";
  11852. case TG3_PHY_ID_BCM5752: return "5752";
  11853. case TG3_PHY_ID_BCM5714: return "5714";
  11854. case TG3_PHY_ID_BCM5780: return "5780";
  11855. case TG3_PHY_ID_BCM5755: return "5755";
  11856. case TG3_PHY_ID_BCM5787: return "5787";
  11857. case TG3_PHY_ID_BCM5784: return "5784";
  11858. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11859. case TG3_PHY_ID_BCM5906: return "5906";
  11860. case TG3_PHY_ID_BCM5761: return "5761";
  11861. case TG3_PHY_ID_BCM5718C: return "5718C";
  11862. case TG3_PHY_ID_BCM5718S: return "5718S";
  11863. case TG3_PHY_ID_BCM57765: return "57765";
  11864. case TG3_PHY_ID_BCM5719C: return "5719C";
  11865. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11866. case 0: return "serdes";
  11867. default: return "unknown";
  11868. }
  11869. }
  11870. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11871. {
  11872. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11873. strcpy(str, "PCI Express");
  11874. return str;
  11875. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11876. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11877. strcpy(str, "PCIX:");
  11878. if ((clock_ctrl == 7) ||
  11879. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11880. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11881. strcat(str, "133MHz");
  11882. else if (clock_ctrl == 0)
  11883. strcat(str, "33MHz");
  11884. else if (clock_ctrl == 2)
  11885. strcat(str, "50MHz");
  11886. else if (clock_ctrl == 4)
  11887. strcat(str, "66MHz");
  11888. else if (clock_ctrl == 6)
  11889. strcat(str, "100MHz");
  11890. } else {
  11891. strcpy(str, "PCI:");
  11892. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11893. strcat(str, "66MHz");
  11894. else
  11895. strcat(str, "33MHz");
  11896. }
  11897. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11898. strcat(str, ":32-bit");
  11899. else
  11900. strcat(str, ":64-bit");
  11901. return str;
  11902. }
  11903. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11904. {
  11905. struct pci_dev *peer;
  11906. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11907. for (func = 0; func < 8; func++) {
  11908. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11909. if (peer && peer != tp->pdev)
  11910. break;
  11911. pci_dev_put(peer);
  11912. }
  11913. /* 5704 can be configured in single-port mode, set peer to
  11914. * tp->pdev in that case.
  11915. */
  11916. if (!peer) {
  11917. peer = tp->pdev;
  11918. return peer;
  11919. }
  11920. /*
  11921. * We don't need to keep the refcount elevated; there's no way
  11922. * to remove one half of this device without removing the other
  11923. */
  11924. pci_dev_put(peer);
  11925. return peer;
  11926. }
  11927. static void __devinit tg3_init_coal(struct tg3 *tp)
  11928. {
  11929. struct ethtool_coalesce *ec = &tp->coal;
  11930. memset(ec, 0, sizeof(*ec));
  11931. ec->cmd = ETHTOOL_GCOALESCE;
  11932. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11933. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11934. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11935. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11936. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11937. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11938. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11939. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11940. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11941. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11942. HOSTCC_MODE_CLRTICK_TXBD)) {
  11943. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11944. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11945. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11946. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11947. }
  11948. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11949. ec->rx_coalesce_usecs_irq = 0;
  11950. ec->tx_coalesce_usecs_irq = 0;
  11951. ec->stats_block_coalesce_usecs = 0;
  11952. }
  11953. }
  11954. static const struct net_device_ops tg3_netdev_ops = {
  11955. .ndo_open = tg3_open,
  11956. .ndo_stop = tg3_close,
  11957. .ndo_start_xmit = tg3_start_xmit,
  11958. .ndo_get_stats64 = tg3_get_stats64,
  11959. .ndo_validate_addr = eth_validate_addr,
  11960. .ndo_set_multicast_list = tg3_set_rx_mode,
  11961. .ndo_set_mac_address = tg3_set_mac_addr,
  11962. .ndo_do_ioctl = tg3_ioctl,
  11963. .ndo_tx_timeout = tg3_tx_timeout,
  11964. .ndo_change_mtu = tg3_change_mtu,
  11965. #if TG3_VLAN_TAG_USED
  11966. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11967. #endif
  11968. #ifdef CONFIG_NET_POLL_CONTROLLER
  11969. .ndo_poll_controller = tg3_poll_controller,
  11970. #endif
  11971. };
  11972. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11973. .ndo_open = tg3_open,
  11974. .ndo_stop = tg3_close,
  11975. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11976. .ndo_get_stats64 = tg3_get_stats64,
  11977. .ndo_validate_addr = eth_validate_addr,
  11978. .ndo_set_multicast_list = tg3_set_rx_mode,
  11979. .ndo_set_mac_address = tg3_set_mac_addr,
  11980. .ndo_do_ioctl = tg3_ioctl,
  11981. .ndo_tx_timeout = tg3_tx_timeout,
  11982. .ndo_change_mtu = tg3_change_mtu,
  11983. #if TG3_VLAN_TAG_USED
  11984. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11985. #endif
  11986. #ifdef CONFIG_NET_POLL_CONTROLLER
  11987. .ndo_poll_controller = tg3_poll_controller,
  11988. #endif
  11989. };
  11990. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11991. const struct pci_device_id *ent)
  11992. {
  11993. struct net_device *dev;
  11994. struct tg3 *tp;
  11995. int i, err, pm_cap;
  11996. u32 sndmbx, rcvmbx, intmbx;
  11997. char str[40];
  11998. u64 dma_mask, persist_dma_mask;
  11999. printk_once(KERN_INFO "%s\n", version);
  12000. err = pci_enable_device(pdev);
  12001. if (err) {
  12002. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12003. return err;
  12004. }
  12005. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12006. if (err) {
  12007. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12008. goto err_out_disable_pdev;
  12009. }
  12010. pci_set_master(pdev);
  12011. /* Find power-management capability. */
  12012. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12013. if (pm_cap == 0) {
  12014. dev_err(&pdev->dev,
  12015. "Cannot find Power Management capability, aborting\n");
  12016. err = -EIO;
  12017. goto err_out_free_res;
  12018. }
  12019. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12020. if (!dev) {
  12021. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12022. err = -ENOMEM;
  12023. goto err_out_free_res;
  12024. }
  12025. SET_NETDEV_DEV(dev, &pdev->dev);
  12026. #if TG3_VLAN_TAG_USED
  12027. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12028. #endif
  12029. tp = netdev_priv(dev);
  12030. tp->pdev = pdev;
  12031. tp->dev = dev;
  12032. tp->pm_cap = pm_cap;
  12033. tp->rx_mode = TG3_DEF_RX_MODE;
  12034. tp->tx_mode = TG3_DEF_TX_MODE;
  12035. if (tg3_debug > 0)
  12036. tp->msg_enable = tg3_debug;
  12037. else
  12038. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12039. /* The word/byte swap controls here control register access byte
  12040. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12041. * setting below.
  12042. */
  12043. tp->misc_host_ctrl =
  12044. MISC_HOST_CTRL_MASK_PCI_INT |
  12045. MISC_HOST_CTRL_WORD_SWAP |
  12046. MISC_HOST_CTRL_INDIR_ACCESS |
  12047. MISC_HOST_CTRL_PCISTATE_RW;
  12048. /* The NONFRM (non-frame) byte/word swap controls take effect
  12049. * on descriptor entries, anything which isn't packet data.
  12050. *
  12051. * The StrongARM chips on the board (one for tx, one for rx)
  12052. * are running in big-endian mode.
  12053. */
  12054. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12055. GRC_MODE_WSWAP_NONFRM_DATA);
  12056. #ifdef __BIG_ENDIAN
  12057. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12058. #endif
  12059. spin_lock_init(&tp->lock);
  12060. spin_lock_init(&tp->indirect_lock);
  12061. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12062. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12063. if (!tp->regs) {
  12064. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12065. err = -ENOMEM;
  12066. goto err_out_free_dev;
  12067. }
  12068. tg3_init_link_config(tp);
  12069. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12070. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12071. dev->ethtool_ops = &tg3_ethtool_ops;
  12072. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12073. dev->irq = pdev->irq;
  12074. err = tg3_get_invariants(tp);
  12075. if (err) {
  12076. dev_err(&pdev->dev,
  12077. "Problem fetching invariants of chip, aborting\n");
  12078. goto err_out_iounmap;
  12079. }
  12080. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12081. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
  12082. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12083. dev->netdev_ops = &tg3_netdev_ops;
  12084. else
  12085. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12086. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12087. * device behind the EPB cannot support DMA addresses > 40-bit.
  12088. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12089. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12090. * do DMA address check in tg3_start_xmit().
  12091. */
  12092. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12093. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12094. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12095. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12096. #ifdef CONFIG_HIGHMEM
  12097. dma_mask = DMA_BIT_MASK(64);
  12098. #endif
  12099. } else
  12100. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12101. /* Configure DMA attributes. */
  12102. if (dma_mask > DMA_BIT_MASK(32)) {
  12103. err = pci_set_dma_mask(pdev, dma_mask);
  12104. if (!err) {
  12105. dev->features |= NETIF_F_HIGHDMA;
  12106. err = pci_set_consistent_dma_mask(pdev,
  12107. persist_dma_mask);
  12108. if (err < 0) {
  12109. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12110. "DMA for consistent allocations\n");
  12111. goto err_out_iounmap;
  12112. }
  12113. }
  12114. }
  12115. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12116. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12117. if (err) {
  12118. dev_err(&pdev->dev,
  12119. "No usable DMA configuration, aborting\n");
  12120. goto err_out_iounmap;
  12121. }
  12122. }
  12123. tg3_init_bufmgr_config(tp);
  12124. /* Selectively allow TSO based on operating conditions */
  12125. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12126. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12127. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12128. else {
  12129. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12130. tp->fw_needed = NULL;
  12131. }
  12132. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12133. tp->fw_needed = FIRMWARE_TG3;
  12134. /* TSO is on by default on chips that support hardware TSO.
  12135. * Firmware TSO on older chips gives lower performance, so it
  12136. * is off by default, but can be enabled using ethtool.
  12137. */
  12138. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12139. (dev->features & NETIF_F_IP_CSUM)) {
  12140. dev->features |= NETIF_F_TSO;
  12141. vlan_features_add(dev, NETIF_F_TSO);
  12142. }
  12143. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12144. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12145. if (dev->features & NETIF_F_IPV6_CSUM) {
  12146. dev->features |= NETIF_F_TSO6;
  12147. vlan_features_add(dev, NETIF_F_TSO6);
  12148. }
  12149. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12151. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12152. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12155. dev->features |= NETIF_F_TSO_ECN;
  12156. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12157. }
  12158. }
  12159. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12160. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12161. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12162. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12163. tp->rx_pending = 63;
  12164. }
  12165. err = tg3_get_device_address(tp);
  12166. if (err) {
  12167. dev_err(&pdev->dev,
  12168. "Could not obtain valid ethernet address, aborting\n");
  12169. goto err_out_iounmap;
  12170. }
  12171. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12172. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12173. if (!tp->aperegs) {
  12174. dev_err(&pdev->dev,
  12175. "Cannot map APE registers, aborting\n");
  12176. err = -ENOMEM;
  12177. goto err_out_iounmap;
  12178. }
  12179. tg3_ape_lock_init(tp);
  12180. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12181. tg3_read_dash_ver(tp);
  12182. }
  12183. /*
  12184. * Reset chip in case UNDI or EFI driver did not shutdown
  12185. * DMA self test will enable WDMAC and we'll see (spurious)
  12186. * pending DMA on the PCI bus at that point.
  12187. */
  12188. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12189. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12190. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12191. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12192. }
  12193. err = tg3_test_dma(tp);
  12194. if (err) {
  12195. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12196. goto err_out_apeunmap;
  12197. }
  12198. /* flow control autonegotiation is default behavior */
  12199. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12200. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12201. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12202. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12203. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12204. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12205. struct tg3_napi *tnapi = &tp->napi[i];
  12206. tnapi->tp = tp;
  12207. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12208. tnapi->int_mbox = intmbx;
  12209. if (i < 4)
  12210. intmbx += 0x8;
  12211. else
  12212. intmbx += 0x4;
  12213. tnapi->consmbox = rcvmbx;
  12214. tnapi->prodmbox = sndmbx;
  12215. if (i) {
  12216. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12217. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12218. } else {
  12219. tnapi->coal_now = HOSTCC_MODE_NOW;
  12220. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12221. }
  12222. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12223. break;
  12224. /*
  12225. * If we support MSIX, we'll be using RSS. If we're using
  12226. * RSS, the first vector only handles link interrupts and the
  12227. * remaining vectors handle rx and tx interrupts. Reuse the
  12228. * mailbox values for the next iteration. The values we setup
  12229. * above are still useful for the single vectored mode.
  12230. */
  12231. if (!i)
  12232. continue;
  12233. rcvmbx += 0x8;
  12234. if (sndmbx & 0x4)
  12235. sndmbx -= 0x4;
  12236. else
  12237. sndmbx += 0xc;
  12238. }
  12239. tg3_init_coal(tp);
  12240. pci_set_drvdata(pdev, dev);
  12241. err = register_netdev(dev);
  12242. if (err) {
  12243. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12244. goto err_out_apeunmap;
  12245. }
  12246. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12247. tp->board_part_number,
  12248. tp->pci_chip_rev_id,
  12249. tg3_bus_string(tp, str),
  12250. dev->dev_addr);
  12251. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12252. struct phy_device *phydev;
  12253. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12254. netdev_info(dev,
  12255. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12256. phydev->drv->name, dev_name(&phydev->dev));
  12257. } else {
  12258. char *ethtype;
  12259. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12260. ethtype = "10/100Base-TX";
  12261. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12262. ethtype = "1000Base-SX";
  12263. else
  12264. ethtype = "10/100/1000Base-T";
  12265. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12266. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12267. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12268. }
  12269. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12270. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12271. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12272. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12273. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12274. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12275. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12276. tp->dma_rwctrl,
  12277. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12278. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12279. return 0;
  12280. err_out_apeunmap:
  12281. if (tp->aperegs) {
  12282. iounmap(tp->aperegs);
  12283. tp->aperegs = NULL;
  12284. }
  12285. err_out_iounmap:
  12286. if (tp->regs) {
  12287. iounmap(tp->regs);
  12288. tp->regs = NULL;
  12289. }
  12290. err_out_free_dev:
  12291. free_netdev(dev);
  12292. err_out_free_res:
  12293. pci_release_regions(pdev);
  12294. err_out_disable_pdev:
  12295. pci_disable_device(pdev);
  12296. pci_set_drvdata(pdev, NULL);
  12297. return err;
  12298. }
  12299. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12300. {
  12301. struct net_device *dev = pci_get_drvdata(pdev);
  12302. if (dev) {
  12303. struct tg3 *tp = netdev_priv(dev);
  12304. if (tp->fw)
  12305. release_firmware(tp->fw);
  12306. flush_scheduled_work();
  12307. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12308. tg3_phy_fini(tp);
  12309. tg3_mdio_fini(tp);
  12310. }
  12311. unregister_netdev(dev);
  12312. if (tp->aperegs) {
  12313. iounmap(tp->aperegs);
  12314. tp->aperegs = NULL;
  12315. }
  12316. if (tp->regs) {
  12317. iounmap(tp->regs);
  12318. tp->regs = NULL;
  12319. }
  12320. free_netdev(dev);
  12321. pci_release_regions(pdev);
  12322. pci_disable_device(pdev);
  12323. pci_set_drvdata(pdev, NULL);
  12324. }
  12325. }
  12326. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12327. {
  12328. struct net_device *dev = pci_get_drvdata(pdev);
  12329. struct tg3 *tp = netdev_priv(dev);
  12330. pci_power_t target_state;
  12331. int err;
  12332. /* PCI register 4 needs to be saved whether netif_running() or not.
  12333. * MSI address and data need to be saved if using MSI and
  12334. * netif_running().
  12335. */
  12336. pci_save_state(pdev);
  12337. if (!netif_running(dev))
  12338. return 0;
  12339. flush_scheduled_work();
  12340. tg3_phy_stop(tp);
  12341. tg3_netif_stop(tp);
  12342. del_timer_sync(&tp->timer);
  12343. tg3_full_lock(tp, 1);
  12344. tg3_disable_ints(tp);
  12345. tg3_full_unlock(tp);
  12346. netif_device_detach(dev);
  12347. tg3_full_lock(tp, 0);
  12348. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12349. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12350. tg3_full_unlock(tp);
  12351. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12352. err = tg3_set_power_state(tp, target_state);
  12353. if (err) {
  12354. int err2;
  12355. tg3_full_lock(tp, 0);
  12356. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12357. err2 = tg3_restart_hw(tp, 1);
  12358. if (err2)
  12359. goto out;
  12360. tp->timer.expires = jiffies + tp->timer_offset;
  12361. add_timer(&tp->timer);
  12362. netif_device_attach(dev);
  12363. tg3_netif_start(tp);
  12364. out:
  12365. tg3_full_unlock(tp);
  12366. if (!err2)
  12367. tg3_phy_start(tp);
  12368. }
  12369. return err;
  12370. }
  12371. static int tg3_resume(struct pci_dev *pdev)
  12372. {
  12373. struct net_device *dev = pci_get_drvdata(pdev);
  12374. struct tg3 *tp = netdev_priv(dev);
  12375. int err;
  12376. pci_restore_state(tp->pdev);
  12377. if (!netif_running(dev))
  12378. return 0;
  12379. err = tg3_set_power_state(tp, PCI_D0);
  12380. if (err)
  12381. return err;
  12382. netif_device_attach(dev);
  12383. tg3_full_lock(tp, 0);
  12384. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12385. err = tg3_restart_hw(tp, 1);
  12386. if (err)
  12387. goto out;
  12388. tp->timer.expires = jiffies + tp->timer_offset;
  12389. add_timer(&tp->timer);
  12390. tg3_netif_start(tp);
  12391. out:
  12392. tg3_full_unlock(tp);
  12393. if (!err)
  12394. tg3_phy_start(tp);
  12395. return err;
  12396. }
  12397. static struct pci_driver tg3_driver = {
  12398. .name = DRV_MODULE_NAME,
  12399. .id_table = tg3_pci_tbl,
  12400. .probe = tg3_init_one,
  12401. .remove = __devexit_p(tg3_remove_one),
  12402. .suspend = tg3_suspend,
  12403. .resume = tg3_resume
  12404. };
  12405. static int __init tg3_init(void)
  12406. {
  12407. return pci_register_driver(&tg3_driver);
  12408. }
  12409. static void __exit tg3_cleanup(void)
  12410. {
  12411. pci_unregister_driver(&tg3_driver);
  12412. }
  12413. module_init(tg3_init);
  12414. module_exit(tg3_cleanup);