rv770.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. /* get temperature in millidegrees */
  43. u32 rv770_get_temp(struct radeon_device *rdev)
  44. {
  45. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  46. ASIC_T_SHIFT;
  47. u32 actual_temp = 0;
  48. if ((temp >> 9) & 1)
  49. actual_temp = 0;
  50. else
  51. actual_temp = (temp >> 1) & 0xff;
  52. return actual_temp * 1000;
  53. }
  54. void rv770_pm_misc(struct radeon_device *rdev)
  55. {
  56. int req_ps_idx = rdev->pm.requested_power_state_index;
  57. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  58. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  59. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  60. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  61. if (voltage->voltage != rdev->pm.current_vddc) {
  62. radeon_atom_set_voltage(rdev, voltage->voltage);
  63. rdev->pm.current_vddc = voltage->voltage;
  64. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  65. }
  66. }
  67. }
  68. /*
  69. * GART
  70. */
  71. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  72. {
  73. u32 tmp;
  74. int r, i;
  75. if (rdev->gart.table.vram.robj == NULL) {
  76. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  77. return -EINVAL;
  78. }
  79. r = radeon_gart_table_vram_pin(rdev);
  80. if (r)
  81. return r;
  82. radeon_gart_restore(rdev);
  83. /* Setup L2 cache */
  84. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  85. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  86. EFFECTIVE_L2_QUEUE_SIZE(7));
  87. WREG32(VM_L2_CNTL2, 0);
  88. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  89. /* Setup TLB control */
  90. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  91. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  92. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  93. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  94. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  95. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  96. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  97. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  98. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  99. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  100. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  101. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  102. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  103. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  104. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  105. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  106. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  107. (u32)(rdev->dummy_page.addr >> 12));
  108. for (i = 1; i < 7; i++)
  109. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  110. r600_pcie_gart_tlb_flush(rdev);
  111. rdev->gart.ready = true;
  112. return 0;
  113. }
  114. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  115. {
  116. u32 tmp;
  117. int i, r;
  118. /* Disable all tables */
  119. for (i = 0; i < 7; i++)
  120. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  121. /* Setup L2 cache */
  122. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  128. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  129. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  130. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  131. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  135. if (rdev->gart.table.vram.robj) {
  136. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  137. if (likely(r == 0)) {
  138. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  139. radeon_bo_unpin(rdev->gart.table.vram.robj);
  140. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  141. }
  142. }
  143. }
  144. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  145. {
  146. radeon_gart_fini(rdev);
  147. rv770_pcie_gart_disable(rdev);
  148. radeon_gart_table_vram_free(rdev);
  149. }
  150. void rv770_agp_enable(struct radeon_device *rdev)
  151. {
  152. u32 tmp;
  153. int i;
  154. /* Setup L2 cache */
  155. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  156. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  157. EFFECTIVE_L2_QUEUE_SIZE(7));
  158. WREG32(VM_L2_CNTL2, 0);
  159. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  160. /* Setup TLB control */
  161. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  162. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  163. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  164. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  165. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  166. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  167. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  168. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  172. for (i = 0; i < 7; i++)
  173. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  174. }
  175. static void rv770_mc_program(struct radeon_device *rdev)
  176. {
  177. struct rv515_mc_save save;
  178. u32 tmp;
  179. int i, j;
  180. /* Initialize HDP */
  181. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  182. WREG32((0x2c14 + j), 0x00000000);
  183. WREG32((0x2c18 + j), 0x00000000);
  184. WREG32((0x2c1c + j), 0x00000000);
  185. WREG32((0x2c20 + j), 0x00000000);
  186. WREG32((0x2c24 + j), 0x00000000);
  187. }
  188. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  189. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  190. */
  191. tmp = RREG32(HDP_DEBUG1);
  192. rv515_mc_stop(rdev, &save);
  193. if (r600_mc_wait_for_idle(rdev)) {
  194. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  195. }
  196. /* Lockout access through VGA aperture*/
  197. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  198. /* Update configuration */
  199. if (rdev->flags & RADEON_IS_AGP) {
  200. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  201. /* VRAM before AGP */
  202. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  203. rdev->mc.vram_start >> 12);
  204. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  205. rdev->mc.gtt_end >> 12);
  206. } else {
  207. /* VRAM after AGP */
  208. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  209. rdev->mc.gtt_start >> 12);
  210. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  211. rdev->mc.vram_end >> 12);
  212. }
  213. } else {
  214. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  215. rdev->mc.vram_start >> 12);
  216. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  217. rdev->mc.vram_end >> 12);
  218. }
  219. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  220. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  221. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  222. WREG32(MC_VM_FB_LOCATION, tmp);
  223. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  224. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  225. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  226. if (rdev->flags & RADEON_IS_AGP) {
  227. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  228. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  229. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  230. } else {
  231. WREG32(MC_VM_AGP_BASE, 0);
  232. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  233. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  234. }
  235. if (r600_mc_wait_for_idle(rdev)) {
  236. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  237. }
  238. rv515_mc_resume(rdev, &save);
  239. /* we need to own VRAM, so turn off the VGA renderer here
  240. * to stop it overwriting our objects */
  241. rv515_vga_render_disable(rdev);
  242. }
  243. /*
  244. * CP.
  245. */
  246. void r700_cp_stop(struct radeon_device *rdev)
  247. {
  248. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  249. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  250. }
  251. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  252. {
  253. const __be32 *fw_data;
  254. int i;
  255. if (!rdev->me_fw || !rdev->pfp_fw)
  256. return -EINVAL;
  257. r700_cp_stop(rdev);
  258. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  259. /* Reset cp */
  260. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  261. RREG32(GRBM_SOFT_RESET);
  262. mdelay(15);
  263. WREG32(GRBM_SOFT_RESET, 0);
  264. fw_data = (const __be32 *)rdev->pfp_fw->data;
  265. WREG32(CP_PFP_UCODE_ADDR, 0);
  266. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  267. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  268. WREG32(CP_PFP_UCODE_ADDR, 0);
  269. fw_data = (const __be32 *)rdev->me_fw->data;
  270. WREG32(CP_ME_RAM_WADDR, 0);
  271. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  272. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  273. WREG32(CP_PFP_UCODE_ADDR, 0);
  274. WREG32(CP_ME_RAM_WADDR, 0);
  275. WREG32(CP_ME_RAM_RADDR, 0);
  276. return 0;
  277. }
  278. void r700_cp_fini(struct radeon_device *rdev)
  279. {
  280. r700_cp_stop(rdev);
  281. radeon_ring_fini(rdev);
  282. }
  283. /*
  284. * Core functions
  285. */
  286. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  287. u32 num_tile_pipes,
  288. u32 num_backends,
  289. u32 backend_disable_mask)
  290. {
  291. u32 backend_map = 0;
  292. u32 enabled_backends_mask;
  293. u32 enabled_backends_count;
  294. u32 cur_pipe;
  295. u32 swizzle_pipe[R7XX_MAX_PIPES];
  296. u32 cur_backend;
  297. u32 i;
  298. bool force_no_swizzle;
  299. if (num_tile_pipes > R7XX_MAX_PIPES)
  300. num_tile_pipes = R7XX_MAX_PIPES;
  301. if (num_tile_pipes < 1)
  302. num_tile_pipes = 1;
  303. if (num_backends > R7XX_MAX_BACKENDS)
  304. num_backends = R7XX_MAX_BACKENDS;
  305. if (num_backends < 1)
  306. num_backends = 1;
  307. enabled_backends_mask = 0;
  308. enabled_backends_count = 0;
  309. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  310. if (((backend_disable_mask >> i) & 1) == 0) {
  311. enabled_backends_mask |= (1 << i);
  312. ++enabled_backends_count;
  313. }
  314. if (enabled_backends_count == num_backends)
  315. break;
  316. }
  317. if (enabled_backends_count == 0) {
  318. enabled_backends_mask = 1;
  319. enabled_backends_count = 1;
  320. }
  321. if (enabled_backends_count != num_backends)
  322. num_backends = enabled_backends_count;
  323. switch (rdev->family) {
  324. case CHIP_RV770:
  325. case CHIP_RV730:
  326. force_no_swizzle = false;
  327. break;
  328. case CHIP_RV710:
  329. case CHIP_RV740:
  330. default:
  331. force_no_swizzle = true;
  332. break;
  333. }
  334. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  335. switch (num_tile_pipes) {
  336. case 1:
  337. swizzle_pipe[0] = 0;
  338. break;
  339. case 2:
  340. swizzle_pipe[0] = 0;
  341. swizzle_pipe[1] = 1;
  342. break;
  343. case 3:
  344. if (force_no_swizzle) {
  345. swizzle_pipe[0] = 0;
  346. swizzle_pipe[1] = 1;
  347. swizzle_pipe[2] = 2;
  348. } else {
  349. swizzle_pipe[0] = 0;
  350. swizzle_pipe[1] = 2;
  351. swizzle_pipe[2] = 1;
  352. }
  353. break;
  354. case 4:
  355. if (force_no_swizzle) {
  356. swizzle_pipe[0] = 0;
  357. swizzle_pipe[1] = 1;
  358. swizzle_pipe[2] = 2;
  359. swizzle_pipe[3] = 3;
  360. } else {
  361. swizzle_pipe[0] = 0;
  362. swizzle_pipe[1] = 2;
  363. swizzle_pipe[2] = 3;
  364. swizzle_pipe[3] = 1;
  365. }
  366. break;
  367. case 5:
  368. if (force_no_swizzle) {
  369. swizzle_pipe[0] = 0;
  370. swizzle_pipe[1] = 1;
  371. swizzle_pipe[2] = 2;
  372. swizzle_pipe[3] = 3;
  373. swizzle_pipe[4] = 4;
  374. } else {
  375. swizzle_pipe[0] = 0;
  376. swizzle_pipe[1] = 2;
  377. swizzle_pipe[2] = 4;
  378. swizzle_pipe[3] = 1;
  379. swizzle_pipe[4] = 3;
  380. }
  381. break;
  382. case 6:
  383. if (force_no_swizzle) {
  384. swizzle_pipe[0] = 0;
  385. swizzle_pipe[1] = 1;
  386. swizzle_pipe[2] = 2;
  387. swizzle_pipe[3] = 3;
  388. swizzle_pipe[4] = 4;
  389. swizzle_pipe[5] = 5;
  390. } else {
  391. swizzle_pipe[0] = 0;
  392. swizzle_pipe[1] = 2;
  393. swizzle_pipe[2] = 4;
  394. swizzle_pipe[3] = 5;
  395. swizzle_pipe[4] = 3;
  396. swizzle_pipe[5] = 1;
  397. }
  398. break;
  399. case 7:
  400. if (force_no_swizzle) {
  401. swizzle_pipe[0] = 0;
  402. swizzle_pipe[1] = 1;
  403. swizzle_pipe[2] = 2;
  404. swizzle_pipe[3] = 3;
  405. swizzle_pipe[4] = 4;
  406. swizzle_pipe[5] = 5;
  407. swizzle_pipe[6] = 6;
  408. } else {
  409. swizzle_pipe[0] = 0;
  410. swizzle_pipe[1] = 2;
  411. swizzle_pipe[2] = 4;
  412. swizzle_pipe[3] = 6;
  413. swizzle_pipe[4] = 3;
  414. swizzle_pipe[5] = 1;
  415. swizzle_pipe[6] = 5;
  416. }
  417. break;
  418. case 8:
  419. if (force_no_swizzle) {
  420. swizzle_pipe[0] = 0;
  421. swizzle_pipe[1] = 1;
  422. swizzle_pipe[2] = 2;
  423. swizzle_pipe[3] = 3;
  424. swizzle_pipe[4] = 4;
  425. swizzle_pipe[5] = 5;
  426. swizzle_pipe[6] = 6;
  427. swizzle_pipe[7] = 7;
  428. } else {
  429. swizzle_pipe[0] = 0;
  430. swizzle_pipe[1] = 2;
  431. swizzle_pipe[2] = 4;
  432. swizzle_pipe[3] = 6;
  433. swizzle_pipe[4] = 3;
  434. swizzle_pipe[5] = 1;
  435. swizzle_pipe[6] = 7;
  436. swizzle_pipe[7] = 5;
  437. }
  438. break;
  439. }
  440. cur_backend = 0;
  441. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  442. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  443. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  444. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  445. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  446. }
  447. return backend_map;
  448. }
  449. static void rv770_gpu_init(struct radeon_device *rdev)
  450. {
  451. int i, j, num_qd_pipes;
  452. u32 ta_aux_cntl;
  453. u32 sx_debug_1;
  454. u32 smx_dc_ctl0;
  455. u32 db_debug3;
  456. u32 num_gs_verts_per_thread;
  457. u32 vgt_gs_per_es;
  458. u32 gs_prim_buffer_depth = 0;
  459. u32 sq_ms_fifo_sizes;
  460. u32 sq_config;
  461. u32 sq_thread_resource_mgmt;
  462. u32 hdp_host_path_cntl;
  463. u32 sq_dyn_gpr_size_simd_ab_0;
  464. u32 backend_map;
  465. u32 gb_tiling_config = 0;
  466. u32 cc_rb_backend_disable = 0;
  467. u32 cc_gc_shader_pipe_config = 0;
  468. u32 mc_arb_ramcfg;
  469. u32 db_debug4;
  470. /* setup chip specs */
  471. switch (rdev->family) {
  472. case CHIP_RV770:
  473. rdev->config.rv770.max_pipes = 4;
  474. rdev->config.rv770.max_tile_pipes = 8;
  475. rdev->config.rv770.max_simds = 10;
  476. rdev->config.rv770.max_backends = 4;
  477. rdev->config.rv770.max_gprs = 256;
  478. rdev->config.rv770.max_threads = 248;
  479. rdev->config.rv770.max_stack_entries = 512;
  480. rdev->config.rv770.max_hw_contexts = 8;
  481. rdev->config.rv770.max_gs_threads = 16 * 2;
  482. rdev->config.rv770.sx_max_export_size = 128;
  483. rdev->config.rv770.sx_max_export_pos_size = 16;
  484. rdev->config.rv770.sx_max_export_smx_size = 112;
  485. rdev->config.rv770.sq_num_cf_insts = 2;
  486. rdev->config.rv770.sx_num_of_sets = 7;
  487. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  488. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  489. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  490. break;
  491. case CHIP_RV730:
  492. rdev->config.rv770.max_pipes = 2;
  493. rdev->config.rv770.max_tile_pipes = 4;
  494. rdev->config.rv770.max_simds = 8;
  495. rdev->config.rv770.max_backends = 2;
  496. rdev->config.rv770.max_gprs = 128;
  497. rdev->config.rv770.max_threads = 248;
  498. rdev->config.rv770.max_stack_entries = 256;
  499. rdev->config.rv770.max_hw_contexts = 8;
  500. rdev->config.rv770.max_gs_threads = 16 * 2;
  501. rdev->config.rv770.sx_max_export_size = 256;
  502. rdev->config.rv770.sx_max_export_pos_size = 32;
  503. rdev->config.rv770.sx_max_export_smx_size = 224;
  504. rdev->config.rv770.sq_num_cf_insts = 2;
  505. rdev->config.rv770.sx_num_of_sets = 7;
  506. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  507. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  508. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  509. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  510. rdev->config.rv770.sx_max_export_pos_size -= 16;
  511. rdev->config.rv770.sx_max_export_smx_size += 16;
  512. }
  513. break;
  514. case CHIP_RV710:
  515. rdev->config.rv770.max_pipes = 2;
  516. rdev->config.rv770.max_tile_pipes = 2;
  517. rdev->config.rv770.max_simds = 2;
  518. rdev->config.rv770.max_backends = 1;
  519. rdev->config.rv770.max_gprs = 256;
  520. rdev->config.rv770.max_threads = 192;
  521. rdev->config.rv770.max_stack_entries = 256;
  522. rdev->config.rv770.max_hw_contexts = 4;
  523. rdev->config.rv770.max_gs_threads = 8 * 2;
  524. rdev->config.rv770.sx_max_export_size = 128;
  525. rdev->config.rv770.sx_max_export_pos_size = 16;
  526. rdev->config.rv770.sx_max_export_smx_size = 112;
  527. rdev->config.rv770.sq_num_cf_insts = 1;
  528. rdev->config.rv770.sx_num_of_sets = 7;
  529. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  530. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  531. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  532. break;
  533. case CHIP_RV740:
  534. rdev->config.rv770.max_pipes = 4;
  535. rdev->config.rv770.max_tile_pipes = 4;
  536. rdev->config.rv770.max_simds = 8;
  537. rdev->config.rv770.max_backends = 4;
  538. rdev->config.rv770.max_gprs = 256;
  539. rdev->config.rv770.max_threads = 248;
  540. rdev->config.rv770.max_stack_entries = 512;
  541. rdev->config.rv770.max_hw_contexts = 8;
  542. rdev->config.rv770.max_gs_threads = 16 * 2;
  543. rdev->config.rv770.sx_max_export_size = 256;
  544. rdev->config.rv770.sx_max_export_pos_size = 32;
  545. rdev->config.rv770.sx_max_export_smx_size = 224;
  546. rdev->config.rv770.sq_num_cf_insts = 2;
  547. rdev->config.rv770.sx_num_of_sets = 7;
  548. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  549. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  550. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  551. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  552. rdev->config.rv770.sx_max_export_pos_size -= 16;
  553. rdev->config.rv770.sx_max_export_smx_size += 16;
  554. }
  555. break;
  556. default:
  557. break;
  558. }
  559. /* Initialize HDP */
  560. j = 0;
  561. for (i = 0; i < 32; i++) {
  562. WREG32((0x2c14 + j), 0x00000000);
  563. WREG32((0x2c18 + j), 0x00000000);
  564. WREG32((0x2c1c + j), 0x00000000);
  565. WREG32((0x2c20 + j), 0x00000000);
  566. WREG32((0x2c24 + j), 0x00000000);
  567. j += 0x18;
  568. }
  569. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  570. /* setup tiling, simd, pipe config */
  571. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  572. switch (rdev->config.rv770.max_tile_pipes) {
  573. case 1:
  574. default:
  575. gb_tiling_config |= PIPE_TILING(0);
  576. break;
  577. case 2:
  578. gb_tiling_config |= PIPE_TILING(1);
  579. break;
  580. case 4:
  581. gb_tiling_config |= PIPE_TILING(2);
  582. break;
  583. case 8:
  584. gb_tiling_config |= PIPE_TILING(3);
  585. break;
  586. }
  587. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  588. if (rdev->family == CHIP_RV770)
  589. gb_tiling_config |= BANK_TILING(1);
  590. else
  591. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  592. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  593. gb_tiling_config |= GROUP_SIZE(0);
  594. rdev->config.rv770.tiling_group_size = 256;
  595. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  596. gb_tiling_config |= ROW_TILING(3);
  597. gb_tiling_config |= SAMPLE_SPLIT(3);
  598. } else {
  599. gb_tiling_config |=
  600. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  601. gb_tiling_config |=
  602. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  603. }
  604. gb_tiling_config |= BANK_SWAPS(1);
  605. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  606. cc_rb_backend_disable |=
  607. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  608. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  609. cc_gc_shader_pipe_config |=
  610. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  611. cc_gc_shader_pipe_config |=
  612. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  613. if (rdev->family == CHIP_RV740)
  614. backend_map = 0x28;
  615. else
  616. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  617. rdev->config.rv770.max_tile_pipes,
  618. (R7XX_MAX_BACKENDS -
  619. r600_count_pipe_bits((cc_rb_backend_disable &
  620. R7XX_MAX_BACKENDS_MASK) >> 16)),
  621. (cc_rb_backend_disable >> 16));
  622. rdev->config.rv770.tile_config = gb_tiling_config;
  623. gb_tiling_config |= BACKEND_MAP(backend_map);
  624. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  625. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  626. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  627. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  628. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  629. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  630. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  631. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  632. WREG32(CGTS_TCC_DISABLE, 0);
  633. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  634. WREG32(CGTS_USER_TCC_DISABLE, 0);
  635. num_qd_pipes =
  636. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  637. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  638. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  639. /* set HW defaults for 3D engine */
  640. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  641. ROQ_IB2_START(0x2b)));
  642. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  643. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  644. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  645. sx_debug_1 = RREG32(SX_DEBUG_1);
  646. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  647. WREG32(SX_DEBUG_1, sx_debug_1);
  648. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  649. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  650. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  651. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  652. if (rdev->family != CHIP_RV740)
  653. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  654. GS_FLUSH_CTL(4) |
  655. ACK_FLUSH_CTL(3) |
  656. SYNC_FLUSH_CTL));
  657. db_debug3 = RREG32(DB_DEBUG3);
  658. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  659. switch (rdev->family) {
  660. case CHIP_RV770:
  661. case CHIP_RV740:
  662. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  663. break;
  664. case CHIP_RV710:
  665. case CHIP_RV730:
  666. default:
  667. db_debug3 |= DB_CLK_OFF_DELAY(2);
  668. break;
  669. }
  670. WREG32(DB_DEBUG3, db_debug3);
  671. if (rdev->family != CHIP_RV770) {
  672. db_debug4 = RREG32(DB_DEBUG4);
  673. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  674. WREG32(DB_DEBUG4, db_debug4);
  675. }
  676. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  677. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  678. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  679. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  680. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  681. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  682. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  683. WREG32(VGT_NUM_INSTANCES, 1);
  684. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  685. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  686. WREG32(CP_PERFMON_CNTL, 0);
  687. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  688. DONE_FIFO_HIWATER(0xe0) |
  689. ALU_UPDATE_FIFO_HIWATER(0x8));
  690. switch (rdev->family) {
  691. case CHIP_RV770:
  692. case CHIP_RV730:
  693. case CHIP_RV710:
  694. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  695. break;
  696. case CHIP_RV740:
  697. default:
  698. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  699. break;
  700. }
  701. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  702. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  703. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  704. */
  705. sq_config = RREG32(SQ_CONFIG);
  706. sq_config &= ~(PS_PRIO(3) |
  707. VS_PRIO(3) |
  708. GS_PRIO(3) |
  709. ES_PRIO(3));
  710. sq_config |= (DX9_CONSTS |
  711. VC_ENABLE |
  712. EXPORT_SRC_C |
  713. PS_PRIO(0) |
  714. VS_PRIO(1) |
  715. GS_PRIO(2) |
  716. ES_PRIO(3));
  717. if (rdev->family == CHIP_RV710)
  718. /* no vertex cache */
  719. sq_config &= ~VC_ENABLE;
  720. WREG32(SQ_CONFIG, sq_config);
  721. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  722. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  723. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  724. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  725. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  726. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  727. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  728. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  729. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  730. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  731. else
  732. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  733. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  734. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  735. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  736. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  737. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  738. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  739. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  740. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  741. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  742. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  743. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  744. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  745. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  746. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  747. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  748. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  749. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  750. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  751. FORCE_EOV_MAX_REZ_CNT(255)));
  752. if (rdev->family == CHIP_RV710)
  753. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  754. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  755. else
  756. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  757. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  758. switch (rdev->family) {
  759. case CHIP_RV770:
  760. case CHIP_RV730:
  761. case CHIP_RV740:
  762. gs_prim_buffer_depth = 384;
  763. break;
  764. case CHIP_RV710:
  765. gs_prim_buffer_depth = 128;
  766. break;
  767. default:
  768. break;
  769. }
  770. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  771. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  772. /* Max value for this is 256 */
  773. if (vgt_gs_per_es > 256)
  774. vgt_gs_per_es = 256;
  775. WREG32(VGT_ES_PER_GS, 128);
  776. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  777. WREG32(VGT_GS_PER_VS, 2);
  778. /* more default values. 2D/3D driver should adjust as needed */
  779. WREG32(VGT_GS_VERTEX_REUSE, 16);
  780. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  781. WREG32(VGT_STRMOUT_EN, 0);
  782. WREG32(SX_MISC, 0);
  783. WREG32(PA_SC_MODE_CNTL, 0);
  784. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  785. WREG32(PA_SC_AA_CONFIG, 0);
  786. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  787. WREG32(PA_SC_LINE_STIPPLE, 0);
  788. WREG32(SPI_INPUT_Z, 0);
  789. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  790. WREG32(CB_COLOR7_FRAG, 0);
  791. /* clear render buffer base addresses */
  792. WREG32(CB_COLOR0_BASE, 0);
  793. WREG32(CB_COLOR1_BASE, 0);
  794. WREG32(CB_COLOR2_BASE, 0);
  795. WREG32(CB_COLOR3_BASE, 0);
  796. WREG32(CB_COLOR4_BASE, 0);
  797. WREG32(CB_COLOR5_BASE, 0);
  798. WREG32(CB_COLOR6_BASE, 0);
  799. WREG32(CB_COLOR7_BASE, 0);
  800. WREG32(TCP_CNTL, 0);
  801. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  802. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  803. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  804. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  805. NUM_CLIP_SEQ(3)));
  806. }
  807. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  808. {
  809. int r;
  810. u64 gpu_addr;
  811. if (rdev->vram_scratch.robj == NULL) {
  812. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  813. true, RADEON_GEM_DOMAIN_VRAM,
  814. &rdev->vram_scratch.robj);
  815. if (r) {
  816. return r;
  817. }
  818. }
  819. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  820. if (unlikely(r != 0))
  821. return r;
  822. r = radeon_bo_pin(rdev->vram_scratch.robj,
  823. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  824. if (r) {
  825. radeon_bo_unreserve(rdev->vram_scratch.robj);
  826. return r;
  827. }
  828. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  829. (void **)&rdev->vram_scratch.ptr);
  830. if (r)
  831. radeon_bo_unpin(rdev->vram_scratch.robj);
  832. radeon_bo_unreserve(rdev->vram_scratch.robj);
  833. return r;
  834. }
  835. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  836. {
  837. int r;
  838. if (rdev->vram_scratch.robj == NULL) {
  839. return;
  840. }
  841. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  842. if (likely(r == 0)) {
  843. radeon_bo_kunmap(rdev->vram_scratch.robj);
  844. radeon_bo_unpin(rdev->vram_scratch.robj);
  845. radeon_bo_unreserve(rdev->vram_scratch.robj);
  846. }
  847. radeon_bo_unref(&rdev->vram_scratch.robj);
  848. }
  849. int rv770_mc_init(struct radeon_device *rdev)
  850. {
  851. u32 tmp;
  852. int chansize, numchan;
  853. /* Get VRAM informations */
  854. rdev->mc.vram_is_ddr = true;
  855. tmp = RREG32(MC_ARB_RAMCFG);
  856. if (tmp & CHANSIZE_OVERRIDE) {
  857. chansize = 16;
  858. } else if (tmp & CHANSIZE_MASK) {
  859. chansize = 64;
  860. } else {
  861. chansize = 32;
  862. }
  863. tmp = RREG32(MC_SHARED_CHMAP);
  864. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  865. case 0:
  866. default:
  867. numchan = 1;
  868. break;
  869. case 1:
  870. numchan = 2;
  871. break;
  872. case 2:
  873. numchan = 4;
  874. break;
  875. case 3:
  876. numchan = 8;
  877. break;
  878. }
  879. rdev->mc.vram_width = numchan * chansize;
  880. /* Could aper size report 0 ? */
  881. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  882. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  883. /* Setup GPU memory space */
  884. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  885. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  886. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  887. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  888. r600_vram_gtt_location(rdev, &rdev->mc);
  889. radeon_update_bandwidth_info(rdev);
  890. return 0;
  891. }
  892. static int rv770_startup(struct radeon_device *rdev)
  893. {
  894. int r;
  895. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  896. r = r600_init_microcode(rdev);
  897. if (r) {
  898. DRM_ERROR("Failed to load firmware!\n");
  899. return r;
  900. }
  901. }
  902. rv770_mc_program(rdev);
  903. if (rdev->flags & RADEON_IS_AGP) {
  904. rv770_agp_enable(rdev);
  905. } else {
  906. r = rv770_pcie_gart_enable(rdev);
  907. if (r)
  908. return r;
  909. }
  910. r = rv770_vram_scratch_init(rdev);
  911. if (r)
  912. return r;
  913. rv770_gpu_init(rdev);
  914. r = r600_blit_init(rdev);
  915. if (r) {
  916. r600_blit_fini(rdev);
  917. rdev->asic->copy = NULL;
  918. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  919. }
  920. /* pin copy shader into vram */
  921. if (rdev->r600_blit.shader_obj) {
  922. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  923. if (unlikely(r != 0))
  924. return r;
  925. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  926. &rdev->r600_blit.shader_gpu_addr);
  927. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  928. if (r) {
  929. DRM_ERROR("failed to pin blit object %d\n", r);
  930. return r;
  931. }
  932. }
  933. /* Enable IRQ */
  934. r = r600_irq_init(rdev);
  935. if (r) {
  936. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  937. radeon_irq_kms_fini(rdev);
  938. return r;
  939. }
  940. r600_irq_set(rdev);
  941. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  942. if (r)
  943. return r;
  944. r = rv770_cp_load_microcode(rdev);
  945. if (r)
  946. return r;
  947. r = r600_cp_resume(rdev);
  948. if (r)
  949. return r;
  950. /* write back buffer are not vital so don't worry about failure */
  951. r600_wb_enable(rdev);
  952. return 0;
  953. }
  954. int rv770_resume(struct radeon_device *rdev)
  955. {
  956. int r;
  957. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  958. * posting will perform necessary task to bring back GPU into good
  959. * shape.
  960. */
  961. /* post card */
  962. atom_asic_init(rdev->mode_info.atom_context);
  963. r = rv770_startup(rdev);
  964. if (r) {
  965. DRM_ERROR("r600 startup failed on resume\n");
  966. return r;
  967. }
  968. r = r600_ib_test(rdev);
  969. if (r) {
  970. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  971. return r;
  972. }
  973. r = r600_audio_init(rdev);
  974. if (r) {
  975. dev_err(rdev->dev, "radeon: audio init failed\n");
  976. return r;
  977. }
  978. return r;
  979. }
  980. int rv770_suspend(struct radeon_device *rdev)
  981. {
  982. int r;
  983. r600_audio_fini(rdev);
  984. /* FIXME: we should wait for ring to be empty */
  985. r700_cp_stop(rdev);
  986. rdev->cp.ready = false;
  987. r600_irq_suspend(rdev);
  988. r600_wb_disable(rdev);
  989. rv770_pcie_gart_disable(rdev);
  990. /* unpin shaders bo */
  991. if (rdev->r600_blit.shader_obj) {
  992. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  993. if (likely(r == 0)) {
  994. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  995. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  996. }
  997. }
  998. return 0;
  999. }
  1000. /* Plan is to move initialization in that function and use
  1001. * helper function so that radeon_device_init pretty much
  1002. * do nothing more than calling asic specific function. This
  1003. * should also allow to remove a bunch of callback function
  1004. * like vram_info.
  1005. */
  1006. int rv770_init(struct radeon_device *rdev)
  1007. {
  1008. int r;
  1009. r = radeon_dummy_page_init(rdev);
  1010. if (r)
  1011. return r;
  1012. /* This don't do much */
  1013. r = radeon_gem_init(rdev);
  1014. if (r)
  1015. return r;
  1016. /* Read BIOS */
  1017. if (!radeon_get_bios(rdev)) {
  1018. if (ASIC_IS_AVIVO(rdev))
  1019. return -EINVAL;
  1020. }
  1021. /* Must be an ATOMBIOS */
  1022. if (!rdev->is_atom_bios) {
  1023. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1024. return -EINVAL;
  1025. }
  1026. r = radeon_atombios_init(rdev);
  1027. if (r)
  1028. return r;
  1029. /* Post card if necessary */
  1030. if (!r600_card_posted(rdev)) {
  1031. if (!rdev->bios) {
  1032. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1033. return -EINVAL;
  1034. }
  1035. DRM_INFO("GPU not posted. posting now...\n");
  1036. atom_asic_init(rdev->mode_info.atom_context);
  1037. }
  1038. /* Initialize scratch registers */
  1039. r600_scratch_init(rdev);
  1040. /* Initialize surface registers */
  1041. radeon_surface_init(rdev);
  1042. /* Initialize clocks */
  1043. radeon_get_clock_info(rdev->ddev);
  1044. /* Fence driver */
  1045. r = radeon_fence_driver_init(rdev);
  1046. if (r)
  1047. return r;
  1048. /* initialize AGP */
  1049. if (rdev->flags & RADEON_IS_AGP) {
  1050. r = radeon_agp_init(rdev);
  1051. if (r)
  1052. radeon_agp_disable(rdev);
  1053. }
  1054. r = rv770_mc_init(rdev);
  1055. if (r)
  1056. return r;
  1057. /* Memory manager */
  1058. r = radeon_bo_init(rdev);
  1059. if (r)
  1060. return r;
  1061. r = radeon_irq_kms_init(rdev);
  1062. if (r)
  1063. return r;
  1064. rdev->cp.ring_obj = NULL;
  1065. r600_ring_init(rdev, 1024 * 1024);
  1066. rdev->ih.ring_obj = NULL;
  1067. r600_ih_ring_init(rdev, 64 * 1024);
  1068. r = r600_pcie_gart_init(rdev);
  1069. if (r)
  1070. return r;
  1071. rdev->accel_working = true;
  1072. r = rv770_startup(rdev);
  1073. if (r) {
  1074. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1075. r700_cp_fini(rdev);
  1076. r600_wb_fini(rdev);
  1077. r600_irq_fini(rdev);
  1078. radeon_irq_kms_fini(rdev);
  1079. rv770_pcie_gart_fini(rdev);
  1080. rdev->accel_working = false;
  1081. }
  1082. if (rdev->accel_working) {
  1083. r = radeon_ib_pool_init(rdev);
  1084. if (r) {
  1085. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1086. rdev->accel_working = false;
  1087. } else {
  1088. r = r600_ib_test(rdev);
  1089. if (r) {
  1090. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1091. rdev->accel_working = false;
  1092. }
  1093. }
  1094. }
  1095. r = r600_audio_init(rdev);
  1096. if (r) {
  1097. dev_err(rdev->dev, "radeon: audio init failed\n");
  1098. return r;
  1099. }
  1100. return 0;
  1101. }
  1102. void rv770_fini(struct radeon_device *rdev)
  1103. {
  1104. r600_blit_fini(rdev);
  1105. r700_cp_fini(rdev);
  1106. r600_wb_fini(rdev);
  1107. r600_irq_fini(rdev);
  1108. radeon_irq_kms_fini(rdev);
  1109. rv770_pcie_gart_fini(rdev);
  1110. rv770_vram_scratch_fini(rdev);
  1111. radeon_gem_fini(rdev);
  1112. radeon_fence_driver_fini(rdev);
  1113. radeon_agp_fini(rdev);
  1114. radeon_bo_fini(rdev);
  1115. radeon_atombios_fini(rdev);
  1116. kfree(rdev->bios);
  1117. rdev->bios = NULL;
  1118. radeon_dummy_page_fini(rdev);
  1119. }